CA1151742A - Method and apparatus for communicating digital information words by error-correction encoding - Google Patents

Method and apparatus for communicating digital information words by error-correction encoding

Info

Publication number
CA1151742A
CA1151742A CA000361558A CA361558A CA1151742A CA 1151742 A CA1151742 A CA 1151742A CA 000361558 A CA000361558 A CA 000361558A CA 361558 A CA361558 A CA 361558A CA 1151742 A CA1151742 A CA 1151742A
Authority
CA
Canada
Prior art keywords
words
odd
error
word
information
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA000361558A
Other languages
French (fr)
Inventor
Masato Tanaka
Shunsuke Furukawa
Ikuo Iwamoto
Toshitada Doi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sony Corp
Original Assignee
Sony Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sony Corp filed Critical Sony Corp
Application granted granted Critical
Publication of CA1151742A publication Critical patent/CA1151742A/en
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/18Error detection or correction; Testing, e.g. of drop-outs
    • G11B20/1806Pulse code modulation systems for audio signals
    • G11B20/1809Pulse code modulation systems for audio signals by interleaving
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/18Error detection or correction; Testing, e.g. of drop-outs
    • G11B20/1876Interpolating methods

Abstract

METHOD AND APPARATUS FOR COMMUNICATING DIGITAL INFORMATION
WORDS BY ERROR-CORRECTION ENCODING
ABSTRACT OF THE DISCLOSURE
A method and apparatus are provided for communicating a sequence of digital information words. The information words are separated into a sequence of odd information words and a sequence of even information words. The separated odd and even information words are time-displaced from each other by a predetermined amount. The odd information words are encoded in an error-correcting code, and the even information words are separately encoded in a similar error-correcting code. The encoded time-displaced odd and even information words are combined into a transmission block, and this transmission block is transmitted or recorded. In one embodiment, the information words are encoded by generating an error-correcting word in response to the odd information words and by generating an error-correcting word in response to the even information words, The respective error-correcting words are interleaved with the odd and even information words.
To recover the original information words, the transmission block is received and the odd and even information words are decoded so as to correct errors therein. The time displacement between the decoded odd and even information words are removed.
If an information word contains an uncorrected error therein, a correct information word is approximated therefor by interpolating adjacent decoded odd or even information words -i-so as to approximate a correct even or odd information word, respectively. A corrected sequence of information words formed of the decoded and approximated information words is recovered.

-ii-

Description

~ U l a ~ ~

~1517~Z
BACKGROUND OF ~HE INVEN~ION
Field of the Invention ~ his invention relates to a method and ~pparatus for communicating digital information word~ and, more particularly, to an encoding/decoding technique w~rein - plural information words are encoded in an error-correcting code having a high error correcting ability ~o as to recover the or~ginal information words after transmission, recording, and the like.
_elated Documents The following documents de6cribe encoding techniques which are helpful in provîdinq background information and understanding to the pre~ent invention:
V. ~. Patent No. 4,189,710 U. S. Patent No. 4,238,852 U. S. Patent No. 4,306,305 ,~ ~Opt$mal Rectangular Code for High Density Magnetic Tapes"
by Patel and Hong, IBM Journal of ~esearch and Developme~t, pages 579-58B, November 1974.
Description of *he Prior Art Thexe are many applications for the transmission and recording of digital data. In one application, an audio analog ~ignal i~ converted into a digital signal, and the digital ignal i~ ~ecorded directly, ~uch as by a rotary-head type video tape recorder ~VTR) or by a fixed-head recorder having a high recording density. m e digitized audio s$gnal generally 13 repre~ented by a pul~e code modulated IPCM) signal, and the technique of recording such digitized audio signals either by rotary-head type V~R'~ or by ~ixea-head recorders is known as PCM recording.

1~5~742 Althou~h PCM recorders offer the advantage of high accuracy such that an original audio signal can be faithfully reproduced, PCM recorders, and digital data transmission systems in general, suffer from the S--drawback that noise, interference, signal dropout, and the like may be present either in the transmission link, in the transmitter trecorder) or in the receiver (reproducer~
so as to destroy individual PCM signals. Such loss of data may result in serious errors in the reproduced signal so as to interfere with, for example, the reproduced audio signal. In an effort to minimize this problem, error-correction codes have been proposed, whereby the PCM signals (or other data information words) are encoded in such error-correction codes to allow for the correction or compensation o~ erroneous words at the data receiver (or recorder). If the data words contain errors which exceed the correction ability of the error-correction code, then such errors are compensated by replacing those erroneous words with words that are approximated from the correct data words.
~ypical error-correction encoding techniques often are not successful in recovering digital information which is edited on a recording medium. For example, if PCM signals are recorded in longitudinal tracks on a magnetic tape, editing may occur either by splicing two tapes (e. g. tape A
and tape B) together or by electronic editing ~e. g. by re-placing original PC~ signals with new PCM signals from an edit point onward). Generally, when the information which i~ recorded on the magnetic tape is reproduced therefrom, ~S1742 multiple errors occur within the vicinity of the edit point ~either the spliced edit point or the electronic edit point) which may exceed the error correcting ability of the error-correction code in which the PCM signals are encoded. Such multiple-errors are known as burst errors, wherein a "burst"
- of PCM signals on either side of the edit point are dis~orted or otherwise made erroneous. Such burst errors appear as a multiple of consecutive, erroneous data words during re-production. To minimize the effect of such burst errors, an interleave technique has been proposed in which, for example, data words that are out-of-seguence from each other are assembled, or inter-leaved, 80 as to form a data block.
This data block may be formed o,;for example, words #1, #47, #68, #125, ... and the like. Even if multiple words in ~uch a data block are distorted by burst error, when the~e words are de-interleaved during reproduction, such burst errors are sufficiently dispersed so as to appear as random errors. Thus, data which may have constituted an original block and which was interleaved to form a data block for recording purposes is only partially lost when that data block is de-interleaved during reproduction.
However, even if erroneous words are dispersed, sufficient numbers of such words may be erroneous so as to exceed the error correcting ability of the error-correction code, thereby making satisfactory error correction practically impossible.
Yet another technique which has been proposed for avoiding burst errors which may be due to, for example, an editing operation, is to record a single channel of data ~Sl~Z
information in multiple tracks so as to lower the probability that all of the data words in a single data block will be simultaneously erroneous. For example, PCM signals and an error correcting (or detecting) code signal may constitute a single error-correcting code block, this ~lock being distributed in parallel, multiple tracks for recording.
One type of code may be the optimal rectangular code (ORC).
Thus, an error-correcting code block may be recorded as mutliple words, each word being recorded in a separate track, these words being in alignment across the tape.
However, with this multi-track technique, it is possible that, in the vicinity of the edit point, that ls, in the m~tli-error section, a relati~ely high number of words in the error-correcting code block may be erroneous, thereby defeating error correction and error compensation.
A still further proposal directed to the recovery of data in a multi-error section of magnetic tape is described in German Patent Document No. 2,916,973. In this propo~al, the data words which are reproduced from the magnetic tape are written into a memory and then, subsequently, are read out from that memory. When data is reproduced from the multi-error section of the magnetic tape, such data is not stored in the memory. This is because, since such data is expected to contain a high number of erroneous words, the storage of such erroneous woras is avoided. As a result, the information which had been recorded in the multi-error section o the magnetic tape is not reproduced. To minimize thi~ 106s of data, the correct words which are reproduced prior to the multi-error section and the correct data words .. . . .. .

1~5174Z

which are reproduced following the multi-error section are, effectively, joined such that the reproduced signals effectively "skip over" the multi-error section. To assist this joining of correct data words, the speed at which the magnetic tape is driven is increased from its normal playback speed when the multi-error section is reached. However, such change in the tape speed requires a synchronous change in the frequence of the cloc~ signals which are used to store and retrieve the correct data words, as well as those clock signals which are used to process the reproduced data. Suitable control over the clock signal generator and timing circuitry is quite complicated. Also, if a time code is recorded on the magnetic tape, this technique is quite difficult to implement when the time code is used as a basis for the clock signals.
Yet another error-correcting encoding technique which has been proposed for a stationary-head PCM recorder is the so-called double recording technique. In double recording, each data word is ~epresented as a main word and an identical sub-word. The main and sub-words are recorded in parallel tracks. In one modification of the double record-ing technique, the identical main and sub-words are time displaced with respect to each other so as to shift their respective recording positions. Ihus, main data word #l may be recorded in alignment with sub-word #55. Alternatively, the time-displaced main and sub-words may be interleaved and recorded in a common track. When these double recorded words are reproduced, if a main data word is detected as being erroneous, it ifi replaced by its corresponding sub-word.

S~2 It is expected that, by time-displacing the main and sub-words, multiple errors which may occ~r in the multi-error section of the recording tape that might affect the main data word sequence would not affect its corresponding sub-word sequence.
Thus, in the multi-error section, erroneous maîn data words are replaced by correct sub-words, the latter being recorded in a region that is sufficiently removed from the multi-error section. However, the implementation of this double recording technique i8 accompanied by high redundancy, primarily because each data word must be recorded in duplicate, and also requires relatively complicated apparatus.
Furthermore, the main and sub-words generally do not undergo independent error-correction encoding and, therefore, the error correction ability of the double recording technique is reduced, especially in the vicinity of the edit point.
Still further, if an erroneous main data word which is reproduced from the multi-error section i5 replaced by its corresponding sub-word, and if that sub-word is ~ubjected to noise, drop-out, or the like, error correction and compénsation is not possible.
OBJECTS OF THE INVE~TION
Therefore, it is an object of the present invention to provide a method and apparatus for transmitting or recording digital data information which overcomes the aforenoted defects and disadvantages of the prior art.
Another object of this invention is to provide an improved error-correction and error compensation technique for the transmission or recording of digital data.

'llS17~2 Another object of this invention is to provide a method and apparatus for encoding and decoding PCM signals in an error-correction code which is particularly useful in a PCM recorder.
A further object of th;s invention is to~provide an error-correction encoding techni~ue which, when used in a PCM recorder, allows improved error correction and error compensation even in a multi-error section in the vicinity of an edit point of the record medium.
An additional object of thîs invention is to provide an improved error-correction encoding technique which, when used in a ~CM recorder, substantially avoids the loss of data in the vi~cinity of an edit point on the record medium.
A still further object of this invention is to provide an improved method and apparatus for encoding and decoding digital data in an error-correction code having minimal redundancy and relatively simple apparatus to carry out that method.
Various other objects, advantages and features of the present invention will become readily apparent from the ensuing detailed description, and the novel features will be particularly pointed out in the appended claims.
SUMMARY O~ THE INVEN~ION
In accordance with this invention, a method and apparatus are provided for communicating a sequence of digital information words, for transmission or for recording.

~S17~2 The information words are separated into sequences of odd and even information words. The separated odd and even information words are time-displaced from each other by a predetermined amo~nt. The odd information words are encoded in an-error-correcting code, and the even information words are separately encoded in a similar error-correcting - code. The encoded time-displaced odd and even information words are combined into a transmission bloc~, and this transmission block is transmitted or recorded. In one embodiment, each of the odd and even sequences of information words are used to generate respective odd and even error-correcting words which are interleaved into the odd and even ~equences, respectively. For reception, or playback, each transmission block is received, and the odd and even înforma-tion words are decoded from the respective sequences thereof~o as to correct errors there~n. The time displacement between the decoded odd and even information words are removed.
If an odd or even information word contains an uncorrected error therein, a correct odd or even information word is approximated by interpolating adjacent, decoded even and odd information words, respectively, and the approximated, correct inormation word is used to replace the uncorrected word. Then, the corrected sequence of information words, formed of the decoded and approximated information words, is recovered.
BRIEF DESCRIPTION OF ~ ; DRAWINGS
The following detaîled description, given ~y way of example, will best be understood in conjunction with the accompanying drawings in which:

FIG. 1 is a block diagram of one embodiment of the present invention which can be used in, for example, a PCM recorder;
FIG. 2 is a bloc~ diagram of another embodiment of the present invention which is adapted to reproduce the data that is encoded by the apparatus shown in FIG. l;
FIGS. 3A-3E are timing diagrams which are useful in under~tanding the operation of the present invention in the vicinity of an edit point on the record medium;
FIG. 4 is a partial block, partial logic diagram of one type of encoder ~hich may be used in the embodiment in FIG. l;
FIG. 5 is a partial block, partial logic diagram of a modification of the encoder chown in FIG. 4;
FIG. 6 i6 a chart which i~ useful in understanding the encoding techni`gue of the present invention;
FIG. 7 is a diagrammatic representation of a transmi~sion block which is produced by the encoder of the pre~ent ~nvention;
FIG. 8 is a block diagram of one embodiment of a decoder which may be used ~n the embodiment of FIG. 2;
FIG. 9 is a block diagram showing a modification of the encoder of FIG. 8;
FIG. 10, appearing with FIG. 7, is a dia~ atic repre~tation which ig ugeful in understanding the operation of the present ~m~ntion;
FIGS. llA-llE are timing diagrams which are useful in understanding the operation of another embodi~ment of the present invention in the vicinity of an edit point on the record medium;

.

_g_ ~5~742 FIG. 12 is a block diagram of another embodiment of an encoder which may be used with the apparatus shown in FIG. l;
FIG. 13 is a block diagram of yet another embodiment of an encoder which may be used with the apparatus of FIG. l;
FIG. 14 is a block diagram of yet another encoder which may be used with the present invention; and FIG. 15 is a block diagram of a decoder wh.ch may be used to recover the information words which are encoded by the encoder shown in FIG. 14.

DETAILED DESCRIPTrON OF CERTAIN PK~r~RRED EMBODIMENTS
Referring now to the drawings, wherein like refer-ence numerals are used throughout, PIG. 1 is a block diagram illustrating one embodiment of apparatus whereby a sequence of digital information words, such as words which are pro-vided serially-by-word, is encoded in a manner which is designed to minimize loss of informati`on due to errors in transmission, recording, reproducing and the like. A
preferred application of the apparatus illustrated in FIG. 1 is to supply suitably processed digital information words to a stationary-head PCM recorder. For the purpose of the present discussion, it will be assumed that the processed information words are recorded. However, it should be readily appreciated that, if desired, the apparatus to be described can be used to transmit data words ~rom one location to another.
The apparatus illustrated in FIG. 1 is comprised of a l-to-2N channel converter 2, an even/odd distributing circuit 3, a delay circuit 5, error correcting encoders 4A and 4B

.. . ..

. -- ~
llS174Z

and an error detecting code generator 6. l-to-2N channel converter 2 is provided wîth an input terminal l adapted to receive the sequence of digital information words which, for example, may be supplied thereto serially-by-word.
If each information word is an 8-bit PCM signal, tfien each 8-bit word may be supplied either serially-by-bit or parallel-by-bit. If each PCM signal is supplied as a parallel-bit word, then input terminal l may, in actuality, be comprised of eight separate input terminals, each adapted to receive a respective bit of the PCM signal. l-to-2N channel converter 2 is adapted to convert a single channel of received PCM signals into 2N parallel channels. For example, if 2N sequential information words are received, converter 2 may include
2~ shift registers, each being adapted to receive and temporarily store a respecti`ve one of these 2N information words; and when the last shift register is loaded, these stored 2N information words appear in parallel at the output o the converter. Thus, l-to-2N channel converter 2 may include 2N out~ut terminals, each output terminal providing a respective one of the 2N information words. These 2N informa-tion words are provided at the output of the converter parallel-by-word. Each word may appear serially-by-bit or, if desired, each output terminal may, in fact, be comprised of eight parallel output terminals such that each of the 2N information words is provided at the output of converter 2 parallel-by-bit.

11517~2 The 2N parallel information words produced at the output of l-to-2N channel converter 2 appears as, for example, information words Wl, W2, W3, ... W2N.
information words are supplied to even/odd distributi,ng circuit 3 whereat the odd information words are se~arated from the even information words. As one example thereof, distributing circuit 3 may include two sets of conductors, one set being connected to receive all of the odd information words produced at the outputs of converter 2, and the other set being connected to receive all of the even information words produced at the outputs of the converter. Even/odd distributing circuit 3 includes an upper group of N output terminals whereat all of the even information words are provided and a lower group of N output terminals whereat all of the odd information words are provided. Thus, if, for example, eight PCM signals are supplied sequentially to l-to-2N channel converter 2, the four even information words, such ac W2, W4, W6 and W8, are provided at the upper group of N output terminals of di~tributing circuits 3, and con-currently the four odd information words, such as Wl, W3, W5and W7, are provided at the lower group of N output terminals.
The odd information words are delayed by delay circuit S by a time delay which is represented herein as X. It will become apparent that this time delay X is in units of time required 25 to transmit one complete transmission block. Thu5, the delay K
is equal to the time required to transmit X transmission blocks.

-~ llS17~Z

The N even information words provided at the upper group of N output terminals of even/odd distributing circuit 3 are supplied to error correcting encoder 4A whereat they are encoded in a suitable error-correction code which may be - 5 qelected from those error-correction codes which are known to individuals of ordinary skill in the art. m e delayed odd information words produced at the output of delay circuit 5 are supplied to error correcting encoder 4B whereat they are encoded in a similar error-correction code. As one example thereof, each error correcting encoder may be a so-called parity encoder wherein one or more parity words are produced for each group o information words supplied thereto. If the N even information words are considered to be an even ~ub-block, and if the N odd information words are considered to be an odd sub-block, then error correcting encoder 4A may generate one or more even parity words in response to the even sub-block of information words, and error correating encoder 4B may generate one or more odd parity words in respon~e to the odd sub-block of information words. If it is a~sumed that each encoder generates M error correcting words, then the output of each encoder is comprised N + M
data words, these data words including N even or odd infor-mation words and M error correcting words. All of these data words, that is, 2(N ~ M) data words, are ~upplied to error detecting code generator 6 which functions to generate an error detecting code word, such as a CRC word. Error detecting code generators are known to those of ordinary fikill in the art, and the use of error detecting code words to detect the presence of one or more errors in a block of i742 data words also is well known. All of the data words, including the error detecting code word which also is referred to herein as a data word, are assembled into a transmission block which, for example, is constituted by the even sub-block formed of (N ~ M) data words plus the odd sub-block formed of (N + M) data words, plus the error detecting word plus a synchronizing word. Preferably, this transmission block is transmitted, or recorded, such as by a PCM recorder, serially-by-word. Each bit in each data word may be recorded serially or, alternatively, all of the bits which comprise a data wsrd may be transmitted or recorded in parallel. Thus, the transmission block is transmitted, or recorded, serially-by-word, and each word may be presented either parallel-~y-bit or serially-by-bit, a~ desired Still further, each transmission block, that is, each data word in each transmission block, may be suitably modulated in conventional manner to facilitate transmission or recording. For example, each word may be modulated in the so-called 3-position modulation format (which is described in "A New Look-Ahead Code for Increased Data Density" by George V. Jacoby, IEEE Transactions, Volume 13, No. 5, September 1977, pages 1202-1024~. ~Alternatively, the transmission blocks may be modulated in a modified frequency modulation format or other conventional format, as may be desired. The modulated transmission block, which now appears as a single channel (although not shown in FIG. 1) may be recorded in a single track on, for example, magnetic tape, or other record medium, by a stationary head PCM recorder.

. .

The transmission blocks which are transmitted or recorded by the apparatus shown in FIG. 1 are recovered by the apparatus shown in FIG. 2, and the original ~equence of digital information words is reproduced. The apparatus in FIG. 2 may be included in a digital data receiver, a PCM reproducing device, or the like, and includes an error detecting word decoder 7, error correcting decoders 8A and 8B, a delay circuit 9, an even/odd assembler 10, an error compen-sating circuit 11 and a 2N-to-1 channel converter 12. If the apparatus shoWn in FIG. 2 is used with a PCM reproducing device, it is appreciated that the serially recorded PCM
signals, that is, the transmission block which is recorded ~erially-by-word in, for example, a single track on a record medium, i~ reproduced from that record medium and the serially reproduced words are converted to parallel words. For example, the reproducing circuitry may include 2(N + M) ~ 1 sh~ft regieter~ which receive the serially reproduced data words o the tran~mi~sion block and temporarily store such words, whereby (~ ~ M) even words are produced at the (N + M) outputs of one set of shift registers, (N + M) odd words are produced at the ~N + N) outputs of another set of shift registers, and the error detecting word is produced at the output of the remaining shift register. Thus, all of the data words which constitute the originally transmitted, or recorded, transmission block are reproduced as parallel words and are supplied to the apparatus illustrated in FIG. 2.
As may be appreciated, one or more of the data words included in the received, or reproduced, transmission block may be erroneous. Errors may arise either in the transmission/recording section, in the communication channel, ~:l5174Z

or record medium, or in the receiving/reproducing section.
In any event, such errors, if not corrected or otherwise compensated may result in loss of information or distortion of the original data. For example, if the illustrated apparatus i8 used in a PCM recording/reproducing system, then errors which are not corrected or otherwise compensated may cause undesired interference or distortion of the analog audio signal which ultimately is reproduced. Error detecting word decoder 7 is supplied with the error detecting code word as well as all of the odd and even data words to detect errors in such words in the received transmission block. Thus, and as is shown, the N even information words together with the M even error correcting words are supplied to the error detecting word decoder; and the N odd inormation words together with the M odd error correcting words also are ~upplied to this decoder. It is appreciated that error detecting word decoder 7 is compatible with error detecting code generator 6. Thus, if the error detecting code word is a CRC word, then error detecting word decoder 7 utilizes this CRC word to detect the presence of one or more errors in the transmission block. If one or more information words or one or more error correcting words is erroneous, the error detecting word decoder detects an error condition and, a~ indicated by the broken lines in FIG. 2, produces a "pointer" or error flag signal which is associated with each data word. This error flag signal indicates the presence of an error in the transmission block and represents that the d~ta word with which it is associated may be the cause of the - - liS17~Z

error condition. It is appreciated that, even if a particular data word is not erroneous, an error flag signal will be associated with it.
The (N + M) data words included within the even S sub-block, together with their associated error flag signals, are supplied to error correcting decoder 8A; and the (N ~ M) odd data words included within the odd sub-block, together with their associated errcr flag signals, are supplied to error correcting decoder 8B. Each decoder utilizes the information and error-correction words supplied thereto to carry out an error correction operation in the event that the érror flag signals are present. Such error correc-tion operations are known to those of ordinary skill in the art and, of course, are dependent upon the particular error correcting code whi~ch is utili~ed. For example, if a sub-block, such as the even or odd sub-block, includes M parity words, then the error correcting decoder may be a parity decoder which use6 the parity words to correct the erroneous informa-tion words~ Error correcting decoders 8A and 8B thus produce correct information words and, more particularly, error cor-recting decoder 8A produces N correct even information words and error correcting decoder 8B produces N correct odd information words.
~he corrected even information words are supplied to delay circuit 9 whereat they are delayed by K time units.
It is appreciated that the even information words are delayed by the same amount K as was used to delay the odd information words in the encoding apparatus of FIG. 1. Hence, the time-displacement which had been imparted in the encoder now is ~.~51742 removed. Consequently, the delayed even information words produced at the output of delay circuit 9 are in time ali~n-ment with the odd information words produced at the output of error correcting decoder 8B. The time-aligned odd and even information words are supplied to even/odd assembler 10 whereat they are interdigitated. For example, if delay circuit 9 supplies even information words W0, W2, W4 and W6 to the even/odd assembler, and if error correcting decoder 8B
supplies odd information words Wl, W3, W5 and W7 to the assembler, then these information words are interdigitated such that, at consecutive outputs of assembler 10, sequential information 0' 1' W2 W6 and W7 are produced.
It is possible that a number of transmission blocks which are received, or reproduced, by the apparatus ;llustrated lS in FIG. 2 contain multiple errors such that the error correct-ing ability of decoders 8A and 8B is exceeded. In that event, ~ome of the information words which are produced at the outputs of even/odd assembler 10 remain uncorrected. Nevertheless, in view of the delay K imparted by delay circuit 5, it is e~pected that, even if a burst error is present, adjacent odd and even information words both will not be erroneous.
That is, if even information words W2 and W4 are erroneous, it is expected that none of odd information words Wl, W3 and W5 will be erroneous. Also, it i9 expected that an odd information 25 word and an adjacent even information word both will not be erroneous. Hence, tho~e isolated even or odd information words which may be-present at the outputs of even/odd assembler 10 can be corrected. All of the information words, that is, in-formation words W0, Wl, ... W6, W7 are supplied to error compensating circuit 11. ~he error comp~nsating circuit functions to compensate an information word which remains uncorrected. Such an information word is identifîed by its associated error flag signal which remains present.
m at is, if the error flag signals which are associated with those information words that have been corrected are reset, then it is concluded that those information words which are associated with error flag signals that remain set are uncorrected. Preferably, error compensating circuit 11 includes interpolating circuits which function to approximate a correct odd or even information word by interpolating adjacent even or odd information words, re~pectively. For example, let it be assumed that odd information word W3 remains uncorrected, as indicated by its a~sociated error flag signal. An approximation of correct information word W3 is produced by error compensating c~rcuit 11 by interpolating adjacent even information words W2 and W4. That is, an average, or mean value of these ad~acent even information words is obtained and used as an approximation of information word W3. Likewise, if information word W6 remains uncorrected, then an approximation thereof is derived by obtaining the average, or mean value of adjacent odd information word~ W5 and W6. It is appreciated that, if each information word is a PCM signal representing a corresponding analog level,and if the analog level cor-responds to an audio signal, then, since the audio signal level varies relatively slowly, a good approximation of a sampled level can be obtained by interpolating, or averaging, the sample levels on either side of the erroneous level. This , .. ;. .. . .... . .

:

1~51~2 compensated sampled will not be perceived when the original audio signal is reproduced. If desired, a higher order interpolation technique may be u6ed to approximate a correct information word.
-The corrected and compensated information words produced by error compensating circuit 11 are ~upplied to 2N~to-l-channel converter 12 whereat the information words, which are supplied parallel-by-word, are converted back to a single channel of serial informat;on words. ~hese serially recovered information words are prov~ded at output terminal 13 and they are substantially the same as the original information words which had been supplied to input terminal 1 in the encoding apparatus shown in FIG~ 1. Of course, the serially supplied information words may ~e produced either as ~erial-bit words or as parallel-bit words, If the illustrated apparatus i~ used in a PCM recorder, then the PCM signals produced at output terminal 13 are converted back to analog signals to recover the original audio information. Thus, audio signals which are recorded in PCM form are recovered and reproduced.
In the foregoing discussion, it has been assumed that the transmission of error-correction encoded PCM signals are recorded in a single track on a suitable record medium.
If desired, each transmission block may be recorded in plural tracks. Furthermore, mul~iple channels of PCM signals may be 2S encoded simultaneously, as by providing multiple encoders, and multiple transmission blocks may be recorded simultaneously in multiple tracks.

~51~2 ~ et it be assumed that the digital data words which are encoded by the apparatus shown in FIG. 1 are PCM signals and that such P~M signals are recorded on a magnetic tape 14A. Let it further be assumed that other PCM signals, derived from a different source, are ~ecorded on a magnetic tape 14B. If the information on these tapes are to be edited such that the information on tape 14B
is to follow the information on tape 14A, such as by splicing these two tapes at a spl~ce point P~, as shown in FIG. 3A, then, when the information recorded on the spliced tapes is reproduced, the even and odd information words appear as shown in FIG. 3B. Por ease in understanding, FIG. 3B
shows the even information words Ea and ~ and the odd information words a and b recorded in separate tracks on tapes 14A and 14B. It will be appreciated th~t the odd and even information words are recorded in a single track in successive, eerially-by-word transmission blocks.
Splice point P~ arrive~ at the etationary PCM playback head at time T~. It is seen, from FIG. 3B, that at times prior to time T~, which corresponds to the edit point, even and odd information words are reproduced from tape 14A. At times following edit point T8, even and odd information words are reproduced from track 14B. However, by reason of delay circuit 9, it is recognized that, when odd informa-tion words b are reproduced from tape 14B, the even informa-tion words which then are in time-alignment therewith are those delayed even information words Ea which have been reproduced from tape 14A and are delayed by K time units.

5i~42 If a corrected (or correct) information word reproduced either from tape 14A or tape 14B is represented by brackets [], then, since the reproduced odd information words are not subjected to a delay in the decoding apparatus shown in FIG. 2, prior to edit point Ts the reproduced odd -information words are ~hown as 1a], and following edit point Ts the odd information words are shown as 1b], these odd information words being supplied to error compensating circuit 11. By reason of delay circuit 9, corrected (or correct) even information words [Ea] are derived from tape 14A up until delayed edit point T~k is reached, this delayed edit point being delayed from edit point Ts by K time units, as shown in FIG. 3C. Following this delayed edit point TSk, even information words [~] reproduced from tape 14B are produced.
Thus, during the interval from edit point Ts to delayed edit point ~k~ information derived from both magnetic tape8 14A and 14B coexist. That is, during this interval, even information words [Ea] reproduced from tape 14A co-exist~ with odd information words 1b] reproduced from tape 14B.
of cour~e, these information words are derived rom diferent sources and coexist by reason of delay circuit 9.
As is appreciated, multiple errors exist at edit point Ts and, ~îmilarly, multiple errors exist at delayed edit point T~k. Furthermore, in the vicinity of the edit and delayed edit points, multiple errors may be expected.
5uch multi-error sections are defined by the ranges tTs ~ a) to (Ts + a), and (T~k - a) to (T5k 1 a). In these mu'ti-error sections, or ranges, it is expected that the occurrences of errors in the reproduced odd and even informa-tion words will exceed the error correcting ability of the error correcting decoders 8A and 8B. More particularly, uncorrected odd information words are expected in the multi-error section surrounding edit point Ts; and uncorrected eveninformation words are expected in the multi-error section surrounding delayed edit point TSk. However, correct even information words [Ea] are supplied through error compensating circuit 11 ~n the multi-error secti`on surrounding edit point T
and correct odd information words [b] are supplied to the error compensating circuit in t~e multi-error section surround-ing delayed edit point T8k.
Delay K is selected ~uch that the respective multi-error ~ections do not overlap. That is, the multi-error section surrounding edit point Ts does not overlap any portion o the multi-error ~ection surrounding delayed edit point Tsk.
Furthermore, the length 2a of each multi-error ~ection is a function of the extent of the expected error and the error-correcting ability of the error-correction code which is used.
As shown in FIG. 3D, correct even information words lEa] reproduced from tape 14A are supplied to error compensat-ing circuit 11 up until point (T5k ~ a) is reached. From the inter~al (T~ - a) to ~T~k ~ a), correct odd information words cannot be derived from tape 14A. Hence, error compensat-ing circuit 11 compen~ate~ for such uncorrected odd information words by interpolating adjacent even information words IEa]
to produce approximate correct odd information words 'a 17~Z

That is, up until point (Ts ~ ~) is reached, correct even and odd information words lEa] and [O ] can be produced by the decoding apparatus illustrated in FIG. 2. From point (Ts ~ ~) to point ~Tsk - a), correct even information words [Ea] may be reproduced from tape 14A, but compensated, or approximated odd information words 'a must b~e produced.
Similarly, from point (Ts + a) onward, correct odd information words ~b] can be reproduced from tape 14B
and supplied to error compensating circuit 11 by the decoding apparatus shown in FIG. 2. However, from point (Ts ~ a) to point ~T~k ~ a~, uncorrected even information words are derived from tape 14B. Accordingly, error compensating circuit 11 produces approximate correct even information words by interpolating adjacent odd information words [b]
These approximated, or compensated even information words are ~hown in FIG. 3E as E'b. From point (T~k + a) onward, that is, after the conclusion of the delayed multi-error ~ection, correct even and odd information words [Eb] and [b]
can be reproduced from tape 14B. Of course, from FIG. 3C, it i~ appreciated that, from edit point Ts onward, odd information words no longer are reproduced from tape 14A.
Likewise, from delayed edit point TSk onward, even information words derived from tape tape 14A no longer are supplied to error compensating circuit 11. From point (Ts + a) to (T~k - ), error-corrected even information words ~Ea]
reproduced from tape 14A and error-corrected odd information words [Obl reproduced from tape 14B coexist. Also, in thi~
region, approximated, or interpolated odd inform~tion words 'a derived from tape 14A as well as approximated, or interpolated even information words E'b, derived from tape 14B coexist.
In this region where data from both tapes coexists, it is advantageous to blend, or gradually mix the data derived from tape 14A with the data derived from tape 14B.i More particularly, it is advantageous to gradually decrease, or : attenuate, the data derived from tape 14A while, concurrently, gradually increase the data derîved from tape 14B. This operation is known as cross-fading, and suitable cross-fading circuitry may be coupled to output terminal 13(FIG. 2~ ~o as to gradually change over the reproduced PCM signals from tape 14A to tape 14B in the region (.T~ + a) to (TSk - ~. This cross-fading operation minimizes di~continuities in the signals which otherwise might be present at edit point T5. Con~equently, the cross-fading operation results in an audio signal having substantially imperceptible interference or discontinuities caused by the editing of tape~ 14A and 14B.
Referring now to FIG. 4, there is illustrated one embodiment of error correcting encoders 4A and 4B which may be u~ed in the apparatus shown in FIG. 1. FIG. 4 also shows an embodiment of even/odd distributing circuit 3 which, as illustrated, may be comprised of ~uitably grouped conductors ~o as to couple the even information words SW0 and SW2 to the upper group of outputs of the di~tributing circuit and to couple the odd information words SWl and SW3 to the lower group of outputs. As one example, it is assumed that each transmission block is formed of four information words.

.

--~` 11S1~42 Of course, if desired, any number 2N of information words may be combined with M error correcting words in a trans-mission block.
If the number of each transmission block is repre-sented as n (n = 1, 2, 3, ...), then a sequence ofreveninformation words W4n represen~ the even information words SW0, : a sequence of information words W4n ~ 2 represents the even information words SW2, a se~uence of odd information words W4n ~ 1 represen~ the odd information words SWl, and a seguence of odd information words W4n ~ 3 represents the odd information words SW3. Thus, for block ~0 (n = 0), SWo i6 represented by the even information word W0, SW2 is represented by the even information word W2, SWl i5 repre~ented by ~he odd information word Wl and SW3 ~ repre~ented by the odd information word W3. T~e odd information words SWl and SW3 are delayed by delay circuits 51 and 52' re~pectively, each providing a delay of K time units.
~he undelayed even information words are ~upplied to error correcting encoder 4A, and the delayed odd information words are ~upplied to error correcting encoder 4B.
As shown in FIG. 4, both error correcting encoders are of su~stantially the ~ame construction; and the same reerence numerals are used to identify corresponding components of each. A parity word generator 15, shown as an exclusive-OR
circuit, is supplied with successive bits of the information words SWQ and SW2 to produce a parity word therefrom. This ~drity word is represented as a P-parity word, and parity word generator 15 generates a se~uence P-parity words P4n in response to the even information words, and an odd P-parity ~ . ~

word, represented by the sequence P4n + 1 is generated in response to the odd information words. The even information words W4n and W4n + 2' toge even P-parity word P4n comprise a P sub-block. Likewise, the odd information words W4n + 1 and W4 + 3, tog~her with the odd P-parity word P4n + 1' comprise an odd P sub-block. The respective data words, that is, the information and parity words, of each P sub-block are interleaved by delay circuits 161 and 162. That is, even information word W4n is not delayed, even information word W4n + 2 is delayed by d time units in delay circuit 161, and P-parity word P4n is delayed by 2d time units in delay circuit 162. Similarly, in the odd error correcting encoder 4B, odd information word W4n + 1 is not delayed, odd information word W4n + 3 is delayed by d time units in delay circuit 161, and P-parity word P4n + 1 is delayed by 2d time units in delay circuit 162.
Thus, the data words in each P sub-block are selectively delayed 80 as to form an intèrleaved P sub-block. More particularly, the even interleaved P sub-block is comprised of even information words W4n and W4(n _ d) + 2~ toge 4(n - 2d) Likewise, the odd interleaved P sub-block is comprised of information words W4n + 1 and W4(n _ d) + 3~ together with P-parity word P4(n 2d) + 1 Each interleaved P sub-block is further encoded, and another parity word is generated in response to each data word that comprises the interleaved P sub-block.
Mbre particularly, in error correcting encoder 4A, another parity word generator 18, diagrammatically represented as an ~l~15~74Z

exclusive-OR circuit, receives the interleaved data words in-cluded in the even P sub-block to produce a Q-parity word in response thereto. This Q-parity word is represented as Q4n. Likewise, in error correcting encoder 4D, a Q-parity word generator 18 generates a Q-parity word Q4n + 1~ in response to the interleaved data words included in the odd P sub-block. The interleaved words of the even P sub-block, together with ~e even Q-parity word generated in response thereto, comprises an even Q sub-block, the words of this Q ~ub-block being interleaved by selectively delaying each word. Likew~se, the words of the odd interleaved P sub-block, together with the Q-parity word generated in reCponse thereto, comprige an odd Q sub-block. The words of the odd Q sub-block are interleaved by ~elect;vely delaying sluch words.
Mbre particularly, in the even Q ~ub-block, even information word W4n is not delayed. Even informat~on word W4(n d) + 2 i~ delayed by (p - d) time units in delay circuit 171, thus providing the even information word W4(n _ D) + 2. P-parity word P4(n 2d) i8 delayed by 2(D - d) time units in delay circuit 172, thus providing the delayed P-parity word P4(n _ 2D).
Finally, the Q-parity word Q4n is delayed by 3(D - d) time units in delay circuit 173 to provide the delayed Q-parity word Q4(n 3D + 3d). These selectively delayed words of the even Q ~ub-block thu~ are interleaved, resulting in an even interleaved Q sub-block comprised of even word sequences SW0 and SW12, even P-parity word ~equence SP10 and even g-parity word sequence SQlo.

" ~5174Z

It is appreciated that, in error correcting encoder 4B, the words included in the odd Q sub-block are selectively delayed by delay circuits 171, 172 and 173 so as to form an odd interleaved Q sub-block. More particularly, the odd interleaved Q sub-block is c~mprised of odd information word sequences SWl and SW13, represented as odd information words W4(n _ K) + 1 4(n - D - K) + 3 respectively, the P-parity word sequence SPll, represented as P4(n 2D K) + 1~ and the Q-parity word sequence 1 SQll, represented as Q4(n - 3D + 3d - K) ~ 1 In the foregoing expressions, X ~ D ~ d. Also, R~ 3(,D - d).
Each even interleaved Q sub-block is comprised of two even information words, included in the sequences SWO and SW12 and two parity words, a P-parity word included in the sequence SP10 and a Q-parity word included in the ~equence SQlo. Similarly, each odd interleaved Q sub-block includes two odd information words, included in the sequences SWl and SW13, and two parity words formed of the P-parity 2 word included in the ~equence SPll and the Q-parity word included in the sequences SQll. The respective data words in each Q sub-block are seen to be interleaved, that is, they are derived from time-displaced words. The even and odd interleaved Q ~ub-blocks are supplied to error detecting code generator 6, shown in FIG. 4 as a CRC word generator.
Thu~, the interleaved information and errox-correction ~,e.g. parity) words, are used to form a cyclic redundancy check codè word. This CRC word, together with the interleaved tS~74~

words which constitute the odd and even Q sub-blocks are combined with a synchronizing word (not shown) to form one transmission block. As mentioned above, this trans-mission block preferably is transmitted, serially-by-word, and may be further modulated and then supplied to ~ stationary PCM recording head. Each word may be recorded either serially-by-bit or parallel-by-bit, as desired.
Another embodiment which may be used in place of the embodiment shown in FIG. 4 is illustrated in FIG. 5. The FIG. 5 arrangement is substantially similar to that shown in FIG. 4, except that the delay cîrcuits which are utilized to impart a delay of X time units to the odd interleaved Q
sub-block are connected to the output of error correcting encoder 4~ rather than to the input thereof. Thus, delay circuit 51 delays the odd information words included in sequence SWl, delay circuit 52 delays the odd inormation words included in se~uence SW13, delay circuit 53 delays the P-parity words included in sequence SPll and delay circuit 54 delays the Q-parity words included in sequence SQll.
Nevertheless, the even and odd interleaved Q sub-blocks produced by the embodiments shown in FIGS. 4 and 5 are substantially identical. In both embodiments, the even information words are interleaved with even P-parity and Q-parity words, and the odd information words are interleaved with the odd P-parity and Q-parity words, all of the odd words being delayed by X time units with respect to the even words which comprise a single transmission block.

--3û--~:t517~2 In the embodiments of FIGS. 4 ~nd 5, error detecting code generator 6 i6 illu~trated a6 a CRC code word gener~tor.
It may be appreciated that the cyclic redundancy check code merely i~ one type of error detection code which can be used with the pre6ent invention. In the CRC code, the eight d~ta word6 which are included in a ~ingle tran6mi66ion block ~re expre~6ed ~ a polynomial over GE(2), which i6 ~ Galoi6 field, thi6 polynomial being divided by a determined generation polynomial to obtain a remainder which is added to the trans-m~ion block a6 the CRC code word. When this tr~nsmissionblock i~ recelved, or reproduced from a record medium, ~
polynomi~ formed of the reproduced dat~ and CRC words, and thi~ polynomial i- divided by the ~ame generation pQlynomi~l which wa~ u~ed in the CRC generator. If no remainder is obtained by thi6 divi~ion, then it 16 concluded that the tran~mis~ion block doe~ not contain ~ny error. ~owever, lf a remainder i~ produccd, then the tran6mi~ion block conta~n~ at lea6t one error. U~ually, ~n a CRC decoder, ~f an crror $6 detectod in the tran6mi~6ion Slock, an error flag a~oc~ted with eacb ~ata word i~ ret.
If it i~ a~umed that ~ - 55, D - 16 and a, 2, then, for each transmi~ion block ~n ~n - -l, 0, l, ... 55), the dat~ word~ ~W0, ~W12~ ~Plo~ ~Qlo~ SWl~ ~Wl3, ~Pll and SQll whlch are produced by orror correcting oncoder~ 4A ~nd 4~
25 and wh$ch con~titute each tran6mi~slon block will be formed .. ,.. ... .. . ...... . , .. .. , , . . . .. . . .. . .. ... . - .-. , .--. ~- . ... -- .. .
~t ,~ ,~

.. .. . . . ..... ......... . ,. .. , . ,.. .. ~.. . . . .. ..
... .... .. ., .. . .. .. . ., ,.; .. .. ..

tS1~42 of odd and even information and parity words as shown in the table illustrated in FIG. 6. For example, in trans-mission block #0, PCM words w0, W_62, W_219 -281 together with parity words P_128~ Q-168' P_347 and Q-387 are transmitted. Together with these data words, a suitable CRC code word and a synchronizing word also are transmitted.
All of these words are transmitted serially-by-word for recording on a suitable record medium. FIG. 7 represents the serially-transmitted words which constitute transmission block ~0 (n = 0).
One embodiment of decoding circuitry which may be used to recover the..information words which are transmitted, or recorded, in the encoded form produ~ed by the apparatus shown in FIG. 4 is illustrated in FIG. 8. This apparatus is comprised of a CRC check circuit 7, and a more detailed illustration of error correcting decoders 8A and 8B is provided. It is assumed that the transmission block which is transmitted, or recorded, ~erially-by-word is received, or reproduced, and the serial words are converted so as to be presented as a plurality of parallel words. More particularly, the even interleaved Q fiub-block, comprised of even information word sequences SW0 and SW12, P-parity word sequence SP10 and Q-parity word sequence SQlo are provided, parallel-by-word;
and the odd interleaved Q ~ub-block, formed of odd information word sequences SWl and SW13, together with odd P-parity word ~eguence SPll and odd Q-parity word sequence SQll are provided parallel-by-word. In addition, the CRC word also is provided.

~l~51742 All of these data words are supplied to CRC check circuit 7 whereat an error in~the received transmission block is detected. If an error in the transmission ~lock is detected, a~ in the aforedescribed manner, or as in the manner described in copending application Serial No. 31,030, an error flag associated with all, or with selected ones, of the received data words is set. These error flags are represented by the broken line provided at the output of the CRC check circuit.
The interleaved data words which constitute the even Q sub-block, together with their associated error flag si`gnals, are supplied to error correcting decoder 8A; and the interleaved data words included in the odd Q ~ub-block, together with their associated error flag signals, are supplied to error correcting decoder BB. As illustrated in FIG. 8, decoders 8A
and 8B are ~ubstantially identical, and like components are identified by the same refer~nce numerals. Nevertheless, since the odd and even data words are supplied to separate error correcting decoders, such odd and even data words undergo separate error-correction decoding.
The interleaved data words which compri~e the even Q sub-block are ~electively delayed by time delay circuits 191, 192 and 193 so as to de-interleave these data words. The delays imparted by delay circuits 191-193 are inversely related to the delays imparted by delay circuits 171-173 in error correcting encoder 4A. Thus, the even information words included in sequence SW0, which had undergone no delay in the encoder, are ~ubjected to the greatest delay 3(D - d) in delay circuit 191. The even ~151742 information words included in sequence SW12 are subjected to a delay of 2(D - d) in delay circuit 192. The P-parity words included in sequence SP10 are subjected to a delay of (D - d) in delay circuit 193. The Q-parity words included in ~equence SQlo, which had undergone t~e greatest~delay in encoder 4A, are subjected to no delay in decoder 8A. Thus, _ delay ~ircuits 191-193 serve to de-interleave the data words which comprise the even Q sub-block. Such de-inter-leaved data words are supplied to Q-parity decoder 20 as 10' 102~ SP10O and SQlo. These data words exhibit substantially the same time alignment as was exhibited by the data words that had been supplied to parity word generator 18 in encoder 4A.
In error correct~ng decoder 8B, delay c~rcuits 191-193 serve the same function as in decoder 8A, that is, to de-interleave the data words which comprise the odd Q sub-block. These de-interleaved data words, comprised of odd information words included in the sequences SW11 and SW103, the odd P-parity words included in sequence SP10l and the odd Q-parity words included in sequence SQll are supplied to Q-parity decoder 20 in substantially the same time align-ment as was exhibited by the data words that were supplied to Q-parity word generator 18 in encoder 4B.
The respective Q-parity decoders carry out an 25 -error-correction decoding operation to correct those erroneous data words whose associated error flag signals are set. For example, the de-interleaved data words included in sequences SW10, SW102, SP100 10 1~t5174Z

to Q-parity decoder 20 in error correcting decoder 8A, may be represented as data words W4(n 3D + 3d~' 4(n - 3D + 2d) 1 2,' P4(n - 3D + d~ and Q4(n - 3D + 3d)~
which data words are summed, as by modulo 2 addition to obtain a syndrome. This syndrome then is used ~o correct the erroneou~ data word included in the Q sub-~loc~.
When the erroneous word is corrected, its associated error flag signal is cleared. It is seen that, since the error flag signals are supplied through the same delay circuits 191-193 as the data words are supplied, then each de-interleaved data word will be accompanied by its associated error flag ~ignal which is either set or reset depending upon whether an error in the transmission block ~n which that data word was contained was detected. Similarly, Q-parity decoder 20 in decoder 8B operates to correct an erroneous data word and to clear the error flag signal associated with;that word.
It is po6sible that the data words in the Q sub-blocks supplied to the Q-parity decoders in decoders 8A and 8B
may contain errors which exceed the error correcting ability of the parity decoders. In that event, one or more of the data words produced at the output of the even or odd Q-parity decoder may remain uncorrected. It is appreciated that the data words which are produced at the output of the Q-parity decoder constitute an interleaved P sub-block. Thus, the data words produced at the output of the Q-parity decader in error correcting decoder BA constitute an even interleaved P sub-block; and the data words produced at the outputs of Q-parity decoder 20 in error correcting decoder 8B constitute 15~74z an oad interleaved P sub-block. One or more of the data words in each of these interleaved P sub-blocks may be erroneous, that is, such words may not have been cor-rected by the Q-parity decoder. The interleaved data words in the P sub-block are de-interleaved by delaJy circuits 211 and 212. These delay circuits impart delays of 2d and d, respectively, and are inversely related to the delay circuits 161 and 162 used in the error correcting encoders. It is appreciated that the even information word supplied to delay circuit 211 in decoder 8A is the word W4(n 3D + 3d)' and delay c~rcuit 211 produces the delayed 4(n - 3D + d~. S~milarly, the even infor mation word supplied to delay circuit 212 is W4(n _ 3D + 2d) 1 2' and this delay circuit produces a delayed word W4(n _ 3D + d) + 2 lS ~ence, the even information words, as well as the even P-parity word, which are eupplied to P-parity decoder 22 all are in time alignment and are constituted by the words W4(n _ 3D + d)~
4~n - 3D + d) + 2' and P4(n _ 3D ~ d)- It is recalled that these even information and P-parity words constitute the P ~ub-block.
P-parity decoder 22 functions in a manner similar to Q-parity decoder 20. That is, the information and P-parity words supplied thereto are summed to produce a syndrome, and this syndrome is used to correct the information word which ha~ been detected as being erroneous. That i8, those infor-mation words whose as~ociated error flag signals are cet are corrected. When an erroneous information word is corrected, its associated error flag signal is reset.

A similar error correction operation is carried out by P-parity decoder 22 included in error correcting decoder 8B. Thus, the de-interleaved odd P sub-block is supplied to this odd P-parity decoder, and those information words which have been detected as being errone~us are corrected. -Furthermore, the error flag which is associated with the erroneous odd information word is reset.
; The corrected even information words produced at the outputs of P-parity decoder 22 are delayed by . delay circuits 91 and 92~ each delay circuit exhibiting a time delay of K. ~hus, the even information words produced at the outputs of delay circuits 91 and 92 are in time alignment with the corrected odd information word~ produced at the outputs of P-parity decoder 22.
~ven/odd a~ember 10 then re-arranges these information word~ in ~ucce~ive order, that is, in the order W4n, W4n + 1~ W4n + 2 and W4n + 3. These rearranged, corrected information words are supplied to error compensating circuit 11, ~hown in FIG. 8 as including interpolator circuit 11l, whereat uncorrected information words are compensated by interpolation in the aforedescribed manner. That is, ; if, for example, even information word W4n + 2 remains uncorrected, as indicated by its associated error flag signal which has not been reset, an approximate value of thi6 word i~ obtained by interpolating adjacent odd information words W4~ + 1 and W4n + 3~

--~7--~5~:~42 From the foregoing description, it is appreciated that, if CRC check circuit 7 detects an error in a received transmission block 80 as to set all of the error flags associated with the data words in that block, it is highly likely that only one error flag will be set in the-de-interleaved Q sub-block supplied by delay circuits 19l-193 to Q-parity decoder 20. Moreover, even if more than one error flag signal accompanies these de-interleaved data words of the Q sub-block, there is a strong probability that only one error flag ~ignal will be set in the de-interleaved P sub-block supplied by delay circuits 211and 212 to P-parity encoder 22. Thus, by using an interleaving code technique, the likelihood of uncorrected errors, that is, the occurrence of errors which exceed the error correct-ing ability of the parity decoders, is minimized.
In the embodiment shown in FIG. 8, delay circuits 91and 92 are provided downstream of error correcting decoder 8A
to remove the delay which had been produced by delay circuits 51 and 52 in FIG. 4 or by delay circuits 51-54 in.FIG. 5.
Alternatively, delay circuits may be provided upstream of decoder 8A, such as shown in FIG. 9, to delay each of the data words included in the even interleaved Q ~ub-block which is included in the received transmission block.
In the embodiment of FIG. 8, if it is assumed 2~ that, consistent with the example sét out hereinabove, K z 55, D = 16 and d = 2, then, for transmission block #n (n = 42, 43 ... 50, 51) the respective sequences SW10, SWl02, SPlOO and SQlo supplied to the Q-parity decoder in error l~S~74z correcting decoder 8A, and the sequences SWll, swl03, SP
and SQll supplied to the Q-parity decoder included in error correcting decoder 8B are comprised of the respective data words which are illustrated in FIG. 10. The horizontal broken lines which join the even data words represent cor-- responding even de-interleaved Q sub-blocks, and the broken horizontal lines which join the odd data words represent the odd de-inte~leaved Q sub-blocks. That is, when transmission block ~42 is received, the even data words which are supplied to Q-parity decoder 20 are information wo~ds W0 and W_6, P-parity word P_16 and Q-parity word Q0.
Likewise, when thi~ tran~mission block ~42 is received, the data words which are supplied to the odd Q-parity decoder are odd information words W 219 and W 225' odd P-parity word P_235 and odd Q-parity word Q 219~
The oblique solid line~ which join two information word~ and one P-parity word, shown in FIG. 10, represent the de-interleaved P sub-blockg which are supplied to P-parity decoder 22. Thus, when transmission block #46 is received, the even P-parity decoder is supplied with even information words W0 and W2, which were produced at the outputs of the even Q-parity decoder when transmission blocks ~42 and #44 were received, and with P-parity word P0, which is produced at the output of the even Q-parity decoder when transmission block #46 is received. Similarly, when this transmission block #46 is received, the odd P-parity decoder is supplied with odd information words W_219 and W 217~ and odd P-parity word P_219.

- ~15~74Z

It may be appreciated from the chart set out in FIG. lO that each information word and each P-parity word is included in two.sub-blocks: a Q sub-block and a P sub-block. These parity sub-blocks are independent of each other such that even if an erroneous word is present in, for example, the Q ~ub-block, and that error cannot be corrected, the erroneous word may, nevertheless, be corrected in the P sub-block. For example, let it be assumed that all of words Wl6, WlO and P0 included in the even Q sub-block containing Q-parity word Ql6 are erroneous.
~et it be further assumed that these three error words exceed t~e error correcting ability of the Q-parity decoder.
Nevertheless, if P-parity words P8 and Pl6 are correct, and if information words W8 and Wl2 are correct, all of the e words being included in different Q sub-blocks, then erroneous informati`on words W16 and WlO may, nevertheless, be corrected in the P-parity decoder. Furthermore, it îs recognized that the four data words which are included in a particular Q sub-block are recorded in interleaved fashion such that there is a ~mall likelihood that two or more of such data words included in the same de-interleaved Q sub-block are erroneous.
This technique of interleaving information and error-correcting words such that each information word is included in two independent sub-blocks is known as a cross-interleaved code and, as may be appreciated, exhibits a very high error correcting ability.

~1~51~42 The embodiments of error correcting decoders 8A
and 8B, as shown in ~IGS. 8 and 9, to decode information words which have been encoded in the cross-interleaved code are of a basic, fundamental construction. Various modifications to such decoders may be made to impro~ve their error correcting ability. For example, the error correction operation which is carried out by Q-parity decoder 20 and P-parity decoder 22 may be repeated by another set of Q and P parity decoders. Thus, an add~tîonal Q-parity decoaer m~y be provided, this additional Q-parity decoder being supplied with the output information words produced by P-parity decoder 22 and delayed outputs produced by Q-parity decoder 20. ~hen, the outputs produced by this additional Q-parity decoder may be supplied to an additional P-parity decoder, together with delayed information words produced at the output of P-parity decoder 22.
A1QO, instead of utilîzing a cross interleaved decoder to decode the encoded information words, a cross word decoder may be used. In this type of error correcting decoder, if an error is present in a received transmission block, then the remainder which is obtained by CRC check circuit 7 (as described above~ is compared to an auxiliary syndrome, the latter being formed by dividing the syndrome provided either in the Q-parity decoder or the P-parity decoder by the generatiqn polynomial. This comparison results in detecting which data word in the received tranfimission block is erroneous. As yet another modification, thi8 cross word decoding technique may be combined with the cross interleaved decoder to achieve error correction.

.

iiS17~2 ~ he manner in which the decoding apparatus shown in FIGS. 8 and 9 functions to recover information words from an edit tape of the type wherein ~5 represents the time at which the edit point is reached, and signals which are reproduced prior to time Ts are derived ~rom ~ource A and signals which are reproduced subsequent to time T~ are derived from source B, now will be described with reference to FIGS. llA-llE. It is assumed that data words comprising the sequences SWO, SW12, SPlO, SQlo, lG SWl, SW13, SPll and SQll are encoded in the aforedescribed cross interleaved code as produced by the encoders shown in FIGS. 4 and 5. FIG. llA represents the time relationship between the respective sequences supplied to each of the Q-parity decoders. It is seen that, in view of the delay
3(D-d) imparted to sequence SWO by time delay circuit 191, delayed sequence SW10 i8 delayed with respect to sequence ~Qlo by th~s time delay 3(D-d). Furthermore, those sequences which are represented by cross-hatched areas are supplied to the Q-parity decoder~ from tape 14B, whereas the areas that are not hatched represent those seguences which are ~upplied to the Q-parity decoders from tape 14A. Thus, at time ~, corresponding to the edit point, sequences S~10 and SQll, which are not delayed, are supplied to the Q-parity decoders. However, at this time, since all of the remaining ~equence~ are delayed by different amounts, ~uch remaining ~eguences are constituted by data words which are reproduced from tape 14A. At delayed time (D-d) sequences SP100 and SP101 are reproduced from tape 14B. At a further delayed time 2(D-d), ~L~5~7~2 sequences SW102 and SW103 are reproduced from tape 14B.
Finally, at delayed time 3(D-d), sequences SW10 and SW
are reproduced from tape 14B. This delayed time 3(D-d) is equal to the interval ~. Thus, during the interval Ts to (Ts ~ a~, data words which are reproduced fr~m both tapes are seen to coexist. That is, during this interval, some of the sequences are reproduced from tape 14A while others of the sequences are reproduced from tape 14B.
Hence, during this interal Ts to (Ts + a), the Q sub-blocks which are supplied to the Q-parity decoders are not constituted by data words which are reproduced from the same tape. Consequently, during this interval, error correction cannot ~e performed by the Q-parity decoder.
It is recalled that, after error correcti`on, the even information words are delayed by K time units in time delay circuits 91 and 92~ The odd information words are not delayed. Taking this delay R into account, FIG. llB
illustrates the effect of this delay K on sequences SW10 and SW102~ FIG. llC continues to show that sequences SW
and SW103 are not subject to this delay K, and illustrates the relationship between the even information word sequences, which are delayed, and the odd information word sequences.
Because of this delay K, time point Ts appears as a delayed time point T8k and it is seen that, in the interal T~k to ~T~k ~ ), which i~ equal to the time delay 3[D-d~, even information words reproduced from tapes 14A and 14B coexist.
Consequently, during this interval the Q-parity decoder, which is supplied with such even information words, cannot carry out proper error correction.

~l~5~742 Thus, because of the coexistence of data which is reproduced from both tapes, error correction of the odd information words cannot be achieved during Ts to (T~ + ~);
and error correction of the even information words cannot be achieved during the interval TSk to (TSk + a). t If it is assumed that, even if multiple ~rrors occur in the data words which are reproduced prior to time Ts, th~ error correcting ability of the decoders shown in FIGS. 8 and 9 is not surpassed, then correct even information words [Ea3 and correct odd information words [a] derived from tape 14A can be obtained, as ~hown in FIG. llD. Furthermore, since the even ~ sub-blocks are reproduced from tape 14A in the interval from time point T8 to time point Tsk, error correcting decoder 8A functions to produce correct even information words lEa] during this interval. However, and as noted above, from time point Ts anward, the odd Q sub-block ¢ontain data words which are reproduced from tapes 14A
and 14B. That is, each odd Q sub-block that is recovered from time T8 onward contains coexisting data derived from both tapes. This means that, from time Ts onward, correct odd information words cannot be recovered. Nevertheless, since correct even $nformation words rEa] are reproduced, approximate odd information words 'a may be produced by interpolator 11', a8 by interpolating adjacent, correct even information words to produce an approximate odd information word 'a~ Thus, as shown in FIG. llD, ;n the interval from T~ to T~k, correct even information words are recovered and interpolated odd information words are produced.

with respect to the information recovered from tape 14B, it is appreciated that, from time point (Tsk + ~
onward, data words are reproduced from tape 14B only.
Thus, from this point onward, correct even information words 1~ 1 and correct odd information words lOb] a~re produced. Furthermore, since each odd Q sub-block-that is recovered from time point (Ts + a) onward contains data words reproduced ,rom tape 14B only,decoder 8B functions to produce correct odd information words Cob] from this point.
~owever, since none of the even Q sub-blocks which are recovered prior to time point (T8k 1 a) contaîns data words reproduced from tape 14B only, it is appreciated that correct even information words ~ derived from tape 14B cannot be produced until then. ~ence, in the interval (Ts + a) to (T~k ~ a), interpolator 11' operates to produce approximate correct even information words E'b by interpolating the odd information words rOb~ which are generated. The correct odd information words [b] and the interpolated even information words E'b which are derived from tape 14B in the interval tT8 ~ a) to (T8k + ) are illustrated in FIG. llE. During the interval (T~ ~ a) to (Tsk), information words derived from tapes 14A and 14B coexist.
Accordingly, during this interval, the aforementioned cross-fading operation is carried out in order to blend the infor-mation which is recovered from these tapes. If the informa-tion words are PCM signals, then the audio information recovered from tape 14A is blended or merged with the audio information which is recovered from tape 14B.

S~742 The fore~oing di~cussion has concentrated on what -previously--ha~ been referred to as the multi-error ~ection in the interval Ts to (T8 + a) and in the interval Ts~ to (TSk + a). It is recalled that a portion of this multi-error section also extends i~
- the interval (Ts ~ a) to Ts and in the interval (T8k - a) to T~k. In the former interval, correct even information words [Ea] are recovered, and uncorrected odd information words may be replaced by interpolated odd information words 'a' as discusséd above with respect to FIG. 3.
Similarly, in the latter interval, correct odd information words [b] are recovered and the even information words E'b must be interpolated. Furthermore, in this latter interval, correct even information words [Ea] might not be obtained. Nevertheles~, the cross-fading operation, at least during the interval (Ts + a) to (T8k - a) will ~erve to blend or merge the data from tapes 14A and 14B
~ati~actorily.
Referrin~ now to FIG. 12, error correcting encoder 4A
i~ illustrated for use in conjunction with a sequence of input information word~ comprised of twelve words, repre-~ented by ~equences SW0, SWl, ... SW10 and SWll. Even/odd distributing circuit 3 di~tributes these information words into a sub-block of six even information words and into a ~ub-block of six odd information words. It may be appreciated that the embodiment shown in FIG. 12 is similar to that dis-cussed above with~re~pect to FIG. 4, except that éach sub-- block in the FIG. 4 embodiment had been comprised of two ~, , ~l~tSi~74~
information words, whereas each sub-block in the FIG. 12 embodiment is comprised of six information words. ~ever-theless, the operation of the embodiment shown in FIG. 12 i5 substantially sLmilar to that described above with respect to FIG. 4. ~ence, in the FIG. 12 embodime~t, --- P-parity generator 15 generates the P-parity word in response to each of the six information words included in the sub-block supplied thereto, and respective ones of these information words, as well as the P-parity word, are delayed by different amounts d, 2d, ... 6d in time delay circuits 161, 162, ... 166, respectively, thereby resulting in an interleaved P sub-block. AS
before, the interleaved information and P-parity w~rds included in this interleaved P sub-block are s~pplied to Q-parity generator 18 which generates the Q-parity word in re~ponse thereto. The interleaved data words of the P ~ub-block, together with the generated Q-parity words, comprise the Q ~ub-block, and delay circuits 171, 172, ... 176 and 177 impart different time delays to respective one~ of the5e data words, thereby forming an interleaved Q ~ub-block.
It i~ appreciated that error correcting encoder 4B in FIG. 12 functions in a manner similar to that of error correcting encoder 4A to produce an odd înterleaved Q su~-block. Of course, delay circuits 51-56 delay each odd inormation word by X time units ~o as to time-displace the odd information words from the even information words.

In the embodiment of FIG. 12, the transmission block produced by error correcting encoders 4A and 4B is comprised of twelve information words, four parity words, the CRC code word and a synchronizing word. Thus, in the embodiment of FIG. 12, N = 6 and M = 2. It may be~appre-ciated that a decoder, similar to that shown in FI~S. 8 and 9, but compatible with the encoder shown in FIG. 12, may be provided to substantially recover the original information words.
In the embodiments of the error detecting encoder described hereinabove, it has been assumed that 1-to-2N
channel converter 2 (FIG. 1) converts a single channel o ~equential information words into 2N parallel channels, and the N even information words are distributed, in parallel, to error correcting encoder 4A while the N odd information words are distributed, in parallel, to error correcting encoder 4~. FIG. 13 represents an alternative embodiment wherein the sequence o information words are distributed to N parallel ¢hannels whereat, at one timing period N parallel even information words are provided and at the next timing period N odd information words are provided. Thus, rather than being provided with N even information words and N odd information words concurrently, a~ in the aforedescribed embodiments, N even information words are followed by N odd inormation words such that even and odd information words are provided alternately.
In the embodiment Yhown in FIG. 13, two parallel channels are provided SWOl and SW23, with channel SW01 being supplied ~Si742 with successive information words W4n and W4n ~ 1 in successive timing periods; and with channel SW23 provided with infor-4n 1 2 and W4n ~ 3 in successive timing periods.For convenience, it may be recognized that, during even timing periods, information words W4n and W4n 1 2 are provided _ at channels SWOl and SW23, respectively; and during odd timing periods, information words W4n + 1 and W4n + 3 p at channels SW0l and SW23, respectively-In the embodiment shown in PIG. 13, error correcting encoder 4 is similar to either error correcting encoder 4Aor error correcting encoder 4B shown i~n FIGS. 4 and 5. ~ence, during even timing periods, encoder 4 processes the even information words in the very same manner as was described above with respect to encoder 4A in, for example, FIG. 5.
During odd timing periods, encoder 4 processes the odd infor-mation word~ in substantially the ~ame manner as encoder 4B, di~cussed above with respect to FIG. 5. Thus, at each even timing period, encoder 4 produces an even interleaved Q sub-block, compri~ed of two interleaved even information words, an interleavea P-parity word and a Q-parity word. During each odd timing period, encoder 4 produces an odd interleaved Q sub-block, compri~ed of two interleaved odd information words, an interleaved P-parity word and a Q-parity word.
The successive even and odd Q sub-blocks produced by encoder 4 are supplied, parallel-by-word, to ~witching circuit 23. ~his ~witching circuit is shown schematically a~ having a plurality of movable contacts, each connected to receive a respective interleaved word in the Q sub~blocks supplied thereto, and each movable contact selectively engages ~5174~

either one of a pair of fixed contacts, this p-ir of fixed contacts being referred to as even and odd contact~, respectively. A switch control signal (not shown) operates -switching circuit 23 such that, during each even timing period, all of the movable contacts engage their cQrresponding even fixed contacts, and during each odd timing period, all of the movable contacts engage their respective odd fixed contacts.
As illustrated, the odd fixed contacts are coupled to time delay circuits 51-54' respect.vely, such that the respecti`ve words which constîtute each odd Q su~-block are delayed by R
time units. Hence, it is appreciated that the encoder shown in FIG. 13 produces interleaved even Q sub-blocks at the upper group of output terminals, the respective words included ~n such even interleaved Q sub-blocks being comprised of ~ SWO, SW12, SP10 and SQlo; and the encoder produces odd interleaved Q ~ub-blocks at the group of lower output terminals, each odd Q sub-block being formed of sequences SWl, SW13, SPll and SQll. Thus, the embodiment shown in FIG. 13 generates the same transmission block as was generated by the embodiment shown in FIG. 5. Suitable storage devices, such as shift registers, or the like, may be connected to the output terminals of the embodiment in FIG. 13 so as to provide proper timing synchronism between the even and odd Q sub-bloc~s.
Encoders 4A and 4B in the embodiments di~cussed above with respect to FIGS. 4, 5, 12 and 13 all are cross interleaved code encoders. FIG. 14 illustrates error correcting encoders 4A and 4B as including matrix encoders 24, particularly, b-adjacent code encoder~ Each b-adjacent encoder generates a P-parity word and a Q-parity word. Encoder 24, included in 1 5~742 even error correcting encoder 4A, generates even parity words P4n, which may be represented as P4n W4n + W4n ~ 2 ' P-parity words P4n are supplied to time delay circuit 172 whereat they are delayed by 2D time units. Encode~ 24 included in odd error correcting encoder 4B generates P4ln k~ + 1 parity words, which may be expressed as P4(n-k) + 1 W4(n-k) + 1 + W4(n-k) + 3 ' these parity words being supplied to time delay circuit 172.
It may be appreciated that encoders 24 may generate the P-parity words in the same manner as described above with respect to P-parity generator 15.
Encoders 24 also generate Q-parity words, which may be expressed as:
Q4n = ~ W4n ~ TW4n+2 Q4~n-k) + 1 ~ T W4(n-k) + 1 ~ TW4(n-k) + 3 In the foregoing equations, T represents a generation matrix ~16 x 16) when each information word is comprised of 16 bits.
Thus, T may be expressed as:

/ 0 0 . . . . . . . 0 gO

. gl g2 T ' I15 15174;:

In the foregoing matrix, gi is included in generation polynomial G(x~, which is a polynomial over GF(2) which is expressed as:

G(x~ = ~ gi xi go z gl5 = 1 -~
i=O
Also, in-the foregoing matrix, I15 is an identity matrix of the fifteenth degree.
Time delay circuits 171-173 in error correcting encoders 4A and 4~ serve to interleave the information and parity words. The even sub-block produced by encoder 4A
and the odd sub-block produced by encoder 4B are supplied to CRC generator 6; and the reaultant even and odd sub-blocks, together with the C~C code word and a synchronizing lS word are combined to form the transmission block.
FIG. 15 illustrates an embodiment of error correct-$ng decoders 8A and 8B which are compatible with the encoders ~hown in FIG. 14. As in the previously described embodiments of decoders 8A and 8B, the even interleaved Q sub-block and the odd interleaved Q sub-block, together with the CRC code word included in the received transmission block all are supplied to CRC check circuit 7. ~he respective even and odd sub-blocks also are supplied to decoders 8A and 8B. If an error i~ present in the received transmission block, then the error flag ~ignals associated with the re~pective words of the even and odd sub-blocks are set, all as described above.
Each error correcting decoder i~ provided with time delay circuit~ 191-19~ to de-interleave the respective even ~:1 S174Z
and odd Q sub-blocks supplied thereto. Thus, sequences SWo~
12 10 10~ 1~ SW13, SPll and SQll undergo respectively different time delays which are inversely related to the time delays that were imparted at encoders 4A and 4B. Each err~r correcting decoder also includes a b-adjacent decoder 25 which receives the de-interleaved Q sub-block and -corrects erroneous data words if CRC check circuit 7 indicates that an error is present in the received transmission block.
If two information words in the 6ame de-interleaved Q su~-block are indicated afi being erroneous, b-adjacent decoder 25 may correct both words.
The b-adjacent code has a symbol over GF(2b~, which i~ a Galois field having (2b) elements, and is a generic designatîon of codes which are capable of correcting errors in a bit group. For example, the generalized Hamming code, the Reed-Solomon code are examples of b-adjacent codes, and al~o are matrix codes. Although the implementation of the b-adjacent code is relatively complex in construction, thi~ code nevertheless o~fers very high error correcting ability.
If the encoder shown in FIG. 14 is used to record PCM signals on a tape which is edited, information which is recorded on either side of the edit point can be reproduced in the manner discussed above with respect to ~IG. 11. Since the error correcting ab~lity of the b-adjacent code is advan-tageously high, so~ne errors which may be present in the interval from T8 to (Ts + a), whose time duration now will be equal to 3D, as well as some errors which may be present in the interval Tsk to (T k + a) may be correctable.

~,~ 5~.~4Z

It now may be appreciated that various advantages are derived from the present invention. For example, if a number of odd or even information words cannot be correcte~.
such uncorrectable words may, nevertheless, be replaced by good approximations therefor merely by interpolating adjacent even or odd information words, respectively, which are adjacent the erroneous word. For exampie, if word W3 cannot be cor-rected, it may be approximated by interpolating words W2 and W4.
Furthermore, the present invention does not require a large number of redundant words for error correction, as in the double recording method, and, moreover, the implementation of this invention does not require complicated circuitry.
A180, when the present invention is used in a PCM recorder, a ~ingle channel of information can be recorded in a single track. Consequently, a large number of information channels can be recorded in a reasonable number of tracks, which means that the width of the tape need not be overly large. ~hat is, multiple track~ are not needed to record a single channel of information. Still further, ~f this invention is used in a PCM recorder, editing of the record medium can be carried out without high losses of information due to multi-error sections in the vicinity of the edit points. The error correcting ability of thi~ invention i~ relatively high; and even in those area~ where the error level exceeds the error correcting ability, error compensation nevertheless can be carried out with reasonable adequacy.
While the present invention has been particularly ~hown and described with reference to certain preferred S~742 embodiments, it should be readily apparent to those of ordinary skill in the art that various changes and dificationq in form and details may be made without departing from the spirit and scope of the invention.
For example,-if this invention-is used in a PCM re~order, the recording medium need not be limited solely to~a magnetic tape. Rather, information may be recorded on an optical PCM disk by, for example, a laser beam: and this recorded information may be reproduced and adequately decoded so as to recover the original inormation. Also, in addition to the various error detecting codes which have been discussed above, the present invention, in its broader aspects, may utilize a parity code, a full-adder code, and the like. It is intended that the appended claims be interpreted as including the foregoing as well as other changes and modifications.

Claims (43)

WHAT IS CLAIMED IS:
1. A method of communicating a sequence of digital information words, comprising the steps of: separating said information words into a sequence of odd information words and a sequence of even information words; time-displacing the separated odd and even information words from each other by a predetermined amount; encoding said odd information words in an error-correcting code; separately encoding said even information words in an error-correcting code; combining said encoded time-displaced odd and even information words into a transmission block; and transmitting said transmission block.
2. The method of Claim 1 wherein said sequence of digital information words is formed of 2N information words, and each of said sequences of odd and even information words is formed of N information words.
3. The method of Claim 2 further comprising the steps of generating an error detecting code word in response to the error-correcting encoded odd and even information words; and inserting said error detecting code word into said transmission block.
4. The method of Claim 2 wherein each of said steps of encoding the respective odd and even information words in an error correcting code comprises generating an error-correcting word in response to said N information words, interleaving said N information words and said error-correcting word; and inserting the interleaved words into said transmission block.
5. The method of Claim 4 wherein said step of interleaving is comprised of delaying by different predeter-mined time delays respective ones of said N information words and said error-correcting word.
6. The method of Claim 4 wherein said step of generating an error-correcting word comprises generating a parity word in response to said N information words.
7. The method of Claim 4 wherein said step of encoding the respective odd and even information words in an error-correcting code further comprises generating a second error-correcting word in response to the interleaved N information words and first-mentioned error-correcting word; further interleaving the N information words and the first and second error-correcting words; and inserting the further interleaved words into said transmission block.
8, The method of Claim 7 wherein said step of further interleaving is comprised of delaying by different predetermined time delays respective ones of the interleaved N information words and first error-correcting word and also said second error-correcting word.
9. The method of Claim 7 wherein said step of generating said second error-correcting word comprises generating a second parity word in response to the inter-leaved N information words and first error-correcting word.
10. The method of Claim 2 wherein each of said steps of encoding the respective odd and even information words in an error-correcting code comprises generating a P-parity word and a Q-parity word in response to said N
information words, the Q-parity word being a function of a generating matrix of (b x b), where b is the bit length of each word; interleaving the N information words and the P-parity and Q-parity words; and inserting the interleaved words into said transmission block.
11. The method of Claim 1 wherein said step of transmitting said transmission block comprises transmitting the encoded time-displaced odd and even information words serially by word.
12. The method of Claim 1 further comprising the steps of receiving said transmission block; decoding said odd and even information words to correct errors therein;
removing the time displacement between the decoded odd and even information words; approximating a correct information word if that information word contains an uncorrected error therein by interpolating adjacent decoded odd information words to approximate a correct even information word and by inter-polating adjacent decoded even information words to approxi-mate a correct odd information word; and recovering a cor-rected sequence of information words formed of the decoded and approximated information words.
13, The method of Claim 12 wherein the received transmission block includes an error-detecting code word, and further comprising the steps of detecting errors in said received odd and even information words in response to said error-detecting code word and said information words and using the detection of said errors to correct ferroneous information words.
14. The method of Claim 13 wherein the received transmission block includes an odd error-correcting word interleaved with said odd information words and an even error-correcting word interleaved with said even information words, and said step of decoding comprises de-interleaving said odd and even error-correcting words from said trans-mission block, and using the odd and even error-correcting words to correct odd and even information words which have been detected as being erroneous.
15. The method of Claim 14 wherein the odd and even information words included in the received transmission block are arranged as interleaved odd information and error-correcting words and interleaved even information and error-correcting words, and said step of decoding further comprises de-interleaving the interleaved odd information words and de-interleaving the interleaved even information words.
16. The method of Claim 15 wherein the received transmission block further includes a second odd error-correcting word interleaved with said interleaved odd information and first-mentioned error-correcting words, and a second even error-correcting word interleaved with said interleaved even information and first-mentioned error-correcting words, the interleaved odd information and error-correcting words forming an odd interleaved sub-block and the interleaved even information and error-correcting words forming an even interleaved sub-block; and said step of decoding further comprises de-interleaving said odd interleaved sub-block and said even interleaved sub-block to recover said second odd error-correcting word and said interleaved odd information and first error-correcting words and to recover said second even error-correcting word and said interleaved even information and first error-correcting words; using said second odd error-correcting word to correct at least one odd information and first error-correcting word which has been detected as being erroneous; and using said second even error-correcting word to correct at least one even information and first error-correcting word which has been detected as being erroneous.
17. A method of communicating a sequence of digital information words, comprising the steps of separating said information words into a sequence of odd information words and into a sequence of even information words; time-displacing the separated odd and even information words from each other by a predetermined amount; generating at least one odd error-correcting word in response to said odd information words;
generating at least one even error-correcting word in response to said even information words; selectively delaying said odd information and error-correcting words to form an odd sub-block of interleaved odd words; selectively delaying said even information and error-correcting words to form an even sub-block of interleaved even words; generating an error detecting code in response to said odd and even sub-blocks; combining said odd and even sub-blocks and said error detecting code into a transmission block; and transmitting said transmission block.
18. The method of Claim 17 wherein each of said odd and even error-correcting words is a parity word.
19. The method of Claim 18 wherein each of said odd and even sub-blocks is a P sub-block containing a P-parity word; and further comprising generating an odd Q-parity word in response to the interleaved words of said odd P sub-block generating an even Q-parity word in response to the inter-leaved words of said even P sub-block; further selectively delaying the words of said odd P sub-block and delaying said odd Q-parity word to form an odd Q sub-block of interleaved odd words; further selectively delaying the words of said even P sub-block and delaying said even Q-parity word to form an even Q sub-block of interleaved even words; and combining said odd and even Q sub-blocks into said transmission block.
20. The method of Claim 17 further comprising the steps of receiving said transmission block; using said error detecting code and the words of said odd and even sub-blocks to detect errors which may be present in the sub-blocks; selectively delaying the words in said odd sub-block and in said even sub-block to de-interleave said odd information and error-correcting words and to de-interleave said even information and error-correcting words; using the at least one de-interleaved odd error-correcting word to correct odd information words which have been detected as being erroneous and using the at least one de-interleaved even error-correcting word to correct even information words which have been detected as being erroneous; approximating a correct odd or even information word to replace an uncorrectable information word by interpolating adjacent correct even or odd information words, respectively; and recovering a corrected sequence of information words.
21. The method of Claim 20 wherein each received odd and even sub-block is a Q sub-block formed of a Q-parity word interleaved with a P sub-block and each P sub-block is formed of a P-parity word and information words which have been selectively delayed to form interleaved words; and wherein said steps of de-interleaving and error-correcting comprise selectively delaying the words in said odd Q sub-block and in said even Q sub-block to de-interleave said odd information words, said Q-parity word and said P-parity word of each odd Q sub-block and to de-interleave said even information words, said Q-parity word and said P-parity word of each even Q sub-block; using the odd Q-parity word to correct odd information and P-parity words which have been detected as being erroneous so as to form a corrected odd P sub-block and using the even Q-parity word to correct even information and P-parity words which have been detected as being erroneous so as to form a corrected even P sub-block; selectively delaying the words in said corrected odd P sub-block and in said corrected even P sub-block to de-interleave said odd information and P-parity words of said odd P sub-block and to de-interleave said even informa-tion and P-parity words of said even P sub-block; and using the odd P-parity word to correct those de-interleaved odd information words which remain erroneous and using the even P-parity word to correct those de-interleaved even information words which remain erroneous.
22. A method of recovering digital information words from a record medium having an edit point thereon such that the information words recorded on either side of said edit point are derived from different sources, said digital information words being recorded in successive transmission blocks, each block being formed of odd information words encoded in an error-correcting code and even information words separately encoded in an error-correcting code, the error-correcting encoded odd and even information words having been time-displaced from each other by a predetermined amount, said method comprising the steps of reproducing said transmis-sion block from said record medium; decoding said odd and even information words to correct errors therein; removing the time displacement between the decoded odd and even infor-mation words; approximating correct odd or even information words reproduced within a predetermined range of said edit point to replace uncorrectable information words by interpolating adjacent correct even or odd information words, respectively;
cross-fading the information words reproduced from one side of said edit point with the information words reproduced from the other side of said edit point during said predeter-mined range; and recovering a corrected sequence of informa-tion words from the corrected and cross-faded information words.
23. Apparatus for communicating a sequence of digital information words comprising: distributing means for distributing said information words into a sequence of odd information words and a sequence of even information words;
time displacement means for imparting a relative time-displace-ment between said odd and even information words; odd and even error-correcting encoding means for encoding the time-displaced odd and even information words in error correcting codes; and means for transmitting the encoded, time-displaced odd and even information words as a transmission block.
24. The apparatus of Claim 23 further comprising error detecting code generating means for receiving said encoded, time-displaced odd and even information words to generate an error detecting word in response thereto, said error detecting word being transmitted in said transmission block.
25. The apparatus of claim 23 wherein said odd and even error-correcting encoding means is formed of separate encoding means, each comprising error-correcting word generating means for generating at least one error-correcting word in response to the information words supplied thereto, and time delay means for selectively delaying the information and at least one error-correcting words to form a sub-block comprised of interleaved information and error-correcting words.
26. The apparatus of Claim 25 wherein said error-correcting word generating means comprises a parity generator for generating a parity word.
27. The apparatus of Claim 25 wherein said error-correcting word generating means and time delay means comprise a P-parity generator for generating a P-parity word, said information words supplied to said P-parity generator and said P-parity word forming a P sub-block; first time delay means for selectively delaying the words of said P sub-block to interleave the information and P-parity words therein; a Q-parity generator for generating a Q-parity word in response to the interleaved words of said P sub-block, the interleaved words of said P sub-block and said Q-parity word forming a Q sub-block; and second time delay means for selectively delaying the words of said Q sub-block to interleave the information, P-parity and Q-parity words therein.
28. The apparatus of Claim 27 wherein said time displacement means is coupled upstream of one of said P-parity generators to impart a time displacement to the information words supplied thereto.
29. The apparatus of Claim 27 wherein said time displacement means is coupled downstream of one of said second time delay means to impart a time displacement to the inter-leaved words of a corresponding Q sub-block.
30. The apparatus of Claim 23 wherein said distri-buting means is provided with at least first and second outputs, each providing alternating odd and even information words in synchronism; and said odd and even error-correcting encoding means comprises error correcting word generating means coupled to said at least first and second outputs for generating at least one odd error-correcting word in response to odd information words provided at said outputs and generating at least one even error-correcting word in response to even information words provided at said outputs; time delay means for selectively delaying the information words provided at said outputs and the error-correcting word generated in response thereto to form a sub-block comprised of interleaved information and error-correcting words; and switch means for receiving each sub-block, said switch means having first and second sets of output terminals and operative when odd informa-tion words are provided at the outputs of said distributing means to couple an odd sub-block to said first set of output terminals and operative when even information words are pro-vided at the outputs of said distributing means to couple an even sub-block to said second set of output terminals.
31. The apparatus of Claim 30 wherein said time displacement means is coupled to one set of said output terminals.
32. The apparatus of Claim 30 wherein said error-correcting word generating means and time delay means comprise a P-parity generator for generating a P-parity word, the information words supplied to said P-parity generator and said P-parity word forming a P sub-block; first time delay means for selectively delaying the words of said P sub-block to interleave the information and P-parity words therein; a Q-parity generator for generating a Q-parity word in response to the interleaved words of said P sub-block, the interleaved words of said P sub-block and said Q-parity word forming a Q sub-block; and second time delay means for selectively delay-ing the words of said Q sub-block to interleave the information, P-parity and Q-parity words therein, each Q sub-block being supplied to said switch means.
33. The apparatus of Claim 25 wherein said error-correcting word generating means comprises b-adjacent encoding means responsive to the information words supplied thereto to generate first and second parity words, one of said parity words being expressed as T2Wn ? TWn+2, where Wn is an infor-mation word formed of b bits and T is produced by a (b x b) generation matrix.
34. Apparatus for recovering a sequence of digital information words from a received transmission block comprised of odd and even sub-blocks of odd and even information words, respectively, the odd and even sub-blocks being encoded in an error-correcting code and the odd and even information words being time-displaced from each other, said apparatus comprising receiving means for receiving each said transmission block;
odd and even error-correcting decoding means for decoding correct odd and even information words from the received odd and even sub-blocks; time-adjustment means for removing the time-displacement between the corrected odd and even information words; error compensating means for replacing an erroneous, uncorrectable odd or even information word with an approximate correct information word derived from interpolating adjacent even or odd information words, respectively: and re-forming means for re-forming a sequence of correct odd and even information words.
35. The apparatus of Claim 34 wherein said received transmission block additionally includes an error detecting word, and further comprising error detecting means responsive to said error detecting word and to the words in said odd and even sub-blocks to detect if said latter words are erroneous.
36. The apparatus of Claim 35 wherein said error detecting means includes means for generating error flag signals to identify those respective words in said odd and even sub-blocks which are erroneous.
37. The apparatus of Claim 35 wherein each received odd and even sub-block is comprised of plural information words and at least one error-correcting word, said plural information and error-correcting words being interleaved with each other; and wherein each of said odd and even error-correcting decoding means comprises de-interleave means for de-interleaving the plural information and error-correcting words in the respective sub-block, and decoding means for using the de-interleaved at least one error-correcting word to correct erroneous information words.
38. The apparatus of Claim 37 wherein said at least one error-correcting word is a parity word and said decoding means is a parity decoder.
39. The apparatus of Claim 35 wherein each received odd and even sub-block is comprised of a Q sub-block including a Q-parity word interleaved with a P sub-block, the latter including plural information words interleaved with a P-parity word; and wherein each odd and even error-correcting decoding means comprises first time delay means to selectively delay the words in said sub-block for de-interleaving the Q-parity word and the words comprising the P sub-block, Q-parity decoding means for using the de-interleaved Q-parity word to correct erroneous words comprising said P sub-block, second time delay means to selectively delay the words in said corrected P sub-block for de-interleaving the P-parity word and the information words, and P-parity decoding means for using the de-interleaved P-parity word to correct erroneous information words.
40. The apparatus of Claim 37 wherein said at least one error-correcting word comprises first and second parity words, one of said parity words being expressed as T2Wn ? TWn+2, where Wn is an information word formed of b bits and T is produced by a (b x b) generation matrix; and wherein said decoding means comprises a b-adjacent code decoder.
41. The apparatus of Claim 34 wherein said time-adjustment means comprises time delay means coupled downstream of one of said odd and even error-correcting decoding means for delaying corrected information words.
42. The apparatus of Claim 34 wherein said time-adjustment means comprises time delay means coupled upstream of one of said odd and even error-correcting decoding means for delaying uncorrected information words.
43. Apparatus for recovering a sequence of digital information words recorded on a record medium having an edit point thereon, the information words recorded on either side of said edit point being derived from different sources and the information words being recorded as successive transmission blocks each comprised of odd and even sub-blocks of odd and even information words, respectively, the odd and even sub-blocks being encoded in an error-correcting code and the odd and even information words being time-displaced from each other, said apparatus comprising reproducing means for reproducing said transmission blocks from said record medium; odd and even error-correcting decoding means for decoding correct odd and even information words from the received odd and even sub-blocks; time-adjustment means for removing the time-displacement between the corrected odd and even information words; error compensating means for replacing an erroneous, uncorrectable odd or even information word reproduced within a predetermined range of said edit point with an approximate correct informa-tion word derived from interpolating adjacent even or odd information words, respectively; means for cross-fading the corrected, replaced information words reproduced from one side of said edit point with the corrected, replaced information words reproduced from the other side of said edit point during said predetermined range; and recovering a corrected sequence of information words from the corrected and cross-faded information words.
CA000361558A 1979-10-09 1980-10-03 Method and apparatus for communicating digital information words by error-correction encoding Expired CA1151742A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP13031079A JPS5654140A (en) 1979-10-09 1979-10-09 Transmission method for pcm signal
JP130310/79 1979-10-09

Publications (1)

Publication Number Publication Date
CA1151742A true CA1151742A (en) 1983-08-09

Family

ID=15031255

Family Applications (1)

Application Number Title Priority Date Filing Date
CA000361558A Expired CA1151742A (en) 1979-10-09 1980-10-03 Method and apparatus for communicating digital information words by error-correction encoding

Country Status (15)

Country Link
US (1) US4393502A (en)
JP (1) JPS5654140A (en)
AT (1) AT378873B (en)
AU (1) AU538237B2 (en)
BE (1) BE885581A (en)
BR (1) BR8006490A (en)
CA (1) CA1151742A (en)
CH (1) CH646825A5 (en)
DE (1) DE3038066A1 (en)
ES (2) ES495738A0 (en)
FR (1) FR2467510B1 (en)
GB (1) GB2060227B (en)
IT (1) IT1133832B (en)
NL (1) NL8005604A (en)
SE (1) SE454228B (en)

Families Citing this family (39)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3022573A1 (en) * 1980-06-16 1981-12-24 Licentia Patent-Verwaltungs-Gmbh, 6000 Frankfurt SYSTEM FOR PROCESSING AND TRANSMITTING PCM SIGNALS
US4467373A (en) * 1980-10-09 1984-08-21 Micro Consultants Limited Storage and retrieval of digital data on video tape recorders
GB2107557A (en) * 1981-10-14 1983-04-27 Rca Corp Coding system for recording digital audio
JPS58141483A (en) * 1982-02-17 1983-08-22 Sony Corp Connection processing device for different kind of data
US4509128A (en) * 1982-04-16 1985-04-02 Sangamo Weston, Inc. Solid-state electrical-power demand register and method
EP0121565A1 (en) * 1982-10-06 1984-10-17 YIANILOS, Peter N. Improved error correction system
JPH07118159B2 (en) * 1982-12-06 1995-12-18 ソニー株式会社 PCM signal recording method
EP0144431B1 (en) * 1983-03-12 1990-10-24 Sony Corporation Error-correcting apparatus
USRE33332E (en) * 1983-03-12 1990-09-11 Sony Corporation Apparatus for correcting errors
JPH087946B2 (en) * 1983-05-16 1996-01-29 三菱電機株式会社 PCM recording and reproducing device
US4567594A (en) * 1983-06-07 1986-01-28 Burroughs Corporation Reed-Solomon error detecting and correcting system employing pipelined processors
JPS6029073A (en) * 1983-06-17 1985-02-14 Hitachi Ltd Digital signal configuration system
JPH07118160B2 (en) * 1983-06-18 1995-12-18 ソニー株式会社 Recording method of digital information signal
JPS59224934A (en) * 1984-03-30 1984-12-17 Hitachi Denshi Ltd Signal processing circuit
JPS60223079A (en) * 1984-04-18 1985-11-07 Sony Corp Information signal recorder
CH666975A5 (en) * 1984-12-18 1988-08-31 Studer Willi Ag METHOD AND DEVICE FOR RECORDING AND PLAYING BACK CODED DIGITAL SIGNALS.
EP0220033B1 (en) * 1985-10-11 1993-07-14 Mitsubishi Denki Kabushiki Kaisha A pcm recording and reproducing apparatus
JP2601259B2 (en) * 1986-02-24 1997-04-16 日本ビクター株式会社 Magnetic recording method and magnetic recording / reproducing method
US4852100A (en) * 1986-10-17 1989-07-25 Amdahl Corporation Error detection and correction scheme for main storage unit
US4844933A (en) * 1986-10-30 1989-07-04 Mccormick & Company, Inc. Process for sterilization of spices and leafy herbs
US4943964A (en) * 1987-08-12 1990-07-24 Hitachi, Ltd. PCM signal reproducing device
EP0323119B1 (en) * 1987-12-29 1994-07-20 Sony Corporation Method for transmitting digital data
GB2214759B (en) * 1988-01-18 1992-01-02 Plessey Co Plc High speed digital data link
GB2220521B (en) * 1988-06-07 1993-04-28 Mitsubishi Electric Corp Digital signal recording method a digital video tape recorder and a recorded tape
US4993029A (en) * 1989-03-13 1991-02-12 International Business Machines Corporation Method and apparatus for randomizing data in a direct access storage device
JPH0411864A (en) * 1990-04-27 1992-01-16 Ezaki Glico Co Ltd Method for quick ripening of spice
JP2711586B2 (en) * 1990-06-27 1998-02-10 ハウス食品株式会社 Pulverized material production equipment
GB2285708B (en) * 1993-12-28 1997-09-10 Sony Corp Data recording and reproducing apparatus
US6384996B1 (en) * 1994-10-31 2002-05-07 Samsung Electronics Co., Ltd. Insertion of ones and zeroes into I-NRZI modulation for magnetic recording apparatus to facilitate head tracking
US5907801A (en) * 1995-09-22 1999-05-25 At&T Wireless Services, Inc. Apparatus and method for optimizing wireless financial transactions
FR2781647B1 (en) * 1998-07-31 2000-10-13 Gervais Danone Co METHOD FOR STERILIZING A FOOD PRODUCT WITH LOW WATER CONTENT, FOOD PRODUCT OBTAINED AND FOOD COMPOSITION CONTAINING THE SAME
US6781987B1 (en) * 1999-10-19 2004-08-24 Lucent Technologies Inc. Method for packet transmission with error detection codes
US7242726B2 (en) * 2000-09-12 2007-07-10 Broadcom Corporation Parallel concatenated code with soft-in soft-out interactive turbo decoder
JP3920558B2 (en) * 2000-11-08 2007-05-30 株式会社東芝 Data processing method and apparatus, recording medium, and reproduction method and apparatus
US7395547B2 (en) * 2001-04-06 2008-07-01 Scientific Atlanta, Inc. System and method for providing user-defined media presentations
US7962011B2 (en) 2001-12-06 2011-06-14 Plourde Jr Harold J Controlling substantially constant buffer capacity for personal video recording with consistent user interface of available disk space
US8181205B2 (en) 2002-09-24 2012-05-15 Russ Samuel H PVR channel and PVR IPG information
WO2005099206A1 (en) * 2004-03-09 2005-10-20 Thomson Licensing Cross-encoding of information in independent channels
US20060083323A1 (en) * 2004-10-15 2006-04-20 Desjardins Philip Method and apparatus for detecting transmission errors for digital subscriber lines

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS4835707A (en) * 1971-09-10 1973-05-26
GB1445439A (en) * 1973-11-20 1976-08-11 Ibm Error correction systems for a multichannel data handling system
US4146099A (en) * 1976-08-17 1979-03-27 Christopher Scientific Company Signal recording method and apparatus
JPS5362410A (en) * 1976-11-16 1978-06-03 Sony Corp Digital signal transmission
GB1599156A (en) * 1976-12-24 1981-09-30 Indep Broadcasting Authority Recording digital signals
JPS5380105A (en) * 1976-12-24 1978-07-15 Sony Corp Digital signal transmission method
DE2721638A1 (en) * 1977-05-13 1978-11-16 Basf Ag Storage system for magnetic data - uses parallel intermediate and serial final transfers and has correction circuits for data retrieval
JPS6052509B2 (en) * 1977-05-16 1985-11-19 ソニー株式会社 Digital signal transmission method
GB2012460A (en) * 1977-11-03 1979-07-25 British Broadcasting Corp Apparatus for Processing a Digitized Analog Signal
US4281355A (en) * 1978-02-01 1981-07-28 Matsushita Electric Industrial Co., Ltd. Digital audio signal recorder
JPS54137204A (en) * 1978-04-17 1979-10-24 Sony Corp Digital signal transmission method
JPS6035750B2 (en) * 1978-04-27 1985-08-16 三菱電機株式会社 PCM signal tape editing method
US4211997A (en) * 1978-11-03 1980-07-08 Ampex Corporation Method and apparatus employing an improved format for recording and reproducing digital audio
US4254500A (en) * 1979-03-16 1981-03-03 Minnesota Mining And Manufacturing Company Single track digital recorder and circuit for use therein having error correction
US4276646A (en) * 1979-11-05 1981-06-30 Texas Instruments Incorporated Method and apparatus for detecting errors in a data set

Also Published As

Publication number Publication date
AU6306280A (en) 1981-04-16
FR2467510A1 (en) 1981-04-17
BE885581A (en) 1981-02-02
NL8005604A (en) 1981-04-13
US4393502A (en) 1983-07-12
ES8207665A1 (en) 1982-09-16
DE3038066A1 (en) 1981-04-23
IT1133832B (en) 1986-07-24
SE454228B (en) 1988-04-11
FR2467510B1 (en) 1985-10-31
ATA502580A (en) 1985-02-15
GB2060227A (en) 1981-04-29
CH646825A5 (en) 1984-12-14
ES8202462A1 (en) 1982-01-16
ES495738A0 (en) 1982-01-16
ES505499A0 (en) 1982-09-16
SE8007043L (en) 1981-05-29
AT378873B (en) 1985-10-10
JPS5654140A (en) 1981-05-14
BR8006490A (en) 1981-04-14
AU538237B2 (en) 1984-08-02
GB2060227B (en) 1983-08-24
IT8025205A0 (en) 1980-10-08

Similar Documents

Publication Publication Date Title
CA1151742A (en) Method and apparatus for communicating digital information words by error-correction encoding
EP0146639B1 (en) Method and apparatus for recording digital data signal
US4375100A (en) Method and apparatus for encoding low redundancy check words from source data
US4685004A (en) Rotary head type PCM recording and reproduction method and system
US4541093A (en) Method and apparatus for error correction
US4630272A (en) Encoding method for error correction
EP0191410A2 (en) Method of transmitting digital data
JPH07111815B2 (en) Digital signal recording system
US4748628A (en) Method and apparatus for correcting errors in digital audio signals
JPS6342888B2 (en)
JP2821223B2 (en) Playback device
US4445216A (en) System for defeating erroneous correction in a digital signal reproducing apparatus
EP0323119B1 (en) Method for transmitting digital data
US5042037A (en) Digital data modulation circuit having a DC component suppression function
JPS5880113A (en) Digital signal recorder for indicating time-series analog signal
JPS59117713A (en) Transmitting device of digital audio signal
JPH053773B2 (en)
KR100207628B1 (en) Error controlling method and apparatus in a digital signal processing system
JP2724632B2 (en) Multi-track digital tape recorder
KR830002525B1 (en) Pcm signal transmition method
JPH05109202A (en) Digital recording and reproducing device
JPH01122081A (en) Digital recording and reproducing device
JPH0917132A (en) Recording apparatus and reproducing apparatus
JPS58153213A (en) Recording system of digital signal
JPS59213009A (en) Pcm recording and reproducing device

Legal Events

Date Code Title Description
MKEX Expiry