CA1222820A - Electronic matrix arrays and method for making the same - Google Patents

Electronic matrix arrays and method for making the same

Info

Publication number
CA1222820A
CA1222820A CA000464949A CA464949A CA1222820A CA 1222820 A CA1222820 A CA 1222820A CA 000464949 A CA000464949 A CA 000464949A CA 464949 A CA464949 A CA 464949A CA 1222820 A CA1222820 A CA 1222820A
Authority
CA
Canada
Prior art keywords
conductive
matrix array
lines
address lines
electronic matrix
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA000464949A
Other languages
French (fr)
Inventor
Robert R. Johnson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Energy Conversion Devices Inc
Original Assignee
Energy Conversion Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Energy Conversion Devices Inc filed Critical Energy Conversion Devices Inc
Application granted granted Critical
Publication of CA1222820A publication Critical patent/CA1222820A/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/102Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including bipolar components
    • H01L27/1021Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including bipolar components including diodes only
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/20Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/80Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/80Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
    • H10B63/82Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays the switching components having a common active material layer
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/231Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/882Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
    • H10N70/8828Tellurides, e.g. GeSbTe
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/90Bulk effect device making

Abstract

ABSTRACT OF THE DISCLOSURE

Disclosed is an electronic matrix array.
The array is formed of a deposited, amorphous semiconductor body on a substrate having a substantially non-conductive portion adjacent the deposited, amorphous semiconductor body. The array further has a plurality of first, parallel, spaced apart address lines between the non-conductive substrate and the deposited, amorphous semiconductor body, and a plurality of second, parallel, spaced apart address lines on an opposite side of the deposited amorphous semiconductor body from the non-conductive substrate and from the first address lines. The second address lines cross the first address lines at an angle therewith, soas to form a plurality of mutually perpendicular cross lines through the semiconductor body with the first address lines.

Description

637.3 ~ 2 ~

The present invention primarily relates to an electronic matrix array and more particularly to distributed arrays, especially deposited, distributed arrays9 AS distributed transistor matrix arrays and distributed diode matrix arrays. The present invention further relates to improved read only memory (ROM) devices, electronically erasable programmable read only memory (EEPROM) devices, programmable read only memory (PROM) devices, field programmable logic arrays, and flat panel displays wherein the distributed diode matrix array facilitates isolation and addressing. The preâent invention allows such structures to be made with substantiall~ grea~er packing densities than prior art arrays and with reduced processing steps and lithography control tolerances. Of great importance ~ is the ~act that these structures can be made in accordance with the present in~ention on substr~es much larger than previously possible to provide substantially increased data storage, logic operations, or flat panel display areas. The diode matrix of the present invention is fcrmed from amorphous alloys, including silicon, deposited onto large area substrates. To that end, reference can be made to the disclosure in U.S. Patent No.
4,217,374 Stanford R. Ovshisnky and Maâatsugu Izu entitled: A~ORPHOUS SEMICONDUCTORS EQUIVALENT TO
CRYSTALLINE SEMICONDUCTORS and U.S. Patent No.
4,226,898 Stanford R. Ovshinsl(y and Arun Madan, of the same title.
,. . .

637.3 ~22 ge~L~
Silicon is the basis of the huge crystalline semiconductor industry and is the material which is utilized in substantially all the commercial integrated circuits now produced. When crystalline ~semiconductor ~echnology reached a commercial state, it became the foundation of the present huge semiconductor device manufacturing industry. This was due to the ability of the scientist to grow substantially defect-free germanium and, particularly, silicon crystals, and then turn them into extrinsic materials with p-type and n-type conductivity regions therein. This was accomplished by diffùsing into such crystalline material parts per million of donor (n) or acceptor (p) dopant materials introduced as substitutional impurities into the substantially pure crystalline materials, to increase their elec$rical conductivity and to control their being either a p or n conduction type.

The semiconductor fabrication processes for making p-n junction crystals involve extremely complex, time consuming9 and expensive procedures as well as high processing temperatures. Thus, these crystalline materials used in rectifiying and other current control devices are produced under very carefully controlled conditions by growing individual single silicon or germanium crystals, and where p-n junctions are required, by doping sush single crystals with extremely small and critical amounts of dopants. These crystal growing processes produce relatively small crystal wafers upon which the integrated memory circuits are formed.

~..

. . ..

637.3 ~2~2~

In conventional crystalline inteyrated circuit technology the small area crystal wafer limits the overall size of the integrated circuits which can be formed thereon. In applications requiring large scale areas, such as the display technology, the crystal wafers cannot be manufactured with as large areas as required or desired The devices are formed, at least in part, by diffusing p or n-type dopants into the substrate. Further, each device is formed between isolation channels which are difFused into the substra~e and interconnected on each level of metalization by horizontally spaced conduc~ors.
Packing density (the number of devices per unit area of wafer surface) is thereby limited on the surface of the silicon wafers because conductors cannot be placed below the dif~used junction areas. Costs are increased and yields decreased by the many lithographic steps required.
Further, the packing density is extremely important because the cell size is exponentially related to the cost of each d~vice. For instance, a decrease in die size by a factor of two reults in a decrease in cost on the order of a factor of six~ A
conventional crystalline ROM utilizing two micron lithography has a bipolar cell size of about .3 to .5 mil2 or MOS cell si~e of about .2 to .3 mil2.

3~ In summary, crys$al silicon rectifier and integrated circuit structures have to be spread horizontally across their crystalline wafer, they require many sequential processing and aligning 637.3 3~2~2~

steps, large amounts of material, high processing tempera~ures, are producible only on relatively small area wafers and are expensive and time consuming to produce. Devices based upon amorphous silicon can eliminate these crystal silicon disadvantages. Amorphous silicon can be made faster, easier~ at lower temperatures and in larger areas than can crystal silicon and it can be deposi~ed in layers on top of conductors as well as below conductorS~

Accordingly~ a considerable effort has been made to develop processes for readily depositiny amorphous semiconductor alloys or films each of which can encompass relatively large areas, îf desired, limited only by the size of the deposition equipment, and which çould be doped to form p-type and n-type materials to form p-n junction rectifiers and devices superior in cost andtor operation to those produced by their crystalline counterparts.
For many years such work was substantially unproductive. This was because amorphous silicon or germanium (Group IV) are normally four-fold coord-inated and were found to have microvoids and dangling bonds and other de~ects with produced a high density of locali~ed sta~es in the energy gap thereof. The presence of a high density of localized states in the energy gap of amorphous silicon and germanium semiconductor films resulted in such films not being successfully doped or otherwise modified to shift the Fermi level close to ~he conduction or valence bands. The inability to shift the Fermi level made them unsuitable for making p-n junction rectifiers and other current -637.3 ~5-control device applications.

In an attempt to minimize the aforementioned problems involved with amorphous silicon and germanium, W.E. Spear and P~G. Le Comber of Carnegie Laboratory of Physics, University of Dundee, in Dundee~ Scotland did work on "Substitutional Doping of Amorphous Silicon", as reported in a paper published in Solid State Communications, Vol 17, pp. 1193~1196, 1975. Spear, et al's work was directed toward the end of reducing the localized states in the enrgy gap in amorphous silicon and germanium to make the same approximate more closely intrinsic crystalline silicon or germanium, and of substitutionally doping the amorphous materials and suitable classic dopants, as - in doping crystallin~ materials~ to make them extrinsic semiconductors, i.e., of p or n conduction types.

The reduction of the localized states was accomplished by glow discharge deposition of amorphous silicon films wherein a gas of silane (SiH4) was passed through a reaction tube where the gas was decomposed by a r.f. glow discharge and deposited on a substrate at a substrate temperature of about 500-600K (227-327C). The material so deposited on the substrate was an intrinsic amorphous material consisting o~ silicon and hydrogen. To produce a doped amorphous material a gas of phosphine (PH3) for n-type conduction or a gas of diborane (B?H6) for p-type conduction were premixed with the silane gas and passed through the glow discharge reaction tube under the same 637,3 opera~ing conditions. The gaseous concentration of the dopants used was between about S x 10 6 and 10 2 parts per volume. The material so deposited included supposedly substitutional phosphorous or boron dopant and was shown to be extrinsic and of n or p conduction type.

While it was not known by these researchers, it is now known by the work of others that the hydrogen in the silane combines at an optimum temperature with many of the dangling bonds of the silicon duriny the glow discharge deposition to substantially reduce the density of the localized states in the energy gap toward the end of making the electronic properties of the amorphous material approximate more nearly those of the corresponding crystalline material.

Greatly improved amorphous silicon alloys having significantly reduced concentrations of localized states in the energy gaps thereof and high quality electronic properties have been prepared by glow discharge as fully described in U.S. Patent No.
4,226,898, Amorphous Semiconductors Equivalent to Crystalline Semiconductors, Stanford Ro Ovshinsky and Arun Madan which issued October 7, 1980, and by vapor deposition as ~ully described in U.S. Patent No. 4,217,374, Stanford R. Ovshinsky and Masatsugu Izu, which issued on August 12, 1980, under the same title. As disclosed in these patents, fluorine is introduced into the amoprhous silicon semiconductor alloy to substantially reduce the density of localized states therein. Activated fluorine especially readily diffuses into and bonds to the , . .

637.3 amorphous silicon in the amorphous body to substantially decrease the density of local~zed defect states therein, because the small size of the fluorine atoms enables them to be readily introduced into the amorphous body. The fluorine bonds to the dangling bonds of the silicon and ~orms what is believed to be a partially ionic stable bond with flexible bonding angles, which results in a more stable and more e~ficient compensation or alteration than is formed by hydrogen and other compensating or altering agents. Fluroine also combines in a preferable manner wi~h silicon and hydrogen, utilizing the hydrogen in a more desirable manner, since hydrogen has several bonding options. Without fluorine, hydrogen may not bond in a desirable manner in the material, causing extra defect states in the band gap as well as in the material itself.
Therefore, fluorine is considered to be a more efficient compensating or altering element than hydrogen when employed alone or with hydrogen because of its high reactivity7 specificity in chemical bonding, and high electro-negativity.

As an example, compensation may be achieved with fluorine alone or in combination with hydrogen with the addition of these element( 5) in very small quantities (e.g., fractions of one atomic percent).
However, the amounts of fluorine and hydrogen most desirably used are much greater than such small percentages so as to form a silicon-hydrogen-fluorine alloy. Such alloying amounts of fluorine and hydrogen may, for example, be in the range of 1 to 5 percent or greater. It is believed that the alloy so formed has a lower densi~y of defect states 1~2~2~) in the energy gap than that acllieved by the mere neutralization o~ dangling bonds and similar defect states.

Heretofore various semiconductor materials, both crystalline and amorphous, have been proposed for utilization in rectifying type devices such as a diode. As is described in m~y commonly assigned Canadian Patent No. 1!212,470, and as will be described in greater detail hereinafter, the distributed diode array of the present invention is formed from amorphous alloys including silicon as for example disclosed in the applications identified above~ The distributed diode arPay of the present invention can be utilized in the ROM~ EEPROM and PROM devices of the present invention as well as in the field programmAble arrays and flat panel displays of the present invention.

Heretofore various memory systems have been proposed which are divided into several types. One type is the serial type where the information in the memory system is obtained serially and where the read time for reading a particular bit of information in the memory is dependent upon where it is located in the memory. This results in long read times for obtaining the information from memory.
Such types of memory systems include memory devices including a magnetiG tape or a magnetic disc including the so-called floppy disc and magnetic "bubble memory" devices. While the storage information in "bubble" type memory devices potentially reduces the size and cost of memory systems and provides high information packing .. ~ ~ ,, ~,.

~22~ 2~

densities, i.e., small center~to-center distance between adjacent memory regions where the bits of information are stored, such "bubble" systems are limited to serial reading of information and do not provide for fast read, random access to the stored information.

Also, heretofore, short term data storage has been provided by random access memory (RAM) devices including transistors or capacitors at the intersections of X and Y axis conductors. Such a memory device can be set in one of two operational states. These memory devices provide a ~airly high packing density, i.e., a small center-to-center distance between memory locations. A major disadvantage is tha~ such devices are volatile since they must be continually supplied with a voltage if they are to retain their stored data. Such short term data storage devices are often referred to as volatile ~ast read and write memory sytems.

A fast read non-volatile memory system is the read only memory (ROM) which uses transistors and rectifiers formed in semiconductor substrates with permanently open contact points or permanently closed contact points in an x-y array for storage of bits of information. Such a ROM system is typically mask-programmed during the manufacture thereof and has a fast read time and a relatively high packing density as well as being non-volatile. However, ~he o~vious disadvantage of such a ROM system is that the data stored cannot be altered and has to be built in at the factory. Accordingly, ROM devices are made-to-order for applications involving storing - of the basic operating program of a data processor or other non-altered information.

637 ~

Another memory system used is a programlnable read only memory (PRO~) systern which can be programmed once by the user and remains in that state. Once it is programmed a PROM system will operate identically to a ROM system of the same configuration.

The most commonly used PROM system incorporates fuse links positioned at each intersection of an X-Y ma~rix of conductors. The storage of information (logic one or logic zero) is obtained by blowing the fuse links in a given predetermined pattern. Such fuse links extend laterally on a single crystal substrate instead of vertically between cross over conductors and, as a result, such fuse links necessarily require a large area. The area of a typical memory cell or region utilizing a fuse ljnk is about 1 to 1.6 mil .

The current needed to blow the fuse link for programming is quite high because of the necessity of completely blowing out the fuse link and because of the inherently high conductivity of the material of the fuse link. Typical currents are 50 milliamps and the power required is approximately 250 to 400 milliwatts. Also, the ~use link which is a narrow portion of a conductor deposited on a substrate, must have a precise dimension ~o ensure the complete and programmable blow out thereof. In this respect, photolitography and etching techniques required to fabricate such a fuse link require that such a fuse link be made with very critical tolerances.

637.3 Z~

Another major problem with fuse link type PROM devices is that the small gap in the blown fuse can become closed with accumulation of condutive material remaining adjacent to the gap by diffusion or otherwise.

The fuse link technology also has been utilized in field programmable log~c arrays, redundant memory arrays, gate arrays and die ~O interconnect arrays. Field programmable logic arrays are utilized to provide options for the integrated circuit user between the standard high volume, low cost logic arrays and the very expensive handcrafted custom designed integrated circuits.
These arrays allow a user to program the low cost array for ~he users specific application at a substantially reduced cost from the cost of a custom application circuit.

~O Heretofore it has also been proposed to provide an EEPROM (electrically erasible programmable read only memory~ device, a vertically disposed memory region or cell in a memory circuit which is verticlly coupled at and between an upper Y
axis conductor and a lower X ax;s conductor in a memory matrix. Such an EEPROM system provides a relatively high packing density. Examples of such EEPROM's are disclosed in he following patents:

- 637.3 ~22~

_ _ TEN~ NO. PATENTEE

3,571,809 Nelson 3,573,757 Adams 3,629,863 Neale 3,699,543 Neale 3,846,767 Cohen 3,886~577 Buckley 3,875,566 Helbers 3,877,049 Buckley 3,922,648 Buckley 3,980,505 Buckley 4,177,475 Holmberg .
: Specific re~erence is made to the U.S.
Patent 3,699,543 to Neale directed to: COMBINATION
: FILM DEPOSITED SWITCH UNIT AND INTEGRATED CIRCUIT
and to UOS. Patent No. 4,177,475 to Holmberg directed to: HIGH TEMPERTURE AMORPHOUS MEMORY DEVICE
FOR AN ELECTRICALLY ALTERABLE READ ONLY MEMORY.

, 637.3 These references illustrate EEPROM devices including a matrix of X and Y axis conductors where a memory circuit, including a memory region and an isolating device is located at each cross over point and extends generally perpendicularly to the cross over conductors thereby to provide a relatively high packing density.

The memory region utilized in such EEPROM
devices have typically been formed of a tellurium-based chalcogenide material and more specifically an amorphous material such as amorphous germanium and tellurium. Other materials which have rather highly reversible memory regions include d GeaTeb wherein a is between 5 and 70 atomic percent and b is between 30 and 95 atomic percent, basin total germanium and tellurium~ Some of these materials also include other elements in various percentages from O to 40 in atomic percent such as antimony, bismuth, arsenic, sulfur and/or selcnium.

Heretofore it has also been known to provide isolating devices which are coupled in series with a memory region or cell at the intersections of orthogonal conductors, such isolating devices typically having been formed by diffusing various dopant materials into a single crystal silicon substrate to form a rectifier, transistor, or MOS device, e.g., a field effect transistor. Such a diffusion process requires horizontally spaced x-y conductors and results in lateral diffusion of the doped material into the substrate material. As a result, the cell packing densities of such prior memory systems have been
2~

1imited by the number of horizontal metal lines and by the degree of lateral diffusion of the dopant materials and by the margin of error required for mask alignment.

Heretofore an all thin film EEPROM device has been proposed and is disclosed in U.S Patent No.
3~629,863, referred to above. The all thin film memory circuit disclosed in U.S. Patent No.
3,629,~63 utilized deposited film bidirectional threshold type isolating devicesO

The devices herein utilized for each isolating device a diode which is a unidirectional isolating device and which provides isolation by a hîgh impedence p-i-n configuration in one direction - to current flow thereby to provide very high OFF
resistance.

It has been proposed to form a p n junction by vacuum depositing, either an n or p-type amorphous semiconductor film on an oppositely doped silicon chip substrate. In this respec~, reference is made to U.S. Patent No. 4,062,034 which discloses such a thin film transistor having a p-n junction.
However, it has not been previously proposed to use a thin film deposited amorphous semiconductor film for forming p-i-n isolating devices in a programmable array.
SUM~ARY OF THE-INVENTION

The invention provides an electronic matrix array deposited atop a substrate, and comprising a ~Z~2~ 2~

plurality of first spaced apart address lines deposited on a non-conductive surface of the substrate and a plurality of second spaced apart address linesO The second address lines cross at an angle and are spaced from the first address lines to form a plurality of cross over points therewith.
The array further includes selection means between each of the cross over points for establishing selectable current paths through respective pairs of the first and second address lines. Each selection means includes a body of semiconductor material between the first and second address lines at the cross over points and has an effective current conducting cross-sectional area no larger than that formed by the overlapping juxtaposed common surface area of the address lines.

The invention also provides a method of making an electronic matrix array incuding the steps of depositing first, spaced apart address lines atop a non-conductive surface of a substrate, deposi~ing semiconductor materials atop the first address lines and substrate to form a continuous selection means structure over the first address lines and substrate, and thereafter forming a plurality of second spaced apart conductive address lines on the continuous selection means structure on the side thereof opposite the first address lines and substrate~ the second spaced apart address lines crossing at an angle from said first address lines to form a plurality of isolated cross over points therewith.

637.3 2 ~

In an alternate approach to providing the isolation, the electrical conductivity of the continuous diode structure can be modified in selected areas thereof between the plurality of first address lines and between the second address lines to form a plurality of electrically isolated selection devices at said cross over points between the plurality of first and second address lines. To effect this isolation the electrical conductivi~y of the selection means structure is preferably modifSed by oxidizing the selection means struc~ure semiconductor material in the selected areas or by removing portions of the selection means structure semiconductor material in the selected area. For smaller arrays, the lateral electrical conductivity of the thin amorphous silicon film is sufficiently small that nothing needs to be done to improve the isolation between cross-overs.

The semiconductor bodies of the selection means preferably form diode means formed from amorphous silicon alloys and include an intrinsic region and a pair of doped regions on opposit~
respective sides o~ the intrinsic region between the intrinsic region and the ~irst and second address lines.

To form a ROM, a PROM or field programmable array, a layer of settable material having a normal substantially non-conductive state and a settable substantially non-resettable comparatively high conductive state can be included betwecn the selection means and one of the plurality o~ address ~la2~2 lines. The settable material preferably comprises either an intrinsic amorphous silicon alloy or a chalcogneide material.

To form an EEPROM array, a layer of resettable material having s substantially non-conductive state and a comparatively high conductive state can be included between the selection means and one of the plurality of address lines wherein the resettable material is settable and resettable between those states. The resettable material preferably includes a chalcogenide.

A flat panel display can also be formed by providing a layer of liquid crystal material over the diode means and utilizing selected address lines as electrodes to apply an electric field across the liquid crystal material.

A light sensing array can also be formed by forming one plurality of address lines from a transparent conductor, such as indium tin oxide and utilizing the photoconductive properties of the amorphous silicon layer tha~ forms the diodes in the cross-overs.

BRIEF DESCRIPrION OF_THE rJRAWINGS

Fig. 1 is a partial perspective view of an electronic matrix array embodying the present invention;

Figs. 2A through 6A are partial side views illustrating various stages of fabrication of the matrix array of Fig. 1 in accordance with the present invention;

637.3 Figs. 2B through 6B are partial side view of the matrix array of Fig~ 1 at the various stages of the fabrication thereof as viewed from a frame of reference perpendicular to the corresponding views of Figs. 2A through 5A respectively;

Figs. 7A and 7B are partial side views similar to Figs. 6A and 6B respectively which illustrate an alternative method of isolating the 1~ diodes of the matrix array;

Fig. 8 is a partial perspective view of ano~her electronic matrix array embodying the present invention;

Fig. 9A through 12A are partial side view illustrating various states of fabrication of the electronic array of Fig. 8 in accordance with the present invention;

Figs. 9B through 12B are partial side views of the electronic matrix array of Fig. 8 at the various stages of the fabrication thereof as viewed from a frame of reference perpendicular to the corresponding views of Figs. 9A through 12A
respectively;

Fig. 13 is a partial perspective view of another electronic matrix array embodying the present invention;
Figs. 14A ~hrough 16A are partial side views illustrating various stages of fabrication of the electronic array of Fig. 13;

637.3 :~2~'2~

Figs. 14B through 16B are partial side views of the electronic matrix array of Fig. 13 at the various stages of the fabrication thereof as viewed ~rom a frame of reference perpendicular to the eorresponding views of Figs. 14A through 16A
respectively, Eig. 17 is a partial perspective view of a flat panel display embodying the present invention;
lQ
Fig. 17A is a schematic diagram oF the equivalent circuit of the flat panel display of Fig.
17~

Fig. 18 is a partial perspective view of another flat panel display embodying the present invention; and Fig. 18A is a schem-atic diagram of the equivalent circuit of the flat panel display of Fig.
18A.

DESCRIPTION OF THE PREFERRED EMBODIMENTS

Referring now to Fig. 1, there is shown an electronic matrix array 30 embodying the present invention. The array 30 generally includes a first plurality of conductive address lines 32, a second plurality of address lines 34~ and a plurality of selection devices in the form of diodes 36 between the address lines 32 and 34. The first and second plurality of address lines cross at an angle and are spaced apart by the diodes 36 to form a plurality of 637 .3 cross over points. As ~llustrated, the first and second address lines are orthogonally rela~ed and cross at an angle of 90. As can also~be seen in the figure, the address lines are formed from parallel spaced apart bands of conductive material such as platinum or alluminum. Between each cross over point there is a diode 36. The diodes include a body of semiconductor materials and preferably are formed from amorphous silicon alloys in accordance with the present invention. More particularly, and as will be further described with respect to Figs; 2 through 5, ~he diodes preferably comprises amorphous silicon alloys forming a p-i-n diode configuration.

The selection devices or diodes 36, as illustrated, are separated by orthogonally related grooves or channels 38, or by non-conducting regions 39. As will be described subsequently, ~he grooves or channels 38 are formed by etching the amorphous silicon alloys in the areas left exposed by address lines 34. While the non-conducting regions 39 are formed prior to or subsequent to the formation of the address lines 32, e.g. by enhancing the conductivity of the regions of the intended address lines 32, or reducing the conductivity o~ the intended non-conducting regions 39, or both. This aids in providing electrical isola~ion between ~he diodes. However, because the lateral conductivity of the amorphous silicon is relatively low, such channels, grooves or regions may not be necessary for all applications. However, in view of the fact tha~ the address lines 32 and 34 cross over with the diodes in between, either due to the limited lateral conductivity of the amorphous silicon alloys or the 637.3 1,~2~32~

physical separation of the dicdes by the channels or grooves 38, or the regions 39, the diodes have an effective current conduction cross-sectlonal area formed by the overlapping juxtaposed common substrate area of the address lines.

Figs. 2A through 5A, and 2B through 5B
illustrate the fabrication process of the diode matrix array of Fig. 1.
As can be seen in Figs. 2a and 2b, a film of a conductive ma~erial 41 is deposited atop an insulating or nonconducting film 43 on the conductive substrate 42. The insulating or non-conducting film 43 electrically isolates ~he substrate 42, e.g., a conducting substrate, from the address lines 32 and provides a smooth surface for the diode structure. The non-conducting film 43 may be an organic polymer or an inorganic material) and it may be a dielectric insulator. Typically, the conductive material 41 may be aluminum or a deposited amorphous semiconductor having a high population of majority charge carriers, or even a high concentration of conductivity enhancing additives. As shown in Figures 3A and 3B, interleaved regions of relatively high conductivity material and relatively low conductivity material are formed in the film, whereby to form first address lines 32 and non-conductor regions 39, i.e., regions of dielectric, non-conductor, or semiconductor.

When film 41 deposited atop insulator Film 43 is conductive, as aluminum or a deposited amorphous semiconductor having a high population of majority charge carriers, regions of low conductivity material or even of non-conducting materizl may be formed by masking of the intended conducting regions 32 and oxidation of the intended non-conducting region 39~ e.g., to form interleaved regions of aluminum 32 and o~ aluminum oxide 39, or interleaved regions of deposited amorphous silicion having a high population of majority charge carriers or conductivity enhancing additives 32 and of silicon dioxide 39.

When film 41 deposited atop insulator film 43 is semiconductive or non-conductive9 as a depositecl amorphous intrinsic semiconductor9 regions of high conductivity 32 may be formed therein, inte~leaved between regions of low conductivity 39 by increasing the electrical conductivity of the intended regions of high conductivity 32, e.g. by the introduction of high populations of majority charge carrier therein, or even by the introduction of additives, such as aluminum, that render regions of the amorphous material conductive.

Alternatively, film 41 may be formed of a material that is substantially settable and non-resettable between high and low conductivity states. The film 41 may be set into regions of relatively high conductivity 32 and relatively low conductivity 39, e.g. by coherent actinic radiation.

637.3 Accord~ng to a still further exemplification, a non-conducting film 43 can be converted into regions of relatively high conductivity 32 and relatively low conductivity 39 by diffusing a conductor or conductive material into the film 43. For example, aluminum vapor can be di~fused into an amorphous silicon film 43 through a patterned mask whereby to form a pattern of conductive channels 32 in and interleaved between the non-conductive material 39. Thus, approximately ten atomic perrent aluminum vapor diffused into amorphous silicon provides channels of metallic conductivity.

According to a still further exemplification, the address lines may be deposited directly onto the non-conductive film 43, or the non-conductive substrate 42, or the address lines may be diffused directly into the non-conductive film 43 or ~he non-conductive substrate 42, whereby to avoid the application of the film 41. The deposition or diffusion may be carried out through mask means, focused or programmed actinic radiation.

While the pattern of interleaved address lines 32 of relatively high conductivity and insulating or non-conducting regions of relatively low conductivity 39 is shown as being deposited on an insulting film 43 on the substrate 429 the substrate 42 itself can be an insulator, e.g. an organic polymer. When the substrate 42 is an insulator, the insulating film 43 may be dispensed with and the addressing means 32 deposited directly on the substrate 42.

~2~ ,2V

The addressing lines 32 can be formed on the non-conductlng film 43, or di.rectly on a non-conductiny substrate 42, without the adjacent non-conducti.ng regions 39. When the non-conducting regions 39 are dispensed with, either a non-conducting film 43, or the amorphous semiconductor material of the di.stributed diode 40 can provide horizontal separation and isolation between adjacent address lines 32.
As can be seen in Figs. 4A and 4B, an amorphous silicon alloy p-i-n selection or diode structure 40 is there-after formed atop the first address lines 32 and non-conductor 39. The selection msans structure 40 preferably comprises a diode structure foxmed by a p-type amorphous silicon alloy region 40a, an intrinsic amorphous silicon alloy region 40b, and an n-type amorphous silicon alloy region 40c.
Amorphous silicon alloys can be deposited in multiple layers over large area substrates to form such structures in high volume, continuous processing systems. Continuous process-ing systems of this kind are disclosed, for example, in Canadian patent 1,184,096, issued March 19,1985, for A Method Of Making P-Doped Silicon Films And Devices Made Therefrom; Canadian Patent 1,205,363, issued June 3, 1986, for Continuous Systems For Depositing Amorphous Semiconductor Material; U.S. Patent
4,410,558, issued October 18, 1983 for Continuous Amorphous Solor Cell Production System; Canadian Patent 1,186,280, issued April 30, 1985, for Multiple Chamber Deposition And Isolation System And Method; and U.S. Patent 4,492,181, issued January 8, 1985, for Method And Apparatus For Continuously Producing Tandem Amorphous Photovoltaic Cells. As disclosed in these ch/lb - 24 -~ ~,?

~,~2~3~
patents, a substrate formed from stainless steel, for example, may be continuously advanced through a succession of deposition chambers, wherein each chamber is dedicated to the deposition of a specific material.
In making a p-i-n type configuration, a single deposition chamber system can be used for batch processing or preferably, a multiple chamber system can be used wherein a first chamber is used for depositing a p-type amorphous silicon alloy, a second chamber is used for depositing an intrinsic amorphous silicon alloy, and a third chamber is used for depositing an n-type amorphous silicon alloyO Since each deposited alloy, and especially the intrinsic alloy must be of high purity, the deposition environment in the intrinsic deposition chamber is preferably isolated from undesirable doping constituents within the other chambers to prevent the diffusion of doping constituents into the intrinsic chamber.
In the previously mentioned patent applications, wherein the systems are primarily concerned with the production of photo-voltaic cells, isolation between the chambers is accomplished by gas gates through which unidirectional gas flow is established and through which an inert gas may ~e "swept" about the web of substrate material.
In the previously mentioned patent applications, deposition of the amorphous silicon alloy materials onto the large area continuous substrate is accomplished by glow discharge decomposition of the process gases. Among these processes, radio frequency energy glow discharge processes havé been found suitable for the continuous production of amorphous ch/l~ - 25 -,-~

~2;2;2~

serniconductors, the first use of which has been as phokovoltaic devices. Also, a new and improved process for making amorphous semiconductor alloys and devices has recently ~een discovered.
This process is disclosed in copending Canadian Patent Application Serial No. 437,~38, filed September 23, 1983 for Method Of Making Amorphous Semiconductor Alloys And Devices Using Micro-wave Energy. This process utilizes microwave energy to decom-pose the reaction gases to cause the deposition of improved amorphous semiconductor materials. This process provides substantially increased deposition rates and reaction gas feed stock utili2ation. Microwave glow discharge processes can also be utilized in high volume mass production of devices as disclosed in Canadian Patent 1,188,398, for an Improved Apparatus For The Manufacture Of Photovoltaic Devices and to ma~e layered structures as also disclosed in copending Canadian application Serial No. 439,093, filed October 17, 1983, for Method And Apparatus For Making Layered Amorphous Semiconductor Alloys Using Microwave Energy.

ch/lb - 26 -.. ~ . . .. .. . . . . .. . . .. .. . . .. . . .

637.3 ~Z~,2~
-27~

As shown in Figs. 5A and 5B, aFter the p-i-n amorphous silicon alloy structure 40 is formed atop the first address lines 32 and non-conductors 39, the top layer of conductive material from which will be formed the second plurality of address lines 34 is formed on the selection means or diode structure 40. The lines 34 can be ~ormed in parallel bands, for example, by conventional photo-lithography techniques of the type well known in the art~

The resulting structure shown in Figs. 5A
and 5B represents a useful device in and of itself for many applications. This is due to the limited lateral conductivity of the amorphous silicon alloys comprising the diode structure.
.
Should further electrical isolation be desired, such isolation can be obtained as shown in Figs. 6A and 6B. In Figs. 5A and 6B, the amorphous silicon diode structure 40 is etched to form the channels or grooves 38 in the areas thereof left exposed by the address lines 34. As a result, the address lines 34 can be used as a mask during the etching operation. The amorphous silicon alloy diode structure 40 need not be etched all the way through. In many cases, only the doped p and n-type regions need be etched through because these regions are of higher conductivity than the intrinsic region.

637,3 f '~

Although not illustrated, a potting compound can be introduced into the grooves or channels 38 after the etching process. This can be done to provide increased structural integrity for the finished device. Alternatively, the diode structure can be attached to another non-conductive substrate to provide increased struc~ural integrity.

As an alternative to the etching operation illustrated in Figs. 6A and 6B, the additional electrical isolation between the diodes 36 can also be provided by oxidizing the amorphous silicon alloy diode structure in the selected areas left exposed by ~he address lines 34. This can be accomplished by using the address lines as a mask and by either implanting oxygen into the selected areas of the amorhous silicon alloys or by exposing the entire structure to a high temperature oxidiziny atmosphere. The resulting device will then include oxidized regions 44 in the selected areas.- Whether the etching or oxidizing process is employed to provide the additional electrical isolation between the diodes, the electrcal conductivity of the diode structure in the selected areas will be modified by being decreased to thereby increase the electrical isolation between the diodes 36.

Not only can ~he distributed electronic diode matrix array be formed over large area substrates, but the packing density thereof is greatly increased by the present invention over prior art structures regardless of ~he lithography feature size used. This results because only two 637.3 ~22~

llthography steps are necessary in fabricating the diode matrix, one being in forming the second set of address lines 34 Thereafter, the second set of address lines 34 themselves can be used as masks for further processing. Also, the selection or diode structure 40 can be formed from polycrystalline material. This can be accomplished by annealing the selection means structure 40 prior to forming the first plurality of address lines at a temperature which converts the amorphous silicon alloys to polycrystalline silicon alloys. For example; if the selection structure initially comprises amorphous silicon-hydrogen alloys, it can be annealed at 650C for an hour ~o convert the same to polycrystalline material. If it is initially formed from an amorphous silicon-~luorine alloy, it can be annealed at 550C for an hour. This can also be done for any of ~he embodiments to be described hereinafter.
~ urther, if the ~irst plurality of address lines are formed from a transparent conduc~or, such as indium tin oxide, the pho~oconductive properties of the p-l-n diode structures can be used to an advantage. Since the p-i-n diodes have photovoltaic characterlstics, the diode matrix can be used as a data input terminal by, for example, shining light onto selected diodes. As a result, a detectable change in current will flow through selected respective pairs of the first and second address lines. This change in current~ after detection, can be used for data input purposes.

637.3 .~2 Referring now to Fig. 8, it illustrates an electronic matrix array SO which can be a ROM, PROM
or EEPROM array, or, depending on intended use, a field programmable logic array in accordance with the present invention. The electronic matrix array SO of Fig. 8 utili~es the diode matrix of Fig. 1 to facilitate individual selection or addressing of the - memory cells of the devices. As a result, the elements which this array 50 have in common with the array 30 of Fig. 1 have been assigned correspondi~g reference numerals.

More particularly the array includes a first plurality of address lines 32, a second plurality of address lines 34, and a plurality of selection devices or diodes 36 at each cross over point of the ~irst and second address lines 32 and 34. In addition, the array 50 includes a layer 52 of settable or resettable material between the diodes 36 and one of ~he plurality of address lines, here, the second plurali~y of address lines 34.
Lastly, the channels or grooves 38 and non-conducting regions 39 are provided to provide the previously mentioned additional electrical isolation.

As ~ill be described more fully hereinafter, when the layer 52 is formed from a se~table material having a normal substantially non-conductive state and a settable subs~antially non-resettable comparatively high conductive state, the array can be either a ROM, PROM, or field programmable logic array. When the layer 52 is .

637.3 2~

formed from a resettable material having a substantially non-conductive state and a comparatively high conductive state and which is settable and resettable between those states, the array comprises an EEPROM array.

Figs. 9A through 12B illustrate the manner in which the array 50 of Fig. 8 can be fabricated in accnrdance with the present invention. Figs. 9A and 9B show that the diode structure 40 including the first set of address lines 32 is first formed on a non-conductive substrate 42 as previously described. Then, the settable or resettable material 52 is deposited over ~he diode structure 40 as shown in Figs. lOA and lOB. The second address lines 34 are then formed over the se~table or resettable material 52 in a manner as previously described as shown in Figs. llA and llB. As before, the first and second plurality of address lines are formed so that they cross at an angle to form a plurality of cross over points. Lastly, as shown in Figs. 12A and 12B, the areas of the amorphous silicon alloy and the settable or resettable mat~rial are etched using the address lines as a mask to form the channels or grooves 38 and the diode bodies 36 with the memory material 52 in series therewith.

One preferred settable material from which the layer 52 can be formed is Si50C50. A memory cell made of this material is substan~ially irreversible~ i.e., substantially non-resettable.
This cell material has a maximum processing temperature of up to 500C and a maximum storage . . .

637.3 2~'2~
w32-temperature of from 200C up ~o approximately 400C. Devices made from this material can have a threshold voltage oF eight volts. The SET
resistance can be less than 500 ohms and an OFF
resistance of up to 10~ ohms.

Silicon alloys produced by glow discharge or plasma deposition technique, have properties and characteristics similar to those of the Si50C50 material. One such material is a silicon oxygen material wherein the silicon is 95 to 100 atomic percent and the oxygen is from 5 to O atomic percent with one preferred material being Sig505~ Other materials or alloys can be formed from compound gases such as silane, silicon ~etrafluoride and hydrogen.

In forming the layer 52~ the amorphous phase change materials are deposited onto the diode structure 40 to the desired thickness. The ; deposition techniques can be those described in the above referenced U.S. Patent Nos. 4,217,374 and 4,226,898. One exemplary deposition process is a - plasma deposition from SiH4 which can include a dilutent such as argon gas in about a one to one ratio. During the deposition, the substrate 42 is heated to about or less than 150~ centigrade.

Between 500 and 2000 angstroms of settable material is deposited at an operating fre~uency of about 30 kilohertz, wi~h about 800 angstroms producing a threshold voltage of eight volts.
Varying the thickness of ~he layer 52 varies the threshold voltage required to set the phase change 637.3 .3L~22f~?2~

material into the conductive state. The silicon material described essentially can not be res~t.

The materials or alloys described above provide cell or memory region materials which have a stable, highly conductive state and a stable, highly non-conductive state. The non-conductive state is substantially non-resettably switchable into the stable, highly conductive state by applying a current limited voltage pulse or a voltage limited current pulse across the cell region exceeding a predetermjned threshold level. The cell remains in the highly conductive state even in the absence of an applied voltage or current and under all operating conditions.

When the layer 52 is a resettable material, the memory material comprises a reversible, phase change material which can be set in a highly conductive state or a highly non-conductive state.
More specifically, the layer 52 is formed of a material which is initially amorphous and which can be changed by a set voltage and current to a crystalline conductive state and then reset by a reset voltage and current to an amorphous insulator state. One preferred material from which the resettable material can be made includes germanium and tellurium such as Ge20Te80. This material has a good reversibility of up to 10 cycles5 a maximum storage temperature of 100C, a threshold voltage of 8 volts, a SET resistance of 300 ohms and OFF resistance (at 175C) of approximately 104 ohms. When such a material is used, a ~hin barrier layer of molybdenum can first be deposited by evaporation, for example, over the diode structure 40 to prevent migration.

637.3 2 ~

As previously mentioned, when a settable material is used to form layer 52, a ROM or PROM
device results. Selected individual memory cells can be set by applying the required threshold voltage and current to selective respective paris of the f1rst and second address lines. Once set, a memory cell cannot be reset. As a result, when a settable material is used, a PROM array results when the ultimate user does the programming, or a ROM
array results if the array is programmed prior to ,~ receipt by the utlimate user.

When a resettable material is used for layer 52~ an EEPROM array results. Such arrays, after once being programmed, can be reprogrammed.
:, .
The array 50 of Fig. 8 can also be used as a field programmable logic array. Preferably the array 50 is used to that end when a settable material is used for layer 52. With or without a layer 52 of resettable or settable material the diodes themselves can be fused to form a bilaterally conducting via or open circuited as required. The diodes can be fused to form a conducting via for example by applying a large current to a selected pair of address lines ~o locally heat that diode to a temperature in excess of the crystallization temperature. This is electrically programming the conducting via. A selected diode can be open circui~ed by passing an even larger current through the pair of address lines associated with tha~
diode. This current should be sufficient to locally heat the amorphous siticon alloys forming the diode 637.3 12?~?,.2~' to a temperature which locally vaporizes the material to open circuit the same. As a result, field programmable logic arrays can also be obtained in accordance with the present invention.

Referring now to Fig. 13, it illustrates another electronic matrix array 60 embodying the present invention which can be a ROM, PROM, or EEPROM array or a field programmable logic array depending on the memory material used and the manner of programming the memory cells and diodes. The array 60 includes a first plurality of address lines 32, a second plurality of address lines 34, and a plurality of diodes 36 at the cross over points of the address lines 32 and 34. The array 60 also includes a plurality of discrete layers 62 of settable or resettable material within the areas defined by ~he cross over points. A~ain7 the discrete layers 62 can also be formed from transducer materials for the reasons previously mentioned.

The method of fabricating the array 60 is shown in Figs. 14 through 16. First, the diode structure 4D9 preferably o~ a p-i-n confuguration is formed atop the substrate 42 having address lines 32 deposited thereon, or diffused therein in a manner as previously described. Then, as shown in Figs.
15A and 15B, the memory material is deposited in discrete layers 62 in those areas which will later be within the areas defined by the cross over points. This can be done, for example, by conventional masking and pho~o~lithography techniques. Then, as shown in Figs. 16A and 16B, the second plurality of address lines 34 is formed over the discrete layers of memory material 62 and diode structure 40.

637.3 2~i2~' If additional electrical ~solation is desired, the areas of the amorphous sil~con alloys left exposed can either be etched as previously described or can be oxidized as previously described or can be oxidized as previously described. This leaves oxidized area to provide increased electrical isolation between the diodes 36.
By using the distributed diode array and the fabrication techniques previously describedl a flat panel display can be fabricated with the additional technique of forming top conductors in a desired shape to form display elec~rodes. Fig. 17 illustrates a horizontal liquid crystal cell structure 70 of that type. I~ is to be understood that Fig. 17 shows only one such cell and tha~ many such cells can be made wi~h it to form a flat panel display.

The cell 70 includes top conductors 72 and 74, bottom conductors 76, 78 and 80, a plurality of diode bodies 82, 84, 86, 88, 90 and 92, and a pair of display electrodes 94 and 96, electrode 94 being directly over diode bodies B6 and 88 and electrode 96 being formed over conductor 72. As can be seen in the figure, the top conductors 72 and 74 are substantially parallel. They cross the bottom conductors 76~ 78 and 80 and are spaced therefrom to form a plurality of cross over points. Within these cross over points and between the conductors are the diode bodies 82, 84, 90 and 92. The elec~rode 94 also crosses conductors 78 and 80 to form a pair of cross over points wherein diode bodies 86 and 88 are located. The diodes 82, 90, and 92 are open circuited and the diode body 88 is fused to a high conductivity state. Diodes 84 and 86 have been left to function as diodes.
. . .

637.3 Although, not shown so as to not unduly confuse the figure, a light influencing material, such as a liquid crystal material~ is included between the electrodes 94 and 96~ By the term "light influencing material" is meant any material which emits light or can be used to selectively vary the intensity~ phase, or polarization of light either being reflec~ed from or transmitted through the material. Liquid crystal material i`s only one such material having these characteristics. In order to set the liquid crystal, conductors 72 and 80 are energized. To reset the liquid crystal, conductors 72 and 74 are energized.

The structure of ~ig. 17 can be fabricated by starting with the selection means or diode structure deposited onto a substra~e as shown, for example, in Figs. 14A and 14B. Thereafter, the top conductors and electrodes are deposited onto the diode structure in the configuration as shown.
Therea~er, the substrate is etched to form the bottom conductors 76, 78, and 80. Thenl the areas of amorphous silicon left exposed by the conductors and electrodes are etched using the conductors and electrodes as a mask. Diodes 82, 90 and 92 are then open circuited by passing a ourrent therethrough sufficient to vapor.ze the material forming the diodes and diode body 88 is fused. Lastly, the liquid crystal material is introduced between the electrodes 94 and 96. A schematic diagram of the display cell 70 is shown in Fig. 17A.

637.3 It may be desired to ~ill the open areas between the diode bodies and the conductors with a potting compound This would provide added structural integrity ~or the cell 70.

As can be appreciated, since large area substrate and diode structures can be employed as starting materials~ large area flat panel displays can be made in accordance with the present invention. Also, be&ause relatively few lithographic steps need be performed to make the device, small cell size and hence, increased packing density and resolu~ion can be obtained.
.

Fig. 18 illustrates another ~la~ panel display liquid crystal cell 100 embodying the present invention. This cell is a vertical ce11 and includes a rela~ively large area top electrode 102.
The cell 100 also includes top conductors 104 and 10~ and bottom conductors 108, 110, and 112.
Conductors 108 and 110 cross under conduc~or 104 forming a pair of cross over points having therein diode bodies 116 and 118. Conductors 108 and 110 also pass beneath electrode 102. The juxtaposed surface area of the conductors 108 and 112 with electrode 102 contain therebetween diode bodies 124 and 126. Similarly~ conductors 112 and 108 cross under conductor 106 forming another pair of cross over points having diode bodies 128 and 130 therein~ Lastly, diode bodies 120 and 122 are between electrode 102 and conductor 112. Diode bodies 116 and 130 have been fused short circuited, and diode bodies 124, 126, 120 and 122 remain functional as diodes.

637.3 :~L2~2~

Not shown in the figure for purposes of not unduly co~plicating the same is the liquid crystal material deposited onto electrode 102 and a transparent conduc~or overlying the liquid crystal material. The transparent conductor would be coupled to a source of common potential. Diodes 12 and 126 form an AND gate. When the cell is energized, a positive voltage is applied to conductors 104 and 108. To reset the cell, either one of conductors 104 and 108 is coupled to ground potential or a negative voltage.

The cell 100 is fabricated by starting with the depos~ted diode structure over addressing lines on a substrate as shown~ for example, in Figs~ 14A
and 14B. Then, the top conductors 104 and 106 and the electrode 102 are deposited on ~op of the diode structure in the desired configuration as shown.
Then, the areas of the amorphous silicon diode structure 1eft exposed by the conductors and electrodes are etched to form the diode bodies.
Thereafter, diodes 116 and 130 are open circuited by passing a current through the diodes sufficient to vaporize localized regions of the amorphous silicon forming the diodes to open circuit the same. Diode bodies 110 and 128 are short circuited by passing a current therethrough sufficient to heat the amorphous s;licon alloys forming the diode bodies to a temperature which crystallized ~he material.
Lastly, the liquid crystal material is applied over the electrode 102 and the common electrode is applied over the electrode 102 and the common electrode is applied over the liquid crystal 637.3 ~Z~

rnaterial. The open spaces beneath the cell can be potted with a potting compound to increase the physical integrity of the cell if desired. Again, it should be understood that many such cells can be processed simultaneously on a single large area substrate and that just one such cell has been shown and described herein for purposes of illustration.
A schematic diagram of the cell 100 is shown in Fig.
18A.
Many modi~ications and variations of the present invention are possible in light of the above teachings. For example, the amorphous silicon diode bodies can have numerous si~es and shapes and can also have an n-i-p configuration. Also, multiple p-i-n structures can be deposited in tandem to form multiple diode structures. When several layers of conductors are deposited, each separated by a layer of thin film semiconductor material, a multi-level structure is formed with many levels of electrically interconnectable programmable diode cells. Multiple diode structures would be desired for some operating voltage and current requirements and multi-level structures are desired for maximum gate or bit density and minimum interconnecting circuit lengths. By the term "amorphous" is meant an alloy or ma~erial which has long range disorder, although it can have short or intermediate order or even contain at times crystalline inclusions. It is therefore9 to be understood tha~ within the scope oF
thP appended claims the invention can be practiced otherwise than as specifically described.

Claims (37)

THE EMBODIMENTS OF THE INVENTION IN WHICH AN
EXCLUSIVE PROPERTY OR PRIVILEGE IS CLAIMED ARE
DEFINED AS FOLLOWS:
1. An electronic matrix array comprising:
a deposited, amorphous semiconductor body, a substrate having a substantially non-conductive portion adjacent the deposited, amorphous semiconductor body;
a plurality of first, parallel, spaced apart address lines between the non-conductive substrate and the deposited, amorphous semiconductor body;
a plurality of second, parallel, spaced apart address lines on an opposite side of the deposited amorphous semiconductor body from the non-conductive substrate and the first address lines, said second address lines crossing said first address lines at an angle therewith and forming a plurality of mutually perpendicular cross lines therewith through the semiconductor body.
2. The electronic matrix array of Claim 1 wherein the substrate comprises a relatively smooth film of a non-conductor on a relatively rough surface.
3. The electronic matrix array of Claim 2 wherein the smooth film is an organic polymeric film.
4. The electronic matrix array of Claim 2 wherein the smooth film in an inorganic film.
5. The electronic matrix array of Claim 2 wherein the first address lines comprises parallel, spaced apart conductive lines having relatively non-conductive material interleaved therebetween.
6. The electronic matrix array of Claim 5 wherein the non-conductive material is a dielectric.
7. The electronic matrix array of Claim 5 wherein the non-conductive material is an insulator.
8. The electronic matrix array of Claim 5 wherein the conductive lines comprise aluminum and the non-conductive region comprise aluminum oxide.
9. The electronic matrix array of Claim 5 wherein the conductive lines comprise silicon having a high population of majority charge carriers and the non-conductive regions comprise silicon having a low population of majority charge carriers.
10. The electronic matrix array of Claim 5 wherein the conductive lines comprise silicon having a conductivity enhancing addition therein.
11. The electronic matrix array of Claim 10 wherein the conductivity enhancing additive is aluminum.
12. The electronic matrix array of Claim 5 wherein the conductive lines are deposited lines.
13. THe electronic matrix array of Claim 5 wherein the conductive lines are diffused lines.
14. An electronic matrix array comprising:
a distributed diode means including a body of semiconductor having an amorphous, deposited, intrinsic semiconductor region; an amorphous, deposited donor semiconductor region on one side of the intrinsic semiconductor region; and an amorphous, deposited acceptor semiconductor region on the opposite side of the intrinsic semiconductor region;
a substrate having a non-conductive portion adjacent the distributed diode means;
a plurality of first, parallel, spaced apart address lines between the non-conductive portion of the substrate and the distributed diode means;
a plurality of second, parallel, coplanar address lines on an opposite side of the distributed diode means from the substrate and the first address lines, said second address lines crossing said first address lines at an angle therewith and forming mutually perpendicular cross over lines therewith through the diode means.
15. The electronic matrix array of Claim 14 wherein the substrate comprises a relatively smooth film of a non-conductor on a relatively rough surface.
16. The electronic matrix array of Claim 15 wherein the smooth film is an organic polymeric film.
17. The electronic matrix array of Claim 15 wherein the smooth film is an inorganic film.
18. The electronic matrix array of Claim 15 wherein the first address lines comprises parallel, spaced apart conductive lines having non-conductive material interleaved therebetween.
19. The electronic matrix array of Claim 18 wherein the non-conductive material is a dielectric.
20. The electronic matrix array of Claim 18 wherein the non-conductive material is an insulator.
21. The electronic matrix array of Claim 18 wherein the conductive lines comprise aluminum and the non-conductive region comprise aluminum oxide.
22. The electronic matrix array of Claim 18 wherein the conductive lines comprise silicon having a high concentration of majority charge carriers and the non-conductive regions comprise silicon having a low concentration of majority charge carriers.
23. The electronic matrix array of Claim 18 wherein the conductive lines comprise silicon having a conductivity enhancing additive therein.
24. The electronic matrix array of Claim 23 wherein the conductivity enhancing additive is aluminum.
25. The electronic matrix array of Claim 18 wherein the conductive lines are deposited lines.
26. The electronic matrix array of Claim 18 wherein the conductive lines are diffused lines.
27. A method of forming an electronic matrix array atop a non-conductive surface comprising:
forming a first set of parallel, spaced apart address lines on the non conductive surface, the address lines being electrically isolated from one another;

depositing layers of amorphous semiconductor materials atop the non-conductive surface and the first address lines whereby form a distributed, continuous circuit means over the non-conductive surface and the first address lines;
and forming a second seat of parallel, spaced apart address lines on the distributed continuous circuit means on the side thereof opposite the non-conductive surface and the first set of address lines.
28, The method of Claim 27 comprising converting a portion of the non-conductive surface to a conductive form whereby to form conductive address lines having interleaved regions of non-conductive material therebetween.
29. The method of Claim 28 wherein the non-conductive surface is a deposited amorphous semiconductor material and the conductive address lines are formed by the addition of majority charge carrier thereto.
30. The method of Claim 28 wherein the non-conductive surface is a deposited amorphous semiconductor material and the conductive lines are formed by the addition of a conductivity enhancing additive thereto.
31. The method of Claim 30 wherein the conductivity enhancing additive is aluminum.
32. The method of Claim 27 comprising depositing a conductive material on the non conductive surface, and converting a portion of the conductive material to a non conductive form whereby to form non-conductive regions having interleaved conductive address lines therein.
33. The method of Claim 32 wherein the conductive material is a deposited, amorphous semiconductor material, and the non-conductive form is an oxide thereof.
34. The method of Claim 32 wherein the conductive material is aluminum, and the non conductive form is aluminum oxide.
35. The method of Claim 27 wherein the non conductive surface is a non-conductive film on a conductive substrate.
36. The method of Claim 27 wherein the non-conductive surface is a surface of a non conductive substrate.
37. The methof of Claim 27 wherein said amorphous semiconductor materials comprise amorphous semiconductor alloys.
CA000464949A 1983-12-05 1984-10-09 Electronic matrix arrays and method for making the same Expired CA1222820A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US558,216 1983-12-05
US06/558,216 US4677742A (en) 1983-01-18 1983-12-05 Electronic matrix arrays and method for making the same

Publications (1)

Publication Number Publication Date
CA1222820A true CA1222820A (en) 1987-06-09

Family

ID=24228635

Family Applications (1)

Application Number Title Priority Date Filing Date
CA000464949A Expired CA1222820A (en) 1983-12-05 1984-10-09 Electronic matrix arrays and method for making the same

Country Status (5)

Country Link
US (1) US4677742A (en)
EP (1) EP0144604A3 (en)
JP (1) JPS60186054A (en)
BR (1) BR8406196A (en)
CA (1) CA1222820A (en)

Families Citing this family (107)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6184054A (en) * 1984-09-27 1986-04-28 シーメンス、アクチエンゲゼルシヤフト Intgrated mos circuit
US4679085A (en) * 1984-12-04 1987-07-07 Energy Conversion Devices, Inc. Digital integrated electronic storage system for video and audio playback
US4876668A (en) * 1985-07-31 1989-10-24 California Institute Of Technology Thin film memory matrix using amorphous and high resistive layers
EP0243486A1 (en) * 1985-10-29 1987-11-04 4C Electronics, Inc. Programmable integrated crosspoint switch
EP0228712B1 (en) * 1986-01-06 1995-08-09 Sel Semiconductor Energy Laboratory Co., Ltd. Photoelectric conversion device with a high response speed and method for manufacturing the same
US5989943A (en) * 1989-09-07 1999-11-23 Quicklogic Corporation Method for fabrication of programmable interconnect structure
US5624741A (en) * 1990-05-31 1997-04-29 E. I. Du Pont De Nemours And Company Interconnect structure having electrical conduction paths formable therein
KR970001735B1 (en) * 1991-04-05 1997-02-14 Sharp Kk A liquid crystal display device and a liquid crystal display system using the liquid crystal display device
US5753947A (en) * 1995-01-20 1998-05-19 Micron Technology, Inc. Very high-density DRAM cell structure and method for fabricating it
US5831276A (en) * 1995-06-07 1998-11-03 Micron Technology, Inc. Three-dimensional container diode for use with multi-state material in a non-volatile memory cell
US6420725B1 (en) * 1995-06-07 2002-07-16 Micron Technology, Inc. Method and apparatus for forming an integrated circuit electrode having a reduced contact area
US5789758A (en) * 1995-06-07 1998-08-04 Micron Technology, Inc. Chalcogenide memory cell with a plurality of chalcogenide electrodes
US5869843A (en) * 1995-06-07 1999-02-09 Micron Technology, Inc. Memory array having a multi-state element and method for forming such array or cells thereof
US5879955A (en) 1995-06-07 1999-03-09 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US5962903A (en) * 1995-06-08 1999-10-05 Taiwan Semiconductor Manufacturing Company, Ltd. Planarized plug-diode mask ROM structure
US6653733B1 (en) * 1996-02-23 2003-11-25 Micron Technology, Inc. Conductors in semiconductor devices
US6025220A (en) 1996-06-18 2000-02-15 Micron Technology, Inc. Method of forming a polysilicon diode and devices incorporating such diode
US5985698A (en) * 1996-07-22 1999-11-16 Micron Technology, Inc. Fabrication of three dimensional container diode for use with multi-state material in a non-volatile memory cell
US5789277A (en) 1996-07-22 1998-08-04 Micron Technology, Inc. Method of making chalogenide memory device
US6337266B1 (en) 1996-07-22 2002-01-08 Micron Technology, Inc. Small electrode for chalcogenide memories
US5814527A (en) * 1996-07-22 1998-09-29 Micron Technology, Inc. Method of making small pores defined by a disposable internal spacer for use in chalcogenide memories
US5998244A (en) * 1996-08-22 1999-12-07 Micron Technology, Inc. Memory cell incorporating a chalcogenide element and method of making same
US5812441A (en) * 1996-10-21 1998-09-22 Micron Technology, Inc. MOS diode for use in a non-volatile memory cell
US6015977A (en) 1997-01-28 2000-01-18 Micron Technology, Inc. Integrated circuit memory cell having a small active area and method of forming same
JPH10289571A (en) * 1997-04-11 1998-10-27 Sharp Corp Semiconductor storage device
US5952671A (en) * 1997-05-09 1999-09-14 Micron Technology, Inc. Small electrode for a chalcogenide switching device and method for fabricating same
US6087689A (en) 1997-06-16 2000-07-11 Micron Technology, Inc. Memory cell having a reduced active area and a memory array incorporating the same
NO304956B1 (en) * 1997-07-22 1999-03-08 Opticom As Electrode device without and with a functional element, as well as an electrode device formed by electrode devices with functional element and applications thereof
NO973993L (en) * 1997-09-01 1999-03-02 Opticom As Reading memory and reading memory devices
DE19842883A1 (en) 1998-09-18 2000-03-30 Siemens Ag Electrically programmable, non-volatile memory cell arrangement
US7157314B2 (en) 1998-11-16 2007-01-02 Sandisk Corporation Vertically stacked field programmable nonvolatile memory and method of fabrication
US6351406B1 (en) 1998-11-16 2002-02-26 Matrix Semiconductor, Inc. Vertically stacked field programmable nonvolatile memory and method of fabrication
US7033840B1 (en) 1999-11-09 2006-04-25 Sri International Reaction calorimeter and differential scanning calorimeter for the high-throughput synthesis, screening and characterization of combinatorial libraries
AU1591301A (en) 1999-11-09 2001-06-06 Sri International Workstation, apparatus, and methods for the high-throughput synthesis, screeningand characterization of combinatorial libraries
US6888750B2 (en) * 2000-04-28 2005-05-03 Matrix Semiconductor, Inc. Nonvolatile memory on SOI and compound semiconductor substrates and method of fabrication
US8575719B2 (en) 2000-04-28 2013-11-05 Sandisk 3D Llc Silicon nitride antifuse for use in diode-antifuse memory arrays
US6563156B2 (en) 2001-03-15 2003-05-13 Micron Technology, Inc. Memory elements and methods for making same
US6440837B1 (en) 2000-07-14 2002-08-27 Micron Technology, Inc. Method of forming a contact structure in a semiconductor device
US6711043B2 (en) 2000-08-14 2004-03-23 Matrix Semiconductor, Inc. Three-dimensional memory cache system
US6580124B1 (en) 2000-08-14 2003-06-17 Matrix Semiconductor Inc. Multigate semiconductor device with vertical channel current and method of fabrication
US6545891B1 (en) * 2000-08-14 2003-04-08 Matrix Semiconductor, Inc. Modular memory device
US6424581B1 (en) 2000-08-14 2002-07-23 Matrix Semiconductor, Inc. Write-once memory array controller, system, and method
KR100821456B1 (en) 2000-08-14 2008-04-11 샌디스크 쓰리디 엘엘씨 Dense arrays and charge storage devices, and methods for making same
US6515888B2 (en) 2000-08-14 2003-02-04 Matrix Semiconductor, Inc. Low cost three-dimensional memory array
US6658438B1 (en) * 2000-08-14 2003-12-02 Matrix Semiconductor, Inc. Method for deleting stored digital data from write-once memory device
US6765813B2 (en) * 2000-08-14 2004-07-20 Matrix Semiconductor, Inc. Integrated systems using vertically-stacked three-dimensional memory cells
US6567293B1 (en) 2000-09-29 2003-05-20 Ovonyx, Inc. Single level metal memory cell using chalcogenide cladding
US6897514B2 (en) * 2001-03-28 2005-05-24 Matrix Semiconductor, Inc. Two mask floating gate EEPROM and method of making
US6844608B2 (en) 2001-05-07 2005-01-18 Advanced Micro Devices, Inc. Reversible field-programmable electric interconnects
US6855977B2 (en) * 2001-05-07 2005-02-15 Advanced Micro Devices, Inc. Memory device with a self-assembled polymer film and method of making the same
CN1276518C (en) 2001-05-07 2006-09-20 先进微装置公司 Floating gate memory device using composite molecular material
US6873540B2 (en) * 2001-05-07 2005-03-29 Advanced Micro Devices, Inc. Molecular memory cell
JP4731794B2 (en) * 2001-05-07 2011-07-27 アドバンスト・マイクロ・ディバイシズ・インコーポレイテッド Switch element having memory effect and method for switching the element
US6781868B2 (en) * 2001-05-07 2004-08-24 Advanced Micro Devices, Inc. Molecular memory device
US6552409B2 (en) * 2001-06-05 2003-04-22 Hewlett-Packard Development Company, Lp Techniques for addressing cross-point diode memory arrays
US6646912B2 (en) * 2001-06-05 2003-11-11 Hewlett-Packard Development Company, Lp. Non-volatile memory
US6806526B2 (en) 2001-08-13 2004-10-19 Advanced Micro Devices, Inc. Memory device
US6858481B2 (en) * 2001-08-13 2005-02-22 Advanced Micro Devices, Inc. Memory device with active and passive layers
US6768157B2 (en) 2001-08-13 2004-07-27 Advanced Micro Devices, Inc. Memory device
US6525953B1 (en) 2001-08-13 2003-02-25 Matrix Semiconductor, Inc. Vertically-stacked, field-programmable, nonvolatile memory and method of fabrication
US6838720B2 (en) * 2001-08-13 2005-01-04 Advanced Micro Devices, Inc. Memory device with active passive layers
EP1434232B1 (en) 2001-08-13 2007-09-19 Advanced Micro Devices, Inc. Memory cell
US6841813B2 (en) * 2001-08-13 2005-01-11 Matrix Semiconductor, Inc. TFT mask ROM and method for making same
US6593624B2 (en) 2001-09-25 2003-07-15 Matrix Semiconductor, Inc. Thin film transistors with vertically offset drain regions
EP1436815B1 (en) * 2001-09-18 2010-03-03 Kilopass Technology, Inc. Semiconductor memory cell and memory array using a breakdown phenomena in an ultra-thin dielectric
US6798693B2 (en) * 2001-09-18 2004-09-28 Kilopass Technologies, Inc. Semiconductor memory cell and memory array using a breakdown phenomena in an ultra-thin dielectric
US6700151B2 (en) * 2001-10-17 2004-03-02 Kilopass Technologies, Inc. Reprogrammable non-volatile memory using a breakdown phenomena in an ultra-thin dielectric
US6766960B2 (en) * 2001-10-17 2004-07-27 Kilopass Technologies, Inc. Smart card having memory using a breakdown phenomena in an ultra-thin dielectric
US6624485B2 (en) 2001-11-05 2003-09-23 Matrix Semiconductor, Inc. Three-dimensional, mask-programmed read only memory
KR100433407B1 (en) * 2002-02-06 2004-05-31 삼성광주전자 주식회사 Upright-type vacuum cleaner
KR100603558B1 (en) * 2002-02-22 2006-07-24 오보닉스, 아이엔씨. Single level metal memory cell using chalcogenide cladding
US6683322B2 (en) 2002-03-01 2004-01-27 Hewlett-Packard Development Company, L.P. Flexible hybrid memory element
US6853049B2 (en) 2002-03-13 2005-02-08 Matrix Semiconductor, Inc. Silicide-silicon oxide-semiconductor antifuse device and method of making
US6992925B2 (en) * 2002-04-26 2006-01-31 Kilopass Technologies, Inc. High density semiconductor memory cell and memory array using a single transistor and having counter-doped poly and buried diffusion wordline
US6777757B2 (en) * 2002-04-26 2004-08-17 Kilopass Technologies, Inc. High density semiconductor memory cell and memory array using a single transistor
US6940751B2 (en) * 2002-04-26 2005-09-06 Kilopass Technologies, Inc. High density semiconductor memory cell and memory array using a single transistor and having variable gate oxide breakdown
US6898116B2 (en) * 2002-04-26 2005-05-24 Kilopass Technologies, Inc. High density semiconductor memory cell and memory array using a single transistor having a buried N+ connection
US6737675B2 (en) 2002-06-27 2004-05-18 Matrix Semiconductor, Inc. High density 3D rail stack arrays
US6964906B2 (en) * 2002-07-02 2005-11-15 International Business Machines Corporation Programmable element with selectively conductive dopant and method for programming same
US7012276B2 (en) * 2002-09-17 2006-03-14 Advanced Micro Devices, Inc. Organic thin film Zener diodes
US7031209B2 (en) * 2002-09-26 2006-04-18 Kilopass Technology, Inc. Methods and circuits for testing programmability of a semiconductor memory cell and memory array using a breakdown phenomenon in an ultra-thin dielectric
US7042772B2 (en) * 2002-09-26 2006-05-09 Kilopass Technology, Inc. Methods and circuits for programming of a semiconductor memory cell and memory array using a breakdown phenomenon in an ultra-thin dielectric
TW577194B (en) * 2002-11-08 2004-02-21 Endpoints Technology Corp Digital adjustable chip oscillator
US6791891B1 (en) 2003-04-02 2004-09-14 Kilopass Technologies, Inc. Method of testing the thin oxide of a semiconductor memory cell that uses breakdown voltage
US6924664B2 (en) * 2003-08-15 2005-08-02 Kilopass Technologies, Inc. Field programmable gate array
US6972986B2 (en) * 2004-02-03 2005-12-06 Kilopass Technologies, Inc. Combination field programmable gate array allowing dynamic reprogrammability and non-votatile programmability based upon transistor gate oxide breakdown
US7064973B2 (en) * 2004-02-03 2006-06-20 Klp International, Ltd. Combination field programmable gate array allowing dynamic reprogrammability
US20050218929A1 (en) * 2004-04-02 2005-10-06 Man Wang Field programmable gate array logic cell and its derivatives
US8735297B2 (en) 2004-05-06 2014-05-27 Sidense Corporation Reverse optical proximity correction method
US7755162B2 (en) 2004-05-06 2010-07-13 Sidense Corp. Anti-fuse memory cell
US9123572B2 (en) 2004-05-06 2015-09-01 Sidense Corporation Anti-fuse memory cell
US7402855B2 (en) * 2004-05-06 2008-07-22 Sidense Corp. Split-channel antifuse array architecture
US7164290B2 (en) * 2004-06-10 2007-01-16 Klp International, Ltd. Field programmable gate array logic unit and its cluster
US20050275427A1 (en) * 2004-06-10 2005-12-15 Man Wang Field programmable gate array logic unit and its cluster
US7135886B2 (en) * 2004-09-20 2006-11-14 Klp International, Ltd. Field programmable gate arrays using both volatile and nonvolatile memory cell properties and their control
US20060067117A1 (en) * 2004-09-29 2006-03-30 Matrix Semiconductor, Inc. Fuse memory cell comprising a diode, the diode serving as the fuse element
US7193436B2 (en) * 2005-04-18 2007-03-20 Klp International Ltd. Fast processing path using field programmable gate array logic units
DE602005011111D1 (en) * 2005-06-03 2009-01-02 St Microelectronics Srl Self-aligned process for the production of phase change memory cells
US7295462B2 (en) * 2005-12-12 2007-11-13 Micron Technology, Inc. Method and apparatus processing variable resistance memory cell write operation
US20080308901A1 (en) * 2007-06-12 2008-12-18 Broadcom Corporation Integrated circuit having a thin passivation layer that facilitates laser programming, and applications thereof
US8120068B2 (en) 2008-12-24 2012-02-21 Sandisk 3D Llc Three-dimensional memory structures having shared pillar memory cells
US8270199B2 (en) 2009-04-03 2012-09-18 Sandisk 3D Llc Cross point non-volatile memory cell
US8779592B2 (en) * 2012-05-01 2014-07-15 Taiwan Semiconductor Manufacturing Company, Ltd. Via-free interconnect structure with self-aligned metal line interconnections
US9627395B2 (en) 2015-02-11 2017-04-18 Sandisk Technologies Llc Enhanced channel mobility three-dimensional memory structure and method of making thereof
US9478495B1 (en) 2015-10-26 2016-10-25 Sandisk Technologies Llc Three dimensional memory device containing aluminum source contact via structure and method of making thereof
US20170338282A1 (en) * 2016-05-20 2017-11-23 Intel Corporation Memory module with unpatterned storage material
US20200035853A1 (en) * 2018-07-30 2020-01-30 mPower Technology, Inc. In-Situ Rapid Annealing and Operation of Solar Cells for Extreme Environment Applications

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4001871A (en) * 1968-06-17 1977-01-04 Nippon Electric Company, Ltd. Semiconductor device
US3629863A (en) * 1968-11-04 1971-12-21 Energy Conversion Devices Inc Film deposited circuits and devices therefor
US3699543A (en) * 1968-11-04 1972-10-17 Energy Conversion Devices Inc Combination film deposited switch unit and integrated circuits
US3571809A (en) * 1968-11-04 1971-03-23 Energy Conversion Devices Inc Memory matrix having serially connected threshold and memory switch devices at each cross-over point
US3886577A (en) * 1973-09-12 1975-05-27 Energy Conversion Devices Inc Filament-type memory semiconductor device and method of making the same
US3875566A (en) * 1973-10-29 1975-04-01 Energy Conversion Devices Inc Resetting filament-forming memory semiconductor devices with multiple reset pulses
US3877049A (en) * 1973-11-28 1975-04-08 William D Buckley Electrodes for amorphous semiconductor switch devices and method of making the same
JPS5598852A (en) * 1979-01-23 1980-07-28 Nec Corp Memory device
US4281208A (en) * 1979-02-09 1981-07-28 Sanyo Electric Co., Ltd. Photovoltaic device and method of manufacturing thereof
IL61671A (en) * 1979-12-13 1984-04-30 Energy Conversion Devices Inc Diode and rom or eeprom devices using it
FR2478879A1 (en) * 1980-03-24 1981-09-25 Commissariat Energie Atomique METHOD FOR MAKING AMORPHOUS SEMICONDUCTOR MEMORY EFFECT DEVICES
US4339285A (en) * 1980-07-28 1982-07-13 Rca Corporation Method for fabricating adjacent conducting and insulating regions in a film by laser irradiation
JPS57106083A (en) * 1980-12-23 1982-07-01 Toshiba Corp Amorphous silicon diode array
JPS58118142A (en) * 1982-01-06 1983-07-14 Semiconductor Energy Lab Co Ltd Semicondutor device
US4545111A (en) * 1983-01-18 1985-10-08 Energy Conversion Devices, Inc. Method for making, parallel preprogramming or field programming of electronic matrix arrays
AU562641B2 (en) * 1983-01-18 1987-06-18 Energy Conversion Devices Inc. Electronic matrix array

Also Published As

Publication number Publication date
BR8406196A (en) 1985-10-01
EP0144604A3 (en) 1987-01-07
US4677742A (en) 1987-07-07
EP0144604A2 (en) 1985-06-19
JPS60186054A (en) 1985-09-21

Similar Documents

Publication Publication Date Title
CA1222820A (en) Electronic matrix arrays and method for making the same
US4818717A (en) Method for making electronic matrix arrays
US4868616A (en) Amorphous electronic matrix array for liquid crystal display
EP0117045A2 (en) Liquid crystal flat panel display
US4545111A (en) Method for making, parallel preprogramming or field programming of electronic matrix arrays
US4599705A (en) Programmable cell for use in programmable electronic arrays
CA1161970A (en) Diode and rom device using same
US4499557A (en) Programmable cell for use in programmable electronic arrays
US7479650B2 (en) Method of manufacture of programmable conductor memory
US5837564A (en) Method for optimal crystallization to obtain high electrical performance from chalcogenides
EP0846343B1 (en) Electrically erasable memory elements characterized by reduced current and improved thermal stability
JP3404064B2 (en) Semiconductor device and manufacturing method thereof
EP0216246A1 (en) Semiconductor programmable memory device
CA1163377A (en) Thin film transistor
WO2023052319A1 (en) Phase change memory cell with sidewall projection liner
US4544937A (en) Formation of normal resistors by degenerate doping of substrates
KR100271797B1 (en) A mothod of fabricating doped polysilicon
IE51077B1 (en) Thin film transistor
KR19990002478A (en) Load resistance formation method of SRAM cell

Legal Events

Date Code Title Description
MKEX Expiry