CA2226503C - Apparatus for demodulating and decoding video signals - Google Patents

Apparatus for demodulating and decoding video signals Download PDF

Info

Publication number
CA2226503C
CA2226503C CA002226503A CA2226503A CA2226503C CA 2226503 C CA2226503 C CA 2226503C CA 002226503 A CA002226503 A CA 002226503A CA 2226503 A CA2226503 A CA 2226503A CA 2226503 C CA2226503 C CA 2226503C
Authority
CA
Canada
Prior art keywords
network
data
adaptive
output
carrier
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
CA002226503A
Other languages
French (fr)
Other versions
CA2226503A1 (en
Inventor
John Sidney Stewart
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Technicolor USA Inc
Original Assignee
Thomson Consumer Electronics Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Thomson Consumer Electronics Inc filed Critical Thomson Consumer Electronics Inc
Publication of CA2226503A1 publication Critical patent/CA2226503A1/en
Application granted granted Critical
Publication of CA2226503C publication Critical patent/CA2226503C/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/02Amplitude-modulated carrier systems, e.g. using on-off keying; Single sideband or vestigial sideband modulation
    • H04L27/06Demodulator circuits; Receiver circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0056Systems characterized by the type of code used
    • H04L1/0057Block codes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0045Arrangements at the receiver end
    • H04L1/0046Code rate detection or code type detection
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0045Arrangements at the receiver end
    • H04L1/0054Maximum-likelihood or sequential decoding, e.g. Viterbi, Fano, ZJ algorithms
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0056Systems characterized by the type of code used
    • H04L1/0064Concatenated codes
    • H04L1/0065Serial concatenated codes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0056Systems characterized by the type of code used
    • H04L1/0067Rate matching
    • H04L1/0068Rate matching by puncturing
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0056Systems characterized by the type of code used
    • H04L1/0071Use of interleaving
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/20Arrangements for detecting or preventing errors in the information received using signal quality detector
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/20Arrangements for detecting or preventing errors in the information received using signal quality detector
    • H04L1/208Arrangements for detecting or preventing errors in the information received using signal quality detector involving signal re-encoding
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/0008Modulated-carrier systems arrangements for allowing a transmitter or receiver to use more than one type of modulation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/02Amplitude-modulated carrier systems, e.g. using on-off keying; Single sideband or vestigial sideband modulation
    • H04L27/08Amplitude regulation arrangements
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/18Phase-modulated carrier systems, i.e. using phase-shift keying
    • H04L27/22Demodulator circuits; Receiver circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/18Phase-modulated carrier systems, i.e. using phase-shift keying
    • H04L27/22Demodulator circuits; Receiver circuits
    • H04L27/233Demodulator circuits; Receiver circuits using non-coherent demodulation
    • H04L27/2332Demodulator circuits; Receiver circuits using non-coherent demodulation using a non-coherent carrier
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/32Carrier systems characterised by combinations of two or more of the types covered by groups H04L27/02, H04L27/10, H04L27/18 or H04L27/26
    • H04L27/34Amplitude- and phase-modulated carrier systems, e.g. quadrature-amplitude modulated carrier systems
    • H04L27/38Demodulator circuits; Receiver circuits
    • H04L27/3809Amplitude regulation arrangements
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/32Carrier systems characterised by combinations of two or more of the types covered by groups H04L27/02, H04L27/10, H04L27/18 or H04L27/26
    • H04L27/34Amplitude- and phase-modulated carrier systems, e.g. quadrature-amplitude modulated carrier systems
    • H04L27/38Demodulator circuits; Receiver circuits
    • H04L27/3845Demodulator circuits; Receiver circuits using non - coherent demodulation, i.e. not using a phase synchronous carrier
    • H04L27/3854Demodulator circuits; Receiver circuits using non - coherent demodulation, i.e. not using a phase synchronous carrier using a non - coherent carrier, including systems with baseband correction for phase or frequency offset
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/20Servers specifically adapted for the distribution of content, e.g. VOD servers; Operations thereof
    • H04N21/23Processing of content or additional data; Elementary server operations; Server middleware
    • H04N21/238Interfacing the downstream path of the transmission network, e.g. adapting the transmission rate of a video stream to network bandwidth; Processing of multiplex streams
    • H04N21/2383Channel coding or modulation of digital bit-stream, e.g. QPSK modulation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/43Processing of content or additional data, e.g. demultiplexing additional data from a digital video stream; Elementary client operations, e.g. monitoring of home network or synchronising decoder's clock; Client middleware
    • H04N21/438Interfacing the downstream path of the transmission network originating from a server, e.g. retrieving MPEG packets from an IP network
    • H04N21/4382Demodulation or channel decoding, e.g. QPSK demodulation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/10Adaptations for transmission by electrical cable
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0334Processing of samples having at least three levels, e.g. soft decisions

Abstract

An adaptive receiver includes an adaptive demodulator (10) and an adaptive decoder (12) for providing demodulated and decoded output data from a video signal encoded for satellite, terrestrial or cable transmission. The demodulator recovers demodulated output data by using an adaptive timing recovery network (25) and an adaptive carrier recovery network (25) that incorporates a selectable slicer network (30, 35, 40). In addition, an Automatic Gain Control network (25) within the demodulator provides a gain control output as a function of a difference between signals produced both prior to and following the slicer.
The demodulator may also incorporate a signal quality detector that uses carrier recovery network signals to provide an estimate of the error in the demodulated output data. The decoder produces a Viterbi decoded output from the demodulated output data by using a selectable code rate Viterbi decoder.

Description

APPARATUS FOR DEMODULATING AND DECODING VIDEO SIGNALS
This invention is related to the field of digital signal processing, and more particularly to demodulation and decoding of video signals encoded to different standards for satellite or terrestrial transmission, for example.
Digital television systems used for terrestrial or satellite broadcast modulate and encode television signals for transmission by different methods and in different signal formats. The particular method and format adopted may be prescribed by an internationally recognized specification. One such specification, prepared for a European satellite communications system, is the "Specification of the Baseline Modulation/Channel Coding System for Digital Multi-Programme Television by Satellite" by the European Broadcasting Union, 19th Nov.
1993. This system is also known as the Direct Video Broadcast (DVB) system and covers both satellite and cable television signal distribution.
Another transmission system, already in use in the United States and
2 0 defined by a proprietary commercial specification, is the Digital Satellite System (DSS). However, whether the transmitted signal format is prescribed by a recognized standard or a proprietary commercial specification, a video signal receiver must be capable of receiving the transmitted signal format. A system for receiving different transmitted 2 5 signal formats in the context of different types of transmission such as satellite, terrestrial and cable transmission is disclosed in U.S. Patent No.
5,497,401, entitled "A Branch Metric Computer for a Viterbi Decoder of a Punctured and Pragmatic Trellis Code Convolutional Decoder Suitable For Use in a Multi-Channel Receiver of Satellite, Terrestrial and Cable
3 0 Transmitted FEC Compressed-Digital Television Data" by J. S. Stewart et al.
A video signal receiver employs demodulation arid decoding functions that are specifically related to the signal format to be received.
The demodulation function depends on the type of modulation, the signal shape, the data rate employed by the transmission system, and whether a 3 5 single or differential output is required. The decoding function depends on the type of encoding, scrambling, interleaving and the code rate employed by the transmission system encoder.
In accordance with the present invention it is recognized that
4 0 a signal processing network can advantageously accommodate multiple demodulation and decoding functions in the context of a digital television signal processing system, for example. In accordance with the principles of the invention, a disclosed digital signal processing network provides adaptive demodulation and decoding networks incorporating different types of demodulation and decoding functions.
In a system for receiving and adaptively processing a carrier signal modulated with video information in one of several possible modulation formats suitable for satellite, terrestrial or cable transmission for example, an adaptive demodulator in accordance with the principles of the invention recovers the video information. The demodulator includes a timing recovery network for recovering timing data from the modulated carrier signal. The demodulator also includes an adaptive carrier recovery network that uses this timing data to recover the video 1 S information. Within the carrier recovery network a selectable slicer network applies one of several possible sets of decision thresholds to data produced by the carrier recovery network to recover the video information.
2 0 In accordance with a feature of the invention, an adaptive decoder provides decoded output data from the recovered video information.
In accordance with another feature of the invention, a signal 2 5 quality detector uses carrier recovery network signals to . provide an estimate of the error in the recovered video information. The adaptive carrier recovery network is automatically configured to be compatible with the video modulated carrier in response to the error estimate.
3 0 Brief Description of the Drawings In the drawing:
Figure 1 is a block diagram of apparatus according to the principles of the invention for adaptively demodulating and decoding ' 3 5 signals encoded in DSS and DVB formats.
Figure 2 is a block diagram showing the elements of Figure 1 configured to demodulate and decode a DSS satellite signal format.

Figure 3 is a block diagram showing the elements of Figure 1 configured to demodulate and decode a DVB satellite signal format.
Figure 4 is a block diagram showing the function elements of Figure 1 configured to demodulate and decode a DVB cable signal format.
Figure 5 is a more detailed block diagram of the demodulating apparatus of Figure 1.
Figure 6 is a block diagram showing the AGC error computation function of the demodulating apparatus of Figure 5.
A system according to the invention for demodulating and decoding signals of different signal format such as satellite and cable television signals is shown in Figure 1. In particular, this system is configurable to demodulate and decode signals in DSS satellite, DVB
satellite or DVB cable signal formats. This configurability has been achieved by maximizing the use of functions common to the demodulation and decoding process of the three signal formats. It has also been 2 0 achieved through appropriate selection, implementation and interfacing of the demodulation and decoding functions.
In Figure 1, a carrier modulated with video data is received by an antenna 15, processed and digitized by network 20. The resultant 2 5 digital output signal is demodulated by demodulator 10 and decoded by decoder 12. The output from decoder 12 is further processed to provide decompressed output video data suitable for display by a display device.
Both demodulator 10 and decoder 12 are adaptive demodulation and decoding networks incorporating different types of demodulation and 3 0 decoding functions which are selected by microcontroller 105 via interface 100. Both demodulator 10 and decoder 12 are configured by a Control signal from microcontroller interface 100. The status of the Control signal provided by interface 100 is determined by signals provided by microcontroller 105 to interface 100. In Figure 2, 3 5 demodulator 10 and decoder 12 of Figure 1 are configured to receive a DSS satellite signal format. In Figures 3 and 4, demodulator 10 and decoder 12 of Figure 1 are configured to receive DVB satellite and DVB
cable signal formats respectively. Both configurable demodulator 10 and configurable decoder I2 may be advantageously accommodated in a single signal processing device such as an integrated. circuit, for example.
Configurable demodulator 10 provides the functions required , for demodulating each of the DSS and DVB signal formats. The primary functions of demodulator 10 are recovery and tracking of the carrier frequency, recovery of the transmitted data clock frequency, and recovery of the video data itself. In addition, the demodulator includes an AGC network (Figure 5) to appropriately scale analog input data prior to analog to digital conversion in unit 20. The demodulator functions are implemented by units 25, 30, 35, 40 and 45. Timing recovery, carrier recovery, slicer and differential decoder operations are individually known and generally described, for example, in the reference text Digital Communication, Lee and Messerschmidt (Kluwer Academic Press, Boston, MA, USA, 1988).
The different functional characteristics exhibited by demodulator 10 in the three signal format modes are shown in Table I.
2 0 Table I. Demodulator 10 functions in DSS and DVB modes DSS DVB satellite DVB cable Clock rate rate 1 rate 2 rate 3 Feed Forward No No Yes E utilization Decision Feedback No No Yes E utilization Excess Bandwidth 20% 35% 15%

Factor Modulation t a PSK PSK AM

Selectable signal No No Yes constellation 64 point or 256 oint Differential outputNo No Yes decodin Demodulator 10 accommodates differences in data clock rate, Feed Forward Equalization, Decision Feedback Equalization, Excess Bandwidth Factor (EBF), modulation type, symbol constellations and 2 5 decoding for the three input signal formats listed in Table I. The WO 97/03509 PCTlUS96/11109 S
difference in clock rate is accommodated by ensuring the system is capable of operating at the highest and lowest data clock frequencies of the three input signal formats. The other differences are accommodated by configuring the demodulation functions concerned as described below.
Figure 5 depicts demodulator 10 of Figure 1 in greater detail.

In Figure 5, an input signal from antenna 15 is received, converted to digital form and processed by input network 20. Network 20 includes radio frequency (RF) tuner and intermediate frequency (IF) mixer and amplification stages 200 for down-converting the input video signal to a lower frequency band suitable for further processing.
Network 20 also includes a gain controlled amplifier 205 and a phase splitting network 207. The phase splitting network splits the received video signal into quadrature I and Q components. Amplifier 205 appropriately scales the I

and Q components for digitization by analog to digital converters within network 20. An Automatic Gain Control (AGC) signal for amplifier 205 is provided by AGC error detector netwo rk 270 described later.
A

digital signal from unit 210 is provided to multiplexer 215 of demodulator 10.

In satellite mode (DSS or DVB), multiplexer 215, as determined by the Control signal, steers the digitized video signals from network 20 to rotator 225 and bypasses a Feed Forward Equalizer (FFE) within unit 220. In cable mode, multiplexer 215, as determined by the 2 5 Control signal, steers the digitized signals to rotator 225 (e.g., a complex multiplier) via the Feed Forward Equalizer of unit 220. The Feed Forward Equalizer is an adaptive FIR type digital filter and compensates for transmission channel perturbations such as frequency/phase irregulaFities.
The output data from multiplexer 215 is processed by a carrier recovery loop comprised of units 225, 220, 230, 30, 35, 40, 265, 260 and 255 for recovering the baseband video information. ' The data ' from unit 215 is a symbol sequence in the form of complex I and Q
3 5 quadrature components at the input to carrier recovery loop rotator 225.
~ This symbol sequence is a binary data sequence where each symbol is represented by assigned digital values. The ~ set of symbols may be represented in a complex plane as a set of points called a signal constellation, as known. The DSS and DVB satellite signal formats use a Quadrature Phase Shift Keying (QPSK) symbol constellation of 4 points, and the DVB cable signal format uses a Quadrature Amplitude Modulated (QAM) symbol constellation of either 64 or 256 points. The carrier recovery loop compensates for symbol point offset and symbol point rotation caused by phase and frequency fitter in the carrier frequency ' introduced by the transmission channel. This is accomplished by deriving an error signal from recovered data, followed by applying the error signal to the loop input data to compensate for the phase and frequency fitter using a complex multiplier (rotator 225). The functions of the carrier recovery loop elements are each performed for both the I and Q complex signal components, using known signal processing techniques.
The complex multiplier function of rotator 225 multiplies the unit 215 output data by compensation components from Voltage Controlled Oscillator (VCO) 255 to produce compensated data as an output.
The compensated data from rotator 225 is passed to slicers 30 and 35 via multiplexes 230. In a satellite mode, the Control signal causes multiplexes 230 to bypass the decision feedback equalizer (DFE) of unit 220. In contrast, in cable mode, the Control signal causes multiplexes 230 to steer 2 0 the compensated data from rotator 225 to the DFE within unit 220. The DFE sums this compensated data from rotator 225 with a delayed, scaled version of the selected slices output from multiplexes 40. This summing operation is a known decision feedback equalization process and reduces inter-symbol interference in the compensated data output of rotator 225.
2 5 In those applications where such interference is not significant the DFE
may be omitted. The feedback equalized data from unit 220 is returned to multiplexes 230 and passed to slicers 30, 35 and Viterbi unit 50 of decoder 12.
3 0 Both multiplexers 230 and 215 rnay be part of equalizer 220, or eliminated if a fixed satellite, terrestrial or cable demodulation configuration is desired. In addition, although both the FFE and the DFE
equalizers of unit 220 are shown external to demodulator 10, they may be included with demodulator 10 in a single integrated circuit network.
3 5 In that case, the adaptive FFE and DFE equalizers may be configured for a particular mode by programming appropriate filter coefficients using the ' Control signal.

As indicated in Table I, the satellite input signal formats are QPSK modulated and the cable input signal format. is a QAM type. The particular slices used in the system is selected by the configuration Control signal via multiplexes 40 depending on whether the input signal format is a satellite QPSK or cable QAM type. In addition, in the cable mode, the QAM slices 35 is also configured for the particular QAM symbol constellation involved, as indicated in Table I. Then, slices 35 exhibits either a 64 point or 256 point constellation slices function in response to the configuration Control signal.
The corrected output from multiplexes 230, which is unequalized in satellite mode and feedback equalized in cable mode, is passed to slicers 30 and 35. Slices 30 processes the corrected output from multiplexes 230 to recover data from Quadrature Phase Shift Keying (QPSK) modulated signals. Similarly, slices 35 recovers data from QAM
signals. Slicers 30 and 35 apply a series of decision thresholds to the corrected output from multiplexes 230 in order to recover the symbol sequence of the original demodulator 10 input data. Then, in satellite mode, the data used by the receiver is recovered from the corrected 2 0 output of multiplexes 230 by Viterbi detection units 50 and 60 of decoder 12 (Figure 1 ). In contrast, in cable mode, the recovered data used by the receiver is provided by the selected slices (30 or 35) and output by multiplexes 40. The output of multiplexes 40 is differentially decoded by unit 45 and passed to multiplexes 65 of decoder 12 (Figure 1). In cable 2 5 mode, multiplexes 65 (Figure 1 ) responds to the Control signal by selecting the differential decoded output from unit 45 for further processing, and bypasses Viterbi decoder units 50 and 60 in Figure 1.
Differential encoding/decoding is a known technique used (in cable mode) to overcome the problem associated with potential phase ambiguity in the 3 0 derived carrier and recovered symbol constellation. The recovered data output from multiplexes 40 is used in both satellite and cable modes by the carrier recovery loop, timing recovery network, signal quality detector and AGC functions of demodulator 10.
3 5 Continuing with Figure 5, the input to slicers ,30, 35 and - recovered data output from multiplexes 40 are processed by carrier recovery loop phase error detector 265, low pass filter 260 and VCO 255, to provide the I and Q feedback compensation signal components used by rotator 225. Phase detector 265 determines an error signal representing WO 97/03509 PCT/(TS96/11109 the phase and frequency difference between the input to slicers 30 and 35, and the slices output from multiplexes 40. This error signal is low pass filtered by unit 260 and is used by ' VCO 255 (as known) to generate I and Q quadrature compensation components which are applied by rotator 225 to provide error compensated signals to multiplexes 230. By this means the signals applied to multiplexes 230 are compensated for phase and frequency errors associated with symbol point offset and symbol point rotation introduced during transmission.
The input to slicers 30, 35 and, the recovered data output signal from multiplexes 40 are also used by AGC error detector 270 to form a gain control signal. This control signal controls the gain of amplifier 205 in processor 20, and ensures that the I and Q input signals to the analog to digital converters of processor 20 are appropriately scaled as required for proper analog to digital conversion. Detector 270 computes an error based on the difference between the sum of the squares of the quadrature components of the signal input to slicers 30, ~ 35 (Im, Qm), and the sum of the squares of the quadrature components of the output from multiplexes 40 (Is, Qs).
Figure 6 shows an implementation of the ' AGC error computation function within detector 270. The slices30, 35 quadrature input components Im, Qm from multiplexes 230 are squared by multipliers 300 and 305 and summed by adder 315 . In addition, the 2 5 quadrature components Is, Qs of the recovered data output from multiplexes 40 are used to access a stored value a look-up table in in memory 310. This stored value represents the sum the squared values of of Is and Qs. The stored value from memory 310 is then subtracted from the output of adder 315 by subtractor 320 to producethe resultant AGC

3 0 error. The computed AGC error used by detector 270 in the Figure 6 implementation is given by:

AGC error - (Im2 + Qm2) - (Iss2 + Qss2).
3 5 The term(Im2 Qm2 is obtained unit 315 and the term (Iss2 +
+ ) from Q s s 2 ) obtainedfrom look-up table as an approximation of (Is2 +
is 310 ' Q s 2 ) using Qs input pointers.is AGC error has the advantage Is and as Th of being a function of the difference in vector distance between the Im, Qm point and the Is, point with respectto an origin (0,0) point. It also Qs has the advantage of being independent of angular difference between vectors represented by the Im, Qm and Is, Qs quadrature components.
Because the AGC error signal exhibits these characteristics, it may be low pass filtered and used for controlling the gain of AGC amplifier 205.
This AGC error computation is used in preference to the actual ' error to reduce computational complexity. The actual AGC error is given by:
1 0 Actual AGC error - (Im2 + Qm2) - '~ (Is2 + Qs2) As an alternative, the actual error function or another modified version of the actual error function may be used instead of the Figure 6 AGC error signal implementation.
IS
The computed AGC error signal is low pass filtered within detector 270 of Figure 5 to produce an output signal for controlling the gain of amplifier 205. The AGC error signal is also provided to signal quality detector unit 275.
Signal quality detector 275 estimates the signal to noise ratio (SNR) of the input signal to demodulator 10 using the AGC error signal provided by unit 270. Unit 270 first forms the absolute value of the AGC
error signal. Then unit 270 applies decision thresholds to the result to 2 5 determine whether the AGC error lies within a programmed range of values. This provides a determination of the magnitude of the AGC error value which corresponds to an estimate of SNR value. This SNR estimate is provided to microcontroller 105 via interface 100 in Figure 1.
Microcontroller 105 is programmed to determine whether the SNR value 3 0 lies outside a predetermined range. If the SNR value is outside the predetermined range, microcontroller 105 may re-configure the system including all the configurable elements of demodulator 10, equalizer 220 and decoder 12 for a different input signal format. In this way, microcontroller 105 may iteratively re-configure demodulator 10 and 3 5 decoder 12 functions by using the Control signal via interface 100 to ' appropriately demodulate and decode the applied input signal format.
This configuration function may be programmed to be performed as part of an initialization procedure or in response to an input signal to the microcontroller from an operator accessible switch, for example. In addition, signal quality detector 275 may use other methods for making an estimate of error or SNR in the demodulated data. These methods include, for example, a mean squared error calculation between the pre-y slicer and post-slicer data in the carrier recovery loop. A mean squared error calculation and other error estimation methods are described in Digital Communication, Lee and Messerschmidt (Kluwer Academic Press, Boston, MA, USA, 1988) and other texts.
10 The sampling and synchronization clocks used by demodulator 10 in Figure 5 are generated by elements including filter 235, symbol timing recovery unit 240 and output processor 250. The outputs from the analog to digital converters 210 of processor 20 are band pass filtered by configurable filter 235 to compensate for variations in Excess Bandwidth (EB) as expressed by the Excess Bandwidth Factor (EBF). Although the preferred embodiment uses a band pass filter, other filter characteristics such as a low pass filter may be used for EBF compensation. The resulting output, the input signals to slicers 30 and 35, and the selected slicer output of multiplexer 40 are used by timing recovery unit 240 to 2 0 generate the sampling and synchronization clocks. These recovered clocks correspond to transmitter clocks and are used for timing the operation of demodulator 10, processor 20 (in particular the analog to digital conversion), and equalizer 220.
2 5 In deriving the required timing information, the timing elements of Figure 5 use a digital signal from analog to digital converters 210. Although the signal prior to digitization by converters 210 exhibits the same raised cosine shape for all three signal formats, the variations in Excess Bandwidth Factor (EBF) detailed in Table I may alter this shape.
3 0 The EBF is a parameter indicating the degree to which the actual system bandwidth exceeds the minimum bandwidth required to ensure accurate signal recovery. Both the EBF and the raised cosine shape are described in the reference text Digital Communication, mentioned previously. The variation in EBF between the input signal formats may cause an error in ' 3 5 the recovered timing clocks. In order to compensate for this timing error, the I and Q outputs from the analog to digital converters 210 are filtered by unit 235 prior to timing and clock generation in unit 240. Filter 235 is programmed by microcontroller 105 via interface 100 to filter the digital video signal from converters 210 for proper clock and timing recovery for each of the EBF values of the three input signal formats as shown in Table I. Filter 235 may also be programmed to pass, signals without any filtering, e.g., for test purposes.
Within unit 240 the error compensated data from filter 235 is compared both with the data input to slicers 30, 35 and with the recovered data output from multiplexes 40. Based on this comparison unit 240 derives a phase and timing error signal which is applied to symbol timing output processor 250. The signal comparison and derivation of the timing error signal is performed in accordance with known principles as detailed for example in "BPSK/QPSK Timing-Error Detector for Sampled Receivers", by F. M. Gardner, LE.E.E. Transactions on Communications, May 1986. The phase and timing error signal from unit 240 is filtered and buffered by output processor 250 to provide a control signal to a voltage controlled crystal oscillator (VCXO) device included in unit 250. In the preferred embodiment the VCXO is a separate device, though an integral VCXO may be used. The control signal input to the VCXO controls both the frequency and phase of the sampling and synchronization clock signal output by the VCXO. This sampling and synchronization clock output is 2 0 used by analog to digital converters 210 and other demodulator elements.
In Figure 1, configurable decoder 12 provides the functions required for decoding the DSS and DVB signal formats. The primary functions of decoder 12 include a punctured convolutional Viterbi 2 5 decoder 50, 60, a symbol to byte mapper 70, a deinterleaver network 75, 80, 85, 90, 95, a Reed-Solomon decoder 110, and a descrambler 115.
These individual functions are known and described, for example, in the reference text Digital Communication, noted previously. The operating characteristics of the decoder 12 elements are shown in Table II for DSS
3 0 and DVB modes.

Table II. Decoder 12 functions in DSS and DVB modes DSS DVB satellite DVB cable Data punctured 2 / 3 1 / 2 Not convolutional 6 / 7 2 / 3 applicable code rates 3 / 4
5/6 Viterbi decoderYes Yes No Symbol to byte 1-~ 8 bits1--~ 8 6-~ 8 (64-QAM) m ap p a r p a r bits per symbolbits per symbol symbol 8-~ 8 (256-QAM) bits er s mbol Deinterleaver Ramsey Forney Forney t a Descrambler No Yes Yes Decoder 12 accommodates differences in code rate, deinterleaver type, symbol to byte mapping and descrambler requirements for the three input signal formats, as listed in Table II. The differences are accommodated by configuring the decoder 12 functions as described below.
Decoder stages 50 and 60 constitute a punctured convolutional Viterbi decoder capable of decoding the various code rate's shown in Table II. Units 50 and 60 process, decode and error correct the filtered digital video signal output from unit 25 which is applied to the input of unit 50. These units provide a first level of correction of random transmission errors. In the DSS satellite signal configuration one of two possible code rates (2/3 or 6/7) may be selected. In contrast, in the DVB
satellite signal configuration one of five possible code rates (1/2, 2/3, 3/4, 5/6, or 7/8) may be selected. The term "code rate" in this context defines the error correction overhead carried by the coded data. For example, a 2 0 code rate of 1/2 means that 2 data bits are encoded for each bit of input data. Similarly, a code rate of 7/8 means 8 data bits are encoded for each 7 bits of input data. The variable code rate of the transmitted data stream is achieved by deleting bits from an encoded ' data stream coded with a base code rate of 1/2. For example, to achieve a code rate of 2/3 one of the 4 bits produced by coding 2 input data bits at the 1/2 code rate is deleted leaving 3 bits to be transmitted. The .other code rates are achieved using the same principle.
Unit 50 includes provisions for .synchronization of the video signal input data stream to allow Viterbi decoding and insertion of "place-holder" dummy bits. This is accomplished by using a synchronization state machine which is configured by the Control signal via interface 100 for the particular code being received. Synchronization is achieved by identifying and resolving both bit position and phase ambiguities in the input data stream. The bit position and phase ambiguities are identified by a process of receiving, decoding, re-encoding and comparing the re-encoded data with the input data. Successful synchronization is indicated by an acceptable error rate between re-encoded and original input data.
For this process, all the possible states arising from phase and bit position ambiguities in the input signal are tested by the synchronization state machine. If synchronization has not been achieved, an out-of-lock indication is generated by unit 50. This indication causes VCO 255 of demodulator 10 (Figure 5) to insert a code type and configuration 2 0 dependent phase shift into the input data stream. This synchronization process is repeated until lock is achieved. Although this is the preferred synchronization method, other methods using different operating sequences are also possible.
2 5 After the data stream has been synchronized as discussed abo~~?, replacement "place-holder" dummy bits equal in number to bits deleted at the transmitter are inserted into the data stream. A
configurable state machine in unit 50 is used to insert the appropriate "place-holder" dummy bits for the particular code type and code rate of 3 0 the received data stream. Unit 50 is configured for the selected code rate by loading a register within unit 50 in response to the Control signal conveyed from microcontroller 105 via interface 100. The "place-holder"
bit insertion state machine is configured to insert the correct number of place-holder bits for the appropriate code rate selection in response to 3 5 the loaded register information. Similarly, the Viterbi synchronization network of unit 50 is also appropriately configured using this information. After the "place-holder" bit insertion, a fixed base code rate of 1/2 is output from unit 50. This means that the various transmitted code rates shown in Table II are all decoded using a single Viterbi decoder 60 that operates at the fixed base code rate (1/2). The "place-holder" bits inserted in unit 50 are identified within Viterbi decoder 60.
The information gained from this place-holder bit identification allows the Viterbi decoder algorithm to correctly decode the data. The resultant Viterbi decoder 60 output is provided to multiplexer 65.
In a satellite input signal configuration, the output of Viterbi decoder 60 is provided to symbol to byte mapper 70 by multiplexer 65 in response to the Control signal from interface 100. Mapper 70 converts a single bit output of Viterbi decoder 60 to an 8 bit mapped data byte.
Alternatively, in cable signal input configuration the differentially decoded output of unit 45 is provided to mapper 70 by multiplexer 65 in response to the Control signal status. In addition, in cable input signal configuration the function of mapper 70 varies depending on whether a 64 or a 256 point symbol constellation is selected. If a 64 point QAM
constellation has been selected, mapper 70 converts a 6 bit symbol code for each of the 64 points of the constellation to an 8 bit mapped data byte. In contrast, in the 256 point QAM constellation configuration, mapper 70 converts an 8 bit symbol code for each of the 256 points of 2 0 the constellation to an 8 bit mapped data byte.
The mapped data output of mapper 70 is provided to synchronization unit 75 and memory 95 for further processing. This mapped data output is interleaved data. That is, data that has been 2 5 arranged in a prescribed sequence prior to transmission. The purpose of the interleaving operation is to spread or disperse data in time in a predetermined sequence, such that a data loss during transmission does not result in a loss of contiguous data. Instead, any data lost is dispersed and is therefore more easily concealed or corrected. Synchronization unit 3 0 75 and memory 95 together with deinterleaver address generators 80, 85 and multiplexer 90 constitute a configurable deinterleaver function for restoring data to its original sequence. In DSS mode, a deinterleaving algorithm proposed by Ramsey as described in "Realization of Optimum Interleavers," IEEE Transactions on Information Theory, vol. IT-15, May 3 5 1970, is used. In contrast, in DVB mode an algorithm proposed by Forney as described in "Burst-Correcting Codes for the Classic Bursty Channel,"
IEEE Transactions on Communications Technology, vol. COM-19, Oct. 1971, is used.

WO 97/03509 PCT/(TS96/11109 Synchronization network 75 detects sync words in the interleaved data signal and provides output signals synchronized to the beginning of data. The sync words are not themselves interleaved, but occur at periodic intervals in time. To enable sync word detection, 5 information identifying the sync words and the expected data packet lengths is loaded into registers within unit 75. This information is provided by microcontroller 105 via interface 100 by means of the Control signal. Output synchronization signals from unit 75 are provided to address generators 80 and 85 for synchronizing the address signals 10 from units 80 and 85 with the interleaved data from mapper 70. The generated address signals are then applied to memory 95 via multiplexes 90.
In DSS mode, multiplexes 90, in response to the Control signal 15 status, applies address signals from generator 80 to memory 95. In DVB
mode, multiplexes 90 applies address signals from generator 85 to memory 95 in response to a different Control signal status. Generator - 80 is used in the DSS mode to implement the Ramsey deinterleaving function, and generator 85 is used in the DVB mode to implement the 2 0 Forney deinterleaving function. These deinterleaving functions are implemented using logic state machines. Generators 80 and 85 produce a sequence of read and write addresses and associated memory control signals (such as read, write and output enable) which are passed via multiplexes 90 to memory 95. The sequence of write addresses produced 2 5 by generators 80, 85 ensures that the interleaved data from mapper 70 is written into memory locations of memory 95 in the order in which the input interleaved data is received. The sequence of read addresses produced by generators 80, 85 ensures that data is read out ~ of memory 95 in the desired deinterleaved order. The resultant deinterleaved output 3 0 data from memory 95 is provided to Reed-Solomon decoder 110.
Additional background information concerning the operation of the configurable deinterleaver function is presented in co-pending U.S. patent application Serial no. 08/346,950, of J. S. Stewart.
3 S Reed-Solomon decoder 110 operates in all modes of decoder 12 and decodes and error corrects the deinterleaved output data from memory 95. Reed-Solomon decoder 110 is configured by internal registers which are loaded in response to the Control from interface 100.
Information loaded into these registers configures unit 110 to decode the particular packet lengths of data expected in the deinterleaved output data from memory 95. The information may, also include other configuration parameters such as the number and type of parity bytes expected in the data, the number of error correction bytes per packet, and parameters selecting the type of Reed-Solomon decoder function employed, for example.
The Reed-Solomon decoded data output from unit 110 is provided both to descrambler 115 and to multiplexes 120. In DSS mode, multiplexes 120, in response to the Control signal status, applies the decoded data from unit 110 to output processor 125. In contrast, in both cable and satellite DVB modes as shown in Table II, the decoded data from unit 110 is first descrambled by descrambler 115. In these modes, multiplexes 120 responds to a different Control signal status and applies the descrambled output from unit 115 to output processor 125. Output processor 125 processes the output data from multiplexes 120 and provides Output Data for the system of Figure 1. Processor 125 supplies the functions necessary to interface the Output Data to other video receiver processing networks. These functions include conforming the 2 0 output data to suitable logic levels and providing a clock signal associated with the output data signal to facilitate interfacing with other video receiver networks. Finally, the output data from unit 125 is processed by MPEG compatible transport processor 130 to provide synchronization and error indication information used in the video data decompression, 2 S although MPEG compatibility is not essential in a system employing the invention. Transport processor 130 also separates data according to type based on an analysis of header information. The data output from processor 130 is decompressed by MPEG decompressor 135 to provide video data suitable for encoding as an NTSC format signal by NTSC
3 0 encoder 140. The encoded decompressed output data from unit 140 is provided to display processing circuits including a display device (not shown).
In the embodiment of Figure 2, demodulator 10 and decoder 3 5 12 of Figure 1 are configured via the Control signal to process the DSS
satellite signal format. The networks shown in Figure 2 perform the same functions as previously described in connection with Figure 1. In this DSS
mode, the demodulator 10 AGC loop (discussed in connection with Figure 5 and 6) uses the QPSK slices output via multiplexes 40. The resultant gain-controlled, filtered, digital video signal output from unit 25 is then processed, Viterbi decoded and error corrected by decoder 12 units SO
and 60. In this DSS mode unit 50 may be configured for either the 2/3 or
6/7 code rate as defined , earlier. The resultant Viterbi decoded output from unit 60 is passed via multiplexes 65 to symbol to byte mapper 70.
The output of mapper 70 is deinterleaved by units 75, 85, 90 and 95 ' which are configured, for example, for the Ramsey deinterleaver function.
The deinterleaved output from memory 95 is decoded by Reed-Solomon decoder 110 and passed via multiplexes 120 to output processor 125. The decoded, demodulated output from processor 125 is processed by networks 130, 135 and 140 as described in connection with Figure 1.
In the embodiment of Figure 3, demodulator 10 and decoder 12 of Figure 1 are configured via the Control signal to process the DVB
satellite signal format. The networks shown in Figure 3 perform the same functions as previously described in connection with Figure 1. In this DVB
satellite mode as in the DSS mode, the demodulator 10 AGC loop uses the QPSK slices output via multiplexes 40. The resultant gain-controlled, filtered, digitized video signal output from unit 25 is then processed, 2 0 Viterbi decoded and error corrected by decoder 12 units 50 and 60. In this DVB mode, in contrast to the DSS mode, unit 50 may be configured for five different code rates (1/2, 2/3, 3/4, 5/6, and 7/8 rates). The resultant Viterbi decoded output from unit 60 is passed via multiplexes 65 to symbol to byte mapper 70. The mapper 70 output is deinterleaved 2 5 by units 75, 80, 90 and 95 which are configured for the Forney deinterleaver function. The deinterleaved output from memory 95 is decoded by Reed-Solomon decoder 110, descrambled by unit 115 and then passed via multiplexes 120 to output processor 125. The decoded, demodulated output from processor 125 is processed by networks 130, 3 0 135 and 140 as described in connection with Figure 1.
In the embodiment of Figure 4, demodulator 10 and decoder 12 of Figure 1 are configured via the Control signal to receive the DVB
cable signal format. The networks shown in Figure 4 perform the same 3 5 functions as previously described in connection with Figure 1. In this DVB
- cable mode the demodulator 10 AGC loop uses the QAM slices output via multiplexes 40. The QAM slices is configured either for a 64 or 256 point symbol constellation depending on the input signal to demodulator 10.
The resultant data recovered by the selected slices configuration at the output of multiplexes 40 is differentially decoded by unit 45 and provided to multiplexes 65 of decoder 12. The decoded output of unit 45 is passed via multiplexes 65 to symbol to byte mapper 70. The mapper 70 output is deinterleaved by units 75, 80, 90 and 95 which are configured, for example, for the Forney deinterleaver function. The deinterleaved output from memory 95 is' decoded by Reed-Solomon decoder 110, descrambled by unit 115 and passed via multiplexes 120 to ' output processor 125. The decoded, demodulated output from processor 125 is processed by networks 130, 135 and 140 as described in connection with Figure 1.
Both the demodulator 10 and decoder 12 functions and the means for configuring and selecting these functions may be implemented in a variety of ways. For example, instead of using multiplexers for selecting functions, a configurable logic network could be used to perform these functions. Alternatively, a tri-state logic buffering scheme could be employed to select between separate function outputs instead of using multiplexers for the selection. In addition, by applying the principles of the invention, the functions themselves may be varied to provide 2 0 decoding and demodulation of other input signal formats.

Claims (19)

1. In a system for receiving and adaptively processing a carrier modulated with video information in one of a plurality of different modulation formats suitable for satellite, terrestrial or cable transmission, an adaptive demodulator network comprising:
a timing recovery network (25) for recovering timing data from said modulated carrier;
an adaptive carrier recovery network (25) responsive to said timing data for recovering said video information from said carrier in said different modulation formats; and a selectable slicer network (30,35,40), included in said carrier recovery network, for applying a set of decision thresholds to data provided by said carrier recovery network to recover said video information, said set of decision thresholds being selected from a plurality of sets of decision thresholds suitable for said different modulation formats.
2. An adaptive demodulator network according to claim 1, further including an Automatic Gain Control (AGC) network (25;270) providing a gain control output as a function of a difference between a signal produced before said slicer network and a signal produced after said slicer network.
3. An adaptive demodulator network according to claim 1, wherein said timing recovery network includes a configurable filter for compensating for variations in Excess Bandwidth of said modulated carrier.
4. An adaptive demodulator network according to claim 1, wherein said selectable slicer network applies decision thresholds appropriate for PAM, QPSK or QAM symbol constellations.
5. An adaptive demodulator network according to claim 1, wherein the modulation format of said video information uses a symbol constellation containing a plurality of symbol points.
6. An adaptive demodulator network according to claim 1, wherein said carrier recovery network further includes a selectable equalizer network (220) for compensating for errors associated with a transmission channel, wherein the configuration of said equalizer filter network is selected in accordance with the modulation format of said modulated carrier.
7. An adaptive demodulator network according to claim 6, wherein said selectable equalizer network includes a Feed Forward Equalizer filter and a Decision Feedback Equalizer.
8. An adaptive demodulator network according to claim 1, further including a selectable differential decoder (45) for differentially decoding a signal produced by said carrier recovery network.
9. An adaptive demodulator network according to claim 1, wherein said carrier recovery network is capable of operating at different clock rates.
10. An adaptive demodulator network according to claim 1, further including a signal quality detector (275) providing as an output an estimate of error occurring in said recovered video information obtained from said different modulation formats.
11. An adaptive demodulator network according to claim 10, wherein said adaptive carrier recovery network is automatically configured to be compatible with the modulation format of said video modulated carrier in response to said error estimate.
12. An adaptive demodulator network according to claim 10, wherein said estimate of error is a function of the sum of the squares of quadrature components of a signal processed by said carrier recovery network.
13. An adaptive demodulator network according to claim 10, wherein said estimate of error is a function of the difference between a first and a second value, wherein said first value represents the sum of the squares of quadrature components of a signal input to said slicer network and said second value represents the sum of the squares of quadrature components of an output signal from said slicer network.
14. In a receiver for adaptively processing an input signal containing data in one of a plurality of different input formats and wherein said data is encoded in one of a plurality of different coding formats, apparatus comprising:
an adaptive timing recovery network (25) for recovering timing information from said input signal as a function of a received input signal format;

an adaptive data recovery network (25) responsive to said timing information for recovering said data;
a selectable slicer network (30,35,60), included in said data recovery network, for applying a set of decision thresholds to data provided by said data recovery network to recover said data, said set of decision thresholds being selected from a plurality of sets of decision thresholds suitable for said different input formats; and an adaptive decoder (12) for selectively decoding said recovered data as a function of a received data coding format to produce recovered and decoded output data.
15. Apparatus according to claim 14, wherein said input signal is a carrier modulated with said data and said input formats are modulating formats and said modulating and coding formats are suitable for satellite, terrestrial or cable transmission; and said data recovery network is a carrier recovery network.
16. Apparatus according to claim 15 further including a signal quality detector (275) providing as an output an estimate of error occurring in said recovered and decoded output data.
17. Apparatus according to claim 16, wherein said adaptive receiver is automatically configured to be compatible with said received carrier modulation format in response to said error estimate.
18. A receiver for adaptively processing a carrier modulated with video data in one of a plurality of different modulation formats and wherein said modulating video data is encoded in one of a plurality of different formats, comprising:

an adaptive timing recovery network (25) for recovering timing data from said modulated carrier as a function of a received carrier modulation format;
an adaptive carrier recovery network (25) responsive to said timing data for recovering modulating data from said modulated carrier;
a selectable slicer network (30,35,40), included in said carrier recovery network, for applying a set of decision thresholds to data provided by said carrier recovery network to recover said modulating data, said set of decision thresholds being selected from a plurality of sets of decision thresholds suitable for said different modulation formats;
an adaptive Viterbi decoder (50,60) for Viterbi decoding said recovered modulating data and providing a Viterbi decoded output as a function of a received data encoding format;
an adaptive deinterleaver (80,85,90) for deinterleaving said Viterbi decoded output and providing an output in accordance with a deinterleaving function selected from a plurality of deinterleaving functions;
an adaptive error processor (110) for error correcting said deinterleaved output to provide an error corrected output; and a descrambler (115) for descrambling said error corrected output.
19. Apparatus according to claim 18 further including a signal quality detector (275) providing as an output an estimate of error occurring in said recovered and decoded output data.
CA002226503A 1995-07-12 1996-06-28 Apparatus for demodulating and decoding video signals Expired - Lifetime CA2226503C (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US08/501,361 1995-07-12
US08/501,361 US5671253A (en) 1995-07-12 1995-07-12 Apparatus for demodulating and decoding video signals encoded in different formats
PCT/US1996/011109 WO1997003509A1 (en) 1995-07-12 1996-06-28 Apparatus for demodulating and decoding video signals

Publications (2)

Publication Number Publication Date
CA2226503A1 CA2226503A1 (en) 1997-01-30
CA2226503C true CA2226503C (en) 2006-03-14

Family

ID=23993240

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002226503A Expired - Lifetime CA2226503C (en) 1995-07-12 1996-06-28 Apparatus for demodulating and decoding video signals

Country Status (17)

Country Link
US (1) US5671253A (en)
EP (1) EP0872096B1 (en)
JP (1) JP3795528B2 (en)
KR (1) KR100448181B1 (en)
CN (1) CN1110176C (en)
AU (1) AU701379B2 (en)
BR (1) BR9609629A (en)
CA (1) CA2226503C (en)
DE (1) DE69633830T2 (en)
ES (1) ES2227599T3 (en)
HK (1) HK1015579A1 (en)
IN (1) IN190362B (en)
MX (1) MX9800367A (en)
MY (1) MY112514A (en)
PL (1) PL180624B1 (en)
TW (1) TW362333B (en)
WO (1) WO1997003509A1 (en)

Families Citing this family (112)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5900913A (en) * 1995-09-26 1999-05-04 Thomson Consumer Electronics, Inc. System providing standby operation of an auxiliary data decoder in a television receiver
US5898737A (en) * 1995-10-16 1999-04-27 Lockheed Martin Corporation Adaptive digital symbol recovery for amplitude phased keyed digital communication systems
US5790602A (en) * 1995-12-15 1998-08-04 E-Systems, Inc. Receiver synchronization using punctured preamble
JP2814977B2 (en) * 1996-01-31 1998-10-27 日本電気株式会社 Demodulation apparatus and method in digital video selective reproduction system
US5841819A (en) * 1996-04-09 1998-11-24 Thomson Multimedia, S.A. Viterbi decoder for digital packet signals
JP3503722B2 (en) * 1996-05-17 2004-03-08 パイオニア株式会社 Multi-level digital transmission system
US6154503A (en) * 1996-06-07 2000-11-28 Sharp Kk Corporation Automatic gain control system that responds to baseband signal distortion
US6185259B1 (en) * 1996-06-12 2001-02-06 Ericsson Inc. Transmitter/receiver for GMSK and offset-QAM
US5996103A (en) * 1996-07-31 1999-11-30 Samsung Information Systems America Apparatus and method for correcting errors in a communication system
US5982819A (en) * 1996-09-23 1999-11-09 Motorola, Inc. Modulation format adaptive messaging receiver and method thereof
US6005640A (en) * 1996-09-27 1999-12-21 Sarnoff Corporation Multiple modulation format television signal receiver system
US5940438A (en) * 1997-02-18 1999-08-17 Mitsubishi Electric Information Technology Center America, Inc (Ita) Universal modem for digital video, audio and data communications
JP3372018B2 (en) * 1997-03-13 2003-01-27 ソニー株式会社 Data receiving device and data receiving method
US6192070B1 (en) * 1998-01-02 2001-02-20 Mitsubishi Electric Research Laboratories, Inc. Universal modem for digital video, audio and data communications
US6300984B1 (en) * 1998-01-13 2001-10-09 Samsung Electronics Co., Ltd. Ghost-cancellation reference signals using spaced PN sequences
US6148046A (en) * 1998-01-20 2000-11-14 Texas Instruments Incorporated Blind automatic gain control system for receivers and modems
US6192500B1 (en) * 1998-02-11 2001-02-20 Conexant Systems, Inc. Method and apparatus for enhanced performance in a system employing convolutional decoding
US6081822A (en) * 1998-03-11 2000-06-27 Agilent Technologies, Inc. Approximating signal power and noise power in a system
DE19811035A1 (en) * 1998-03-13 1999-09-16 Grau Software Gmbh Data storage method for data sequences
JP4277142B2 (en) * 1998-03-26 2009-06-10 ソニー株式会社 Receiver
US6192088B1 (en) * 1998-03-31 2001-02-20 Lucent Technologies Inc. Carrier recovery system
US6215818B1 (en) * 1998-04-29 2001-04-10 Nortel Networks Limited Method and apparatus for operating an adaptive decision feedback equalizer
GB2342258B (en) * 1998-09-30 2003-07-23 Sony Uk Ltd Data symbol counting device synchronising device and method
US6747983B1 (en) 1998-10-02 2004-06-08 Thomson Licensing S.A. Transport packet rate conversion
US6888840B1 (en) 1998-10-02 2005-05-03 Thomson Licensing S.A. Output symbol rate control in a packet transport rate conversion system
US6671334B1 (en) 1998-11-03 2003-12-30 Tektronix, Inc. Measurement receiver demodulator
GB2343815B (en) * 1998-11-12 2003-10-22 Sony Uk Ltd Digital receiver
KR100296028B1 (en) * 1998-12-31 2001-09-06 윤종용 Decoder with Gain Control Device in Mobile Communication System
US6574796B1 (en) * 1999-01-08 2003-06-03 Cisco Technology, Inc. Fast and reliable data carrier detection by a cable modem in a cable television plant
US6829307B1 (en) * 1999-02-24 2004-12-07 The Board Of Trustees Of Leland Stanford Junior University Express bit swapping in a multicarrier transmission system
US6151368A (en) 1999-03-22 2000-11-21 Sicom, Inc. Phase-noise compensated digital communication receiver and method therefor
US6389070B1 (en) * 1999-03-31 2002-05-14 Philips Electronics North America Corporation Device for indicating the received signal quality in a digital television receiver
US6433830B1 (en) * 1999-06-14 2002-08-13 General Instrument Corporation Off-air phase lock technique
US7668189B1 (en) 1999-07-08 2010-02-23 Thomson Licensing Adaptive transport protocol
ATE344539T1 (en) 1999-08-27 2006-11-15 Umicore Ag & Co Kg ELECTRICAL CATALYST FOR FUEL CELLS
KR100652566B1 (en) * 2000-02-12 2006-12-01 엘지전자 주식회사 Auto gain control apparatus
US6735734B1 (en) * 2000-04-28 2004-05-11 John M. Liebetreu Multipoint TDM data distribution system
DE10046637C1 (en) * 2000-09-20 2002-11-14 Infineon Technologies Ag Digital modem
US7016296B2 (en) * 2000-10-16 2006-03-21 Broadcom Corporation Adaptive modulation for fixed wireless link in cable transmission system
EP1204232A1 (en) * 2000-11-06 2002-05-08 Lucent Technologies Inc. Detection of uncorrectable data blocks in coded communications systems
KR100682245B1 (en) * 2000-12-30 2007-02-15 매그나칩 반도체 유한회사 A Viterbi decoder correcting input signal in response to effect of channel
GB2371690A (en) * 2001-01-24 2002-07-31 Mitel Semiconductor Ltd Gain control of a stage of a tuner in a radio frequency receiver based on a quality of the demodulated signal
EP1371200B1 (en) * 2001-03-01 2011-10-12 Broadcom Corporation Compensation of distortion due to channel and to receiver, in a parallel transmission system
US7639759B2 (en) 2001-04-27 2009-12-29 The Directv Group, Inc. Carrier to noise ratio estimations from a received signal
US8005035B2 (en) 2001-04-27 2011-08-23 The Directv Group, Inc. Online output multiplexer filter measurement
US7583728B2 (en) 2002-10-25 2009-09-01 The Directv Group, Inc. Equalizers for layered modulated and other signals
US7423987B2 (en) 2001-04-27 2008-09-09 The Directv Group, Inc. Feeder link configurations to support layered modulation for digital signals
US7778365B2 (en) 2001-04-27 2010-08-17 The Directv Group, Inc. Satellite TWTA on-line non-linearity measurement
US7822154B2 (en) 2001-04-27 2010-10-26 The Directv Group, Inc. Signal, interference and noise power measurement
US7471735B2 (en) 2001-04-27 2008-12-30 The Directv Group, Inc. Maximizing power and spectral efficiencies for layered and conventional modulations
US7012971B2 (en) * 2001-05-14 2006-03-14 Mediatek Inc. Channel quality assessment method and system for performing the same
US7308050B2 (en) * 2001-06-08 2007-12-11 Broadcom Corporation Detection and mitigation of temporary impairments in a communications channel
US7570576B2 (en) * 2001-06-08 2009-08-04 Broadcom Corporation Detection and mitigation of temporary (bursts) impairments in channels using SCDMA
DE10133851A1 (en) * 2001-07-12 2003-01-30 Dynatron Ag Zuerich Digital multi-channel receiver
US6907028B2 (en) * 2002-02-14 2005-06-14 Nokia Corporation Clock-based time slicing
EP1529347B1 (en) 2002-07-03 2016-08-24 The Directv Group, Inc. Method and apparatus for layered modulation
AU2003301717A1 (en) 2002-10-25 2004-05-25 The Directv Group, Inc. Lower complexity layered modulation signal processor
EP1418676A1 (en) * 2002-11-07 2004-05-12 Alcatel Receiver and transceiver for bursty signals
US20040095909A1 (en) * 2002-11-19 2004-05-20 Shousheng He Method of and apparatus for amplitude tracking and automatic frequency correction of a time-division multiple-access channel
US7424080B1 (en) * 2003-07-31 2008-09-09 Broadlogic Network Technologies, Inc. Method and system for providing jitter-free transmissions for demodulated data stream
US7443455B2 (en) * 2003-12-30 2008-10-28 Texas Instruments Incorporated Automatic gain control based on multiple input references in a video decoder
JP4359162B2 (en) * 2004-02-24 2009-11-04 三洋電機株式会社 Receiver
US7660583B2 (en) * 2004-03-19 2010-02-09 Nokia Corporation Advanced handover in phased-shifted and time-sliced networks
US7257757B2 (en) * 2004-03-31 2007-08-14 Intel Corporation Flexible accelerators for physical layer processing
EP1766912A4 (en) * 2004-07-15 2012-03-21 Thomson Licensing System and method for improved carrier recovery
US7983371B2 (en) * 2004-11-30 2011-07-19 Freescale Semiconductor, Inc. System and method for using programmable frequency offsets in a data network
CN100358365C (en) * 2005-06-02 2007-12-26 上海交通大学 Multi-dimentional scale rate control method of network video coder
KR100842079B1 (en) * 2005-10-21 2008-06-30 삼성전자주식회사 Digital broadcasting system and method thereof
US9554093B2 (en) * 2006-02-27 2017-01-24 Microsoft Technology Licensing, Llc Automatically inserting advertisements into source video content playback streams
MX2008011809A (en) * 2006-03-17 2008-11-18 Interdigital Tech Corp Method for adaptive quadrature amplitude modulation signal constellation remapping for data packet retransmissions.
US8422382B2 (en) * 2006-08-21 2013-04-16 Telefonaktiebolaget Lm Ericsson (Publ) Method and arrangement for adapting transmission of encoded media
US7694211B2 (en) * 2006-08-21 2010-04-06 Agere Systems, Inc. Method and apparatus for error compensation
JP4260187B2 (en) * 2007-01-25 2009-04-30 富士通株式会社 Frequency synchronization method and apparatus
KR100881670B1 (en) * 2007-02-02 2009-02-06 삼성전자주식회사 Apparatus and method for controlling the analog block of a data receiver
JP4303760B2 (en) * 2007-02-16 2009-07-29 富士通株式会社 AD conversion control device, optical receiving device, and optical receiving method
US20080319844A1 (en) * 2007-06-22 2008-12-25 Microsoft Corporation Image Advertising System
US8654255B2 (en) * 2007-09-20 2014-02-18 Microsoft Corporation Advertisement insertion points detection for online video advertising
US20090171787A1 (en) * 2007-12-31 2009-07-02 Microsoft Corporation Impressionative Multimedia Advertising
US20140047497A1 (en) * 2008-03-12 2014-02-13 Iberium Communications, Inc. Method and system for symbol-rate-independent adaptive equalizer initialization
US8212941B2 (en) * 2008-04-30 2012-07-03 Mediatek Inc. Digitized analog TV signal processing system
US8207989B2 (en) * 2008-12-12 2012-06-26 Microsoft Corporation Multi-video synthesis
CN101848007B (en) * 2009-03-27 2013-06-05 台湾积体电路制造股份有限公司 Apparatus and methods for digital adaptive equalizer in serial receiver
EP2339755A1 (en) * 2009-12-16 2011-06-29 Nxp B.V. Clock jitter compensation
CN101839984B (en) * 2010-04-19 2012-10-10 北京北斗星通导航技术股份有限公司 Navigational satellite signal receiver
US8615056B2 (en) * 2010-12-29 2013-12-24 Stmicroelectronics S.R.L. Differential phase shift keying demodulator, receiver apparatus employing the demodulator, and demodulation method
US8611468B2 (en) * 2010-12-29 2013-12-17 Stmicroelectronics S.R.L. Demodulator of digital modulated signal, receiver apparatus employing the demodulator, and demodulation method
CN103501218B (en) * 2013-09-26 2016-06-01 西安空间无线电技术研究所 A kind of multicarrier adaptive demodulation method based on resource multiplex
WO2017140477A1 (en) 2016-02-15 2017-08-24 Telefonaktiebolaget Lm Ericsson (Publ) Method and apparatus for generating nb-iot ofdm signals with a lower sampling rate
US10797835B2 (en) 2016-02-15 2020-10-06 Telefonaktiebolaget Lm Ericsson (Publ) Receiver circuit and methods
CN108605031A (en) * 2016-02-15 2018-09-28 瑞典爱立信有限公司 The NB-IOT receivers operated with minimum sample rate
WO2017140591A1 (en) 2016-02-15 2017-08-24 Telefonaktiebolaget Lm Ericsson (Publ) Downlink time tracking in a nb-lot device with reduced sampling rate
US10149193B2 (en) 2016-06-15 2018-12-04 At&T Intellectual Property I, L.P. Method and apparatus for dynamically managing network resources
CN106209118B (en) * 2016-06-29 2019-09-20 深圳忆联信息系统有限公司 A kind of information processing method and electronic equipment
US10284730B2 (en) 2016-11-01 2019-05-07 At&T Intellectual Property I, L.P. Method and apparatus for adaptive charging and performance in a software defined network
US10454836B2 (en) 2016-11-01 2019-10-22 At&T Intellectual Property I, L.P. Method and apparatus for dynamically adapting a software defined network
US10505870B2 (en) 2016-11-07 2019-12-10 At&T Intellectual Property I, L.P. Method and apparatus for a responsive software defined network
US10469376B2 (en) 2016-11-15 2019-11-05 At&T Intellectual Property I, L.P. Method and apparatus for dynamic network routing in a software defined network
US10039006B2 (en) 2016-12-05 2018-07-31 At&T Intellectual Property I, L.P. Method and system providing local data breakout within mobility networks
US10264075B2 (en) * 2017-02-27 2019-04-16 At&T Intellectual Property I, L.P. Methods, systems, and devices for multiplexing service information from sensor data
US10469286B2 (en) 2017-03-06 2019-11-05 At&T Intellectual Property I, L.P. Methods, systems, and devices for managing client devices using a virtual anchor manager
US10212289B2 (en) 2017-04-27 2019-02-19 At&T Intellectual Property I, L.P. Method and apparatus for managing resources in a software defined network
US10819606B2 (en) 2017-04-27 2020-10-27 At&T Intellectual Property I, L.P. Method and apparatus for selecting processing paths in a converged network
US10673751B2 (en) 2017-04-27 2020-06-02 At&T Intellectual Property I, L.P. Method and apparatus for enhancing services in a software defined network
US10749796B2 (en) 2017-04-27 2020-08-18 At&T Intellectual Property I, L.P. Method and apparatus for selecting processing paths in a software defined network
US10257668B2 (en) 2017-05-09 2019-04-09 At&T Intellectual Property I, L.P. Dynamic network slice-switching and handover system and method
US10382903B2 (en) 2017-05-09 2019-08-13 At&T Intellectual Property I, L.P. Multi-slicing orchestration system and method for service and/or content delivery
US10070344B1 (en) 2017-07-25 2018-09-04 At&T Intellectual Property I, L.P. Method and system for managing utilization of slices in a virtual network function environment
US10104548B1 (en) 2017-12-18 2018-10-16 At&T Intellectual Property I, L.P. Method and apparatus for dynamic instantiation of virtual service slices for autonomous machines
EP3759883A4 (en) * 2018-03-01 2021-10-20 Telefonaktiebolaget Lm Ericsson (Publ) Methods and apparatus for signal demodulation
CN110247869B (en) * 2019-02-21 2021-11-23 北京遥感设备研究所 2FSK decoding system based on data coding type and checking mode
FR3109851B1 (en) * 2020-05-04 2022-04-01 Commissariat Energie Atomique Method of receiving an amplitude modulated signal and associated receiver
CN116582187B (en) * 2023-07-11 2023-09-22 深圳市光为光通信科技有限公司 Self-adaptive coding and decoding method of photoelectric communication module based on linear direct drive

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0013596B1 (en) * 1979-01-09 1983-11-23 Rca Corporation Luminance delay control apparatus in pal/secam television receiver
US4599732A (en) * 1984-04-17 1986-07-08 Harris Corporation Technique for acquiring timing and frequency synchronization for modem utilizing known (non-data) symbols as part of their normal transmitted data format
US5134464A (en) * 1990-11-16 1992-07-28 North American Philips Corporation Method and apparatus for the transmission and reception of a multicarrier digital television signal
US5282019A (en) * 1988-10-03 1994-01-25 Carlo Basile Method and apparatus for the transmission and reception of a multicarrier digital television signal
DE3920590A1 (en) * 1989-06-23 1991-01-03 Thomson Brandt Gmbh TELEVISION FOR THE PROCESSING OF AN FBAS OR IN BAS AND F SEPARATED SIGNALS
US5119177A (en) * 1989-07-31 1992-06-02 Goldstar Co., Ltd. Automatic 3-mode switching circuit of a color television set
US5042052A (en) * 1990-02-16 1991-08-20 Harris Corporation Carrier acquisition scheme for QAM and QPSK data
US5828695A (en) * 1991-06-03 1998-10-27 British Telecommunications Public Limited Company QAM system in which the constellation is modified in accordance with channel quality
JP2776094B2 (en) * 1991-10-31 1998-07-16 日本電気株式会社 Variable modulation communication method
US5363408A (en) * 1992-03-24 1994-11-08 General Instrument Corporation Mode selective quadrature amplitude modulation communication system
DE4306590A1 (en) * 1992-09-21 1994-03-24 Rohde & Schwarz Digital broadcast network system
US5386239A (en) * 1993-05-03 1995-01-31 Thomson Consumer Electronics, Inc. Multiple QAM digital television signal decoder
JPH0775099A (en) * 1993-05-07 1995-03-17 Philips Electron Nv Transmission method, transmitter and receiver for transmitting multiplex orthogonal-amplitude-modulation type television
US5506636A (en) * 1994-06-28 1996-04-09 Samsung Electronics Co., Ltd. HDTV signal receiver with imaginary-sample-presence detector for QAM/VSB mode selection
US5495203A (en) * 1994-12-02 1996-02-27 Applied Signal Technology, Inc. Efficient QAM equalizer/demodulator with non-integer sampling

Also Published As

Publication number Publication date
CN1110176C (en) 2003-05-28
KR100448181B1 (en) 2005-05-18
CN1191050A (en) 1998-08-19
WO1997003509A1 (en) 1997-01-30
MY112514A (en) 2001-06-30
BR9609629A (en) 1999-04-06
DE69633830T2 (en) 2006-02-23
EP0872096A1 (en) 1998-10-21
MX9800367A (en) 1998-04-30
PL324380A1 (en) 1998-05-25
EP0872096A4 (en) 2001-10-10
KR19990028865A (en) 1999-04-15
IN190362B (en) 2003-07-19
HK1015579A1 (en) 1999-10-15
AU6403496A (en) 1997-02-10
CA2226503A1 (en) 1997-01-30
US5671253A (en) 1997-09-23
TW362333B (en) 1999-06-21
ES2227599T3 (en) 2005-04-01
JPH11509063A (en) 1999-08-03
PL180624B1 (en) 2001-03-30
JP3795528B2 (en) 2006-07-12
DE69633830D1 (en) 2004-12-16
EP0872096B1 (en) 2004-11-10
AU701379B2 (en) 1999-01-28

Similar Documents

Publication Publication Date Title
CA2226503C (en) Apparatus for demodulating and decoding video signals
US5666170A (en) Apparatus for decoding video signals encoded in different formats
MXPA98000366A (en) Device for decoding video signals coded in different way
US6744474B2 (en) Recursive metric for NTSC interference rejection in the ATSC-HDTV trellis decoder
US6842495B1 (en) Dual mode QAM/VSB receiver
US5946045A (en) System for forming program guides and video data for storage and transmission in different coding formats
AU735890B2 (en) Apparatus for decoding video signals encoded in different formats
RU2172566C2 (en) Device demodulating and decoding video signals
MXPA06009127A (en) Method and apparatus for carrier recovery in a communications system

Legal Events

Date Code Title Description
EEER Examination request
MKEX Expiry

Effective date: 20160628