CA2261824C - Digital modulation system using extended code set - Google Patents

Digital modulation system using extended code set Download PDF

Info

Publication number
CA2261824C
CA2261824C CA002261824A CA2261824A CA2261824C CA 2261824 C CA2261824 C CA 2261824C CA 002261824 A CA002261824 A CA 002261824A CA 2261824 A CA2261824 A CA 2261824A CA 2261824 C CA2261824 C CA 2261824C
Authority
CA
Canada
Prior art keywords
code
codes
complementary
code set
chips
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CA002261824A
Other languages
French (fr)
Other versions
CA2261824A1 (en
Inventor
D. J. Richard Van Nee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nokia of America Corp
Original Assignee
Lucent Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=22009820&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=CA2261824(C) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Lucent Technologies Inc filed Critical Lucent Technologies Inc
Publication of CA2261824A1 publication Critical patent/CA2261824A1/en
Application granted granted Critical
Publication of CA2261824C publication Critical patent/CA2261824C/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M7/00Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
    • H03M7/14Conversion to or from non-weighted codes
    • H03M7/20Conversion to or from n-out-of-m codes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J13/00Code division multiplex systems
    • H04J13/0007Code type
    • H04J13/004Orthogonal
    • H04J13/0048Walsh
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J13/00Code division multiplex systems
    • H04J13/10Code generation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L23/00Apparatus or local circuits for systems other than those covered by groups H04L15/00 - H04L21/00
    • H04L23/02Apparatus or local circuits for systems other than those covered by groups H04L15/00 - H04L21/00 adapted for orthogonal signalling
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2602Signal structure
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2602Signal structure
    • H04L27/26035Maintenance of orthogonality, e.g. for signals exchanged between cells or users, or by using covering codes or sequences
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2614Peak power aspects
    • H04L27/2615Reduction thereof using coding
    • H04L27/2617Reduction thereof using coding using block codes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2614Peak power aspects
    • H04L27/2621Reduction thereof using phase offsets between subcarriers

Abstract

A digital (de)modulation system uses a larger code set of M codes for N length codes, where M > N, to provide an increased data rate while maintaining the coding gain. For example, the system can use 16 different codes each having a length of 11 chips in a code set while the conventional M-ary keying systems use a code set size of 8 for 11-chip codes or 8-chip codes. By extending the code set size, the system increases the data rate of the system. With 16 codes and the ability to change the sign of the code to be transmitted, the system can encode 5 data bits on both I and Q, so a total of 10 data bits can be encoded per code symbol. In this embodiment, a code symbol contains an 11 chip code on a I modulation branch and an 11 chip code on a Q modulation branch. As such, using 11 chip codes and a chip rate of 11 Mhz, the system provides a data rate of 10Mbps while conventional M-ary keying systems can only achieve 8Mbps using the same code length and chip rate. By extending the code length, the processing gain is increased. The extended code set is not orthogonal, so a non-zero cross-correlation value results between the different codes of the code set. However, the resulting noise and multipath performance degradation can be kept small by choosing code sets with small cross-correlation values (nearly orthogonal). The magnitudes of both cross-correlation values and auto- correlation sidelobes should preferably be below half a code length. In some embodiments, the code set is derived from orthogonal codes which are modified to reduce the autocorrelation sidelobes associated with the orthogonal codes. In other embodiments, the code set is derived using a complementary code which provides low autocorrelation sidelobes and is modified to reduce the cross-correlation values between the codes.

Description

DIGITAL MODULATION SYSTEM USING EXTENDED CODE SET
BACKGROUND OF THE INVENTION
1. Field of The Invention This invention relates to wireless communication systems and, more particularly, to a digital modulation system that uses an extended code set to encode information.
2. Description of Related Art A wireless communications channel can rarely be modeled as purely line-of site.
1 o Therefore, one must consider the many independent paths that are the result of scattering and reflection of a signal between the many objects that lie between and around the transmitting station and the receiving station. The scattering and reflection of the signal creates many different "copies" of the transmitted signal ("multipath signals") arriving at the receiving station with various amounts of delay, phase shift and attenuation. As a result, the received signal is made up of the sum of many signals, each traveling over a separate path. Since these path lengths are not equal, the information carried over the radio link will experience a spread in delay as it travels between the transmitting station and the receiving station. The amount of time dispersion between the earliest received copy of the transmitted signal and the latest arriving copy having a signal strength above 2o a certain level is often referred to as delay spread. Delay spread can cause intersymbol interference (ISI). In addition to delay spread, the same multipath environment causes severe local variations in the received signal strength as the multipath signals are added constructively and destructively at the receiving antenna. A multipath component is the combination of multipath signals arnving at the receiver at nearly the same delay. These variations in the amplitude of the multipath components is generally referred to as Rayleigh fading, which can cause large blocks of information to be lost.
Digital modulation techniques can be used to improve the wireless communication link by providing greater noise immunity and robustness. In certain systems, the data to be transmitted over the wireless communication link can be 3o represented or encoded as a time sequence of symbols, where each symbol has M finite states, and each symbol represents n bits of information. Digital modulation involves choosing a particular code symbol from the M finite code symbols based on the data bits of information applied to the modulator. For M-ary keying schemes, log2M bits of information can be represented or encoded by M different codes or code symbols of at least M chips long. The codes are transmitted and received as several delayed replicas of the transmitted codes, and the receiver correlates the delayed versions of the received codes with the known codes.
Autocorrelation sidelobes show the correlation values between the known codes and the time shifted replicas of the received codes. For example, for a code ( 111-1 ), the autocorrelation for a zero shift is:
code 1 1 1 -1 shifted code 1 1 1 -1 multiplication 111 1 correlation = sum of multiplied values = 4.
t5 For a shift of one chip, the autocorrelation is:
code 1 1 1 -1 shifted code 1 1 1 -1 multiplication 1 1 -1 correlation = sum of multiplied values = 1.
2o For a shift of 2 chips, the autocorrelation is:
code 1 1 1 -1 shifted code 1 1 1 -1 multiplication 1 -1 correlation = sum of multiplied values = 0.
25 For a shift of 3 chips, the autocorrelation is:
code 1 1 1 -1 shifted code 1 1 1 -1 multiplication -1 correlation = sum of multiplied values = -1.
Larger shifts give an autocorrelation value of zero, so the maximum autocorrelation sidelobe in this example has a value or magnitude of 1. In this example, -1's are used in the receiver instead of 0's. The autocorrelation sidelobes give an indication about multipath performance. If the autocorrelation sidelobes are large, several multipath components heavily interfere with each other. Cross-correlation refers to a code being correlated with different codes. As such, if the cross-correlation between codes is high, then the different codes will interfere with each other.
M-ary orthogonal keying is a form of digital modulation which provides good cross-correlation between codes by encoding data using orthogonal codes which do 1o not interfere with each other. FIG. 1 shows a general block diagram of an M-ary orthogonal keying system 10. In this example, input data is scrambled by a scrambler 12 as specified in the current Institute of Electrical and Electronics Engineers (IEEE) 802.11 standard. The data is then provided to a serial-to-parallel converter 14 which converts the serial data into 8 parallel bits forming a data symbol. A first modulator 16 receives three (3) of the parallel bits and produces a code of length 8 chips from a look-up table, and a second modulator 18 receives three (3) of the parallel bits and produces a second code of length 8 from a look-up table. Chips are actually code bits, but they are called chips to distinguish them from data bits. In this implementation, one of the parallel bits is provided to a first exclusive-or (XOR) gate 20 which inverts 2o the code if the bit has a value of one. Similarly, the last remaining bit is provided to a second XOR gate 22 which inverts the code from the second modulator 18 if the bit has a value of one. In this embodiment, the output Io"t of the XOR gate 20 is applied to signal circuitry 21 to convert all 0's to -1's for transmission. The circuitry 21 can also manipulate, convert and/or process Io"t before being used to modulate a carrier with 2s frequency w by mixer 24. The output Qo"~ from the XOR 22 is applied to signal circuitry 23 to convert all 0's into -1's for transmission. The circuitry 23 can manipulate, convert and/or process Qo,~ before being used to modulate a 90 degrees shifted carrier by mixer 26. In this particular embodiment, the first modulator 16 corresponds to the in-phase (I) component of the output signal, and the second 3o modulator 18 corresponds to the quadrature (Q) component of the output signal.
In the system, the modulators 12 and 14 are performing 8-ary orthogonal keying or encoding because each receive 3 bits of information and chooses one out of 8 orthogonal codes. By having both I and Q components with different polarities, a total of 256 possible code combinations exist, so a total of 8 bits can be encoded into one orthogonal code. The code set in the 8-ary orthogonal keying system is based on eight (8) Walsh codes of 8 chips in length. Using the 8 chip Walsh codes in an M-ary orthogonal keying (MOK) system is advantageous because the 8 chip Walsh codes are orthogonal, which means they exhibit zero cross-correlation, so the 8 chip Walsh codes tend to be easily distinguishable from each other. However, using the 8 chip 1o Walsh codes reduces the coding gain for the system of FIG. 1 to below 10, and the United States Federal Communications Commission (FCC) requires a processing gain of at least 10 for transmission systems operating in the 2.4 GHz Industrial, Scientific and Medical (ISM) band. Processing gain can be simply measured by the number of chips per code symbol. For the MOK system to achieve a processing gain of at least t5 10, the code length should be at least 10 chips. However, if the MOK system is designed for code lengths of 10 chips or more, the data rate drops to less than 10 Mbps.
Another M-ary keying scheme encodes data bits using a Barker code (like used for the IEEE 802.11 standard for 1 and 2 Mbit/s). The operation is similar to the 2o previously described MOK system with length 8 codes, except that the code length for the non-orthogonal Barker sequences is 11. By choosing one out of 8 time shifted Barker codes of length 11 chips for the in-phase and quadrature components and changing polarities, a total of 8 bits per symbol can be encoded. However, a symbol now consists of 11 chips instead of 8, so for the same chip rate the effective data rate 25 is a factor 8/11 lower. This means that with code lengths of 10 chips or more, you cannot achieve a data rate of 10 Mbps or more as in the case of length 8 codes.
SUMMARY OF THE INVENTION
The present invention involves a digital (de)modulation system which uses a 30 larger code set of M codes for N length codes, where M > N, to provide an increased data rate while maintaining the coding gain. For example, the system can use 16 different codes each having a length of 11 chips in a code set while the conventional M-ary keying systems use a code set size of 8 for 11-chip codes or 8-chip codes. By extending the code set size, the system increases the data rate of the system. With 16 codes and the ability to change the sign of the code to be transmitted, the system can encode 5 data bits on both I
and Q, so a total of 10 data bits can be encoded per code symbol. In this embodiment, a code symbol contains an 11 chip code on a I modulation branch and an 11 chip code on a Q modulation branch. As such, using 11 chip codes and a chip rate of llMhz, the system provides a data rate of l OMbps while conventional M-ary keying systems can only i 0 achieve 8Mbps using the same code length and chip rate. By extending the code length, the processing gain is increased. The extended code set is not orthogonal, so a non-zero cross-correlation value results between the different codes of the code set.
However, the resulting noise and multipath performance degradation can be kept small by choosing code sets with small cross-correlation values (nearly orthogonal). The magnitudes of 1.5 both cross-correlation values and auto-correlation sidelobes should preferably be below half a code length. In some embodiments, the code set is derived from orthogonal codes which are modified to reduce the autocorrelation sidelobes associated with the orthogonal codes. In other embodiments, the code set is derived using a complementary code which provides low autocorrelation sidelobes and is modified to reduce the cross-correlation :>.o values between the codes.
In accordance with one aspect of the present invention there is provided a method for modulating information bits over a radio frequency communication channel, comprising: grouping a number of information bits, based on the grouping, selecting a code having N chips from a code set that includes M codes, wherein M>N, and wherein :?5 the code set is derived from a complementary code that provides autocorrelation sidelobes suitable for multipath environments, and modulating the phase of at least one carrier signal in accordance with the selected code.
In accordance with another aspect of the present invention there is provided a method for demodulating a received signal that conveys information bits over a radio 30 frequency communication channel, comprising: correlating the received signal against a code set that includes M codes, each code having N chips wherein M>N, and wherein the code set is derived from a complementary code that provides autocorrelation sidelobes 5a suitable for multipath environments, and decoding the information bits based upon the correlating step.
In accordance with yet another aspect of the present invention there is provided a digital modulation system for modulating data bits, comprising: a serial-to-parallel converter that groups the data bits, and a modulator that chooses a code having N chips in response to the group of data bits, the code being a member of a code set that includes M
codes, wherein M>N, and wherein the code set is derived from a complementary code that provides autocorrelation sidelobes suitable for multipath environments.
(CLAIM 22) In accordance with still yet another aspect of the present invention there is 1o provided a digital demodulator for demodulating a received signal that conveys information bits over a radio frequency communication channel, comprising: a correlator block for correlating the received signal against a code set that includes M
codes, each code having N chips wherein M>N, and wherein the code set is derived from a complementary code that provides autocorrelation sidelobes suitable for multipath ~.5 environments, and a find code block for decoding the information bits based upon the correlations of the received signal and the code set.
BRIEF DESCRIPTION OF THE DRAWINGS
Other aspects and advantages of the present invention may become apparent upon reading the following detailed description and upon reference to the drawings in which:
:>0 FIG. 1 shows a block diagram of a M-ary orthogonal keying (MOK) system using Wa1s11 codes modified by a cover sequence (11 I 11100);

Y
FIG. 2 shows a block diagram of a digital modulation system using an extended code set according to the principles of the present invention;
FIG. 3 shows a block diagram of an embodiment of a digital modulation system using the digital modulation system of FIG. 2;
FIG. 4 shows a block diagram of another embodiment of the digital modulation system which can be used as the fallback mode for the embodiment of FIG. 3;
FIG. 5 shows a graphical comparison of packet error ratio versus Ee/No in dB
for the digital modulation systems of FIG. 3 and FIG. 4;
1o FIG. 6 shows a graphical comparison of packet error ratio versus delay spread in nanoseconds (ns) for the embodiments of FIG. 3 and FIG. 4;
FIG. 7 shows a block diagram of another embodiment using the digital modulation system according to certain principles of the present invention;
FIG. 8 shows a digital demodulator according to certain principles of the present invention;
FIG. 9 shows a demodulation system using the digital demodulator according to certain principles of the present invention; and FIG. 10 shows another embodiment of a demodulation system using the digital demodulator according to the principles of the present invention.
DETAILED DESCRIPTION
Illustrative embodiments of the digital (de)modulation system to achieve higher data rates while providing acceptable autocorrelation sidelobes and cross-correlation values for a wireless communications system is described below.
FIG. 2 shows a digital modulator 28 according to the principles of the present invention. In response to data bits forming a data symbol, the modulator 28 chooses a corresponding one of M codes of length N, where M represents an extended number of codes of length N when compared to conventional M-ary keying systems. In conventional M-ary keying systems, the number of possible codes M is not more than 3o the code length N in chips. In the present invention, the number M of codes is always larger than the code length N. In some embodiments, the code set can be derived from orthogonal codes which are modified to reduce the autocorrelation sidelobes associated with the orthogonal codes, and/or the code set is derived using a complementary code which provides low autocorrelation sidelobes and modified to reduce the cross-correlation properties of the code set.
For example, an extended code set is given below in Table 1 which derived using complementary Barker codes. Complementary Barker codes are discussed in Robert L. Frank, "Polyphase Complementary Codes." IEEE Transactions On Information Theory, Vol. IT-26, No. 6, Nov. 1980, pp.641-647. In this particular 1o embodiment, the code set in table 1 is based upon 2 codes, which are cyclically shifted. For example, a code of length 4, such as {1 1 1 0} can be cyclically shifted by rotating the code to get three (3) other codes. If the code is shifted by one position to the right, the code {0 1 1 1 }is created. Two shifts give { 1 0 1 1 }, and three (3) shifts give { 1 1 0 1 }. In this particular embodiment, the two codes are cyclically shifted over 8 chips to get a total of 16 different codes. One of the 2 codes is actually the length 11 Barker sequence that is used in the current 2 Mbps IEEE 802.11 standard which is { 1-111-1111-1-1-1 }. The other code { 1-1-1111111-11 } is a code which gives low cross correlation with the Barker code set and low auto-correlation.
The maximum autocorrelation value of the code set in table 1 is 2, while the 2o maximum cross-correlation magnitude is 5.

Table l: Code set based on cyclic shifted codes The code set of tables 2 and 3 are derived using modified orthogonal Walsh codes. For example, in the code set of table 2, the first 8 codes are length 8 Walsh codes, extended with 3 ones to get a length of 11. Further, the 4'~', 7'~ and 10'~ chips s are inverted. The second group of 8 codes is again the Walsh code set extended with 3 ones, but now the 4'~, 6'~ and 11 'h chips are inverted.

Table 2: Code set based on modified Walsh codes The code set of table 3 uses length 16 modified Walsh codes. This set has better cross correlation properties than the set based on two cyclic shifted codes; the maximum cross correlation value is 3, versus 5 for the cyclic shifted case.
This means that the signal-to-noise performance of the code set in table 3 will be slightly better.
However, the cross-correlation values for delayed code words are worse than those of the cyclic shifted set, which means that the multipath performance is slightly worse.
The set of table 3 was obtained by multiplying the length 16 Walsh code set by the length 16 complementary sequence { 1 1 1 -1 1 1 -1 1 1 1 1 -1 -1 -1 1 -1 }.
The length 16 codes were then reduced to length 11 codes by puncturing (i.e. removing) the 3~d, 6~', 9~', 12~' and 15~' elements of the codes.

Table Code d 3: set and based on modifie punctured codes length Walsh The modulator 28 can perform the derivation of the extended code sets) using 5 processing circuitry implementing some logic to perform the derivation, or the modulator 28 can store the code sets) in a look-up table. The modulator 28 can also store different sets of modified orthogonal codes depending on desired changes in operation or calculate different extended sets derived from different codes.
In this embodiment, the data bits are shown as being received in parallel, and the code chips 1 o are shown as being produced serially. Depending on the application, the data bits can be received serially, and/or the code chips can be produced in parallel.

FIG. 3 shows an embodiment of a digital modulation system 30 using modulators 32 and 34 to produce one of 16 codes of length 11 chips in response to 4 information bits from the serial to parallel converter 14. In MOK systems, the modulators respond to 3 information bits to produce one of eight (8) modified Walsh codes of length 8 chips. By using only 8 chip codes, the MOK systems fail to achieve a processing gain of 10 which is required by the FCC for the 2.4 GHz ISM band.
To achieve the processing gain of 10, it is believed that at least 10 chips long codes should be used. That is why the length 11 Barker code is used in the current IEEE
802.11 standard for direct sequence spread-spectrum in the 2.4 GHz band.
However, 1o the system using 11 Barker codes is limited to 8 codes per set, thereby limiting the data rate.
In the operation of the embodiment of FIG. 3, the scrambler 12 receives data and scrambles the data according to the IEEE 802.11 standard. In other embodiments, the scrambler 12 may not be necessary; and the data can be manipulated by some other form of data conversion, interleaving or modification, or the data can be fed directly into the serial-to-parallel converter 14. In this embodiment, the serial-to-parallel converter 14 is a 1:10 multiplexes (MUX) which produces a data symbol of 10 data bits in parallel according to a 1 MHz clock signal.
The ten bit data symbol is encoded into a I/Q code pair of 11 chip codes or 2o codewords. Four (4) of the bits of the data symbol are provided to the first modulator 32 which produces a corresponding one of sixteen ( 16) length 11 codes from the extended code set according to the principles of the present invention. The first modulator 32 produces the length 11 code at a chip rate of about 11 MHz as dictated by an 11 MHz clock signal. In the above example, each symbol contains 10 data bits, which are encoded into independent I and Q codes of 11 chips. Chips are actually code bits, but they are called chips to distinguish them from data bits. In this embodiment, the first modulator 32 corresponds to the I phase modulation branch of the system 30 which produces the I component of the of the signal to be transmitted.
A second set of four (4) bits of the data symbol from the converter 14 is 3o provided to the second modulator 34 which produces a corresponding one of length 11 codes from the extended code set according to the principles of the present invention. The second modulator 32 corresponds to the Q phase modulation branch of the system 30 which produces the Q component of the signal to be transmitted.
In response to the four data bits, the second modulator 34 also produces a length 11 code at a chip rate of about 11 MHz as dictated by the 11 MHz clock signal.
Of the remaining two of 10 bits of the data symbol from the serial to parallel converter 14, one is provided to a first XOR gate 36. If the bit is a 0, the first XOR gate 36 changes the polarity of the length 11 code from the first modulator 32. The resulting code Io"t is provided to signal circuitry 21 to change any 0's to -1's and perform any 1o additional signal processing and/or conversion before being provided to the first mixer 24 to modulate a carrier of frequency w. The last remaining bit is provided to a second XOR
gate 38. If the bit is a 0, the second XOR gate 38 changes the polarity of the length 11 Walsh code from the second modulator 34. The resulting modified Walsh code Qo"~ is provided to the signal circuitry 23 for any conversion and/or processing before being provided to the second mixer 26 to modulate a 90 degree shifted version of the carrier with frequency w. If instead of 0's, -1's are used, the first and second XOR
gates 36 and 38, can be replaced by multipliers to change the polarity of Io"t and Qout.
Subsequently, the Io"t modulated carrier and the Qou~ modulated carrier are combined and transmitted.
As such, this particular embodiment of the system 30 partitions 10 bits of incoming data 2o into 5 bits for the I branch and 5 bits for the Q branch. Four data bits on the I branch are encoded into a code of 11 chips from the extended code set, and four data bits on the Q
branch are encoded in parallel into one of 16 11-chip codes. Because the last two bits encode information by determining the polarity of the 11 chip codes respectively, the system 30 encodes 10 data bits into 2 codes which are both picked from a set of 32 possible codes. In this example, there are 16 codes, which can be inverted to get 32 codes. With a symbol rate of 1 MSps and 10 bits/symbol, the data rate for the system 30 is 10 Mbps.
FIG. 5 shows an embodiment of an extended code digital modulation system 50 which can be used as a fallback mode for the system 30 (FIG. 3). Once again, the input data is scrambled by the scrambler 12 according to the IEEE 802.11 standard. The data is provided to a serial to parallel converter 52. The serial to parallel converter 52 in this embodiment produces 6 bit data symbols in parallel at a data symbol rate of 1 MSps.
From the 6 bit data symbol, four bits are received by a modulator 54 which encodes the 4 bits into one of 16 length 11 codes according to the principles of the present invention.
The length 11 code is provided to both I and Q branches 56 and 58. In accordance with another inventive aspect of this particular embodiment, by providing the same code to multiple phase modulation paths or branches, this embodiment allows a fallback mode with independent phase modulation, such as quadrature phase shift keying (QPSK) or to 8-phase shift keying (8-PSK), of the same code on the multiple phase modulation paths, such as the I and Q branches 56 and 58 in this embodiment. On the I branch 56, the 11-chip code is serially provided to a first XOR gate 60, and on the Q branch 58, the 11-chip code is serially provided to a second XOR gate 62. Of the two remaining bits from the serial to parallel converter 52, one bit goes to the first XOR gate 60 to adjust the polarity of the length 11 code and produce Io"t on the I branch 56, and the other bit goes to the second XOR gate 62 to adjust the polarity of the length 11 code and produce Qo"~ on the Q branch 58. Depending on the implementation, if -1's are used instead of 0's, the first and second XOR gates 60 and 62 can be replaced by multipliers. As such, given data symbols of 6 bits/symbol and a symbol rate of 1 MSps, this embodiment provides a data 2o rate of 6 Mbps.
FIG. 4 graphically shows packet error rates versus Eb/No for the system 30 using 16 11-chip codes. In fact, the Eb/No requirement to get a certain packet error ratio is only half a dB worse than the 8 8-chip code set of the MOK system described in FIG.
1 using 8 length Walsh codes modified by a cover sequence of (11111100) as described in U.S.
Patent No. 6,404,732, issued on June 11, 2002, entitled "Digital Modulation System Using Modified Orthogonal Codes to Reduce Autocorrelation." Curve 40 corresponds to a digital modulation system using 16 11-chip codes at 6 Mbps, and curve 42 corresponds to a digital modulation system using 16 11-chip codes at 10 Mbps. This shows that the 6 Mbps achieves 1.5 dB more gain than the 10 Mbps mode (curve is about 1.5 dB to the left of curve 42).
FIG. 6 graphically shows packet error ratio versus delay spread in ns for a digital modulation system using 16 codes of length 11 chips with different codes on I
and Q at 10 Mbps (curve 63) and using the same code on I and Q with QPSK at 6 Mbps (curve 65). The channel model used has an exponentially decaying power delay profile and independent Rayleigh fading paths. FIG. 6 shows that the 10 Mbps mode can handle a delay spread of about 50 ns using only a 6 taps channel matched filter (or a 6 finger RAKE) as would be understood by one of ordinary skill in the art.
1o In the fallback mode of 6 Mbps (same code on I and Q), a delay spread of about 200 ns can be tolerated.
FIG. 7 shows an embodiment of a digital modulation system 66 which can be used as a fallback mode for the system 30 (FIG. 3). The input data is scrambled by the scrambler 12 according to the IEEE 802.11 standard. The scrambled data is provided to a serial to parallel converter 68. The serial to parallel converter 68 in this embodiment produces 5 bit data symbols in parallel at a symbol rate of 1 MSps.
From the 5 bit data symbol, four bits are received by a modulator 70 which encodes the 4 bits into one of 16 11-chip codes according to the principles of the present invention. The modulator 70 serially produces the length 11 codes at a rate of 2o MHz. The length 11 code is provided to an XOR gate 72 corresponding to both the I
and Q branches. The length 11 code is exclusive-ored by the remaining bit of the data symbol from the serial-to-parallel converter 68 to adjust the polarity of the length 11 code and produce Io"t and Qo"t in serial form. Depending on the implementation, if -1's are used instead of 0's, the XOR gate 72 can be replaced by a multiplier.
As such, given data symbols of 5 bits/symbol and a symbol rate of 1 MSps, this embodiment provides a data rate of 5 Mbps.
FIG. 8 shows a digital demodulation system 76 which can be used at a receiver (not shown) to receive transmitted codes from a transmitter (not shown) using an embodiment of the digital modulation system described above. The digital 3o demodulation system 76 receives one of 16 11-chip codes according to the principles 1$
of the present invention. In response to the code, the digital demodulation system produces a corresponding 4 data bits. Depending on the particular implementation, the code chips and/or the data bits can be in parallel or in series.
FIG. 9 shows a demodulation system 80 using the digital demodulation system according to the principles of the present invention. In this particular embodiment, the received signal is supplied to both I and Q branches 82 and 84 of the demodulation system 80. A first mixer 86 multiplies the received signal by the coswt, where a.~ is the carrier frequency, to extract the modulated I information, and a second mixer 88 multiplies the received signal by sin wt to extract the modulated Q
l0 information. After low pass filtering, the I and Q information are provided to correlator blocks 90 and 92, respectively. In this particular embodiment, the correlator blocks 90 and 92 each contain 16 correlators corresponding to the 16 codes in the code set for correlating time delayed versions of the I information and the Q
information, respectively. The find code blocks 94 and 96 find the known codes according to the present invention which give the highest correlation magnitudes for the I and Q information. In certain embodiments, the demodulator 76 (FIG. 8) or portions thereof can be performed in or receive the output from the find code blocks 94 and 96 to decode the known codes into corresponding data bits. Depending on the embodiment, the digital demodulation system 76 (FIG. 8) or portions thereof can be 2o implemented in the find code blocks 94 and 96, in the detect polarity blocks 98 and 100, branching off of the of the I and Q paths 82 and 84 and/or at the output of detect polarity blocks 98 and 100 to decode the codes to produce the corresponding data bits. In this embodiment, the detect polarity blocks 98 and 100 each decode an additional data bit each from the polarity of the found code.
FIG. 10 shows an embodiment of a demodulation system 110 which can be used at the fallback rate for the demodulator system 80 (FIG. 9) receiving code symbols from the modulator system 50 (FIG. 5) where the same code is transmitted on multiple modulation paths. The difference between the demodulation system and the full rate demodulation system of FIG. 9 is that the code detection block 112 adds the squared correlation outputs of the I and Q correlators 90 and 92 and detects the code according to the present invention which gave the highest correlation complex magnitude. In accordance with an inventive aspect of this particular embodiment, the same code is on both the I and Q paths 82 and 84 for digital demodulation. In this particular embodiment, a block 114 finds the code with the highest complex correlation magnitude. In certain embodiments, the demodulator or portions thereof can be performed in or receive the output from the find code block 112 to decode the codes into corresponding data bits. Depending on the embodiment, the digital demodulation system 76 (FIG. 8) or portions thereof can be implemented in the code detection block 112, in a phase detector 114, branching off of the path 11 S
1o and/or at the output of the phase detector 114 to decode the codes and produce the corresponding data bits. The phase detector 114 detects the phase of the complex correlation output to decode an extra 2 bits per code symbol for QPSK or an extra 3 bits per code symbol for 8-PSK.
In addition to the embodiment described above, alternative configurations of the digital (de)modulation system according to the principles of the present invention are possible which omit and/or add components and/or use variations or portions of the described system. For example, the above applications use a Quadrature Phase Shift Keying (QPSK) phase shift modulation scheme (FIG. 1, 3, 4) along with the digital (de)modulation scheme and a binary phase shift keying (BPSK) scheme (FIG.
6), but the digital (de)modulation system can be used with other (de)modulation schemes, such as amplitude modulation including quadrature amplitude modulation (QAM) and other phase modulation schemes including 8-phase shift keying (8-PSK) as would be understood by one of ordinary skill in the art. Additionally, the digital (de)modulation system has been described as using codes of 1's and 0's which are modified by codes of 1's and 0's, but the digital (de)modulation system can be performed using codes of 1's and -1's or 1's and 0's depending on the embodiment.
In the embodiments described above, codes of 1's and -1's are received at the receiver, and the correlation determinations are described in terms of 1's and -1's, but the (de)modulation system can use 1's and 0's or 1's and -1's depending on the 3o embodiment. The (de)modulation system has also been specifically described as using extended code sets of 16 11-chip codes, but other extended code sets are possible according to the principles of the present invention.
Furthermore, the digital (de)modulation system has been described using a particular configuration of distinct components, but the digital (de)modulation system can be performed in different configurations and in conjunction with other processes.
Additionally, the various components making up the digital (de)modulation system and their respective operating parameters and characteristics should be properly matched up with the operating environment to provide proper operation. It should also be understood that the digital (de)modulation system and portions thereof can be 1o implemented in application specific integrated circuits, software-driven processing circuitry, firmware, lookup-tables or other arrangements of discrete components as would be understood by one of ordinary skill in the art with the benefit of this disclosure. What has been described is merely illustrative of the application of the principles of the present invention. Those skilled in the art will readily recognize that these and various other modifications, arrangements and methods can be made to the present invention without strictly following the exemplary applications illustrated and described herein and without departing from the spirit and scope of the present invention.

Claims (55)

18
1. A method for modulating information bits over a radio frequency communication channel, comprising:
grouping a number of information bits, based on the grouping, selecting a code having N chips from a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code that provides autocorrelation sidelobes suitable for multipath environments, and modulating the phase of at least one carrier signal in accordance with the selected code.
2. The method of claim 1 further including:
applying a phase shift to modulate at least one additional information bit on the at least one carrier signal.
3. The method of claim 2, wherein the number of information bits is six and the number of additional information bits is two.
4. The method of claim 1, wherein the phase of the at least one carrier signal is QPSK modulated in accordance with the selected code.
5. The method of claim 1 further including:
scrambling the information bits prior to grouping.
6. The method of claim 1, wherein modulating the phase of at least one carrier signal includes In-phase and Quadrature phase modulating the at least one carrier signal.
7. The method according to claim 1, wherein the complementary code has a length of 2x chips where X is a positive integer.
8. The method according to claim 1, wherein the code set is stored in a look-up table.
9. The method according to claim 1, wherein the complementary code provides for autocorrelation sidelobes in the code set which are equal to or less than one-half the length of the N chip code.
10. A method for modulating information bits over a radio frequency communication channel, comprising:
grouping a number of information bits, based on the grouping, selecting a code having N chips from a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code, and modulating the phase of at least one carrier signal in accordance with the selected code, wherein the complementary code is defined by the sequence ABAB', such that A
is a sequence of elements and B is a sequence of elements and wherein B' is derived by inverting all elements in the sequence B.
11. The method according to claim 10, wherein A={11} and B={10} such that the sequence ABAB'={11101101}.
12. A method for modulating information bits over a radio frequency communication channel, comprising:
grouping a number of information bits, based on the grouping, selecting a code having N chips from a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code, and modulating the phase of at least one carrier signal in accordance with the selected code, wherein the complementary code is characterized by the property that for shifts in the complementary code, the autocorrelation of the complementary codes sum to zero except for the main peak at zero shift.
13. A method for demodulating a received signal that conveys information bits over a radio frequency communication channel, comprising:
correlating the received signal against a code set that includes M codes, each code having N chips wherein M>N, and wherein the code set is derived from a complementary code that provides autocorrelation sidelobes suitable for multipath environments, and decoding the information bits based upon the correlating step.
14. The method according to claim 13, wherein the complementary code has a length of 2x chips where X is a positive integer.
15. The method according to claim 13, wherein the complementary code provides for autocorrelation sidelobes in the code set which are equal to or less than one-half the length of the N chip code.
16. The method according to claim 13, wherein the decoding step decodes the information bits based upon the highest correlation magnitudes from the correlation step.
17. The method according to claim 13, wherein the decoding step decodes the information bits based upon the highest correlation complex magnitude from the correlation step.
18. The method according to claim 13, further comprising:
detecting the phase of the code in the code set that generates the highest correlation magnitude, and decoding at least one bit per code based upon the detected phase.
19. A method for demodulating a received signal that conveys information bits over a radio frequency communication channel, comprising:
correlating the received signal against a code set that includes M codes, each code having N chips wherein M>N, and wherein the code set is derived from a complementary code, and decoding the information bits based upon the correlating step, wherein the complementary code is defined by the sequence ABAB', such that A
is a sequence of elements and B is a sequence of elements and wherein B' is derived by inverting all elements in the sequence B.
20. The method according to claim 19, wherein A={11} and B={10} such that the sequence ABAB'={111011101}.
21. A method for demodulating a received signal that conveys information bits over a radio frequency communication channel, comprising:
correlating the received signal against a code set that includes M codes, each code having N chips wherein M>N, and wherein the code set is derived from a complementary code, and decoding the information bits based upon the correlating step, wherein the complementary code is characterized by the property that for shifts in the complementary code the autocorrelations of the complementary codes sum to zero except for the main peak at zero shift.
22. A digital modulation system for modulating data bits, comprising:
a serial-to-parallel converter that groups the data bits, and a modulator that chooses a code having N chips in response to the group of data bits, the code being a member of a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code that provides autocorrelation sidelobes suitable for multipath environments.
23. The digital modulation system according to claim 22, further comprising a mixer that modulates a carrier signal in accordance with the chosen code.
24. The digital modulation system according to claim 23, wherein the mixer modulates the phase of at least tine carrier signal in accordance with the selected code.
25. The digital modulation system according to claim 24, wherein the phase of the at least one carrier signal is QPSK modulated in accordance with the selected code.
26. The digital modulation system according to claim 22, further comprising a scrambler for scrambling the group of data bits.
27. The digital modulation system according to claim 22, further comprising a look-up table for storing the code set.
28. The digital modulation system according to claim 22, wherein the complementary code provides for autocorrelation sidelobes in the code set which are equal to or less than one-half the length of the N chip code.
29. A digital modulation system for modulating data bits, comprising:
a serial-to-parallel converter that groups the data bits, and a modulator that chooses a code having N chips in response to the group of data bits, the code being a member of a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code, wherein the complementary code is defined by the sequence ABAB', such that A
is a sequence of elements and B is a sequence of elements and wherein B' is derived by inverting all elements in the sequence B.
30. The digital modulation system according to claim 29, wherein A={11} and B={10} such that the sequence ABAB'={11101101}.
31. A digital modulation system for modulating data bits, comprising:
a serial-to-parallel converter that groups the data bits, and a modulator that chooses a code having N chips in response to the group of data bits, the code being a member of a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code, wherein the complementary code is characterized by the property that for shifts in the complementary code, the autocorrelations of the complementary codes sum to zero except for the main peak at zero shift.
32. A digital modulation system for modulating a group of data bits, comprising:
a scrambler for scrambling the group of data bits, and a modulator that chooses a code having N chips in response to the group of data bits, the code being a member of a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code that provides autocorrelation sidelobes suitable for multipath environments.
33. The digital modulation system according to claim 32, further comprising a look-up table for storing the code set.
34. The digital modulation system according to claim 32, wherein the complementary code provides for autocorrelation sidelobes in the code set which are equal to or less than one-half the length of the N chip code.
35. A digital modulation system for modulating a group of data bits, comprising:
a scrambler for scrambling the group of data bits, and a modulator that chooses a code having N chips in response to the group of data bits, the code being a member of a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code, wherein the complementary code is defined by the sequence ABAB', such that A
is a sequence of elements and B is a sequence of elements and wherein B' is derived by inverting all elements in the sequence B.
36. The digital modulation system according to claim 35, wherein A={11} and B={10} such that the sequence ABAB'={11101101}.
37. A digital modulation system for modulating a group of data bits, comprising:
a scrambler for scrambling the group of data bits, and a modulator that chooses a code having N chips in response to the group of data bits, the code being a member of a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code, wherein the complementary code is characterized by the property that for shifts in the complementary code, the autocorrelations of the complementary codes sum to zero except for the main peak at zero shift.
38. A digital modulation system for modulating data bits, comprising:
a serial-to-parallel converter that groups the data bits, and modulation means for choosing a code having N chips in response to the group of data bits, the code being a member of a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code that provides autocorrelation sidelobes suitable for multipath environments.
39. The digital modulation system according to claim 38, further comprising mixing means for modulating a carrier signal in accordance with the chosen code.
40. The digital modulation system according to claim 38, further comprising a scrambling means for scrambling the group of data bits.
41. The digital modulation system according to claim 38, wherein the complementary code provides for autocorrelation sidelobes in the code set which are equal to or less than one-half the length of the N chip code.
42. A digital modulation system for modulating data bits, comprising:
a serial-to-parallel converter that groups the data bits, and modulation means for choosing a code having N chips in response to the group of data bits, the code being a member of a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code, wherein the complementary code is defined by the sequence ABAB', such that A
is a sequence of elements and B is a sequence of elements and wherein B' is derived by inverting all elements in the sequence B.
43. A digital modulation system for modulating data bits, comprising:
a serial-to-parallel converter that groups the data bits, and modulation means for choosing a code having N chips in response to the group of data bits, the code being a member of a code set that includes M codes, wherein M>N, and wherein the code set is derived from a complementary code, wherein the complementary code is characterized by the property that for shifts in the complementary code, the autocorrelations of the complementary codes sum to zero except for the main peak at zero shift.
44. A digital demodulator for demodulating a received signal that conveys information bits over a radio frequency communication channel, comprising:
a correlator block for correlating the received signal against a code set that includes M codes, each code having N chips wherein M>N, and wherein the code set is derived from a complementary code that provides autocorrelation sidelobes suitable for multipath environments, and a find code block for decoding the information bits based upon the correlations of the received signal and the code set.
45. The digital demodulator according to claim 44, wherein the complementary code provides for autocorrelation sidelobes in the code set which are equal to or less than one-half the length of the N chip code.
46. The digital demodulator according to claim 44, further comprising a phase detector that detects the phase of the code in the code set that generates the highest correlation magnitude and that decodes an extra 2 bits per code based upon the detected phase.
47. A digital demodulator for demodulating a received signal that conveys information bits over a radio frequency communication channel, comprising:
a correlator block for correlating the received signal against a code set that includes M codes, each code having N chips wherein M>N, and wherein the code set is derived from a complementary code, and a find code block for decoding the information bits based upon the correlations of the received signal and the code set, wherein the complementary code is defined by the sequence ABAB', such that A
is a sequence of elements and B is a sequence of elements and wherein B' is derived by inverting all elements in the sequence B.
48. The digital demodulator according to claim 47, wherein A={11} and B={10}
such that the sequence ABAB'={11101101}.
49. A digital demodulator for demodulating a received signal that conveys information bits over a radio frequency communication channel, comprising:
a correlator block for correlating the received signal against a code set that includes M codes, each code having N chips wherein M>N, and wherein the code set is derived from a complementary code, and a find code block for decoding the information bits based upon the correlations of the received signal and the code set, wherein the complementary code is characterized by the property that for shifts in the complementary code the autocorrelations of the complementary codes sum to zero except for the main peak at zero shift.
50. The method of claim 1, 10 or 12, wherein the selecting step further includes the step of outputting the selected code of N chips serially.
51. The method of claim 50, wherein the outputting step further includes the step of:
serially outputting I codes of length N chips on a first signal path and serially outputting Q codes of length N chips on a second signal path.
52. The method of claim 1, 10 or 12, wherein the selecting step further comprises:
outputting length N codes at a chip rate determined by a clock signal.
53. The digital modulation system according to claim 22, 29, 32, 35, 37, 38, 42 or 43, wherein the modulator serially outputs the chosen code of length N chips.
54. The digital modulation system according to claim 53, wherein the modulator serially outputs I codes of length N chips on a first signal path and serially outputs Q
codes of length N chips on a second signal path.
55. The digital modulation system according to claim 22, 29, 32, 35, 37, 38, 42 or 43, wherein the modulator outputs length N codes at a chip rate determined by a clock signal.
CA002261824A 1998-04-08 1999-02-15 Digital modulation system using extended code set Expired - Fee Related CA2261824C (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/057,310 US6404732B1 (en) 1996-07-30 1998-04-08 Digital modulation system using modified orthogonal codes to reduce autocorrelation
US09/057,310 1998-04-08

Publications (2)

Publication Number Publication Date
CA2261824A1 CA2261824A1 (en) 1999-10-08
CA2261824C true CA2261824C (en) 2005-05-10

Family

ID=22009820

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002261824A Expired - Fee Related CA2261824C (en) 1998-04-08 1999-02-15 Digital modulation system using extended code set

Country Status (7)

Country Link
US (2) US6404732B1 (en)
EP (2) EP0949765A3 (en)
JP (3) JPH11331041A (en)
KR (1) KR19990083039A (en)
AU (1) AU2359199A (en)
BR (1) BR9901243A (en)
CA (1) CA2261824C (en)

Families Citing this family (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6404732B1 (en) * 1996-07-30 2002-06-11 Agere Systems Guardian Corp. Digital modulation system using modified orthogonal codes to reduce autocorrelation
US5862182A (en) * 1996-07-30 1999-01-19 Lucent Technologies Inc. OFDM digital communications system using complementary codes
US5982807A (en) * 1997-03-17 1999-11-09 Harris Corporation High data rate spread spectrum transceiver and associated methods
US6426978B1 (en) 1998-10-01 2002-07-30 Ericsson Inc. Digital communication systems and methods for differential and/or amplitude encoding and decoding secondary symbols
US7643540B2 (en) * 1999-03-15 2010-01-05 Lg Electronics Inc. Pilot signals for synchronization and/or channel estimation
KR100294711B1 (en) * 1999-03-15 2001-07-12 서평원 Frame Synchronization Method using Optimal Pilot Symbol
US7496132B2 (en) * 1999-03-15 2009-02-24 Kg Electronics Inc. Pilot signals for synchronization and/or channel estimation
US7039036B1 (en) * 1999-04-01 2006-05-02 Texas Instruments Incorporated Reduced complexity primary and secondary synchronization codes with good correlation properties for WCDMA
FR2795894B1 (en) * 1999-06-29 2001-10-05 Commissariat Energie Atomique MULTI-MAK MODULATION/DEMODULATION TRANSMISSION METHOD, CORRESPONDING TRANSMITTER AND RECEIVER
US6885691B1 (en) * 1999-08-02 2005-04-26 Lg Information & Communications, Ltd. Scrambling codes and channelization codes for multiple chip rate signals in CDMA cellular mobile radio communication system
US6987752B1 (en) * 1999-09-15 2006-01-17 Lucent Technologies Inc. Method and apparatus for frequency offset estimation and interleaver synchronization using periodic signature sequences
FR2803467B1 (en) 1999-12-30 2002-02-08 Mitsubishi Electric Inf Tech METHOD OF ESTIMATING A TRANSMISSION OR TELECOMMUNICATION CHANNEL
US6845104B2 (en) * 2000-06-14 2005-01-18 Ipr Licensing, Inc. Receiver for time division multiplex system without explicit time slot assignment
FR2813474B1 (en) * 2000-08-28 2002-12-13 Commissariat Energie Atomique NON-CONSISTENT DP-MOK RECEPTION METHOD WITH MULTIPLE PATH COMBINATION AND CORRESPONDING RECEIVER
EP1207657B1 (en) * 2000-11-20 2007-10-31 Lucent Technologies Inc. Detection method and apparatus for phase-modulated CCK symbols with a correlator-bank
CN1146171C (en) 2000-11-24 2004-04-14 华为技术有限公司 Method for implementing high-capacity spectrum-spreading synchronous CDMA communication system
US20020122468A1 (en) * 2001-01-12 2002-09-05 Terion, Inc. Quasi orthogonal hybrid walsh-PN codes for CDMA application in HF modems
US7389537B1 (en) * 2001-10-09 2008-06-17 Juniper Networks, Inc. Rate limiting data traffic in a network
AU2003211106A1 (en) * 2002-02-20 2003-09-09 Xtremespectrum, Inc. M-ary orthagonal coded communications method and system
FR2845842B1 (en) * 2002-10-09 2005-01-14 Canon Kk OPTIMIZED TRANSMISSION AND RECEPTION METHODS AND DEVICES
ES2255390B1 (en) * 2004-05-28 2008-02-01 Vicente Diaz Fuente DEVICE AND METHOD OF OPTIMAL ESTIMATION OF THE DISTORTION OF THE TRANSMISSION MEDIA THROUGH THE SEQUENTIAL ISSUANCE OF PAIRS OF COMPLEMENTARY SEQUENCES IN QUADRATURE.
JP2008524112A (en) * 2004-12-20 2008-07-10 コーニング インコーポレイテッド How to make a glass envelope
US7826472B2 (en) * 2005-02-18 2010-11-02 Avaya Inc. Methods and systems for providing priority access to 802.11 endpoints using DCF protocol
US7587660B2 (en) * 2005-04-22 2009-09-08 Kansas State University Research Foundation Multiple-access code generation
US8583995B2 (en) * 2005-11-16 2013-11-12 Qualcomm Incorporated Multi-mode processor
US8418040B2 (en) * 2005-11-16 2013-04-09 Qualcomm Incorporated Method and apparatus for single carrier and OFDM sub-block transmission
US8429502B2 (en) * 2005-11-16 2013-04-23 Qualcomm Incorporated Frame format for millimeter-wave systems
US8910027B2 (en) * 2005-11-16 2014-12-09 Qualcomm Incorporated Golay-code generation
US8472497B2 (en) * 2007-10-10 2013-06-25 Qualcomm Incorporated Millimeter wave beaconing with directional antennas
US8503547B2 (en) * 2007-10-11 2013-08-06 Qualcomm Incorporated Scrambling codes for secondary synchronization codes in wireless communication systems
EP2250839B1 (en) * 2007-12-28 2017-07-19 Koninklijke Philips N.V. Multi-resolution packet and methods of transmitting and receiving a mrp for ultra-low power wireless networks
JP2010245990A (en) * 2009-04-09 2010-10-28 Seiko Epson Corp Communication method and communication system
US20110182169A1 (en) * 2009-09-13 2011-07-28 Research Institute Of Tsinghua University In Shenzhen Code division multiplexing method and system
US8400995B2 (en) * 2010-09-22 2013-03-19 Freescale Semiconductor, Inc. System and method for descrambling data
US9240853B2 (en) 2012-11-16 2016-01-19 Huawei Technologies Co., Ltd. Systems and methods for sparse code multiple access
JP6255248B2 (en) * 2014-01-14 2017-12-27 パナソニック株式会社 Multi-sector radar
RU2740001C1 (en) * 2020-03-05 2020-12-30 федеральное государственное казенное военное образовательное учреждение высшего образования Военная академия связи имени Маршала Советского Союза С.М. Буденного" Министерства обороны Российской Федерации Device for transmission of four-coded radio signals
CN112350716B (en) * 2020-11-27 2023-08-04 中科南京智能技术研究院 Complement operation method and device and operation method of complement operation device

Family Cites Families (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4176316A (en) 1953-03-30 1979-11-27 International Telephone & Telegraph Corp. Secure single sideband communication system using modulated noise subcarrier
FR2461411B1 (en) * 1979-07-13 1985-10-31 Trt Telecom Radio Electr DATA TRANSMISSION SYSTEM USING SPECTRUM SPREADING PRINCIPLES
US4513288A (en) * 1982-03-29 1985-04-23 The United States Of America As Represented By The Secretary Of The Army Group-complementary code sets for implementing pulse-compression processing with optimum aperiodic autocorrelation and optimum cross-correlation properties
US4494228A (en) * 1982-08-12 1985-01-15 The United States Of America As Represented By The Secretary Of The Army Orthogonal code division multiple access communications systems
US4514853A (en) * 1982-12-13 1985-04-30 The United States Of America As Represented By The Secretary Of The Army Multiplexed noise code generator utilizing transposed codes
US4529633A (en) 1983-01-14 1985-07-16 Diab-Barracuda Ab Thermal camouflage
US4529963A (en) * 1983-06-22 1985-07-16 Gutleber Frank S Code expansion generator
US4707839A (en) 1983-09-26 1987-11-17 Harris Corporation Spread spectrum correlator for recovering CCSK data from a PN spread MSK waveform
US4771425A (en) * 1984-10-29 1988-09-13 Stratacom, Inc. Synchoronous packet voice/data communication system
US4901307A (en) 1986-10-17 1990-02-13 Qualcomm, Inc. Spread spectrum multiple access communication system using satellite or terrestrial repeaters
US5148429A (en) * 1988-10-27 1992-09-15 Kabushiki Kaisha Toshiba Voice data transmission system and method
US5109390A (en) 1989-11-07 1992-04-28 Qualcomm Incorporated Diversity receiver in a cdma cellular telephone system
US5103459B1 (en) * 1990-06-25 1999-07-06 Qualcomm Inc System and method for generating signal waveforms in a cdma cellular telephone system
US5187671A (en) 1990-08-24 1993-02-16 Microelectronics And Computer Technology Corporation Automated interconnect routing system
JP2823341B2 (en) * 1990-08-29 1998-11-11 積水化学工業株式会社 Spread spectrum communication system and apparatus
US5151919A (en) 1990-12-17 1992-09-29 Ericsson-Ge Mobile Communications Holding Inc. Cdma subtractive demodulation
US5218619A (en) 1990-12-17 1993-06-08 Ericsson Ge Mobile Communications Holding, Inc. CDMA subtractive demodulation
US5357454A (en) 1991-07-25 1994-10-18 Ericsson Ge Mobile Communications Holding, Inc. Fast walsh transform processor
JPH05145515A (en) 1991-11-19 1993-06-11 Canon Inc Spread spectrum communication equipment
US5353352A (en) 1992-04-10 1994-10-04 Ericsson Ge Mobile Communications Inc. Multiple access coding for radio communications
US5224122A (en) * 1992-06-29 1993-06-29 Motorola, Inc. Method and apparatus for canceling spread-spectrum noise
FI925472A (en) * 1992-12-01 1994-06-02 Nokia Mobile Phones Ltd Data transfer procedure and system
MY112371A (en) * 1993-07-20 2001-05-31 Qualcomm Inc System and method for orthogonal spread spectrum sequence generation in variable data rate systems
JPH07170288A (en) * 1993-12-15 1995-07-04 Hitachi Ltd Voice communication system and voice communication method
US5619503A (en) * 1994-01-11 1997-04-08 Ericsson Inc. Cellular/satellite communications system with improved frequency re-use
US5809060A (en) * 1994-02-17 1998-09-15 Micrilor, Inc. High-data-rate wireless local-area network
US5602833A (en) * 1994-12-19 1997-02-11 Qualcomm Incorporated Method and apparatus for using Walsh shift keying in a spread spectrum communication system
WO1996024198A1 (en) 1995-02-01 1996-08-08 Hitachi, Ltd. Spectrum spreading communication device and communication system
US6108317A (en) * 1995-11-01 2000-08-22 Stm Wireless, Inc. Cyclic code phase multiple access for inbound satellite communications
US6404732B1 (en) * 1996-07-30 2002-06-11 Agere Systems Guardian Corp. Digital modulation system using modified orthogonal codes to reduce autocorrelation
US6452958B1 (en) * 1996-07-30 2002-09-17 Agere Systems Guardian Corp Digital modulation system using extended code set
US5862182A (en) * 1996-07-30 1999-01-19 Lucent Technologies Inc. OFDM digital communications system using complementary codes
US5841813A (en) 1996-09-04 1998-11-24 Lucent Technologies Inc. Digital communications system using complementary codes and amplitude modulation
DE19646299A1 (en) 1996-11-11 1998-05-14 Bosch Gmbh Robert Method for decoding complementary codes

Also Published As

Publication number Publication date
US20020186651A1 (en) 2002-12-12
AU2359199A (en) 1999-10-21
KR19990083039A (en) 1999-11-25
BR9901243A (en) 2000-01-18
EP0949765A3 (en) 1999-10-27
US7787355B2 (en) 2010-08-31
EP0952678A1 (en) 1999-10-27
JP2004015828A (en) 2004-01-15
CA2261824A1 (en) 1999-10-08
EP0949765A2 (en) 1999-10-13
US6404732B1 (en) 2002-06-11
JPH11331041A (en) 1999-11-30
JP3905500B2 (en) 2007-04-18
JP4527702B2 (en) 2010-08-18
JP2007049749A (en) 2007-02-22

Similar Documents

Publication Publication Date Title
CA2261824C (en) Digital modulation system using extended code set
US7079567B2 (en) Digital modulation system using extended code set
US7583582B2 (en) M-ary orthogonal keying system
EP1311095B1 (en) Method for spread-spectrum digital communication by golay complementary sequence modulation
JP3406319B2 (en) High-speed data transmission wireless local area network
CA2292627C (en) Wireless communications system for transmitting and receiving data with increased data rates and robustness
KR100343089B1 (en) A method and apparatus for facilitating multi-rate data transmission by selecting a plurality of spreading codes
EP1118193B1 (en) Encoding/decoding additional symbols in a communications system
AU2004250944A1 (en) Parallel spread spectrum communication system and method
WO2002067479A2 (en) System and method for spread spectrum communication using orthogonal coding
US6674790B1 (en) System and method employing concatenated spreading sequences to provide data modulated spread signals having increased data rates with extended multi-path delay spread
USRE41931E1 (en) Receiver module and receiver formed from several cascaded modules
Zhu et al. DPI DCSK modulation with BCJR decoding
AU2388199A (en) Digital modulation system using extended code set
CA2238680C (en) Multicode spread spectrum communications system
AU2002244019A1 (en) System and method for spread spectrum communication using orthogonal coding

Legal Events

Date Code Title Description
EEER Examination request
MKLA Lapsed

Effective date: 20180215

MKLA Lapsed

Effective date: 20180215