CN101916591A - 半导体集成电路器件 - Google Patents
半导体集成电路器件 Download PDFInfo
- Publication number
- CN101916591A CN101916591A CN2010100038157A CN201010003815A CN101916591A CN 101916591 A CN101916591 A CN 101916591A CN 2010100038157 A CN2010100038157 A CN 2010100038157A CN 201010003815 A CN201010003815 A CN 201010003815A CN 101916591 A CN101916591 A CN 101916591A
- Authority
- CN
- China
- Prior art keywords
- mentioned
- circuit
- nonvolatile memory
- signal
- voltage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 115
- 230000015654 memory Effects 0.000 claims abstract description 173
- 238000007667 floating Methods 0.000 claims abstract description 32
- 238000003860 storage Methods 0.000 claims description 92
- 239000000758 substrate Substances 0.000 claims description 18
- 230000033228 biological regulation Effects 0.000 claims description 6
- 230000008676 import Effects 0.000 claims description 5
- 238000012423 maintenance Methods 0.000 claims description 2
- 230000003068 static effect Effects 0.000 claims 1
- 238000012360 testing method Methods 0.000 abstract description 35
- 238000000034 method Methods 0.000 abstract description 18
- 230000008569 process Effects 0.000 abstract description 13
- 229910021420 polycrystalline silicon Inorganic materials 0.000 abstract description 10
- 229920005591 polysilicon Polymers 0.000 abstract description 10
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 abstract description 5
- 239000010949 copper Substances 0.000 abstract description 5
- 229910052802 copper Inorganic materials 0.000 abstract description 5
- 230000007547 defect Effects 0.000 abstract description 3
- 238000009966 trimming Methods 0.000 abstract 1
- 230000002950 deficient Effects 0.000 description 36
- 238000010586 diagram Methods 0.000 description 31
- 238000001514 detection method Methods 0.000 description 10
- 230000003647 oxidation Effects 0.000 description 9
- 238000007254 oxidation reaction Methods 0.000 description 9
- 238000004519 manufacturing process Methods 0.000 description 8
- 230000006870 function Effects 0.000 description 7
- 238000005516 engineering process Methods 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 5
- 230000000694 effects Effects 0.000 description 5
- 230000032683 aging Effects 0.000 description 4
- 238000009413 insulation Methods 0.000 description 4
- 238000003698 laser cutting Methods 0.000 description 4
- 230000009467 reduction Effects 0.000 description 4
- 235000017166 Bambusa arundinacea Nutrition 0.000 description 3
- 235000017491 Bambusa tulda Nutrition 0.000 description 3
- 241001330002 Bambuseae Species 0.000 description 3
- 235000015334 Phyllostachys viridis Nutrition 0.000 description 3
- 230000009471 action Effects 0.000 description 3
- 230000004913 activation Effects 0.000 description 3
- 239000011425 bamboo Substances 0.000 description 3
- 230000008859 change Effects 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 2
- 238000012937 correction Methods 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 238000005036 potential barrier Methods 0.000 description 2
- 239000000523 sample Substances 0.000 description 2
- 230000015607 signal release Effects 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 241000220317 Rosa Species 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 239000004411 aluminium Substances 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000012141 concentrate Substances 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 238000005538 encapsulation Methods 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 238000010008 shearing Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 230000008719 thickening Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0408—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
- G11C16/0441—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing multiple floating gate devices, e.g. separate read-and-write FAMOS transistors with connected floating gates
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- C—CHEMISTRY; METALLURGY
- C04—CEMENTS; CONCRETE; ARTIFICIAL STONE; CERAMICS; REFRACTORIES
- C04B—LIME, MAGNESIA; SLAG; CEMENTS; COMPOSITIONS THEREOF, e.g. MORTARS, CONCRETE OR LIKE BUILDING MATERIALS; ARTIFICIAL STONE; CERAMICS; REFRACTORIES; TREATMENT OF NATURAL STONE
- C04B28/00—Compositions of mortars, concrete or artificial stone, containing inorganic binders or the reaction product of an inorganic and an organic binder, e.g. polycarboxylate cements
- C04B28/02—Compositions of mortars, concrete or artificial stone, containing inorganic binders or the reaction product of an inorganic and an organic binder, e.g. polycarboxylate cements containing hydraulic cements other than calcium sulfates
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/785—Masking faults in memories by using spares or by reconfiguring using programmable devices with redundancy programming schemes
- G11C29/789—Masking faults in memories by using spares or by reconfiguring using programmable devices with redundancy programming schemes using non-volatile cells or latches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/84—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved access time or stability
- G11C29/848—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved access time or stability by adjacent switching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/20—Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
- H01L22/22—Connection or disconnection of sub-entities or redundant parts of a device in response to a measurement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/544—Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/0203—Particular design considerations for integrated circuits
- H01L27/0207—Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
- H01L27/0211—Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique adapted for requirements of temperature
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/105—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
-
- C—CHEMISTRY; METALLURGY
- C04—CEMENTS; CONCRETE; ARTIFICIAL STONE; CERAMICS; REFRACTORIES
- C04B—LIME, MAGNESIA; SLAG; CEMENTS; COMPOSITIONS THEREOF, e.g. MORTARS, CONCRETE OR LIKE BUILDING MATERIALS; ARTIFICIAL STONE; CERAMICS; REFRACTORIES; TREATMENT OF NATURAL STONE
- C04B2103/00—Function or property of ingredients for mortars, concrete or artificial stone
- C04B2103/0068—Ingredients with a function or property not provided for elsewhere in C04B2103/00
- C04B2103/0097—Anion- and far-infrared-emitting materials
-
- C—CHEMISTRY; METALLURGY
- C04—CEMENTS; CONCRETE; ARTIFICIAL STONE; CERAMICS; REFRACTORIES
- C04B—LIME, MAGNESIA; SLAG; CEMENTS; COMPOSITIONS THEREOF, e.g. MORTARS, CONCRETE OR LIKE BUILDING MATERIALS; ARTIFICIAL STONE; CERAMICS; REFRACTORIES; TREATMENT OF NATURAL STONE
- C04B2111/00—Mortars, concrete or artificial stone or mixtures to prepare them, characterised by specific function, property or use
- C04B2111/00017—Aspects relating to the protection of the environment
-
- C—CHEMISTRY; METALLURGY
- C04—CEMENTS; CONCRETE; ARTIFICIAL STONE; CERAMICS; REFRACTORIES
- C04B—LIME, MAGNESIA; SLAG; CEMENTS; COMPOSITIONS THEREOF, e.g. MORTARS, CONCRETE OR LIKE BUILDING MATERIALS; ARTIFICIAL STONE; CERAMICS; REFRACTORIES; TREATMENT OF NATURAL STONE
- C04B2111/00—Mortars, concrete or artificial stone or mixtures to prepare them, characterised by specific function, property or use
- C04B2111/00439—Physico-chemical properties of the materials not provided for elsewhere in C04B2111/00
- C04B2111/00456—Odorless cements
-
- C—CHEMISTRY; METALLURGY
- C04—CEMENTS; CONCRETE; ARTIFICIAL STONE; CERAMICS; REFRACTORIES
- C04B—LIME, MAGNESIA; SLAG; CEMENTS; COMPOSITIONS THEREOF, e.g. MORTARS, CONCRETE OR LIKE BUILDING MATERIALS; ARTIFICIAL STONE; CERAMICS; REFRACTORIES; TREATMENT OF NATURAL STONE
- C04B2111/00—Mortars, concrete or artificial stone or mixtures to prepare them, characterised by specific function, property or use
- C04B2111/00474—Uses not provided for elsewhere in C04B2111/00
- C04B2111/00482—Coating or impregnation materials
- C04B2111/00517—Coating or impregnation materials for masonry
-
- C—CHEMISTRY; METALLURGY
- C04—CEMENTS; CONCRETE; ARTIFICIAL STONE; CERAMICS; REFRACTORIES
- C04B—LIME, MAGNESIA; SLAG; CEMENTS; COMPOSITIONS THEREOF, e.g. MORTARS, CONCRETE OR LIKE BUILDING MATERIALS; ARTIFICIAL STONE; CERAMICS; REFRACTORIES; TREATMENT OF NATURAL STONE
- C04B2111/00—Mortars, concrete or artificial stone or mixtures to prepare them, characterised by specific function, property or use
- C04B2111/20—Resistance against chemical, physical or biological attack
- C04B2111/2092—Resistance against biological degradation
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2216/00—Indexing scheme relating to G11C16/00 and subgroups, for features not directly covered by these groups
- G11C2216/02—Structural aspects of erasable programmable read-only memories
- G11C2216/10—Floating gate memory cells with a single polysilicon layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54433—Marks applied to semiconductor devices or parts containing identification or tracking information
- H01L2223/5444—Marks applied to semiconductor devices or parts containing identification or tracking information for electrical read out
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54473—Marks applied to semiconductor devices or parts for use after dicing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4847—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
- H01L2224/48472—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area also being a wedge bond, i.e. wedge-to-wedge
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/1015—Shape
- H01L2924/1016—Shape being a cuboid
- H01L2924/10162—Shape being a cuboid with a square active surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/50—Peripheral circuit region structures
Abstract
Description
Claims (5)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2000-038167 | 2000-02-10 | ||
JP2000038167A JP4191355B2 (ja) | 2000-02-10 | 2000-02-10 | 半導体集積回路装置 |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN01804803A Division CN100590739C (zh) | 2000-02-10 | 2001-02-08 | 半导体集成电路器件 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN101916591A true CN101916591A (zh) | 2010-12-15 |
CN101916591B CN101916591B (zh) | 2014-05-07 |
Family
ID=18561945
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN01804803A Expired - Lifetime CN100590739C (zh) | 2000-02-10 | 2001-02-08 | 半导体集成电路器件 |
CN201010003815.7A Expired - Lifetime CN101916591B (zh) | 2000-02-10 | 2001-02-08 | 半导体集成电路器件 |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN01804803A Expired - Lifetime CN100590739C (zh) | 2000-02-10 | 2001-02-08 | 半导体集成电路器件 |
Country Status (9)
Country | Link |
---|---|
US (3) | US6611458B2 (zh) |
EP (1) | EP1262996B1 (zh) |
JP (1) | JP4191355B2 (zh) |
KR (2) | KR100817343B1 (zh) |
CN (2) | CN100590739C (zh) |
AU (1) | AU2001232248A1 (zh) |
DE (1) | DE60143643D1 (zh) |
TW (1) | TW506135B (zh) |
WO (1) | WO2001059789A1 (zh) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112020744A (zh) * | 2018-04-19 | 2020-12-01 | 索尼半导体解决方案公司 | 非易失性存储电路 |
CN113724760A (zh) * | 2020-05-25 | 2021-11-30 | 爱思开海力士有限公司 | 存储器装置 |
Families Citing this family (50)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
BR9815420A (pt) * | 1997-11-28 | 2001-07-17 | Abb Ab | Método e dispositivo para controlar o fluxo magnético com um enrolamento auxiliar em uma máquina rotativa de alta voltagem de corrente alternada |
US6829737B1 (en) | 2000-08-30 | 2004-12-07 | Micron Technology, Inc. | Method and system for storing device test information on a semiconductor device using on-device logic for determination of test results |
JP4043703B2 (ja) * | 2000-09-04 | 2008-02-06 | 株式会社ルネサステクノロジ | 半導体装置、マイクロコンピュータ、及びフラッシュメモリ |
DE10120670B4 (de) * | 2001-04-27 | 2008-08-21 | Qimonda Ag | Verfahren zur Reparatur von Hardwarefehlern in Speicherbausteinen |
US7075829B2 (en) * | 2001-08-30 | 2006-07-11 | Micron Technology, Inc. | Programmable memory address and decode circuits with low tunnel barrier interpoly insulators |
US7087954B2 (en) * | 2001-08-30 | 2006-08-08 | Micron Technology, Inc. | In service programmable logic arrays with low tunnel barrier interpoly insulators |
US6754108B2 (en) * | 2001-08-30 | 2004-06-22 | Micron Technology, Inc. | DRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators |
US7476925B2 (en) * | 2001-08-30 | 2009-01-13 | Micron Technology, Inc. | Atomic layer deposition of metal oxide and/or low asymmetrical tunnel barrier interploy insulators |
US7135734B2 (en) * | 2001-08-30 | 2006-11-14 | Micron Technology, Inc. | Graded composition metal oxide tunnel barrier interpoly insulators |
US6963103B2 (en) * | 2001-08-30 | 2005-11-08 | Micron Technology, Inc. | SRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators |
JP3821697B2 (ja) | 2001-12-07 | 2006-09-13 | エルピーダメモリ株式会社 | 半導体集積回路装置のベリファイ方法および半導体集積回路装置 |
US6943575B2 (en) * | 2002-07-29 | 2005-09-13 | Micron Technology, Inc. | Method, circuit and system for determining burn-in reliability from wafer level burn-in |
JP2004079138A (ja) * | 2002-08-22 | 2004-03-11 | Renesas Technology Corp | 不揮発性半導体記憶装置 |
EP1453062B1 (en) * | 2003-02-27 | 2006-06-28 | STMicroelectronics S.r.l. | Built-in testing methodology in flash memory |
JP4108519B2 (ja) * | 2003-03-31 | 2008-06-25 | エルピーダメモリ株式会社 | 制御回路、半導体記憶装置、及び制御方法 |
JP4314085B2 (ja) * | 2003-09-08 | 2009-08-12 | パナソニック株式会社 | 不揮発性半導体記憶装置 |
KR100586841B1 (ko) * | 2003-12-15 | 2006-06-07 | 삼성전자주식회사 | 가변 딜레이 제어 방법 및 회로 |
JP4130634B2 (ja) | 2004-01-20 | 2008-08-06 | 松下電器産業株式会社 | 半導体装置 |
JP4124743B2 (ja) | 2004-01-21 | 2008-07-23 | 株式会社ルネサステクノロジ | 相変化メモリ |
JP2005327337A (ja) * | 2004-05-12 | 2005-11-24 | Matsushita Electric Ind Co Ltd | 半導体記憶装置 |
KR100591764B1 (ko) * | 2004-05-18 | 2006-06-22 | 삼성전자주식회사 | 셀 어레이를 가로질러 배선된 신호라인을 갖는 반도체메모리 장치 |
US7102371B1 (en) * | 2004-05-19 | 2006-09-05 | National Semiconductor Corporation | Bilevel probe |
KR100634439B1 (ko) * | 2004-10-26 | 2006-10-16 | 삼성전자주식회사 | 퓨즈프리 회로, 퓨즈프리 반도체 집적회로 및 퓨즈프리불휘발성 메모리 장치, 그리고 퓨즈프리 방법 |
US7373573B2 (en) | 2005-06-06 | 2008-05-13 | International Business Machines Corporation | Apparatus and method for using a single bank of eFuses to successively store testing data from multiple stages of testing |
US7927948B2 (en) | 2005-07-20 | 2011-04-19 | Micron Technology, Inc. | Devices with nanocrystals and methods of formation |
US8110469B2 (en) | 2005-08-30 | 2012-02-07 | Micron Technology, Inc. | Graded dielectric layers |
JP2007172690A (ja) * | 2005-12-19 | 2007-07-05 | Fujitsu Ltd | メモリ冗長選択装置、記憶装置、情報処理装置およびメモリセルの冗長選択の方法 |
JP4764723B2 (ja) * | 2006-01-10 | 2011-09-07 | ルネサスエレクトロニクス株式会社 | 半導体装置の製造方法 |
JP4675813B2 (ja) | 2006-03-31 | 2011-04-27 | Okiセミコンダクタ株式会社 | 半導体記憶装置およびその製造方法 |
JP2008181634A (ja) * | 2006-12-26 | 2008-08-07 | Semiconductor Energy Lab Co Ltd | 半導体装置 |
US8055982B2 (en) * | 2007-02-21 | 2011-11-08 | Sigmatel, Inc. | Error correction system and method |
KR100843243B1 (ko) * | 2007-04-18 | 2008-07-02 | 삼성전자주식회사 | 신호의 전송파워를 최적화한 반도체 메모리 장치 및 그파워 초기화 방법 |
KR100888885B1 (ko) * | 2007-04-19 | 2009-03-17 | 삼성전자주식회사 | 리드프레임 및 이를 갖는 반도체 장치 |
JP2008300575A (ja) | 2007-05-30 | 2008-12-11 | Oki Electric Ind Co Ltd | 半導体記憶装置およびその製造方法 |
JP2009070943A (ja) | 2007-09-12 | 2009-04-02 | Oki Semiconductor Co Ltd | 半導体記憶装置およびその製造方法 |
KR100933839B1 (ko) * | 2008-03-10 | 2009-12-24 | 주식회사 하이닉스반도체 | 불휘발성 메모리 소자 및 그 동작 방법 |
JP2009239161A (ja) * | 2008-03-28 | 2009-10-15 | Genusion Inc | 不揮発性半導体記憶装置及びその使用方法 |
KR100998945B1 (ko) * | 2008-09-05 | 2010-12-09 | 주식회사 하이닉스반도체 | 비휘발성 메모리 소자 제조 방법 |
DE102008063429B4 (de) | 2008-12-31 | 2015-03-26 | Globalfoundries Dresden Module One Limited Liability Company & Co. Kg | Einstellen der Konfiguration eines Mehr-Gatetransistors durch Steuern einzelner Stege |
KR101942337B1 (ko) | 2011-05-12 | 2019-01-25 | 디퍼이 신테스 프로덕츠, 인코포레이티드 | 최소 수직 상호연결들로 하이브리드 이미지 센서를 위한 적층 수법을 사용한 화소 어레이 영역 최적화 |
BR112015001369A2 (pt) | 2012-07-26 | 2017-07-04 | Olive Medical Corp | sistema de câmera com sensor de imagem cmos monolítico de área mínima |
RU2733838C2 (ru) * | 2012-09-04 | 2020-10-07 | Антродженезис Корпорейшн | Способы получения тканей |
KR102044827B1 (ko) * | 2012-10-17 | 2019-11-15 | 삼성전자주식회사 | 데이터 로딩 회로 및 이를 포함하는 반도체 메모리 장치 |
US10517469B2 (en) | 2013-03-15 | 2019-12-31 | DePuy Synthes Products, Inc. | Image sensor synchronization without input clock and data transmission clock |
CA2906975A1 (en) | 2013-03-15 | 2014-09-18 | Olive Medical Corporation | Minimize image sensor i/o and conductor counts in endoscope applications |
US9270174B2 (en) * | 2013-05-12 | 2016-02-23 | Freescale Semiconductor, Inc. | Integrated circuit power management module |
CN104409104B (zh) * | 2014-10-30 | 2018-02-06 | 上海华虹宏力半导体制造有限公司 | 芯片存储单元扰码地址的验证方法 |
CN104616698A (zh) * | 2015-01-28 | 2015-05-13 | 山东华翼微电子技术股份有限公司 | 一种充分利用存储器冗余单元的方法 |
JP6097775B2 (ja) * | 2015-02-16 | 2017-03-15 | 力晶科技股▲ふん▼有限公司 | 半導体記憶装置及び半導体集積回路装置 |
US9343156B1 (en) * | 2015-06-25 | 2016-05-17 | Sandisk Technologies Inc. | Balancing programming speeds of memory cells in a 3D stacked memory |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61123100A (ja) * | 1984-11-20 | 1986-06-10 | Fujitsu Ltd | 半導体記憶装置 |
EP0431911A2 (en) * | 1989-12-07 | 1991-06-12 | Fujitsu Limited | Memory cell having floating gate and semiconductor memory using the same |
US5089433A (en) * | 1988-08-08 | 1992-02-18 | National Semiconductor Corporation | Bipolar field-effect electrically erasable programmable read only memory cell and method of manufacture |
US5163023A (en) * | 1989-11-17 | 1992-11-10 | Inmos Limited | Memory circuit capable of replacing a faulty column with a spare column |
JPH05298898A (ja) * | 1992-04-14 | 1993-11-12 | Toshiba Corp | 不揮発性半導体記憶装置 |
US5765544A (en) * | 1995-06-05 | 1998-06-16 | Vigansky, Jr.; Charles E. | Flow-through humidifier for mobile home furnace |
US5949703A (en) * | 1996-12-26 | 1999-09-07 | Kabushiki Kaisha Toshiba | Semiconductor memory device in which data in programmable ROM can be apparently rewritten |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS60201599A (ja) | 1984-03-26 | 1985-10-12 | Hitachi Ltd | 半導体集積回路装置 |
EP0225960B1 (de) * | 1985-12-07 | 1991-03-20 | Deutsche ITT Industries GmbH | CMOS-Inverterkette |
US4794597A (en) * | 1986-03-28 | 1988-12-27 | Mitsubishi Denki Kabushiki Kaisha | Memory device equipped with a RAS circuit |
DE69009372T2 (de) * | 1989-07-31 | 1995-01-19 | Masakazu Osawa | Verringerung des Wellenwiderstandes eines Schiffes. |
KR920005798A (ko) * | 1990-04-18 | 1992-04-03 | 미타 가쓰시게 | 반도체 집적회로 |
JP3083547B2 (ja) * | 1990-07-12 | 2000-09-04 | 株式会社日立製作所 | 半導体集積回路装置 |
JPH05114300A (ja) * | 1991-05-21 | 1993-05-07 | Citizen Watch Co Ltd | 半導体記憶装置 |
US5278439A (en) * | 1991-08-29 | 1994-01-11 | Ma Yueh Y | Self-aligned dual-bit split gate (DSG) flash EEPROM cell |
JPH05314789A (ja) | 1992-05-14 | 1993-11-26 | Fujitsu Ltd | 冗長アドレス記憶回路 |
JP2596695B2 (ja) | 1993-05-07 | 1997-04-02 | インターナショナル・ビジネス・マシーンズ・コーポレイション | Eeprom |
JP3212421B2 (ja) | 1993-09-20 | 2001-09-25 | 富士通株式会社 | 不揮発性半導体記憶装置 |
US5466231A (en) * | 1993-11-04 | 1995-11-14 | Merocel Corporation | Laminated sponge device |
JPH07287994A (ja) | 1994-04-19 | 1995-10-31 | Mitsubishi Electric Corp | 半導体記憶装置及びその製造方法 |
KR0126101B1 (ko) * | 1994-07-07 | 1997-12-26 | 김주용 | 리페어 마스크 형성방법 |
KR0161399B1 (ko) * | 1995-03-13 | 1998-12-01 | 김광호 | 불휘발성 메모리장치 및 그 제조방법 |
US6166293A (en) * | 1996-07-18 | 2000-12-26 | The Salk Institute For Biological Studies | Method of increasing growth and yield in plants |
JPH10149694A (ja) * | 1996-11-19 | 1998-06-02 | Toshiba Microelectron Corp | 半導体メモリおよびデータ書換回路 |
JP3519583B2 (ja) | 1997-09-19 | 2004-04-19 | 株式会社東芝 | 不揮発性半導体記憶装置およびその製造方法 |
US6005270A (en) * | 1997-11-10 | 1999-12-21 | Sony Corporation | Semiconductor nonvolatile memory device and method of production of same |
JPH11197652A (ja) | 1998-01-06 | 1999-07-27 | Sanden Corp | 浄水殺菌装置 |
JP2000123591A (ja) * | 1998-10-16 | 2000-04-28 | Fujitsu Ltd | 不揮発性半導体記憶装置 |
EP1703520B1 (en) * | 1999-02-01 | 2011-07-27 | Renesas Electronics Corporation | Semiconductor integrated circuit and nonvolatile memory element |
-
2000
- 2000-02-10 JP JP2000038167A patent/JP4191355B2/ja not_active Expired - Lifetime
-
2001
- 2001-01-30 TW TW090101806A patent/TW506135B/zh not_active IP Right Cessation
- 2001-02-08 KR KR1020077023259A patent/KR100817343B1/ko active IP Right Grant
- 2001-02-08 AU AU2001232248A patent/AU2001232248A1/en not_active Abandoned
- 2001-02-08 CN CN01804803A patent/CN100590739C/zh not_active Expired - Lifetime
- 2001-02-08 EP EP01904349A patent/EP1262996B1/en not_active Expired - Lifetime
- 2001-02-08 CN CN201010003815.7A patent/CN101916591B/zh not_active Expired - Lifetime
- 2001-02-08 KR KR1020027006867A patent/KR100816924B1/ko active IP Right Grant
- 2001-02-08 DE DE60143643T patent/DE60143643D1/de not_active Expired - Lifetime
- 2001-02-08 WO PCT/JP2001/000887 patent/WO2001059789A1/ja active Application Filing
- 2001-02-12 US US09/780,393 patent/US6611458B2/en not_active Expired - Lifetime
-
2003
- 2003-06-25 US US10/602,684 patent/US6894944B2/en not_active Expired - Lifetime
-
2005
- 2005-03-07 US US11/072,309 patent/US7149113B2/en not_active Expired - Lifetime
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61123100A (ja) * | 1984-11-20 | 1986-06-10 | Fujitsu Ltd | 半導体記憶装置 |
US5089433A (en) * | 1988-08-08 | 1992-02-18 | National Semiconductor Corporation | Bipolar field-effect electrically erasable programmable read only memory cell and method of manufacture |
US5163023A (en) * | 1989-11-17 | 1992-11-10 | Inmos Limited | Memory circuit capable of replacing a faulty column with a spare column |
EP0431911A2 (en) * | 1989-12-07 | 1991-06-12 | Fujitsu Limited | Memory cell having floating gate and semiconductor memory using the same |
JPH05298898A (ja) * | 1992-04-14 | 1993-11-12 | Toshiba Corp | 不揮発性半導体記憶装置 |
US5765544A (en) * | 1995-06-05 | 1998-06-16 | Vigansky, Jr.; Charles E. | Flow-through humidifier for mobile home furnace |
US5949703A (en) * | 1996-12-26 | 1999-09-07 | Kabushiki Kaisha Toshiba | Semiconductor memory device in which data in programmable ROM can be apparently rewritten |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112020744A (zh) * | 2018-04-19 | 2020-12-01 | 索尼半导体解决方案公司 | 非易失性存储电路 |
CN113724760A (zh) * | 2020-05-25 | 2021-11-30 | 爱思开海力士有限公司 | 存储器装置 |
CN113724760B (zh) * | 2020-05-25 | 2023-07-04 | 爱思开海力士有限公司 | 存储器装置 |
Also Published As
Publication number | Publication date |
---|---|
EP1262996A4 (en) | 2007-06-27 |
TW506135B (en) | 2002-10-11 |
KR100817343B1 (ko) | 2008-03-27 |
AU2001232248A1 (en) | 2001-08-20 |
DE60143643D1 (de) | 2011-01-27 |
KR100816924B1 (ko) | 2008-03-26 |
EP1262996B1 (en) | 2010-12-15 |
WO2001059789A1 (fr) | 2001-08-16 |
CN101916591B (zh) | 2014-05-07 |
EP1262996A1 (en) | 2002-12-04 |
CN1398407A (zh) | 2003-02-19 |
CN100590739C (zh) | 2010-02-17 |
JP4191355B2 (ja) | 2008-12-03 |
US20010019499A1 (en) | 2001-09-06 |
KR20020080340A (ko) | 2002-10-23 |
US7149113B2 (en) | 2006-12-12 |
US6611458B2 (en) | 2003-08-26 |
JP2001229690A (ja) | 2001-08-24 |
US20050152186A1 (en) | 2005-07-14 |
US20040004879A1 (en) | 2004-01-08 |
US6894944B2 (en) | 2005-05-17 |
KR20070108570A (ko) | 2007-11-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN100590739C (zh) | 半导体集成电路器件 | |
JP4992149B2 (ja) | モス構造のアンチヒューズを利用したメモリリペア回路 | |
US5392245A (en) | Redundancy elements using thin film transistors (TFTs) | |
KR100374733B1 (ko) | 퓨즈가없는메모리복구시스템및메모리선택방법 | |
US20080136602A1 (en) | Rfid tag with redundant non-volatile memory cell | |
JP2977385B2 (ja) | ダイナミックメモリ装置 | |
KR100873381B1 (ko) | 반도체장치 | |
KR960000721B1 (ko) | 반도체 기억장치 | |
KR20010112099A (ko) | 반도체 장치 | |
CN102903390A (zh) | 包括反熔丝电路的半导体器件和向反熔丝电路写入地址的方法 | |
JPH0574898A (ja) | 半導体装置の製造方法 | |
JPH05274899A (ja) | 試験回路を内蔵したメモリー用半導体集積回路 | |
KR100300696B1 (ko) | 반도체기억장치 | |
CN101425341B (zh) | 包括反熔丝电路的半导体器件和向反熔丝电路写入地址的方法 | |
JP3821697B2 (ja) | 半導体集積回路装置のベリファイ方法および半導体集積回路装置 | |
US6414888B2 (en) | Semiconductor storage device having burn-in mode | |
KR0183856B1 (ko) | 반도체 메모리 장치의 번인 스트레스 회로 | |
McPartland et al. | SRAM embedded memory with low cost, FLASH EEPROM-switch-controlled redundancy | |
KR950000342B1 (ko) | 여분 셀 어레이를 갖는 소거 가능 프로그래머블 리드온리 메모리, 및 이 메모리의 스트레스 시험방법 | |
JP4552266B2 (ja) | 半導体集積回路装置 | |
JP4152422B2 (ja) | 半導体集積回路装置 | |
KR19980015271A (ko) | 반도체 메모리 장치의 번인(Burn-In) 스트레스 회로 및 그 방법 | |
JP2000200496A (ja) | 半導体記憶装置およびその駆動方法 | |
JP2001273783A (ja) | 半導体記憶装置 | |
JP2009004087A (ja) | 半導体集積回路装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
ASS | Succession or assignment of patent right |
Owner name: RENESAS ELECTRONICS CORPORATION Free format text: FORMER OWNER: HITACHI,LTD. Effective date: 20150413 |
|
C41 | Transfer of patent application or patent right or utility model | ||
TR01 | Transfer of patent right |
Effective date of registration: 20150413 Address after: Kanagawa, Japan Patentee after: Renesas Electronics Corporation Address before: Tokyo, Japan Patentee before: Hitachi Ltd. |
|
CP02 | Change in the address of a patent holder |
Address after: Tokyo, Japan Patentee after: Renesas Electronics Corporation Address before: Kanagawa, Japan Patentee before: Renesas Electronics Corporation |
|
CP02 | Change in the address of a patent holder | ||
CX01 | Expiry of patent term |
Granted publication date: 20140507 |
|
CX01 | Expiry of patent term |