CN104638004A - Super-junction MOSFET (metal-oxide-semiconductor field-effect transistor) device structure - Google Patents

Super-junction MOSFET (metal-oxide-semiconductor field-effect transistor) device structure Download PDF

Info

Publication number
CN104638004A
CN104638004A CN201310574061.4A CN201310574061A CN104638004A CN 104638004 A CN104638004 A CN 104638004A CN 201310574061 A CN201310574061 A CN 201310574061A CN 104638004 A CN104638004 A CN 104638004A
Authority
CN
China
Prior art keywords
semiconductor layer
super
junction mosfet
semiconductor
active area
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201310574061.4A
Other languages
Chinese (zh)
Other versions
CN104638004B (en
Inventor
刘继全
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shanghai Huahong Grace Semiconductor Manufacturing Corp
Original Assignee
Shanghai Huahong Grace Semiconductor Manufacturing Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shanghai Huahong Grace Semiconductor Manufacturing Corp filed Critical Shanghai Huahong Grace Semiconductor Manufacturing Corp
Priority to CN201310574061.4A priority Critical patent/CN104638004B/en
Publication of CN104638004A publication Critical patent/CN104638004A/en
Application granted granted Critical
Publication of CN104638004B publication Critical patent/CN104638004B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Abstract

The invention discloses a super-junction MOSFET (metal-oxide-semiconductor field-effect transistor) device structure. The width ratio of a first semiconductor layer of an active region to a second semiconductor layer of the active region is S1, the width ratio of a first semiconductor layer of a terminal region to a second semiconductor layer of the terminal region is S2, the doping concentration of the first semiconductor layers of the active region and the terminal region is m, the doping concentration of the second semiconductor layers of the active region and the terminal region is n, and conditions that 0<1-S1m/n<=0.1 and -0.1<=1-S2m/n<0 or -0.1<=1-S1m/n<0 and 0<1-S2m/n<=0.1 are satisfied. The super-junction MOSFET device structure has the advantages that the width ratios and the doping concentration of the first semiconductor layers and the second semiconductor layers of the active region and the terminal region are designed reasonably, so that puncture voltages of the active region and the terminal region are distributed within a certain difference range, polar difference of the puncture voltages is decreased, and consistency between uniformity of the puncture voltages and the super-junction MOSFET device is improved.

Description

The structure of super junction MOSFET element
Technical field
The present invention relates to IC manufacturing field, particularly relate to the structure of super junction MOSFET element.
Background technology
VDMOSFET(vertical double-diffused MOS transistor) thickness of thinning drain terminal drift region can be adopted to reduce conducting resistance, but, the thickness of thinning drain terminal drift region will reduce the puncture voltage of device, therefore, in VDMOS, the puncture voltage improving device is conflict with the conducting resistance reducing device.
Super junction MOSFET have employed new structure of voltage-sustaining layer, utilize a series of P type of being alternately arranged and N type semiconductor thin layer, under lower reverse voltage, P type, N-type region are exhausted, realize electric charge mutually to compensate, thus make P type, N-type region can realize high puncture voltage under high-dopant concentration, so just can obtain low on-resistance and high-breakdown-voltage, the theoretical limit of the power MOSFET that breaks traditions simultaneously.
But the stability of the doping content of super junction MOSFET controls more difficult.Under normal circumstances, the active area of device and the P/N width of termination environment are than consistent, the breakdown voltage distribution also consistent (see figure 1) of active area and termination environment, the puncture voltage of device depends on the puncture voltage of one of them, be t3 to t1, this causes the fluctuation ratio of puncture voltage comparatively large, the less stable of device.
Summary of the invention
The technical problem to be solved in the present invention is to provide a kind of structure of super junction MOSFET element, and it can improve the uniformity of puncture voltage, reduces the extreme difference of puncture voltage.
For solving the problems of the technologies described above, the structure of super junction MOSFET element of the present invention, the width of its active area first semiconductor layer and the second semiconductor layer, satisfies condition than the second semiconductor layer doped concentration n of the first semiconductor layer doped concentration m of S2, active area and termination environment, active area and termination environment than the width of S1, termination environment first semiconductor layer and the second semiconductor layer: 0<1-S1m/n≤0.1 and-0.1≤1-S2m/n<0; Or-0.1≤1-S1m/n<0 and 0<1-S2m/n≤0.1.
The present invention is by carrying out reasonable design to the first semiconductor layer of active area and termination environment and the width ratio of the second semiconductor layer and doping content ratio, make the breakdown voltage distribution of active area and the breakdown voltage distribution of termination environment in certain disparity range, reduce the extreme difference of puncture voltage, improve the uniformity of puncture voltage and the consistency of super junction MOSFET element.
Accompanying drawing explanation
Fig. 1 is active area and the termination environment breakdown voltage distribution figure of conventional Super junction structure.
Fig. 2-5 is formation process schematic flow sheets of the super-junction structures of the embodiment of the present invention.Wherein, Fig. 5 is the schematic cross-section of the super-junction structures that the embodiment of the present invention makes.
Fig. 6 is active area and the termination environment breakdown voltage distribution curve chart of the super-junction structures of the embodiment of the present invention.
In figure, description of reference numerals is as follows:
1: semiconductor base
2: the first semiconductor layers
3: the second semiconductor layers
4: the first electrodes
5: the second electrodes
6: source area
7: base region
8: before-metal medium layer
9: grid
10: gate dielectric layer
Embodiment
Understand more specifically for having technology contents of the present invention, feature and effect, now in conjunction with illustrated execution mode, details are as follows:
Refer to shown in Fig. 2-5, super junction MOSFET element of the present invention, its concrete manufacturing process steps is:
Step 1, grows the first semiconductor layer that a layer thickness is 10 ~ 100 microns on a semiconductor substrate, as shown in Figure 2, and grows a layer dielectric (not shown in FIG.) on the first semiconductor layer.
First semiconductor layer and semiconductor base have the first doping type.Typical first semiconductor layer is N-type silicon epitaxy layer, and typical semiconductor base is N-type silicon base.The doping content of the first semiconductor layer is set as m.The carrier concentration of semiconductor base is greater than the first semiconductor layer.
Deielectric-coating is at least one in silica, silicon nitride or silicon oxynitride.
Step 2, with photoetching and dry etching method, etches groove in the first semiconductor layer inside, as shown in Figure 3.
The width of groove is 1.0 ~ 10 microns, and the degree of depth is 8 ~ 90 microns, and spacing is 1.0 ~ 20 microns.
Groove is distributed in active area and termination environment.Active area can be identical with the degree of depth with the width of the groove of termination environment, also can be different, but groove pitch is not identical.The spacing of the groove of active area and the ratio of the width of groove are set as S1 by us, and the spacing of termination environment groove and the ratio of the width of groove are set as S2.
Step 3, fills the second semiconductor layer with selective silicon epitaxy technique at trench interiors, then carries out planarization with chemical mechanical milling tech to groove top, as shown in Figure 4.
Second semiconductor layer has the second doping type, and (first, second doping type is contrary, and such as the first doping type is N-type, then the second doping type is P type; First doping type is P type, then the second doping type is N-type).Typical second semiconductor layer is P-type silicon epitaxial loayer.The doping content of the second semiconductor layer is set as n.
Step 4, forms the thinning and back side first electrode formation of base region, source area, gate dielectric layer, grid, before-metal medium layer, the second electrode, semiconductor base etc. by conventional MOSFET technique, as shown in Figure 5.
In order to obtain good BV uniformity, reduce the extreme difference of device, the present invention to active area and the first semiconductor layer of termination environment and the width ratio (S1, S2) of the second semiconductor layer and doping content (m, n) to design, S1, S2, m, n demand fulfillment:
0<1-S1m/n≤0.1, and-0.1≤1-S2m/n<0;
Or-0.1≤1-S1m/n<0, and 0<1-S2m/n≤0.1.
The derivation of above-mentioned formula is as follows:
In setting Fig. 5, the width of spaced first semiconductor layer in active area and the second semiconductor layer is respectively a1 and b1, and the width of spaced first semiconductor layer in termination environment and the second semiconductor layer is respectively a2 and b2, then:
S1=a1/b1
S2=a2/b2
When the ratio that the difference of the charge carrier total amount of the first semiconductor layer and the second semiconductor layer accounts for the second semiconductor layer charge carrier total amount is within ± 10%, puncture voltage change not obvious, but when this ratio exceed ± 10% time, BV declines rapidly, therefore, this ratio should control within ± 10%.Can release thus:
0< (nb1-ma1)/nb1≤0.1(active area)
And-0.1≤(nb2-ma2)/nb2<0(termination environment)
Or
-0.1≤(nb1-ma1)/nb1<0(active area)
And 0< (nb2-ma2)/nb2≤0.1(termination environment)
That is:
0<1-S1m/n≤0.1 and-0.1≤1-S2m/n<0; Or-0.1≤1-S1m/n<0 and 0<1-S2m/n≤0.1.
Like this, by carrying out reasonable design to the first semiconductor layer of active area and termination environment and the width ratio of the second semiconductor layer and doping content ratio, just can make the breakdown voltage distribution of active area and the breakdown voltage distribution of termination environment in certain disparity range, as P(N) carrier concentration of post is when changing within the specific limits (as changed between X1-X2 in Fig. 6), the peak of puncture voltage is exactly the joining of two curves, minimum point is exactly the value of a certain bar curve when X1 or X2 (minimum of the puncture voltage of active area or termination environment), namely the fluctuation range of puncture voltage is t2 to t1.Clearly, t3-t1>t2-t1, therefore, compares the structure of conventional MOS FET, and super junction MOSFET element structure of the present invention can obviously reduce BV(puncture voltage) excursion, improve the consistency of device.

Claims (1)

1. the structure of super junction MOSFET element, it is characterized in that, active area first semiconductor layer of this super junction MOSFET and the width of the second semiconductor layer, satisfy condition than the doping content n of the doping content m of S2, active area and termination environment first semiconductor layer, active area and termination environment second semiconductor layer than the width of S1, termination environment first semiconductor layer and the second semiconductor layer: 0<1-S1m/n≤0.1 and-0.1≤1-S2m/n<0; Or-0.1≤1-S1m/n<0 and 0<1-S2m/n≤0.1.
CN201310574061.4A 2013-11-15 2013-11-15 The structure of super junction MOSFET element Active CN104638004B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201310574061.4A CN104638004B (en) 2013-11-15 2013-11-15 The structure of super junction MOSFET element

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201310574061.4A CN104638004B (en) 2013-11-15 2013-11-15 The structure of super junction MOSFET element

Publications (2)

Publication Number Publication Date
CN104638004A true CN104638004A (en) 2015-05-20
CN104638004B CN104638004B (en) 2018-04-17

Family

ID=53216524

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201310574061.4A Active CN104638004B (en) 2013-11-15 2013-11-15 The structure of super junction MOSFET element

Country Status (1)

Country Link
CN (1) CN104638004B (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105206674A (en) * 2015-08-11 2015-12-30 张家港意发功率半导体有限公司 VDMOS structure of super junction terminal
CN107464837A (en) * 2017-08-07 2017-12-12 电子科技大学 A kind of super junction power device
CN112420807A (en) * 2020-11-04 2021-02-26 浙江大学 Super junction device and terminal thereof

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030222327A1 (en) * 2002-03-18 2003-12-04 Kabushiki Kaisha Toshiba Semiconductor device and method of manufacturing semiconductor device
US20050184336A1 (en) * 2004-02-09 2005-08-25 Fuji Electric Holdings Co., Ltd. Semiconductor device and method of manufacturing the semiconductor device
JP2006186108A (en) * 2004-12-27 2006-07-13 Fuji Electric Holdings Co Ltd Semiconductor device
US20060231917A1 (en) * 2005-04-07 2006-10-19 Kabushiki Kaisha Toshiba Semiconductor device
US20100038712A1 (en) * 2008-08-14 2010-02-18 Kabushiki Kaisha Toshiba Power semiconductor device
CN101964343A (en) * 2009-07-24 2011-02-02 三垦电气株式会社 Semiconductor device

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030222327A1 (en) * 2002-03-18 2003-12-04 Kabushiki Kaisha Toshiba Semiconductor device and method of manufacturing semiconductor device
US20050184336A1 (en) * 2004-02-09 2005-08-25 Fuji Electric Holdings Co., Ltd. Semiconductor device and method of manufacturing the semiconductor device
JP2006186108A (en) * 2004-12-27 2006-07-13 Fuji Electric Holdings Co Ltd Semiconductor device
US20060231917A1 (en) * 2005-04-07 2006-10-19 Kabushiki Kaisha Toshiba Semiconductor device
US20100038712A1 (en) * 2008-08-14 2010-02-18 Kabushiki Kaisha Toshiba Power semiconductor device
CN101964343A (en) * 2009-07-24 2011-02-02 三垦电气株式会社 Semiconductor device

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
PRAVEEN M. SHENOY ET AL: "Analysis of the Effect of Charge Imbalance on the Static and Dynamic Characteristics of the Super junction MOSFET", 《PROCEEDINGS OF THE ISPSD ’99, IEEE》 *

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105206674A (en) * 2015-08-11 2015-12-30 张家港意发功率半导体有限公司 VDMOS structure of super junction terminal
CN107464837A (en) * 2017-08-07 2017-12-12 电子科技大学 A kind of super junction power device
CN107464837B (en) * 2017-08-07 2020-07-31 电子科技大学 Super junction power device
CN112420807A (en) * 2020-11-04 2021-02-26 浙江大学 Super junction device and terminal thereof
CN112420807B (en) * 2020-11-04 2021-12-28 浙江大学 Super junction device and terminal thereof

Also Published As

Publication number Publication date
CN104638004B (en) 2018-04-17

Similar Documents

Publication Publication Date Title
CN107316899B (en) Semi-super junction device and manufacturing method thereof
CN105264667A (en) Silicon carbide semiconductor device and method for manufacturing same
CN109166922B (en) Groove type super-junction power terminal structure and preparation method thereof
CN113838937A (en) Deep-groove super-junction MOSFET power device and preparation method thereof
CN103579351A (en) LDMOS (laterally diffused metal oxide semiconductor) device provided with super-junction buried layer
CN104934465A (en) Super junction composition preparation method
CN102315273A (en) Hyperconjugation LDMOS (Laterally-Diffused Metal-Oxide Semiconductor) and manufacturing method thereof
CN102751332B (en) Depletion type power semiconductor device and manufacturing method thereof
CN103117302A (en) Back structure of FS type IGBT(Insulated Gate Bipolar Transistor)device
CN107579119B (en) Longitudinal super-junction double-diffusion metal oxide semiconductor field effect transistor with composite dielectric layer and manufacturing method thereof
CN104022162A (en) Isolated form transverse Zener diode in BCD technology and making method thereof
CN109119460A (en) A kind of terminal structure of super-junction power device and preparation method thereof
CN104638004A (en) Super-junction MOSFET (metal-oxide-semiconductor field-effect transistor) device structure
CN104409334A (en) Method for preparing super junction device
CN106887451B (en) Super junction device and manufacturing method thereof
CN105633153A (en) Super junction semiconductor device and formation method thereof
CN103325685A (en) Deep groove power semiconductor field effect transistor and manufacturing method thereof
CN103872054A (en) Integrated device, manufacturing method thereof, discrete device, and CDMOS (Complementary and Double-Diffusion MOS)
CN104779296A (en) Asymmetric super junction MOSFET structure and manufacturing method thereof
US9130035B2 (en) Trench power MOSFET and manufacturing method thereof
CN105448733A (en) Depletion type VDMOS device and manufacturing method thereof
CN104681438A (en) Forming method of semiconductor device
CN103715237A (en) Semiconductor device and method for manufacturing same
CN107452806B (en) Longitudinal double-diffusion metal oxide semiconductor field effect transistor with composite dielectric layer and manufacturing method thereof
CN108063159B (en) Terminal structure of semiconductor power device, semiconductor power device and manufacturing method thereof

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant