DE60035882D1 - Protokoll einer zerteilten transaktion für ein bussystem - Google Patents

Protokoll einer zerteilten transaktion für ein bussystem

Info

Publication number
DE60035882D1
DE60035882D1 DE60035882T DE60035882T DE60035882D1 DE 60035882 D1 DE60035882 D1 DE 60035882D1 DE 60035882 T DE60035882 T DE 60035882T DE 60035882 T DE60035882 T DE 60035882T DE 60035882 D1 DE60035882 D1 DE 60035882D1
Authority
DE
Germany
Prior art keywords
protocol
bus system
divided transaction
transaction
divided
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE60035882T
Other languages
English (en)
Other versions
DE60035882T2 (de
Inventor
John I Garney
John S Howard
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Application granted granted Critical
Publication of DE60035882D1 publication Critical patent/DE60035882D1/de
Publication of DE60035882T2 publication Critical patent/DE60035882T2/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1605Handling requests for interconnection or transfer for access to memory bus based on arbitration
    • G06F13/1642Handling requests for interconnection or transfer for access to memory bus based on arbitration with request queuing
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1668Details of memory controller
    • G06F13/1673Details of memory controller using buffers
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • G06F13/4004Coupling between buses
    • G06F13/4027Coupling between buses using bus bridges
    • G06F13/405Coupling between buses using bus bridges where the bridge performs a synchronising function
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4247Bus transfer protocol, e.g. handshake; Synchronisation on a daisy chain bus
    • G06F13/426Bus transfer protocol, e.g. handshake; Synchronisation on a daisy chain bus using an embedded synchronisation, e.g. Firewire bus, Fibre Channel bus, SSA bus
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/14Digital output to display device ; Cooperation and interconnection of the display device with other functional units
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/28Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
    • H04L12/40Bus networks
    • H04L12/40052High-speed IEEE 1394 serial bus
    • H04L12/40058Isochronous transmission
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L12/00Data switching networks
    • H04L12/28Data switching networks characterised by path configuration, e.g. LAN [Local Area Networks] or WAN [Wide Area Networks]
    • H04L12/40Bus networks
    • H04L12/40052High-speed IEEE 1394 serial bus
    • H04L12/40123Interconnection of computers and peripherals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N23/00Cameras or camera modules comprising electronic image sensors; Control thereof
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2213/00Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F2213/0054Split transaction bus
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2213/00Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F2213/40Bus coupling
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2213/00Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F2213/40Bus coupling
    • G06F2213/4002Universal serial bus hub with a single upstream port
DE60035882T 1999-07-27 2000-04-25 Protokoll einer zerteilten transaktion für ein bussystem Expired - Lifetime DE60035882T2 (de)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US362991 1999-07-27
US09/362,991 US6813251B1 (en) 1999-07-27 1999-07-27 Split Transaction protocol for a bus system
PCT/US2000/010923 WO2001008018A1 (en) 1999-07-27 2000-04-25 Split transaction protocol for a bus system

Publications (2)

Publication Number Publication Date
DE60035882D1 true DE60035882D1 (de) 2007-09-20
DE60035882T2 DE60035882T2 (de) 2008-04-17

Family

ID=23428340

Family Applications (2)

Application Number Title Priority Date Filing Date
DE60035882T Expired - Lifetime DE60035882T2 (de) 1999-07-27 2000-04-25 Protokoll einer zerteilten transaktion für ein bussystem
DE60045530T Expired - Lifetime DE60045530D1 (de) 1999-07-27 2000-04-25 Protokoll für geteilte Transaktionen für ein Bussystem

Family Applications After (1)

Application Number Title Priority Date Filing Date
DE60045530T Expired - Lifetime DE60045530D1 (de) 1999-07-27 2000-04-25 Protokoll für geteilte Transaktionen für ein Bussystem

Country Status (7)

Country Link
US (8) US6813251B1 (de)
EP (2) EP1203301B1 (de)
CN (1) CN1205562C (de)
DE (2) DE60035882T2 (de)
HK (1) HK1048179A1 (de)
TW (1) TW466409B (de)
WO (1) WO2001008018A1 (de)

Families Citing this family (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6792495B1 (en) * 1999-07-27 2004-09-14 Intel Corporation Transaction scheduling for a bus system
US6813251B1 (en) * 1999-07-27 2004-11-02 Intel Corporation Split Transaction protocol for a bus system
US7512082B1 (en) * 1999-12-14 2009-03-31 Intel Corporation Tracking transaction status for a bus system providing legacy bus compatibility
US6771664B1 (en) * 1999-12-28 2004-08-03 Intel Corporation Transaction scheduling for a bus system in a multiple speed environment
US6678761B2 (en) 2001-03-30 2004-01-13 Intel Corporation Method and apparatus for budget development under universal serial bus protocol in a multiple speed transmission environment
US6886062B2 (en) 2001-03-30 2005-04-26 Intel Corporation Method and apparatus for improving time constraints and extending limited length cables in a multiple-speed bus
US6728801B2 (en) * 2001-06-29 2004-04-27 Intel Corporation Method and apparatus for period promotion avoidance for hubs
US7028124B2 (en) * 2001-09-26 2006-04-11 Intel Corporation Method and apparatus for dual queue head processing of interrupt endpoints
US6889265B2 (en) 2001-11-05 2005-05-03 Intel Corporation Apparatus and method to allow and synchronize schedule changes in a USB enhanced host controller
US7254115B1 (en) * 2002-08-28 2007-08-07 Advanced Micro Devices, Inc. Split-transaction bus intelligent logic analysis tool
US7359994B1 (en) 2002-08-28 2008-04-15 Advanced Micro Devices, Inc. Split-transaction bus decoder
EP1759299B1 (de) * 2004-06-15 2011-02-02 Nxp B.V. Bus-controller zur handhabung von geteilten transaktionen
US7702825B2 (en) * 2005-06-29 2010-04-20 Intel Corporation Enhancements to universal serial bus (USB) suspend and resume operations
US20070220153A1 (en) * 2006-03-17 2007-09-20 Veerapuneni Satish K Wireless traffic prioritization
US7490255B2 (en) * 2006-06-30 2009-02-10 Intel Corporation Power efficient flow control model for USB asynchronous transfers
US7610101B2 (en) * 2006-11-30 2009-10-27 Cardiac Pacemakers, Inc. RF rejecting lead
EP2131393A4 (de) * 2007-03-23 2011-08-31 Fujitsu Ltd Elektronische anordnung, eine elektronische anordnung anbringende elektronische vorrichtung, einen artikel anbringende elektronische anordnung und verfahren zur herstellung einer elektronischen anordnung
JP5149399B2 (ja) 2008-02-06 2013-02-20 カーディアック ペースメイカーズ, インコーポレイテッド Mriに対応した設計上の特徴を有するリード
US8103360B2 (en) * 2008-05-09 2012-01-24 Foster Arthur J Medical lead coil conductor with spacer element
EP2445577B1 (de) 2009-06-26 2015-08-05 Cardiac Pacemakers, Inc. Medizinische vorrichtung mit eindrähtiger spule mit verbesserter drehmomentübertraungskapazität und verringerter mri-erwärmung
US8335572B2 (en) * 2009-10-08 2012-12-18 Cardiac Pacemakers, Inc. Medical device lead including a flared conductive coil
US9254380B2 (en) 2009-10-19 2016-02-09 Cardiac Pacemakers, Inc. MRI compatible tachycardia lead
US8819183B2 (en) * 2009-12-15 2014-08-26 International Business Machines Corporation Concurrent execution of request processing and analytics of requests
US8874638B2 (en) * 2009-12-15 2014-10-28 International Business Machines Corporation Interactive analytics processing
US8892762B2 (en) * 2009-12-15 2014-11-18 International Business Machines Corporation Multi-granular stream processing
US9750944B2 (en) * 2009-12-30 2017-09-05 Cardiac Pacemakers, Inc. MRI-conditionally safe medical device lead
EP2519305B1 (de) 2009-12-31 2017-07-05 Cardiac Pacemakers, Inc. Bedingt mri-sichere elektrode mit mehrschichtigem leiter
US8391994B2 (en) * 2009-12-31 2013-03-05 Cardiac Pacemakers, Inc. MRI conditionally safe lead with low-profile multi-layer conductor for longitudinal expansion
JP2011198046A (ja) * 2010-03-19 2011-10-06 Kddi Corp 中継装置及び方法
US8825181B2 (en) 2010-08-30 2014-09-02 Cardiac Pacemakers, Inc. Lead conductor with pitch and torque control for MRI conditionally safe use
US8818963B2 (en) 2010-10-29 2014-08-26 Microsoft Corporation Halloween protection in a multi-version database system
KR101866270B1 (ko) * 2011-02-21 2018-07-05 삼성전자주식회사 데이터 공유 시스템 및 방법
JP5844467B2 (ja) 2011-11-04 2016-01-20 カーディアック ペースメイカーズ, インコーポレイテッド ショック用コイルに対して逆巻の内側コイルを含む移植可能な医療機器リード線
JP5930767B2 (ja) * 2012-02-23 2016-06-08 キヤノン株式会社 電子デバイス、通信制御方法
JP5881859B2 (ja) * 2012-04-13 2016-03-09 株式会社日立製作所 ストレージ装置
US8825179B2 (en) 2012-04-20 2014-09-02 Cardiac Pacemakers, Inc. Implantable medical device lead including a unifilar coiled cable
US8954168B2 (en) 2012-06-01 2015-02-10 Cardiac Pacemakers, Inc. Implantable device lead including a distal electrode assembly with a coiled component
US8958889B2 (en) 2012-08-31 2015-02-17 Cardiac Pacemakers, Inc. MRI compatible lead coil
JP6034499B2 (ja) 2012-10-18 2016-11-30 カーディアック ペースメイカーズ, インコーポレイテッド 植込み型医療装置リード線におけるmri適合性を提供するための誘導素子
TWI497306B (zh) 2012-11-29 2015-08-21 Faraday Tech Corp 超高速通用序列匯流排集線器及其相關流量管理方法
FR3001816B1 (fr) * 2013-02-05 2015-03-06 Thales Sa Systeme de processeur multi-utilisateurs de traitement d'informations
US9195712B2 (en) 2013-03-12 2015-11-24 Microsoft Technology Licensing, Llc Method of converting query plans to native code
US10474645B2 (en) 2014-02-24 2019-11-12 Microsoft Technology Licensing, Llc Automatically retrying transactions with split procedure execution
CN106029162A (zh) 2014-02-26 2016-10-12 心脏起搏器股份公司 Mri安全性心动过速引线的构造
US9569375B2 (en) * 2014-05-19 2017-02-14 Microchip Technology Incorporated Unifying class device interface with one host interface by using embedded controller
US20210173784A1 (en) * 2019-12-06 2021-06-10 Alibaba Group Holding Limited Memory control method and system
US11422968B2 (en) * 2020-03-09 2022-08-23 Infineon Technologies LLC Methods, devices and systems for high speed serial bus transactions

Family Cites Families (65)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3676846A (en) 1968-10-08 1972-07-11 Call A Computer Inc Message buffering communication system
GB8606217D0 (en) 1986-03-13 1986-04-16 Univ Strathclyde Local area network priority control system
US5243703A (en) * 1990-04-18 1993-09-07 Rambus, Inc. Apparatus for synchronously generating clock signals in a data processing system
IL96808A (en) * 1990-04-18 1996-03-31 Rambus Inc Introductory / Origin Circuit Agreed Using High-Performance Brokerage
US5291614A (en) 1991-09-03 1994-03-01 International Business Machines Corporation Real-time, concurrent, multifunction digital signal processor subsystem for personal computers
JP2888004B2 (ja) * 1992-01-24 1999-05-10 日本電気株式会社 伝送回線インタフェース回路
US5553310A (en) * 1992-10-02 1996-09-03 Compaq Computer Corporation Split transactions and pipelined arbitration of microprocessors in multiprocessing computer systems
US5687388A (en) * 1992-12-08 1997-11-11 Compaq Computer Corporation Scalable tree structured high speed input/output subsystem architecture
US6330629B1 (en) * 1993-02-11 2001-12-11 Hitachi, Ltd. Information processing system
US5708794A (en) 1993-08-10 1998-01-13 Dell Usa, L.P. Multi-purpose usage of transaction backoff and bus architecture supporting same
US5469435A (en) * 1994-01-25 1995-11-21 Apple Computer, Inc. Bus deadlock avoidance during master split-transactions
DE19581234B4 (de) * 1994-10-31 2008-03-20 Intel Corp., Santa Clara Bussteuereinrichtung und Verfahren für eine hierarchische serielle Busanordnung unter Verwendung von Kommunikationspaketen
US5699516A (en) * 1994-12-22 1997-12-16 Motorola, Inc. Method and apparatus for implementing a in-order termination bus protocol within a data processing system
US5838991A (en) 1994-12-29 1998-11-17 International Business Machines Corporation Preemptable idle time activities for constant data delivery by determining whether initiating a host command will conflict with an idle time activity being executed
US5594882A (en) 1995-01-04 1997-01-14 Intel Corporation PCI split transactions utilizing dual address cycle
US5564114A (en) * 1995-01-09 1996-10-08 Cirrus Logic Inc. Method and an arrangement for handshaking on a bus to transfer information between devices in a computer system
US5630174A (en) * 1995-02-03 1997-05-13 Cirrus Logic, Inc. Adapter for detecting whether a peripheral is standard or multimedia type format and selectively switching the peripheral to couple or bypass the system bus
US5689660A (en) * 1995-02-28 1997-11-18 Hewlett-Packard Co. Enhanced peripheral component interconnect bus protocol
US5799207A (en) * 1995-03-28 1998-08-25 Industrial Technology Research Institute Non-blocking peripheral access architecture having a register configure to indicate a path selection for data transfer between a master, memory, and an I/O device
US5704053A (en) * 1995-05-18 1997-12-30 Hewlett-Packard Company Efficient explicit data prefetching analysis and code generation in a low-level optimizer for inserting prefetch instructions into loops of applications
US5832492A (en) 1995-09-05 1998-11-03 Compaq Computer Corporation Method of scheduling interrupts to the linked lists of transfer descriptors scheduled at intervals on a serial bus
US5793994A (en) * 1996-01-31 1998-08-11 3Com Corporation Synchronous event posting by a high throughput bus
US5819111A (en) 1996-03-15 1998-10-06 Adobe Systems, Inc. System for managing transfer of data by delaying flow controlling of data through the interface controller until the run length encoded data transfer is complete
US5911051A (en) * 1996-03-29 1999-06-08 Intel Corporation High-throughput interconnect allowing bus transactions based on partial access requests
US5784581A (en) * 1996-05-03 1998-07-21 Intel Corporation Apparatus and method for operating a peripheral device as either a master device or a slave device
US6032271A (en) * 1996-06-05 2000-02-29 Compaq Computer Corporation Method and apparatus for identifying faulty devices in a computer system
US5918070A (en) * 1996-10-18 1999-06-29 Samsung Electronics Co., Ltd. DMA controller with channel tagging
US5974480A (en) * 1996-10-18 1999-10-26 Samsung Electronics Co., Ltd. DMA controller which receives size data for each DMA channel
US5915087A (en) * 1996-12-12 1999-06-22 Secure Computing Corporation Transparent security proxy for unreliable message exchange protocols
US5890015A (en) 1996-12-20 1999-03-30 Intel Corporation Method and apparatus for implementing a wireless universal serial bus host controller by interfacing a universal serial bus hub as a universal serial bus device
US6040871A (en) * 1996-12-27 2000-03-21 Lucent Technologies Inc. Method and apparatus for synchronizing video signals
US5870567A (en) * 1996-12-31 1999-02-09 Compaq Computer Corporation Delayed transaction protocol for computer system bus
US6098134A (en) * 1996-12-31 2000-08-01 Compaq Computer Corp. Lock protocol for PCI bus using an additional "superlock" signal on the system bus
EP0859326A3 (de) * 1997-02-14 1999-05-12 Canon Kabushiki Kaisha Vorrichtung, System und Verfahren zur Datenübertragung und Vorrichtung zur Bildverarbeitung
EP0859323B1 (de) * 1997-02-14 2007-03-21 Canon Kabushiki Kaisha Vorrichtung, System und Verfahren zur Datenübertragung und Vorrichtung zur Bildverarbeitung
US5909594A (en) * 1997-02-24 1999-06-01 Silicon Graphics, Inc. System for communications where first priority data transfer is not disturbed by second priority data transfer and where allocated bandwidth is removed when process terminates abnormally
US6046762A (en) * 1997-04-01 2000-04-04 Cosmocom, Inc. Multimedia telecommunication automatic call distribution system
US5875313A (en) * 1997-04-08 1999-02-23 National Instruments Corporation PCI bus to IEEE 1394 bus translator employing write pipe-lining and sequential write combining
US5944805A (en) * 1997-08-21 1999-08-31 Advanced Micro Devices, Inc. System and method for transmitting data upon an address portion of a computer system bus during periods of maximum utilization of a data portion of the bus
US6108736A (en) * 1997-09-22 2000-08-22 Intel Corporation System and method of flow control for a high speed bus
US6353866B1 (en) * 1998-01-07 2002-03-05 National Semiconductor Corporation Apparatus and method for initializing a universal serial bus device
KR19990070665A (ko) * 1998-02-23 1999-09-15 윤종용 유에스비를 이용한 디스플레이 장치의 무선 키입력 처리장치
US6483839B1 (en) 1998-03-18 2002-11-19 Conexant Systems, Inc. Apparatus and method for scheduling multiple and simultaneous traffic in guaranteed frame rate in ATM communication system
US6145030A (en) * 1998-03-27 2000-11-07 Intel Corporation System for managing input/output address accesses at a bridge/memory controller
JP3994360B2 (ja) * 1998-05-20 2007-10-17 ソニー株式会社 情報処理装置、情報処理方法、および記録媒体
US6185520B1 (en) * 1998-05-22 2001-02-06 3Com Corporation Method and system for bus switching data transfers
JP3841132B2 (ja) 1998-06-01 2006-11-01 株式会社ソニー・コンピュータエンタテインメント 入力位置検出装置及びエンタテインメントシステム
JP2000013423A (ja) * 1998-06-26 2000-01-14 Sony Corp 情報処理装置および方法、並びに提供媒体
JP3922817B2 (ja) * 1998-06-30 2007-05-30 株式会社東芝 通信ノード及び通信端末
US6418538B1 (en) * 1998-07-06 2002-07-09 Intel Corporation Method and system for scheduling transactions over a half duplex link
US6185642B1 (en) * 1998-07-15 2001-02-06 International Business Machines Corporation Bus for high frequency operation with backward compatibility and hot-plug ability
US6266731B1 (en) * 1998-09-03 2001-07-24 Compaq Computer Corporation High speed peripheral interconnect apparatus, method and system
US6067591A (en) 1998-10-08 2000-05-23 Intel Corporation Method and apparatus for avoidance of invalid transactions in a bus host controller
US6145039A (en) * 1998-11-03 2000-11-07 Intel Corporation Method and apparatus for an improved interface between computer components
US6301627B1 (en) * 1998-12-18 2001-10-09 International Business Machines Corporation Method/system for identifying delayed predetermined information transfer request as bypassable by subsequently-generated information transfer request using bypass enable bit in bridge translation control entry
US7505455B1 (en) * 1999-03-19 2009-03-17 F5 Networks, Inc. Optimizations for tunneling between a bus and a network
US7349391B2 (en) * 1999-03-19 2008-03-25 F5 Networks, Inc. Tunneling between a bus and a network
US6353459B1 (en) * 1999-03-31 2002-03-05 Teralogic, Inc. Method and apparatus for down conversion of video data
US6389501B1 (en) 1999-05-10 2002-05-14 Intel Corporation I/O peripheral device for use in a store-and-forward segment of a peripheral bus
US6629186B1 (en) 1999-05-10 2003-09-30 Intel Corporation Bus controller and associated device drivers for use to control a peripheral bus having at least one store-and-forward segment
US6546018B1 (en) 1999-05-10 2003-04-08 Intel Corporation Digital system having a peripheral bus structure with at least one store-and-forward segment
US6813251B1 (en) * 1999-07-27 2004-11-02 Intel Corporation Split Transaction protocol for a bus system
US6701399B1 (en) 2000-02-29 2004-03-02 Compaq Information Technologies Group Priority mechanism for scheduling isochronous and asynchronous transactions on a shared bus
US6728801B2 (en) 2001-06-29 2004-04-27 Intel Corporation Method and apparatus for period promotion avoidance for hubs
US7875871B2 (en) * 2006-03-31 2011-01-25 Sandisk 3D Llc Heterojunction device comprising a semiconductor and a resistivity-switching oxide or nitride

Also Published As

Publication number Publication date
US9558142B2 (en) 2017-01-31
US20110099308A1 (en) 2011-04-28
US7675871B2 (en) 2010-03-09
US7886087B2 (en) 2011-02-08
US6813251B1 (en) 2004-11-02
US20170255587A1 (en) 2017-09-07
US9600436B2 (en) 2017-03-21
US8677032B2 (en) 2014-03-18
US20140281073A1 (en) 2014-09-18
DE60045530D1 (de) 2011-02-24
CN1376281A (zh) 2002-10-23
WO2001008018A1 (en) 2001-02-01
EP1850239A1 (de) 2007-10-31
EP1850239B1 (de) 2011-01-12
US20050033892A1 (en) 2005-02-10
EP1203301A1 (de) 2002-05-08
CN1205562C (zh) 2005-06-08
DE60035882T2 (de) 2008-04-17
US9892081B2 (en) 2018-02-13
US20150015725A1 (en) 2015-01-15
HK1048179A1 (en) 2003-03-21
US20100169516A1 (en) 2010-07-01
US20170249277A1 (en) 2017-08-31
TW466409B (en) 2001-12-01
EP1203301B1 (de) 2007-08-08

Similar Documents

Publication Publication Date Title
DE60035882D1 (de) Protokoll einer zerteilten transaktion für ein bussystem
DE50005381D1 (de) Kommunikationssystem für ein Fahrzeug
DE69836847D1 (de) Kommunikationssystem für ein Rechnernetzwerk
DE69721209T2 (de) Pufferreservierungsverfahren für ein Busbrückensystem
DE29904322U1 (de) Steckzapfen für ein Werkzeughängegestell
DE50103542D1 (de) Zugangssystem für ein fahrzeug
DE69938216D1 (de) Integriertes netzwerkmanagement-verfahren für ein echelon netzwerk
DE69636452D1 (de) Mehrprozessor-cachespeicherkohärenzprotokoll für einen lokalbus
DE69533695D1 (de) Busarbitrierungsverfahren für fernmeldevermittlung
DE69823201D1 (de) Schnittstelle für ein hochintegriertes ethernet netzwerk
DE60038765D1 (de) Intelligentes System für Verdrahtungsschemata
DE50202505D1 (de) Bremsanlage für ein fahrzeug
DE69515147T2 (de) Mehrfachprotokoll-Datenbussystem
DE60123671D1 (de) Lichtsystem für ein rotierendes objekt
DE69513480T2 (de) Infrastruktur für ein Fahrzeugkommunikationssystem
DE69418459T2 (de) Mediumzugriffsprotokoll für ein tdm-busnetzwerk
DE60011121D1 (de) Benutzerschnittstelle für ein zweiwegkommunikationssystem
DE60034470D1 (de) Netzwerkstoplogie für ein skalierbares mehrrechnersystem
ATE412310T1 (de) Anpassungsfähigkeit einer freisprechanlage für mehrere zusatzgeräte
DE69707156T2 (de) Reinigungssystem für die vörderkante einer beschichtungsvorrichtung
DE50013471D1 (de) Schutzschaltung für ein zugriffsarbitriertes bussystem-netzwerk
NO20006698D0 (no) Protokoll for seriell databuss mellom enheter
DE59908925D1 (de) Freigabesystem für die Freigabe von Funktionen einer Einrichtung
DE69910168D1 (de) Befestigung einer starrachse für ein fahrzeug
AU3401301A (en) Communication bus for a multi-processor system

Legal Events

Date Code Title Description
8364 No opposition during term of opposition