US6107822A
(en)
|
1996-04-09 |
2000-08-22 |
Altera Corporation |
Logic element for a programmable logic integrated circuit
|
US5963050A
(en)
|
1997-02-26 |
1999-10-05 |
Xilinx, Inc. |
Configurable logic element with fast feedback paths
|
US6204689B1
(en)
*
|
1997-02-26 |
2001-03-20 |
Xilinx, Inc. |
Input/output interconnect circuit for FPGAs
|
US6396303B1
(en)
*
|
1997-02-26 |
2002-05-28 |
Xilinx, Inc. |
Expandable interconnect structure for FPGAS
|
US6124730A
(en)
*
|
1998-12-15 |
2000-09-26 |
Vantis Corporation |
Methods for configuring FPGA's having variable grain components for providing time-shared access to interconnect resources
|
US6467009B1
(en)
|
1998-10-14 |
2002-10-15 |
Triscend Corporation |
Configurable processor system unit
|
JP2002538633A
(ja)
|
1999-03-04 |
2002-11-12 |
アルテラ・コーポレーション |
プログラマブルロジック集積回路デバイス用の相互接続リソース
|
US6407576B1
(en)
|
1999-03-04 |
2002-06-18 |
Altera Corporation |
Interconnection and input/output resources for programmable logic integrated circuit devices
|
DE60038659T2
(de)
*
|
1999-03-04 |
2009-06-18 |
Altera Corp., San Jose |
Verbindungs- und eingangs/ausgangsmittel für programmierbare logische integrierte schaltungen
|
EP1465345A3
(de)
*
|
1999-03-04 |
2006-04-12 |
Altera Corporation |
Verbindungsressourcen für programmierbare, logisch integrierte Schaltungen
|
US6633181B1
(en)
*
|
1999-12-30 |
2003-10-14 |
Stretch, Inc. |
Multi-scale programmable array
|
US6721840B1
(en)
|
2000-08-18 |
2004-04-13 |
Triscend Corporation |
Method and system for interfacing an integrated circuit to synchronous dynamic memory and static memory
|
US6754760B1
(en)
|
2000-08-21 |
2004-06-22 |
Xilinx, Inc. |
Programmable interface for a configurable system bus
|
US7119576B1
(en)
|
2000-09-18 |
2006-10-10 |
Altera Corporation |
Devices and methods with programmable logic and digital signal processing regions
|
US7346644B1
(en)
|
2000-09-18 |
2008-03-18 |
Altera Corporation |
Devices and methods with programmable logic and digital signal processing regions
|
US7139848B1
(en)
|
2000-12-08 |
2006-11-21 |
Xilinx, Inc. |
DMA protocol extension for packet-based transfer
|
US6725364B1
(en)
|
2001-03-08 |
2004-04-20 |
Xilinx, Inc. |
Configurable processor system
|
US6605962B2
(en)
|
2001-05-06 |
2003-08-12 |
Altera Corporation |
PLD architecture for flexible placement of IP function blocks
|
US6630842B1
(en)
|
2001-05-06 |
2003-10-07 |
Altera Corporation |
Routing architecture for a programmable logic device
|
US6895570B2
(en)
|
2001-05-06 |
2005-05-17 |
Altera Corporation |
System and method for optimizing routing lines in a programmable logic device
|
US6653862B2
(en)
|
2001-05-06 |
2003-11-25 |
Altera Corporation |
Use of dangling partial lines for interfacing in a PLD
|
US6970014B1
(en)
|
2001-05-06 |
2005-11-29 |
Altera Corporation |
Routing architecture for a programmable logic device
|
US6466052B1
(en)
*
|
2001-05-15 |
2002-10-15 |
Xilinx, Inc. |
Implementing wide multiplexers in an FPGA using a horizontal chain structure
|
US6476634B1
(en)
*
|
2002-02-01 |
2002-11-05 |
Xilinx, Inc. |
ALU implementation in single PLD logic cell
|
US6838751B2
(en)
*
|
2002-03-06 |
2005-01-04 |
Freescale Semiconductor Inc. |
Multi-row leadframe
|
US6577159B1
(en)
|
2002-04-22 |
2003-06-10 |
Nicholas Jesse Macias |
Method and apparatus for automatic high-speed bypass routing in a cell matrix self-configurable hardware system
|
US6670826B1
(en)
*
|
2002-04-26 |
2003-12-30 |
Xilinx, Inc. |
Configurable logic block with a storage element clocked by a write strobe pulse
|
US7129744B2
(en)
*
|
2003-10-23 |
2006-10-31 |
Viciciv Technology |
Programmable interconnect structures
|
US7064018B2
(en)
*
|
2002-07-08 |
2006-06-20 |
Viciciv Technology |
Methods for fabricating three dimensional integrated circuits
|
US7312109B2
(en)
*
|
2002-07-08 |
2007-12-25 |
Viciciv, Inc. |
Methods for fabricating fuse programmable three dimensional integrated circuits
|
US20040004239A1
(en)
*
|
2002-07-08 |
2004-01-08 |
Madurawe Raminda U. |
Three dimensional integrated circuits
|
US7673273B2
(en)
*
|
2002-07-08 |
2010-03-02 |
Tier Logic, Inc. |
MPGA products based on a prototype FPGA
|
US6992503B2
(en)
*
|
2002-07-08 |
2006-01-31 |
Viciciv Technology |
Programmable devices with convertibility to customizable devices
|
US20040004251A1
(en)
*
|
2002-07-08 |
2004-01-08 |
Madurawe Raminda U. |
Insulated-gate field-effect thin film transistors
|
US7064579B2
(en)
*
|
2002-07-08 |
2006-06-20 |
Viciciv Technology |
Alterable application specific integrated circuit (ASIC)
|
US20040018711A1
(en)
*
|
2002-07-08 |
2004-01-29 |
Madurawe Raminda U. |
Methods for fabricating three dimensional integrated circuits
|
US7112994B2
(en)
*
|
2002-07-08 |
2006-09-26 |
Viciciv Technology |
Three dimensional integrated circuits
|
AU2003252157A1
(en)
*
|
2002-07-23 |
2004-02-09 |
Gatechange Technologies, Inc. |
Interconnect structure for electrical devices
|
WO2004010286A2
(en)
*
|
2002-07-23 |
2004-01-29 |
Gatechange Technologies, Inc. |
Self-configuring processing element
|
WO2004010320A2
(en)
*
|
2002-07-23 |
2004-01-29 |
Gatechance Technologies, Inc. |
Pipelined reconfigurable dynamic instruciton set processor
|
US6829756B1
(en)
*
|
2002-09-23 |
2004-12-07 |
Xilinx, Inc. |
Programmable logic device with time-multiplexed interconnect
|
US8643162B2
(en)
*
|
2007-11-19 |
2014-02-04 |
Raminda Udaya Madurawe |
Pads and pin-outs in three dimensional integrated circuits
|
US7812458B2
(en)
*
|
2007-11-19 |
2010-10-12 |
Tier Logic, Inc. |
Pad invariant FPGA and ASIC devices
|
US7042756B2
(en)
*
|
2002-10-18 |
2006-05-09 |
Viciciv Technology |
Configurable storage device
|
US7084666B2
(en)
*
|
2002-10-21 |
2006-08-01 |
Viciciv Technology |
Programmable interconnect structures
|
US6946871B1
(en)
*
|
2002-12-18 |
2005-09-20 |
Actel Corporation |
Multi-level routing architecture in a field programmable gate array having transmitters and receivers
|
US6800884B1
(en)
*
|
2002-12-30 |
2004-10-05 |
Actel Corporation |
Inter-tile buffer system for a field programmable gate array
|
US6798240B1
(en)
|
2003-01-24 |
2004-09-28 |
Altera Corporation |
Logic circuitry with shared lookup table
|
US7800401B1
(en)
|
2003-02-10 |
2010-09-21 |
Altera Corporation |
Fracturable lookup table and logic element
|
US6943580B2
(en)
|
2003-02-10 |
2005-09-13 |
Altera Corporation |
Fracturable lookup table and logic element
|
US6888373B2
(en)
|
2003-02-11 |
2005-05-03 |
Altera Corporation |
Fracturable incomplete look up table for area efficient logic elements
|
ATE364260T1
(de)
*
|
2003-02-19 |
2007-06-15 |
Koninkl Philips Electronics Nv |
Elektronischer schaltkreis mit einem feld programmierbarer logischer zellen
|
US6930510B2
(en)
*
|
2003-03-03 |
2005-08-16 |
Xilinx, Inc. |
FPGA architecture with mixed interconnect resources optimized for fast and low-power routing and methods of utilizing the same
|
US6943581B1
(en)
|
2003-03-27 |
2005-09-13 |
Xilinx, Inc. |
Test methodology for direct interconnect with multiple fan-outs
|
US7000211B2
(en)
*
|
2003-03-31 |
2006-02-14 |
Stretch, Inc. |
System and method for efficiently mapping heterogeneous objects onto an array of heterogeneous programmable logic resources
|
US7581081B2
(en)
|
2003-03-31 |
2009-08-25 |
Stretch, Inc. |
Systems and methods for software extensible multi-processing
|
US8001266B1
(en)
|
2003-03-31 |
2011-08-16 |
Stretch, Inc. |
Configuring a multi-processor system
|
US7590829B2
(en)
*
|
2003-03-31 |
2009-09-15 |
Stretch, Inc. |
Extension adapter
|
US7613900B2
(en)
*
|
2003-03-31 |
2009-11-03 |
Stretch, Inc. |
Systems and methods for selecting input/output configuration in an integrated circuit
|
US20040242261A1
(en)
*
|
2003-05-29 |
2004-12-02 |
General Dynamics Decision Systems, Inc. |
Software-defined radio
|
US7225422B2
(en)
*
|
2003-06-19 |
2007-05-29 |
International Business Machines Corporation |
Wire trimmed programmable logic array
|
US7373642B2
(en)
*
|
2003-07-29 |
2008-05-13 |
Stretch, Inc. |
Defining instruction extensions in a standard programming language
|
US7418575B2
(en)
*
|
2003-07-29 |
2008-08-26 |
Stretch, Inc. |
Long instruction word processing with instruction extensions
|
US6952813B1
(en)
|
2003-07-30 |
2005-10-04 |
Xilinx, Inc. |
Method and apparatus for selecting programmable interconnects to reduce clock skew
|
US7185035B1
(en)
|
2003-10-23 |
2007-02-27 |
Altera Corporation |
Arithmetic structures for programmable logic devices
|
US7243312B1
(en)
|
2003-10-24 |
2007-07-10 |
Xilinx, Inc. |
Method and apparatus for power optimization during an integrated circuit design process
|
US7013449B2
(en)
*
|
2003-10-30 |
2006-03-14 |
Hewlett-Packard Development Company, L.P. |
Method of designing custom circuit device using scheduling clock cycles
|
US6982570B1
(en)
|
2003-10-30 |
2006-01-03 |
Hewlett-Packard Development Company, L.P. |
Reconfigurable device
|
US7565388B1
(en)
|
2003-11-21 |
2009-07-21 |
Altera Corporation |
Logic cell supporting addition of three binary words
|
US7167021B1
(en)
*
|
2003-11-24 |
2007-01-23 |
Altera Corporation |
Logic device logic modules having improved arithmetic circuitry
|
US7317264B2
(en)
*
|
2003-11-25 |
2008-01-08 |
Eaton Corporation |
Method and apparatus to independently control contactors in a multiple contactor configuration
|
US7019557B2
(en)
*
|
2003-12-24 |
2006-03-28 |
Viciciv Technology |
Look-up table based logic macro-cells
|
US7176716B2
(en)
*
|
2003-12-24 |
2007-02-13 |
Viciciv Technology |
Look-up table structure with embedded carry logic
|
US7558812B1
(en)
*
|
2003-11-26 |
2009-07-07 |
Altera Corporation |
Structures for LUT-based arithmetic in PLDs
|
US7030651B2
(en)
*
|
2003-12-04 |
2006-04-18 |
Viciciv Technology |
Programmable structured arrays
|
US7336097B2
(en)
*
|
2003-12-24 |
2008-02-26 |
Viciciv, Inc. |
Look-up table structure with embedded carry logic
|
US7853636B2
(en)
*
|
2003-12-29 |
2010-12-14 |
Xilinx, Inc. |
Digital signal processing circuit having a pattern detector circuit for convergent rounding
|
US7480690B2
(en)
*
|
2003-12-29 |
2009-01-20 |
Xilinx, Inc. |
Arithmetic circuit with multiplexed addend inputs
|
US7860915B2
(en)
|
2003-12-29 |
2010-12-28 |
Xilinx, Inc. |
Digital signal processing circuit having a pattern circuit for determining termination conditions
|
US7467175B2
(en)
*
|
2003-12-29 |
2008-12-16 |
Xilinx, Inc. |
Programmable logic device with pipelined DSP slices
|
US7840627B2
(en)
*
|
2003-12-29 |
2010-11-23 |
Xilinx, Inc. |
Digital signal processing circuit having input register blocks
|
US7567997B2
(en)
*
|
2003-12-29 |
2009-07-28 |
Xilinx, Inc. |
Applications of cascading DSP slices
|
US7853632B2
(en)
|
2003-12-29 |
2010-12-14 |
Xilinx, Inc. |
Architectural floorplan for a digital signal processing circuit
|
US7882165B2
(en)
*
|
2003-12-29 |
2011-02-01 |
Xilinx, Inc. |
Digital signal processing element having an arithmetic logic unit
|
US7467177B2
(en)
*
|
2003-12-29 |
2008-12-16 |
Xilinx, Inc. |
Mathematical circuit with dynamic rounding
|
US7844653B2
(en)
|
2003-12-29 |
2010-11-30 |
Xilinx, Inc. |
Digital signal processing circuit having a pre-adder circuit
|
JP4664311B2
(ja)
|
2003-12-29 |
2011-04-06 |
ザイリンクス インコーポレイテッド |
カスケード接続するdspスライスを備えた集積回路
|
US7865542B2
(en)
*
|
2003-12-29 |
2011-01-04 |
Xilinx, Inc. |
Digital signal processing block having a wide multiplexer
|
US7840630B2
(en)
|
2003-12-29 |
2010-11-23 |
Xilinx, Inc. |
Arithmetic logic unit circuit
|
US7853634B2
(en)
|
2003-12-29 |
2010-12-14 |
Xilinx, Inc. |
Digital signal processing circuit having a SIMD circuit
|
US8495122B2
(en)
*
|
2003-12-29 |
2013-07-23 |
Xilinx, Inc. |
Programmable device with dynamic DSP architecture
|
US7849119B2
(en)
|
2003-12-29 |
2010-12-07 |
Xilinx, Inc. |
Digital signal processing circuit having a pattern detector circuit
|
US7472155B2
(en)
*
|
2003-12-29 |
2008-12-30 |
Xilinx, Inc. |
Programmable logic device with cascading DSP slices
|
US7870182B2
(en)
|
2003-12-29 |
2011-01-11 |
Xilinx Inc. |
Digital signal processing circuit having an adder circuit with carry-outs
|
US7176713B2
(en)
*
|
2004-01-05 |
2007-02-13 |
Viciciv Technology |
Integrated circuits with RAM and ROM fabrication options
|
US7126373B1
(en)
|
2004-02-14 |
2006-10-24 |
Herman Schmit |
Configurable logic circuits with commutative properties
|
KR100564611B1
(ko)
*
|
2004-02-14 |
2006-03-29 |
삼성전자주식회사 |
하드 디스크 드라이브의 완충 구조체
|
US7193432B1
(en)
|
2004-02-14 |
2007-03-20 |
Herman Schmit |
VPA logic circuits
|
US7167025B1
(en)
|
2004-02-14 |
2007-01-23 |
Herman Schmit |
Non-sequentially configurable IC
|
US7109752B1
(en)
|
2004-02-14 |
2006-09-19 |
Herman Schmit |
Configurable circuits, IC's, and systems
|
US7157933B1
(en)
|
2004-02-14 |
2007-01-02 |
Herman Schmit |
Configurable circuits, IC's, and systems
|
US7425841B2
(en)
|
2004-02-14 |
2008-09-16 |
Tabula Inc. |
Configurable circuits, IC's, and systems
|
US7193440B1
(en)
|
2004-02-14 |
2007-03-20 |
Herman Schmit |
Configurable circuits, IC's, and systems
|
US7126381B1
(en)
|
2004-02-14 |
2006-10-24 |
Herman Schmit |
VPA interconnect circuit
|
US7622951B2
(en)
|
2004-02-14 |
2009-11-24 |
Tabula, Inc. |
Via programmable gate array with offset direct connections
|
US7284222B1
(en)
|
2004-06-30 |
2007-10-16 |
Tabula, Inc. |
Method and apparatus for identifying connections between configurable nodes in a configurable integrated circuit
|
US7205791B1
(en)
|
2004-03-12 |
2007-04-17 |
Altera Corporation |
Bypass-able carry chain in a programmable logic device
|
US7061268B1
(en)
|
2004-03-15 |
2006-06-13 |
Altera Corporation |
Initializing a carry chain in a programmable logic device
|
US7167022B1
(en)
|
2004-03-25 |
2007-01-23 |
Altera Corporation |
Omnibus logic element including look up table based logic elements
|
US6975139B2
(en)
*
|
2004-03-30 |
2005-12-13 |
Advantage Logic, Inc. |
Scalable non-blocking switching network for programmable logic
|
US7698118B2
(en)
*
|
2004-04-15 |
2010-04-13 |
Mentor Graphics Corporation |
Logic design modeling and interconnection
|
WO2005109646A1
(ja)
|
2004-05-12 |
2005-11-17 |
National University Corporation Okayama University |
多次元のスイッチトポロジーを有する集積回路
|
US7489164B2
(en)
*
|
2004-05-17 |
2009-02-10 |
Raminda Udaya Madurawe |
Multi-port memory devices
|
US7312630B2
(en)
*
|
2004-06-30 |
2007-12-25 |
Tabula, Inc. |
Configurable integrated circuit with built-in turns
|
US7408382B2
(en)
*
|
2004-06-30 |
2008-08-05 |
Tabula, Inc. |
Configurable circuits, IC's, and systems
|
US7282950B1
(en)
*
|
2004-11-08 |
2007-10-16 |
Tabula, Inc. |
Configurable IC's with logic resources with offset connections
|
US7193438B1
(en)
|
2004-06-30 |
2007-03-20 |
Andre Rohe |
Configurable integrated circuit with offset connection
|
US7449915B2
(en)
*
|
2004-06-30 |
2008-11-11 |
Tabula Inc. |
VPA logic circuits
|
US7145361B1
(en)
*
|
2004-06-30 |
2006-12-05 |
Andre Rohe |
Configurable integrated circuit with different connection schemes
|
US7243329B2
(en)
*
|
2004-07-02 |
2007-07-10 |
Altera Corporation |
Application-specific integrated circuit equivalents of programmable logic and associated methods
|
US7460529B2
(en)
*
|
2004-07-29 |
2008-12-02 |
Advantage Logic, Inc. |
Interconnection fabric using switching networks in hierarchy
|
US7254797B2
(en)
*
|
2004-09-30 |
2007-08-07 |
Rambus Inc. |
Input/output cells with localized clock routing
|
US7301368B2
(en)
*
|
2005-03-15 |
2007-11-27 |
Tabula, Inc. |
Embedding memory within tile arrangement of a configurable IC
|
US7743085B2
(en)
*
|
2004-11-08 |
2010-06-22 |
Tabula, Inc. |
Configurable IC with large carry chains
|
US7330050B2
(en)
|
2004-11-08 |
2008-02-12 |
Tabula, Inc. |
Storage elements for a configurable IC and method and apparatus for accessing data stored in the storage elements
|
US7268586B1
(en)
*
|
2004-11-08 |
2007-09-11 |
Tabula, Inc. |
Method and apparatus for accessing stored data in a reconfigurable IC
|
US7317331B2
(en)
|
2004-11-08 |
2008-01-08 |
Tabula, Inc. |
Reconfigurable IC that has sections running at different reconfiguration rates
|
US7342415B2
(en)
*
|
2004-11-08 |
2008-03-11 |
Tabula, Inc. |
Configurable IC with interconnect circuits that also perform storage operations
|
US7276933B1
(en)
|
2004-11-08 |
2007-10-02 |
Tabula, Inc. |
Reconfigurable IC that has sections running at different looperness
|
US7242216B1
(en)
|
2004-11-08 |
2007-07-10 |
Herman Schmit |
Embedding memory between tile arrangement of a configurable IC
|
US7224181B1
(en)
*
|
2004-11-08 |
2007-05-29 |
Herman Schmit |
Clock distribution in a configurable IC
|
US7295037B2
(en)
|
2004-11-08 |
2007-11-13 |
Tabula, Inc. |
Configurable IC with routing circuits with offset connections
|
US20070244958A1
(en)
*
|
2004-11-08 |
2007-10-18 |
Jason Redgrave |
Configurable IC's with carry bypass circuitry
|
US7573296B2
(en)
*
|
2004-11-08 |
2009-08-11 |
Tabula Inc. |
Configurable IC with configurable routing resources that have asymmetric input and/or outputs
|
US7259587B1
(en)
|
2004-11-08 |
2007-08-21 |
Tabula, Inc. |
Configurable IC's with configurable logic resources that have asymetric inputs and/or outputs
|
US7917559B2
(en)
*
|
2004-11-08 |
2011-03-29 |
Tabula, Inc. |
Configurable IC's with configurable logic circuits that perform adder and/or subtractor operations
|
US7428721B2
(en)
*
|
2004-12-01 |
2008-09-23 |
Tabula, Inc. |
Operational cycle assignment in a configurable IC
|
US7236009B1
(en)
|
2004-12-01 |
2007-06-26 |
Andre Rohe |
Operational time extension
|
US7496879B2
(en)
*
|
2004-12-01 |
2009-02-24 |
Tabula, Inc. |
Concurrent optimization of physical design and operational cycle assignment
|
US7212030B1
(en)
*
|
2004-12-31 |
2007-05-01 |
Actel Corporation |
Field programmable gate array long line routing network
|
US7358765B2
(en)
*
|
2005-02-23 |
2008-04-15 |
Cswitch Corporation |
Dedicated logic cells employing configurable logic and dedicated logic functions
|
US7298169B2
(en)
|
2005-03-15 |
2007-11-20 |
Tabula, Inc |
Hybrid logic/interconnect circuit in a configurable IC
|
US7825684B2
(en)
*
|
2005-03-15 |
2010-11-02 |
Tabula, Inc. |
Variable width management for a memory of a configurable IC
|
US7530033B2
(en)
|
2005-03-15 |
2009-05-05 |
Tabula, Inc. |
Method and apparatus for decomposing functions in a configurable IC
|
US7224182B1
(en)
|
2005-03-15 |
2007-05-29 |
Brad Hutchings |
Hybrid configurable circuit for a configurable IC
|
US20070244959A1
(en)
*
|
2005-03-15 |
2007-10-18 |
Steven Teig |
Configurable IC's with dual carry chains
|
US7310003B2
(en)
*
|
2005-03-15 |
2007-12-18 |
Tabula, Inc. |
Configurable IC with interconnect circuits that have select lines driven by user signals
|
US7230869B1
(en)
|
2005-03-15 |
2007-06-12 |
Jason Redgrave |
Method and apparatus for accessing contents of memory cells
|
US7375552B1
(en)
|
2005-06-14 |
2008-05-20 |
Xilinx, Inc. |
Programmable logic block with dedicated and selectable lookup table outputs coupled to general interconnect structure
|
US7218143B1
(en)
|
2005-06-14 |
2007-05-15 |
Xilinx, Inc. |
Integrated circuit having fast interconnect paths between memory elements and carry logic
|
US7221186B1
(en)
|
2005-06-14 |
2007-05-22 |
Xilinx, Inc. |
Efficient tile layout for a programmable logic device
|
US7233168B1
(en)
|
2005-06-14 |
2007-06-19 |
Xilinx, Inc. |
Methods of setting and resetting lookup table memory cells
|
US7268587B1
(en)
|
2005-06-14 |
2007-09-11 |
Xilinx, Inc. |
Programmable logic block with carry chains providing lookahead functions of different lengths
|
US7804719B1
(en)
|
2005-06-14 |
2010-09-28 |
Xilinx, Inc. |
Programmable logic block having reduced output delay during RAM write processes when programmed to function in RAM mode
|
US7218140B1
(en)
|
2005-06-14 |
2007-05-15 |
Xilinx, Inc. |
Integrated circuit having fast interconnect paths between carry chain multiplexers and lookup tables
|
US7202698B1
(en)
|
2005-06-14 |
2007-04-10 |
Xilinx, Inc. |
Integrated circuit having a programmable input structure with bounce capability
|
US7253658B1
(en)
|
2005-06-14 |
2007-08-07 |
Xilinx, Inc. |
Integrated circuit providing direct access to multi-directional interconnect lines in a general interconnect structure
|
US7193433B1
(en)
|
2005-06-14 |
2007-03-20 |
Xilinx, Inc. |
Programmable logic block having lookup table with partial output signal driving carry multiplexer
|
US7274214B1
(en)
|
2005-06-14 |
2007-09-25 |
Xilinx, Inc. |
Efficient tile layout for a programmable logic device
|
US7276934B1
(en)
|
2005-06-14 |
2007-10-02 |
Xilinx, Inc. |
Integrated circuit with programmable routing structure including diagonal interconnect lines
|
US7205790B1
(en)
|
2005-06-14 |
2007-04-17 |
Xilinx, Inc. |
Programmable integrated circuit providing efficient implementations of wide logic functions
|
US7279929B1
(en)
|
2005-06-14 |
2007-10-09 |
Xilinx, Inc. |
Integrated circuit with programmable routing structure including straight and diagonal interconnect lines
|
US7218139B1
(en)
|
2005-06-14 |
2007-05-15 |
Xilinx, Inc. |
Programmable integrated circuit providing efficient implementations of arithmetic functions
|
US7265576B1
(en)
|
2005-06-14 |
2007-09-04 |
Xilinx, Inc. |
Programmable lookup table with dual input and output terminals in RAM mode
|
US7202697B1
(en)
|
2005-06-14 |
2007-04-10 |
Xilinx, Inc. |
Programmable logic block having improved performance when functioning in shift register mode
|
US7196543B1
(en)
|
2005-06-14 |
2007-03-27 |
Xilinx, Inc. |
Integrated circuit having a programmable input structure with optional fanout capability
|
US7199610B1
(en)
|
2005-06-14 |
2007-04-03 |
Xilinx, Inc. |
Integrated circuit interconnect structure having reduced coupling between interconnect lines
|
US7215138B1
(en)
|
2005-06-14 |
2007-05-08 |
Xilinx, Inc. |
Programmable lookup table with dual input and output terminals in shift register mode
|
US7256612B1
(en)
*
|
2005-06-14 |
2007-08-14 |
Xilinx, Inc. |
Programmable logic block providing carry chain with programmable initialization values
|
US7284228B1
(en)
|
2005-07-19 |
2007-10-16 |
Xilinx, Inc. |
Methods of using ant colony optimization to pack designs into programmable logic devices
|
US8620980B1
(en)
|
2005-09-27 |
2013-12-31 |
Altera Corporation |
Programmable device with specialized multiplier blocks
|
US7491576B1
(en)
|
2005-11-01 |
2009-02-17 |
Xilinx, Inc. |
Yield-enhancing methods of providing a family of scaled integrated circuits
|
US7402443B1
(en)
|
2005-11-01 |
2008-07-22 |
Xilinx, Inc. |
Methods of providing families of integrated circuits with similar dies partially disabled using product selection codes
|
US7312631B1
(en)
*
|
2005-11-01 |
2007-12-25 |
Xilinx, Inc. |
Structures and methods for avoiding hold time violations in a programmable logic device
|
US7451421B1
(en)
*
|
2005-11-01 |
2008-11-11 |
Xilinx, Inc. |
Methods of implementing and modeling interconnect lines at optional boundaries in multi-product programmable IC dies
|
US7498192B1
(en)
|
2005-11-01 |
2009-03-03 |
Xilinx, Inc. |
Methods of providing a family of related integrated circuits of different sizes
|
US7765249B1
(en)
|
2005-11-07 |
2010-07-27 |
Tabula, Inc. |
Use of hybrid interconnect/logic circuits for multiplication
|
US7818361B1
(en)
|
2005-11-07 |
2010-10-19 |
Tabula, Inc. |
Method and apparatus for performing two's complement multiplication
|
US8463836B1
(en)
|
2005-11-07 |
2013-06-11 |
Tabula, Inc. |
Performing mathematical and logical operations in multiple sub-cycles
|
US7372297B1
(en)
|
2005-11-07 |
2008-05-13 |
Tabula Inc. |
Hybrid interconnect/logic circuits enabling efficient replication of a function in several sub-cycles to save logic and routing resources
|
US7262633B1
(en)
|
2005-11-11 |
2007-08-28 |
Tabula, Inc. |
Via programmable gate array with offset bit lines
|
US7679401B1
(en)
|
2005-12-01 |
2010-03-16 |
Tabula, Inc. |
User registers implemented with routing circuits in a configurable IC
|
US7423453B1
(en)
|
2006-01-20 |
2008-09-09 |
Advantage Logic, Inc. |
Efficient integrated circuit layout scheme to implement a scalable switching network used in interconnection fabric
|
US8266198B2
(en)
|
2006-02-09 |
2012-09-11 |
Altera Corporation |
Specialized processing block for programmable logic device
|
US8266199B2
(en)
|
2006-02-09 |
2012-09-11 |
Altera Corporation |
Specialized processing block for programmable logic device
|
US8041759B1
(en)
|
2006-02-09 |
2011-10-18 |
Altera Corporation |
Specialized processing block for programmable logic device
|
US8301681B1
(en)
|
2006-02-09 |
2012-10-30 |
Altera Corporation |
Specialized processing block for programmable logic device
|
US7486111B2
(en)
*
|
2006-03-08 |
2009-02-03 |
Tier Logic, Inc. |
Programmable logic devices comprising time multiplexed programmable interconnect
|
US7694083B1
(en)
|
2006-03-08 |
2010-04-06 |
Tabula, Inc. |
System and method for providing a virtual memory architecture narrower and deeper than a physical memory architecture
|
US7797497B1
(en)
*
|
2006-03-08 |
2010-09-14 |
Tabula, Inc. |
System and method for providing more logical memory ports than physical memory ports
|
US7669097B1
(en)
|
2006-03-27 |
2010-02-23 |
Tabula, Inc. |
Configurable IC with error detection and correction circuitry
|
US7389485B1
(en)
|
2006-03-28 |
2008-06-17 |
Xilinx, Inc. |
Methods of routing low-power designs in programmable logic devices having heterogeneous routing architectures
|
US7836117B1
(en)
|
2006-04-07 |
2010-11-16 |
Altera Corporation |
Specialized processing block for programmable logic device
|
US7822799B1
(en)
|
2006-06-26 |
2010-10-26 |
Altera Corporation |
Adder-rounder circuitry for specialized processing block in programmable logic device
|
US20080024165A1
(en)
*
|
2006-07-28 |
2008-01-31 |
Raminda Udaya Madurawe |
Configurable embedded multi-port memory
|
US8386550B1
(en)
|
2006-09-20 |
2013-02-26 |
Altera Corporation |
Method for configuring a finite impulse response filter in a programmable logic device
|
US7930336B2
(en)
|
2006-12-05 |
2011-04-19 |
Altera Corporation |
Large multiplier for programmable logic device
|
US8386553B1
(en)
|
2006-12-05 |
2013-02-26 |
Altera Corporation |
Large multiplier for programmable logic device
|
US7930666B1
(en)
|
2006-12-12 |
2011-04-19 |
Tabula, Inc. |
System and method of providing a memory hierarchy
|
US7814137B1
(en)
|
2007-01-09 |
2010-10-12 |
Altera Corporation |
Combined interpolation and decimation filter for programmable logic device
|
US7865541B1
(en)
|
2007-01-22 |
2011-01-04 |
Altera Corporation |
Configuring floating point operations in a programmable logic device
|
US8650231B1
(en)
|
2007-01-22 |
2014-02-11 |
Altera Corporation |
Configuring floating point operations in a programmable device
|
US8645450B1
(en)
|
2007-03-02 |
2014-02-04 |
Altera Corporation |
Multiplier-accumulator circuitry and methods
|
EP2597777A3
(de)
|
2007-03-20 |
2014-08-20 |
Tabula, Inc. |
Konfigurierbares IC mit einem koppelfeld mit speicherelementen
|
US8112468B1
(en)
|
2007-03-22 |
2012-02-07 |
Tabula, Inc. |
Method and apparatus for performing an operation with a plurality of sub-operations in a configurable IC
|
US7394287B1
(en)
|
2007-05-21 |
2008-07-01 |
Altera Corporation |
Programmable logic device having complex logic blocks with improved logic cell functionality
|
US7459932B1
(en)
*
|
2007-05-24 |
2008-12-02 |
Altera Corporation |
Programmable logic device having logic modules with improved register capabilities
|
US7949699B1
(en)
|
2007-08-30 |
2011-05-24 |
Altera Corporation |
Implementation of decimation filter in integrated circuit device using ram-based data storage
|
EP2201569A4
(de)
|
2007-09-06 |
2011-07-13 |
Tabula Inc |
Konfigurationskontextwechsler
|
EP2188735A1
(de)
*
|
2007-09-13 |
2010-05-26 |
Friedrich-Alexander-Universität Erlangen-Nürnberg |
Logikchip, verfahren und computerprogramm zur bereitstellung einer konfigurationsinformation für einen konfigurierbaren logikchip
|
US7902862B2
(en)
*
|
2007-09-14 |
2011-03-08 |
Agate Logic, Inc. |
High-bandwidth interconnect network for an integrated circuit
|
US7635988B2
(en)
*
|
2007-11-19 |
2009-12-22 |
Tier Logic, Inc. |
Multi-port thin-film memory devices
|
US20090128189A1
(en)
*
|
2007-11-19 |
2009-05-21 |
Raminda Udaya Madurawe |
Three dimensional programmable devices
|
US7602213B2
(en)
*
|
2007-12-26 |
2009-10-13 |
Tier Logic, Inc. |
Using programmable latch to implement logic
|
US7573293B2
(en)
*
|
2007-12-26 |
2009-08-11 |
Tier Logic, Inc. |
Programmable logic based latches and shift registers
|
US7795913B2
(en)
*
|
2007-12-26 |
2010-09-14 |
Tier Logic |
Programmable latch based multiplier
|
US7573294B2
(en)
*
|
2007-12-26 |
2009-08-11 |
Tier Logic, Inc. |
Programmable logic based latches and shift registers
|
US8863067B1
(en)
|
2008-02-06 |
2014-10-14 |
Tabula, Inc. |
Sequential delay analysis by placement engines
|
US8959137B1
(en)
|
2008-02-20 |
2015-02-17 |
Altera Corporation |
Implementing large multipliers in a programmable integrated circuit device
|
US8244789B1
(en)
|
2008-03-14 |
2012-08-14 |
Altera Corporation |
Normalization of floating point operations in a programmable integrated circuit device
|
US7701248B2
(en)
*
|
2008-04-10 |
2010-04-20 |
Silicon Storage Technology, Inc. |
Storage element for controlling a logic circuit, and a logic device having an array of such storage elements
|
US8166435B2
(en)
*
|
2008-06-26 |
2012-04-24 |
Tabula, Inc. |
Timing operations in an IC with configurable circuits
|
US8626815B1
(en)
|
2008-07-14 |
2014-01-07 |
Altera Corporation |
Configuring a programmable integrated circuit device to perform matrix multiplication
|
US8230375B2
(en)
|
2008-09-14 |
2012-07-24 |
Raminda Udaya Madurawe |
Automated metal pattern generation for integrated circuits
|
US8674721B2
(en)
|
2008-09-17 |
2014-03-18 |
Tabula, Inc. |
Controllable storage elements for an IC
|
US8255448B1
(en)
|
2008-10-02 |
2012-08-28 |
Altera Corporation |
Implementing division in a programmable integrated circuit device
|
US8307023B1
(en)
|
2008-10-10 |
2012-11-06 |
Altera Corporation |
DSP block for implementing large multiplier on a programmable integrated circuit device
|
US7705629B1
(en)
|
2008-12-03 |
2010-04-27 |
Advantage Logic, Inc. |
Permutable switching network with enhanced interconnectivity for multicasting signals
|
US7714611B1
(en)
*
|
2008-12-03 |
2010-05-11 |
Advantage Logic, Inc. |
Permutable switching network with enhanced multicasting signals routing for interconnection fabric
|
US8479133B2
(en)
|
2009-01-27 |
2013-07-02 |
Xilinx, Inc. |
Method of and circuit for implementing a filter in an integrated circuit
|
US8543635B2
(en)
|
2009-01-27 |
2013-09-24 |
Xilinx, Inc. |
Digital signal processing block with preadder stage
|
US8987868B1
(en)
|
2009-02-24 |
2015-03-24 |
Xilinx, Inc. |
Method and apparatus for programmable heterogeneous integration of stacked semiconductor die
|
US8468192B1
(en)
|
2009-03-03 |
2013-06-18 |
Altera Corporation |
Implementing multipliers in a programmable integrated circuit device
|
US8549055B2
(en)
|
2009-03-03 |
2013-10-01 |
Altera Corporation |
Modular digital signal processing circuitry with optionally usable, dedicated connections between modules of the circuitry
|
US8886696B1
(en)
|
2009-03-03 |
2014-11-11 |
Altera Corporation |
Digital signal processing circuitry with redundancy and ability to support larger multipliers
|
US8706790B1
(en)
|
2009-03-03 |
2014-04-22 |
Altera Corporation |
Implementing mixed-precision floating-point operations in a programmable integrated circuit device
|
US8805916B2
(en)
|
2009-03-03 |
2014-08-12 |
Altera Corporation |
Digital signal processing circuitry with redundancy and bidirectional data paths
|
US8645449B1
(en)
|
2009-03-03 |
2014-02-04 |
Altera Corporation |
Combined floating point adder and subtractor
|
US7999570B2
(en)
|
2009-06-24 |
2011-08-16 |
Advantage Logic, Inc. |
Enhanced permutable switching network with multicasting signals for interconnection fabric
|
CN102460972B
(zh)
|
2009-06-30 |
2015-10-14 |
拉姆伯斯公司 |
用于调整时钟信号以补偿噪声的方法、系统和集成电路
|
US8650236B1
(en)
|
2009-08-04 |
2014-02-11 |
Altera Corporation |
High-rate interpolation or decimation filter in integrated circuit device
|
US7893712B1
(en)
|
2009-09-10 |
2011-02-22 |
Xilinx, Inc. |
Integrated circuit with a selectable interconnect circuit for low power or high performance operation
|
US8396914B1
(en)
|
2009-09-11 |
2013-03-12 |
Altera Corporation |
Matrix decomposition in an integrated circuit device
|
US8412756B1
(en)
|
2009-09-11 |
2013-04-02 |
Altera Corporation |
Multi-operand floating point operations in a programmable integrated circuit device
|
US8341580B2
(en)
*
|
2009-09-28 |
2012-12-25 |
Advantage Logic, Inc. |
Modular routing fabric using switching networks
|
US8539016B1
(en)
|
2010-02-09 |
2013-09-17 |
Altera Corporation |
QR decomposition in an integrated circuit device
|
US7948267B1
(en)
|
2010-02-09 |
2011-05-24 |
Altera Corporation |
Efficient rounding circuits and methods in configurable integrated circuit devices
|
US8601044B2
(en)
|
2010-03-02 |
2013-12-03 |
Altera Corporation |
Discrete Fourier Transform in an integrated circuit device
|
US8458243B1
(en)
|
2010-03-03 |
2013-06-04 |
Altera Corporation |
Digital signal processing circuit blocks with support for systolic finite-impulse-response digital filtering
|
US8484265B1
(en)
|
2010-03-04 |
2013-07-09 |
Altera Corporation |
Angular range reduction in an integrated circuit device
|
US8510354B1
(en)
|
2010-03-12 |
2013-08-13 |
Altera Corporation |
Calculation of trigonometric functions in an integrated circuit device
|
US8539014B2
(en)
|
2010-03-25 |
2013-09-17 |
Altera Corporation |
Solving linear matrices in an integrated circuit device
|
US9015023B2
(en)
|
2010-05-05 |
2015-04-21 |
Xilinx, Inc. |
Device specific configuration of operating voltage
|
US8862650B2
(en)
|
2010-06-25 |
2014-10-14 |
Altera Corporation |
Calculation of trigonometric functions in an integrated circuit device
|
US8589463B2
(en)
|
2010-06-25 |
2013-11-19 |
Altera Corporation |
Calculation of trigonometric functions in an integrated circuit device
|
US8577951B1
(en)
|
2010-08-19 |
2013-11-05 |
Altera Corporation |
Matrix operations in an integrated circuit device
|
US8890567B1
(en)
|
2010-09-30 |
2014-11-18 |
Altera Corporation |
High speed testing of integrated circuits including resistive elements
|
US8159268B1
(en)
|
2010-11-16 |
2012-04-17 |
Raminda Udaya Madurawe |
Interconnect structures for metal configurable integrated circuits
|
US8159265B1
(en)
|
2010-11-16 |
2012-04-17 |
Raminda Udaya Madurawe |
Memory for metal configurable integrated circuits
|
US8159266B1
(en)
|
2010-11-16 |
2012-04-17 |
Raminda Udaya Madurawe |
Metal configurable integrated circuits
|
JP5701054B2
(ja)
*
|
2010-12-28 |
2015-04-15 |
国立大学法人 熊本大学 |
リコンフィギュラブルロジックブロック、並びに、これを用いたプログラマブル論理回路装置、及び、テクノロジマッピング方法
|
US8645451B2
(en)
|
2011-03-10 |
2014-02-04 |
Altera Corporation |
Double-clocked specialized processing block in an integrated circuit device
|
US9600278B1
(en)
|
2011-05-09 |
2017-03-21 |
Altera Corporation |
Programmable device using fixed and configurable logic to implement recursive trees
|
US8941409B2
(en)
|
2011-07-01 |
2015-01-27 |
Tabula, Inc. |
Configurable storage elements
|
US9148151B2
(en)
|
2011-07-13 |
2015-09-29 |
Altera Corporation |
Configurable storage elements
|
US8812576B1
(en)
|
2011-09-12 |
2014-08-19 |
Altera Corporation |
QR decomposition in an integrated circuit device
|
US8949298B1
(en)
|
2011-09-16 |
2015-02-03 |
Altera Corporation |
Computing floating-point polynomials in an integrated circuit device
|
US9053045B1
(en)
|
2011-09-16 |
2015-06-09 |
Altera Corporation |
Computing floating-point polynomials in an integrated circuit device
|
US8762443B1
(en)
|
2011-11-15 |
2014-06-24 |
Altera Corporation |
Matrix operations in an integrated circuit device
|
US8522185B1
(en)
*
|
2012-02-06 |
2013-08-27 |
Xilinx, Inc. |
Method for placement and routing of a circuit design
|
US8543634B1
(en)
|
2012-03-30 |
2013-09-24 |
Altera Corporation |
Specialized processing block for programmable integrated circuit device
|
US9166598B1
(en)
|
2012-05-08 |
2015-10-20 |
Altera Corporation |
Routing and programming for resistive switch arrays
|
US9098332B1
(en)
|
2012-06-01 |
2015-08-04 |
Altera Corporation |
Specialized processing block with fixed- and floating-point structures
|
US8957512B2
(en)
|
2012-06-19 |
2015-02-17 |
Xilinx, Inc. |
Oversized interposer
|
US8869088B1
(en)
|
2012-06-27 |
2014-10-21 |
Xilinx, Inc. |
Oversized interposer formed from a multi-pattern region mask
|
US8996600B1
(en)
|
2012-08-03 |
2015-03-31 |
Altera Corporation |
Specialized processing block for implementing floating-point multiplier with subnormal operation support
|
US9026872B2
(en)
|
2012-08-16 |
2015-05-05 |
Xilinx, Inc. |
Flexible sized die for use in multi-die integrated circuit
|
US9490811B2
(en)
*
|
2012-10-04 |
2016-11-08 |
Efinix, Inc. |
Fine grain programmable gate architecture with hybrid logic/routing element and direct-drive routing
|
US9525419B2
(en)
|
2012-10-08 |
2016-12-20 |
Efinix, Inc. |
Heterogeneous segmented and direct routing architecture for field programmable gate array
|
US9207909B1
(en)
|
2012-11-26 |
2015-12-08 |
Altera Corporation |
Polynomial calculations optimized for programmable integrated circuit device structures
|
CA2901062A1
(en)
*
|
2013-03-01 |
2014-09-04 |
Atonarp Inc. |
Data processing device and control method therefor
|
US9189200B1
(en)
|
2013-03-14 |
2015-11-17 |
Altera Corporation |
Multiple-precision processing block in a programmable integrated circuit device
|
US9000490B2
(en)
|
2013-04-19 |
2015-04-07 |
Xilinx, Inc. |
Semiconductor package having IC dice and voltage tuners
|
US9348795B1
(en)
|
2013-07-03 |
2016-05-24 |
Altera Corporation |
Programmable device using fixed and configurable logic to implement floating-point rounding
|
US9547034B2
(en)
|
2013-07-03 |
2017-01-17 |
Xilinx, Inc. |
Monolithic integrated circuit die having modular die regions stitched together
|
US9379687B1
(en)
|
2014-01-14 |
2016-06-28 |
Altera Corporation |
Pipelined systolic finite impulse response filter
|
US9915869B1
(en)
|
2014-07-01 |
2018-03-13 |
Xilinx, Inc. |
Single mask set used for interposer fabrication of multiple products
|
US9372956B1
(en)
|
2014-11-10 |
2016-06-21 |
Xilinx, Inc. |
Increased usable programmable device dice
|
US9684488B2
(en)
|
2015-03-26 |
2017-06-20 |
Altera Corporation |
Combined adder and pre-adder for high-radix multiplier circuit
|
US10942706B2
(en)
|
2017-05-05 |
2021-03-09 |
Intel Corporation |
Implementation of floating-point trigonometric functions in an integrated circuit device
|
US10523209B1
(en)
*
|
2017-11-14 |
2019-12-31 |
Flex Logix Technologies, Inc. |
Test circuitry and techniques for logic tiles of FPGA
|