EP0392582A1 - Method of frequency discrimination - Google Patents

Method of frequency discrimination Download PDF

Info

Publication number
EP0392582A1
EP0392582A1 EP90200734A EP90200734A EP0392582A1 EP 0392582 A1 EP0392582 A1 EP 0392582A1 EP 90200734 A EP90200734 A EP 90200734A EP 90200734 A EP90200734 A EP 90200734A EP 0392582 A1 EP0392582 A1 EP 0392582A1
Authority
EP
European Patent Office
Prior art keywords
loop
voltage
crossing
zero
block
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP90200734A
Other languages
German (de)
French (fr)
Other versions
EP0392582B1 (en
Inventor
Gertjan Rhebergen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Koninklijke Philips NV
Original Assignee
Philips Gloeilampenfabrieken NV
Koninklijke Philips Electronics NV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Philips Gloeilampenfabrieken NV, Koninklijke Philips Electronics NV filed Critical Philips Gloeilampenfabrieken NV
Publication of EP0392582A1 publication Critical patent/EP0392582A1/en
Application granted granted Critical
Publication of EP0392582B1 publication Critical patent/EP0392582B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R23/00Arrangements for measuring frequencies; Arrangements for analysing frequency spectra
    • G01R23/02Arrangements for measuring frequency, e.g. pulse repetition rate; Arrangements for measuring period of current or voltage
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R23/00Arrangements for measuring frequencies; Arrangements for analysing frequency spectra
    • G01R23/02Arrangements for measuring frequency, e.g. pulse repetition rate; Arrangements for measuring period of current or voltage
    • G01R23/15Indicating that frequency of pulses is either above or below a predetermined value or within or outside a predetermined range of values, by making use of non-linear or digital elements (indicating that pulse width is above or below a certain limit)

Definitions

  • the invention relates to a method of frequency discrimination of an a.c. voltage by means of a processor linked to the a.c. voltage, in which: - a first zero-crossing of the a.c. voltage is detected in response to which a program in the processor is initiated; - this program comprises a loop with a fixed number of instructions, the cycle time of the loop being much smaller than a minimum foreseeable period of the a.c. voltage and - this loop comprises a counting instruction for counting the number of passed loop cycles.
  • Such a method is known from Japanese Patent Application No. 56-145261 laid open to public inspection.
  • two possible frequencies of an a.c. voltage are discriminated by generating, after a zero-crossing of the a.c. voltage, a signal that has a duration comprised between the periods belonging to the two possible frequencies.
  • the polarity of the a.c. voltage is perceived, which polarity forms an indication for the frequency to be determined. If the polarity is then equal to the one immediately after the detected zero-crossing, the period is shorter than the duration of the signal. With opposite polarities the period is longer than the duration of the signal. In the former case the frequency is the higher of the two and in the latter case the lower of the two.
  • the method according to the invention is characterized in that - this loop comprises a detecting instruction for detecting a next zero-­crossing; - in response to the detection of this next zero-crossing the loop is abandoned; - subsequently, the number of passed loop cycles is compared to at least a single preset value and - depending on the result of the comparison at least a single output conductor of the processor is moved to a corresponding logic state.
  • the program After a first zero-crossing is detected the program counts the number of loop cycles passed through, whose cycle times are known, until a next zero-crossing is detected. This total number of loop cycles passed through is decisive for the time interval between the two zero-crossings and thus also for the period of the a.c. voltage. Then, the total number of loop cycles passed through is compared with one or more preset values. When a comparison is made with one preset value, the total number of loop cycles passed through is smaller or larger than this value and thus a distinction can be made between two possible frequencies. In this case a single output conductor will suffice for displaying the result of the comparison (for example, the logic value "one" for the highest frequency and the logic value "zero" for the lowest frequency).
  • a device comprising a processor such as, for example, a telephone set
  • the program whose flow chart is represented in Fig. 1 is initiated.
  • the number of passed loop cycles, indicated by the letter i receives the value zero (block 1).
  • the program tests whether a zero-crossing occurs in the a.c. voltage of the electric mains (block 2). As long as this does not happen, the program continues testing.
  • the hardware link between the processor and the electric mains required for detecting a zero-crossing will generally already be available, for example, if the telephone set displays the time of day on an alphanumeric display.
  • the a.c. voltage of the electric mains provides a better long-term stability than the relatively inaccurate processor clock.
  • the program detects a zero-crossing in the a.c. voltage of the electric mains (block 2), the program will enter a loop (blocks 3 and 4).
  • This loop comprises a fixed amount of instructions and consequently has a constant cycle time of, for example, 10 ⁇ secs.
  • the number of passed loop cycles i is first incremented by one (block 3) and then tested for a zero-crossing of the a.c. voltage (block 4). As long as this zero-crossing is not detected the program remains in the loop (proceed to block 3). If the zero-crossing is detected indeed, the program will leave the loop and test whether the number of passed loop cycles i exceeds a preset value k (block 5). If it does, the program will select a frequency of 50 Hz (block 6). If the number of passed loop cycles i does not exceed the preset value k, the program will choose in favour of a frequency of 60 Hz (block 7).
  • a program operating along the lines of this flow chart discriminates among four possible frequencies which are 1000, 2000, 3000 and 4000 Hz in this exemplary embodiment.
  • the program detects a zero-crossing of the a.c. voltage (block 2), the program will enter a loop (blocks 3 and 4) with a fixed number of instructions. Consequently, the cycle time is constant, again 10 ⁇ secs, for example, as was also assumed in the description of Fig. 1. By increasing or decreasing respectively, the number of instructions in the loop the cycle time becomes longer or shorter respectively, and can be brought to a desired value depending on the size(s) of the frequency(ies) to be determined.
  • the program will test whether the number of passed loop cycles i exceeds a third preset value k3 (block 12). If it does not exceed this value, the program will choose in favour of a frequency of 2000 Hz and if it does, the program will choose in favour of a frequency of 1000 Hz.
  • the interval between two consecutive zero-crossings is 500 ⁇ secs, which corresponds with approximately 50 loop cycles.
  • an interval is found of 250 ⁇ secs (approximately 25 loop cycles).
  • a frequency of 3000 Hz has an interval of approximately 167 ⁇ secs (approximately 16 loop cycles) and a frequency of 4000 Hz has an interval of 125 ⁇ secs (approximately 12 loop cycles).
  • the first preset value k1 is then to be chosen between the values 12 and 16, for example the value 14.
  • the second preset value k2 is then to be chosen between the values 16 and 25, for example, the value 20.
  • the third preset value k3 is then to be chosen between the values 25 and 50, for example, the value 37.
  • Fig. 3 shows a block diagram of an arrangement suitable for implementing the method according to the invention and comprising a processor 20 having an input conductor 21 and an output conductor 22, which are both coupled to the memory fields 23 inside the processor 20.
  • a first zero-crossing detector function 24 a second zero-crossing detector function 25
  • a counter function 26 a comparator function 27 are realised by means of software.
  • the program with the loop with the fixed number of instructions is initiated as is the counter function 26, counting the number of passed loop cycles.
  • this counter function 26 is stopped.
  • the comparator function 27 compares the count of the counter function 26, this count being equal to the number of passed loop cycles, with one or a plurality of preset values and, in response thereto, applies an output signal to output conductor 22 which is consequently moved to a logic state belonging to the result of the comparison.

Abstract

A method of discriminating among frequencies of an a.c. voltage by means of a processor linked to the a.c. voltage, wherein, after detection of a first zero-crossing of the a.c. voltage, a looped program is initiated, the loop comprising a counter counting the number of loop cycles until a second zero-crossing is detected. Then it is determined in which preset interval the count is situated, each interval corresponding with a possibly occurring 10 frequency.

Description

  • The invention relates to a method of frequency discrimination of an a.c. voltage by means of a processor linked to the a.c. voltage, in which:
    - a first zero-crossing of the a.c. voltage is detected in response to which a program in the processor is initiated;
    - this program comprises a loop with a fixed number of instructions, the cycle time of the loop being much smaller than a minimum foreseeable period of the a.c. voltage and
    - this loop comprises a counting instruction for counting the number of passed loop cycles.
  • The invention likewise relates to a device suitable for implementing this method.
  • Such a method is known from Japanese Patent Application No. 56-145261 laid open to public inspection. In this Japanese Patent Application two possible frequencies of an a.c. voltage are discriminated by generating, after a zero-crossing of the a.c. voltage, a signal that has a duration comprised between the periods belonging to the two possible frequencies. At the terminal instant of this signal the polarity of the a.c. voltage is perceived, which polarity forms an indication for the frequency to be determined. If the polarity is then equal to the one immediately after the detected zero-crossing, the period is shorter than the duration of the signal. With opposite polarities the period is longer than the duration of the signal. In the former case the frequency is the higher of the two and in the latter case the lower of the two.
  • Thus, in this context it is only possible to discriminate between two optional frequencies, because the polarity either remains the same or changes signs.
  • It is an object of the invention to enable discriminating among various frequencies completely on the basis of software.
  • For this purpose, the method according to the invention is characterized in that
    - this loop comprises a detecting instruction for detecting a next zero-­crossing;
    - in response to the detection of this next zero-crossing the loop is abandoned;
    - subsequently, the number of passed loop cycles is compared to at least a single preset value and
    - depending on the result of the comparison at least a single output conductor of the processor is moved to a corresponding logic state.
  • After a first zero-crossing is detected the program counts the number of loop cycles passed through, whose cycle times are known, until a next zero-crossing is detected. This total number of loop cycles passed through is decisive for the time interval between the two zero-crossings and thus also for the period of the a.c. voltage. Then, the total number of loop cycles passed through is compared with one or more preset values. When a comparison is made with one preset value, the total number of loop cycles passed through is smaller or larger than this value and thus a distinction can be made between two possible frequencies. In this case a single output conductor will suffice for displaying the result of the comparison (for example, the logic value "one" for the highest frequency and the logic value "zero" for the lowest frequency).
  • When comparing with two or three preset values respectively, a distinction can be made between three or four possible frequencies respectively. In this case two output conductors will suffice for displaying the result of the comparison (for example, if a distinction is made between four possible frequencies, the values "zero" (00), "one" (01), "two" (10) and "three" (11) can be chosen for the respective possible frequencies).
  • The invention will now be further explained with the aid of embodiments represented in the drawing Figures, in which:
    • Fig. 1 shows a flow chart of the method according to the invention of discriminating between two possible frequencies;
    • Fig. 2 shows another flow chart of the method according to the invention of discriminating among four possible frequencies;
    • Fig. 3 shows a block diagram of a device suitable for implementing the method according to the invention.
  • The flow chart represented in Fig. 1 comprises 7 blocks, having the following descriptions:
    - block 1 (start; i=0); when the method is started the number of passed read cycles i is set to zero;
    - block 2 (test zero-crossing, V=0?); as long as no zero-crossing of the a.c. voltage is detected, the method continues testing for this; if a zero-crossing is detected indeed: proceed to block 3;
    - block 3 (i:=i+1); the number of passed loop cycles i is incremented by one;
    - block 4 (test zero-crossing, V=0?); as long as no zero-crossing is detected: return to block 3; blocks 3 and 4 together form a read cycle; if a zero-crossing is detected indeed: proceed to block 5;
    - block 5 (test i>k?); i is the number of passed loop cycles; k is the preset value; if i>k: proceed to block 6, otherwise proceed to block 7;
    - block 6 (50 Hz); the frequency of the a.c. voltage is 50 Hz;
    - block 7 (60 Hz); the frequency of the a.c. voltage is 60 Hz.
  • If a device comprising a processor such as, for example, a telephone set, is connected to the electric mains, whose frequency is 50 or 60 Hz, the program whose flow chart is represented in Fig. 1 is initiated. The number of passed loop cycles, indicated by the letter i, receives the value zero (block 1). Then, the program tests whether a zero-crossing occurs in the a.c. voltage of the electric mains (block 2). As long as this does not happen, the program continues testing. The hardware link between the processor and the electric mains required for detecting a zero-crossing will generally already be available, for example, if the telephone set displays the time of day on an alphanumeric display. The a.c. voltage of the electric mains provides a better long-term stability than the relatively inaccurate processor clock.
  • If the hardware link between the processor and the electric mains is not available, this link can be realised simply and inexpensively in a manner known to those skilled in the art.
  • If the program detects a zero-crossing in the a.c. voltage of the electric mains (block 2), the program will enter a loop (blocks 3 and 4). This loop comprises a fixed amount of instructions and consequently has a constant cycle time of, for example, 10 µsecs. In this loop the number of passed loop cycles i is first incremented by one (block 3) and then tested for a zero-crossing of the a.c. voltage (block 4). As long as this zero-crossing is not detected the program remains in the loop (proceed to block 3). If the zero-crossing is detected indeed, the program will leave the loop and test whether the number of passed loop cycles i exceeds a preset value k (block 5). If it does, the program will select a frequency of 50 Hz (block 6). If the number of passed loop cycles i does not exceed the preset value k, the program will choose in favour of a frequency of 60 Hz (block 7).
  • With a frequency of 50 Hz the interval between two consecutive zero-crossings (a half period) is 10 msecs. With a frequency of 60 Hz this is approximately 8.33 msecs. In the former case the number of passed loop cycles will be approximately 1000, in the second case approximately 833. A value situated between 833 and 1000, for example, the value 900, is then to be chosen for k.
  • The flow chart represented in Fig. 2 comprises 11 blocks having the following descriptions:
    - block 1 (start; i=0); see Fig. 1;
    - block 2 (test zero-crossing, V=0?); see Fig. 1;
    - block 3 (i:=i+1); see Fig. 1;
    - block 4 (test zero-crossing, V=0?); see Fig. 1;
    - block 10 (test i>k₁?); k₁ is the first preset value; if i>k₁, proceed to block 11, otherwise proceed to block 16;
    - block 11 (test i>k₂?); k₂ is the second preset value (k₂>k₁); if i>k₂ proceed to block 12, otherwise proceed to block 15;
    - block 12 (test i>k₃?); k₃ is the third preset value (k₃>k₂); if i>k₃, proceed to block 13, otherwise proceed to block 14;
    - block 13 (1000 Hz); the frequency of the a.c. voltage is 1000 Hz;
    - block 14 (2000 Hz); the frequency of the a.c. voltage is 2000 Hz;
    - block 15 (3000 Hz); the frequency of the a.c. voltage is 3000 Hz;
    - block 16 (4000 Hz); the frequency of the a.c. voltage is 4000 Hz.
  • A program operating along the lines of this flow chart discriminates among four possible frequencies which are 1000, 2000, 3000 and 4000 Hz in this exemplary embodiment.
  • When the program is initiated the number of passed loop cycles i is assigned the value zero. Subsequently, the program tests whether there is a zero-crossing of the a.c. voltage (block 2). As long as this is not the case, the program continues testing for this. Concerning the hardware link between the processor and the a.c. voltage it holds, as already described with respect to Fig. 1, that if this link is not available, it can be realised simply and inexpensively in a manner known to those skilled in the art.
  • If the program detects a zero-crossing of the a.c. voltage (block 2), the program will enter a loop (blocks 3 and 4) with a fixed number of instructions. Consequently, the cycle time is constant, again 10µsecs, for example, as was also assumed in the description of Fig. 1. By increasing or decreasing respectively, the number of instructions in the loop the cycle time becomes longer or shorter respectively, and can be brought to a desired value depending on the size(s) of the frequency(ies) to be determined.
  • In this loop first the number of passed read cycles i is incremented by one (block 3) and then it is tested whether there is a zero-crossing of the a.c. voltage (block 4). If the zero-crossing is detected the program will abandon the loop and test whether the number of passed loop cycles i exceeds a first preset value k₁ (block 10). If it does not exceed this value, the program will choose in favour of a frequency of 4000 Hz (block 16). If it does exceed this value the program will test whether the number of passed loop cycles i exceeds a second preset value k₂ (block 11). If it does not exceed this value, the program will choose in favour of a frequency of 3000 Hz (block 15). If it does exceed this value, the program will test whether the number of passed loop cycles i exceeds a third preset value k₃ (block 12). If it does not exceed this value, the program will choose in favour of a frequency of 2000 Hz and if it does, the program will choose in favour of a frequency of 1000 Hz.
  • At a frequency of 1000 Hz the interval between two consecutive zero-crossings (a half period) is 500 µsecs, which corresponds with approximately 50 loop cycles. Similarly, for a frequency of 2000 Hz an interval is found of 250 µsecs (approximately 25 loop cycles). A frequency of 3000 Hz has an interval of approximately 167 µsecs (approximately 16 loop cycles) and a frequency of 4000 Hz has an interval of 125 µsecs (approximately 12 loop cycles). The first preset value k₁ is then to be chosen between the values 12 and 16, for example the value 14. The second preset value k₂ is then to be chosen between the values 16 and 25, for example, the value 20. The third preset value k₃ is then to be chosen between the values 25 and 50, for example, the value 37.
  • Fig. 3 shows a block diagram of an arrangement suitable for implementing the method according to the invention and comprising a processor 20 having an input conductor 21 and an output conductor 22, which are both coupled to the memory fields 23 inside the processor 20. In these memory fields 23 a first zero-crossing detector function 24, a second zero-crossing detector function 25, a counter function 26 and a comparator function 27 are realised by means of software. After a first zero-crossing is detected by the first zero-crossing detector function 24 the program with the loop with the fixed number of instructions is initiated as is the counter function 26, counting the number of passed loop cycles. After a next zero-crossing is detected by the second zero-crossing detector function 25, this counter function 26 is stopped. The comparator function 27 then compares the count of the counter function 26, this count being equal to the number of passed loop cycles, with one or a plurality of preset values and, in response thereto, applies an output signal to output conductor 22 which is consequently moved to a logic state belonging to the result of the comparison.

Claims (2)

1. A method of frequency discrimination of an a.c. voltage by means of a processor linked to the a.c. voltage, in which:
- a first zero-crossing of the a.c. voltage is detected in response to which a program in the processor is initiated;
- this program comprises a loop with a fixed number of instructions, the cycle time of this loop being much smaller than a minimum foreseeable period of the a.c. voltage and
- this loop comprises a counting instruction for counting the number of passed loop cycles,
characterized in that
- this loop comprises a detecting instruction for detecting a next zero-­crossing;
- in response to the detection of this next zero-crossing the loop is abandoned;
- subsequently, the number of passed loop cycles is compared to at least a single preset value and
- depending on the result of the comparison at least a single output conductor of the processor is moved to a corresponding logic state.
2. A device suitable for implementing the method as claimed in Claim 1, comprising the processor which is linked to the a.c. voltage and arranged for performing the following steps:
- detecting the zero-crossing of the a.c. voltage in response to which in the processor the program comprising the loop with a fixed number of instructions is started of which loop the cycle time is much shorter than the minimum foreseeable period of the a.c. voltage and
- adding the number of passed loop cycles,
characterized in that the processor is further arranged for performing the following steps:
- detecting the next zero-crossing during each loop cycle,
- abandoning the loop after detecting of this next zero-crossing,
- comparing the number of passed loop cycles with at least a single preset value and
- depending on the result of the comparison, moving at least a single output conductor to the corresponding logic state.
EP90200734A 1989-04-03 1990-03-28 Method of frequency discrimination Expired - Lifetime EP0392582B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
NL8900807 1989-04-03
NL8900807A NL8900807A (en) 1989-04-03 1989-04-03 METHOD FOR DISTINCTION BETWEEN FREQUENCIES.

Publications (2)

Publication Number Publication Date
EP0392582A1 true EP0392582A1 (en) 1990-10-17
EP0392582B1 EP0392582B1 (en) 1995-07-26

Family

ID=19854401

Family Applications (1)

Application Number Title Priority Date Filing Date
EP90200734A Expired - Lifetime EP0392582B1 (en) 1989-04-03 1990-03-28 Method of frequency discrimination

Country Status (9)

Country Link
EP (1) EP0392582B1 (en)
JP (1) JPH02287162A (en)
KR (1) KR100192719B1 (en)
AT (1) ATE125627T1 (en)
CA (1) CA2013444A1 (en)
DE (1) DE69021112T2 (en)
ES (1) ES2077627T3 (en)
HK (1) HK169896A (en)
NL (1) NL8900807A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108957122A (en) * 2017-05-17 2018-12-07 佛山市顺德区美的电热电器制造有限公司 A kind of frequency determination methods and device of voltage

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4231029A (en) * 1978-02-28 1980-10-28 Westinghouse Electric Corp. Automatic transfer control device and frequency monitor
EP0058050A1 (en) * 1981-02-10 1982-08-18 Mitsubishi Denki Kabushiki Kaisha Measuring method

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4231029A (en) * 1978-02-28 1980-10-28 Westinghouse Electric Corp. Automatic transfer control device and frequency monitor
EP0058050A1 (en) * 1981-02-10 1982-08-18 Mitsubishi Denki Kabushiki Kaisha Measuring method

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN, vol. 7, no. 130 (P-202), 7th June 1983; & JP-A-56 145 261 (TOKYO SHIBAURA DENKI K.K.) 18-03-1983 *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108957122A (en) * 2017-05-17 2018-12-07 佛山市顺德区美的电热电器制造有限公司 A kind of frequency determination methods and device of voltage

Also Published As

Publication number Publication date
EP0392582B1 (en) 1995-07-26
KR100192719B1 (en) 1999-06-15
ATE125627T1 (en) 1995-08-15
DE69021112T2 (en) 1996-03-21
DE69021112D1 (en) 1995-08-31
JPH02287162A (en) 1990-11-27
NL8900807A (en) 1990-11-01
KR900016763A (en) 1990-11-14
HK169896A (en) 1996-09-20
ES2077627T3 (en) 1995-12-01
CA2013444A1 (en) 1990-10-03

Similar Documents

Publication Publication Date Title
EP0802602A3 (en) Apparatus for detecting and responding to series arcs in AC electrical systems
JPH0545977B2 (en)
KR960036270A (en) Control devices and control systems
EP0385102A1 (en) AC waveform monitoring system
US4763341A (en) Digital timing using a state machine
Stinebring et al. A flexible data acquisition system for timing pulsars
EP0392582A1 (en) Method of frequency discrimination
US5428192A (en) Method and apparatus for finding the location of a pointing instrument on a tablet
EP0444804B1 (en) Multi-standard video option for oscilloscopes
US3614610A (en) Portable voltage and frequency tester
US6026350A (en) Self-framing serial trigger for an oscilloscope or the like
JPH073440B2 (en) Signal detector
EP0181565A1 (en) Digital oscilloscope
CA2041325A1 (en) Circuit and method for monitoring voltage pulse widths
JPH05249175A (en) Partial discharge measuring instrument
US5717338A (en) Method and apparatus for testing television yokes and flyback transformers
JP3169949B2 (en) Digital signal analyzer
JP3200014B2 (en) Carrier noise detection method
JP3493067B2 (en) Harmonic current analyzer
MY105316A (en) Sync validity detection utilizing a microcomputer.
JPH05312889A (en) Partial discharge judging method
JP2653189B2 (en) Power frequency detector
JPH0250521A (en) Contactless switch
PL115081B1 (en) Connection diagram for ac voltage ratio meter
KR20010009550A (en) An apparatus the method of signal analysis for microcomputer

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AT BE CH DE ES FR GB IT LI SE

17P Request for examination filed

Effective date: 19910411

17Q First examination report despatched

Effective date: 19930113

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): AT BE CH DE ES FR GB IT LI SE

REF Corresponds to:

Ref document number: 125627

Country of ref document: AT

Date of ref document: 19950815

Kind code of ref document: T

REF Corresponds to:

Ref document number: 69021112

Country of ref document: DE

Date of ref document: 19950831

ITF It: translation for a ep patent filed

Owner name: ING. C. GREGORJ S.P.A.

ET Fr: translation filed
REG Reference to a national code

Ref country code: ES

Ref legal event code: FG2A

Ref document number: 2077627

Country of ref document: ES

Kind code of ref document: T3

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed
PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 19980302

Year of fee payment: 9

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: ES

Payment date: 19980311

Year of fee payment: 9

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 19980324

Year of fee payment: 9

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: SE

Payment date: 19980326

Year of fee payment: 9

Ref country code: AT

Payment date: 19980326

Year of fee payment: 9

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 19980526

Year of fee payment: 9

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: CH

Payment date: 19980615

Year of fee payment: 9

REG Reference to a national code

Ref country code: CH

Ref legal event code: PFA

Free format text: PHILIPS ELECTRONICS N.V. TRANSFER- KONINKLIJKE PHILIPS ELECTRONICS N.V.

REG Reference to a national code

Ref country code: FR

Ref legal event code: CD

REG Reference to a national code

Ref country code: ES

Ref legal event code: PC2A

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: BE

Payment date: 19990315

Year of fee payment: 10

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19990328

Ref country code: AT

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19990328

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19990329

Ref country code: ES

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19990329

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: LI

Free format text: LAPSE BECAUSE OF THE APPLICANT RENOUNCES

Effective date: 19990331

Ref country code: CH

Free format text: LAPSE BECAUSE OF THE APPLICANT RENOUNCES

Effective date: 19990331

REG Reference to a national code

Ref country code: CH

Ref legal event code: PL

EUG Se: european patent has lapsed

Ref document number: 90200734.3

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 19990328

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 19991130

EUG Se: european patent has lapsed

Ref document number: 90200734.3

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20000101

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: BE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20000331

BERE Be: lapsed

Owner name: KONINKLIJKE PHILIPS ELECTRONICS N.V.

Effective date: 20000331

REG Reference to a national code

Ref country code: ES

Ref legal event code: FD2A

Effective date: 20010503

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED.

Effective date: 20050328