EP1300879A2 - Ideal oxygen precipating silicon wafers and oxygen out-diffusion-less process therefor - Google Patents

Ideal oxygen precipating silicon wafers and oxygen out-diffusion-less process therefor Download PDF

Info

Publication number
EP1300879A2
EP1300879A2 EP20020027280 EP02027280A EP1300879A2 EP 1300879 A2 EP1300879 A2 EP 1300879A2 EP 20020027280 EP20020027280 EP 20020027280 EP 02027280 A EP02027280 A EP 02027280A EP 1300879 A2 EP1300879 A2 EP 1300879A2
Authority
EP
European Patent Office
Prior art keywords
wafer
oxygen
concentration
front surface
central plane
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP20020027280
Other languages
German (de)
French (fr)
Other versions
EP1300879B1 (en
EP1300879A3 (en
Inventor
Robert Falster
Daniela Gambaro
Marco Cornara
Massimiliano Olmo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SunEdison Inc
Original Assignee
SunEdison Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=25194044&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=EP1300879(A2) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by SunEdison Inc filed Critical SunEdison Inc
Priority to EP20080015848 priority Critical patent/EP2028682A1/en
Publication of EP1300879A2 publication Critical patent/EP1300879A2/en
Publication of EP1300879A3 publication Critical patent/EP1300879A3/en
Application granted granted Critical
Publication of EP1300879B1 publication Critical patent/EP1300879B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/324Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/322Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections
    • H01L21/3221Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections of silicon bodies, e.g. for gettering
    • H01L21/3225Thermally inducing defects using oxygen present in the silicon body for intrinsic gettering
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S257/00Active solid-state devices, e.g. transistors, solid-state diodes
    • Y10S257/913Active solid-state devices, e.g. transistors, solid-state diodes with means to absorb or localize unwanted impurities or defects from semiconductors, e.g. heavy metal gettering
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/21Circular sheet or circular blank
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/249921Web or sheet containing structurally defined element or component
    • Y10T428/249953Composite having voids in a component [e.g., porous, cellular, etc.]
    • Y10T428/249967Inorganic matrix in void-containing component
    • Y10T428/249969Of silicon-containing material [e.g., glass, etc.]

Definitions

  • the present invention generally relates to the preparation of semiconductor material substrates, especially silicon wafers, which are used in the manufacture of electronic components. More particularly, the present invention relates to a process for the treatment of silicon wafers which enables the wafers, during the heat treatment cycles of essentially any arbitrary electronic device manufacturing process to form an ideal, non-uniform depth distribution of oxygen precipitates.
  • Single crystal silicon which is the starting material for most processes for the fabrication of semiconductor electronic components, is commonly prepared with the so-called Czochralski process wherein a single seed crystal is immersed into molten silicon and then grown by slow extraction.
  • molten silicon is contained in a quartz crucible, it is contaminated with various impurities, among which is mainly oxygen.
  • oxygen comes into the crystal lattice until it reaches a concentration determined by the solubility of oxygen in silicon at the temperature of the molten mass and by the actual segregation coefficient of oxygen in solidified silicon.
  • concentrations are greater than the solubility of oxygen in solid silicon at the temperatures typical for the processes for the fabrication of electronic devices.
  • the solubility of oxygen in it decreases rapidly, whereby in the resulting slices or wafers, oxygen is present in supersaturated concentrations.
  • Thermal treatment cycles which are typically employed in the fabrication of electronic devices can cause the precipitation of oxygen in silicon wafers which are supersaturated in oxygen. Depending upon their location in the wafer, the precipitates can be harmful or beneficial. Oxygen precipitates located in the active device region of the wafer can impair the operation of the device. Oxygen precipitates located in the bulk of the wafer, however, are capable of trapping undesired metal impurities that may come into contact with the wafer. The use of oxygen precipitates located in the bulk of the wafer to trap metals is commonly referred to as internal or intrinsic gettering ("IG").
  • IG internal or intrinsic gettering
  • electronic device fabrication processes included a series of steps which were designed to produce silicon having a zone or region near the surface of the wafer which is free of oxygen precipitates (commonly referred to as a "denuded zone” or a “precipitate free zone”) with the balance of the wafer, i.e., the wafer bulk, containing a sufficient number of oxygen precipitates for IG purposes.
  • Denuded zones can be formed, for example, in a high-low-high thermal sequence such as (a) oxygen out-diffusion heat treatment at a high temperature (>1100 °C) in an inert ambient for a period of at least about 4 hours, (b) oxygen precipitate nuclei formation at a low temperature (600-750 °C) , and (c) growth of oxygen (SiO 2 ) precipitates at a high temperature (1000-1150 °C).
  • a high-low-high thermal sequence such as (a) oxygen out-diffusion heat treatment at a high temperature (>1100 °C) in an inert ambient for a period of at least about 4 hours, (b) oxygen precipitate nuclei formation at a low temperature (600-750 °C) , and (c) growth of oxygen (SiO 2 ) precipitates at a high temperature (1000-1150 °C).
  • a single crystal silicon wafer which, during the heat treatment cycles of essentially any electronic device manufacturing process, will form an ideal, non-uniform depth distribution of oxygen precipitates; the provision of such a wafer which will optimally and reproducibly form a denuded zone of sufficient depth and a sufficient density of oxygen precipitates in the wafer bulk; the provision of such a wafer in which the formation of the denuded zone and the formation of the oxygen precipitates in the wafer bulk is not dependant upon differences in oxygen concentration in these regions of the wafer; the provision of such a process in which the formation of the denuded zone does not depend upon the out-diffusion of oxygen; the provision of such a wafer in which the thickness of the resulting denuded,zone is essentially independent of the details of the IC manufacturing process sequence; and the provision of such a wafer in which the formation of the denuded zone and the formation of the oxygen precipitates in the wafer bulk is not influenced by the thermal history and the
  • the present invention is directed to a single crystal silicon wafer having two major, generally parallel surfaces, one of which is the front surface of the wafer and the other of which is the back surface of the wafer, a central plane between the front and back surfaces, a circumferential edge joining the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D 1 , of at least about 10 micrometers measured from the front surface and toward the central plane, and a bulk layer which comprises a second region of the wafer between the central plane and the first region.
  • the wafer has a non-uniform distribution of crystal lattice vacancies with the concentration of vacancies in the bulk layer being greater than the concentration of vacancies in the surface layer and with the vacancies having a concentration profile in which the peak density of the vacancies is at or near the central plane, the concentration generally decreasing from the position of peak density in the direction of the front surface of the wafer.
  • the present invention is further directed to a single crystal silicon wafer comprising two major, generally parallel surfaces, one of which is the front surface of the wafer and the other of which is the back surface of the wafer, a central plane between the front and back surfaces, and a circumferential edge joining the front and back surfaces, a front surface layer consisting of the region of the wafer within a distance, D 2 , of no more than about 15 micrometers of the front surface and a bulk layer comprising the region of the wafer between the central plane and the front surface layer.
  • the bulk layer has a substantially uniform oxygen concentration and a concentration of crystal lattice vacancies such that, upon subjecting the wafer to an oxygen precipitation heat treatment consisting essentially of annealing the wafer at 800° C for four hours and then at 1000° C for sixteen hours, the wafer will contain oxygen precipitates having a concentration profile in which the peak density of the precipitates in the bulk layer is at or near the central plane with the concentration of the precipitates in the bulk layer generally decreasing in the direction of the front surface layer.
  • the present invention is further directed to a single crystal silicon wafer having two major, generally parallel surfaces, one of which is the front surface of the wafer and the other of which is the back surface of the wafer, a central plane between the front and back surfaces, and a circumferential edge joining the front and back surfaces.
  • the wafer is characterized in that it comprises a denuded zone which contains interstitial oxygen and which comprises the region of the wafer from the front surface to a distance, D 1 , of at least about 10 micrometers measured from the front surface and toward the central plane.
  • D 1 distance
  • the wafer is characterized in that the concentration of interstitial oxygen in the denuded zone at a distance equal to one-half of D 1 is at least about 75% of the maximum concentration of interstitial oxygen in the denuded zone.
  • the present invention is further directed to a process for heat-treating a single crystal silicon wafer to influence the precipitation behavior of oxygen in the wafer in a subsequent thermal processing step, the silicon wafer having a front surface, a back surface, a central plane between the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and surface layer.
  • the process comprises the steps of heat-treating the wafer in a non-nitriding atmosphere to form crystal lattice vacancies in the surface and bulk layers, and controlling the cooling rate of the heat-treated wafer to produce a wafer having a vacancy concentration profile in which the peak density is at or near the central plane, with the concentration generally decreasing in the direction of the front surface of the wafer, and the difference in the concentration of vacancies in the surface and bulk layers being such that a thermal treatment of the wafer at a temperature in excess of 750 °C is capable of forming a denuded zone in the surface layer and oxygen clusters or precipitates in the bulk layer, with the concentration of the oxygen clusters or precipitates in the bulk layer being primarily dependant upon the concentration of vacancies.
  • the present invention is further directed to a process for heat-treating a single crystal silicon wafer sliced from a single crystal silicon ingot grown by the Czochralski method to influence the precipitation behavior of oxygen in the wafer in a subsequent thermal processing step.
  • the silicon wafer has a front surface, a back surface, a central plane between the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and surface layer.
  • the process comprises the steps of: (i) growing an oxide layer on the front surface of the wafer by heating the wafer in the presence of an oxygen containing ambient, (ii) heat-treating the oxidized wafer at a temperature of at least about 1175 °C to form crystal lattice vacancies in the surface and bulk layers, (iii) cooling the wafer to a temperature of less than 900 °C, and (iv) controlling the cooling rate of the heat-treated wafer between the heat-treating temperature and 900 °C to produce a wafer having a vacancy concentration profile in which the peak density is at or near the central plane with the concentration generally decreasing in the direction of the front surface of the wafer and the difference in the concentration of vacancies in the surface and bulk layers being such that a thermal treatment of the wafer at a temperature in excess of 750 °C is capable of forming a denuded zone in the surface layer and oxygen clusters or precipitates in the bulk layer with the concentration of the oxygen clusters or precipitates in the bulk layer being
  • the present invention is further directed to a process for heat-treating a single crystal silicon wafer sliced from a single crystal silicon ingot grown by the Czochralski method to influence the precipitation behavior of oxygen in the wafer in a subsequent thermal processing step.
  • the silicon wafer has a front surface, a back surface, a central plane between the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and surface layer.
  • the process comprises steps of (i) heat-treating the wafer in an oxygen containing atmosphere to form crystal lattice vacancies in the surface and bulk layers, and (ii) controlling the cooling rate of the heat-treated wafer to produce a wafer having a vacancy concentration profile in which the peak density is at or near the central plane with the concentration generally decreasing in the direction of the front surface of the wafer and the difference in the concentration of vacancies in the surface and bulk layers being such that a thermal treatment of the wafer at a temperature in excess of 750 °C is capable of forming a denuded zone in the surface layer and oxygen clusters or precipitates in the bulk layer with the concentration of the oxygen clusters or precipitates in the bulk layer being primarily dependant upon the concentration of vacancies.
  • an ideal precipitating wafer which, during essentially any electronic device manufacturing process, will form a denuded zone of sufficient depth and a wafer bulk containing a sufficient density of oxygen precipitates for IG purposes.
  • this ideal precipitating wafer may be prepared in a matter of minutes using tools which are in common use in the semiconductor silicon manufacturing industry. This process creates a "template” in the silicon which determines or “prints” the manner in which oxygen will precipitate during the electronic device manufacturing process.
  • the starting material for the ideal precipitating wafer of the present invention is a single crystal silicon wafer which has been sliced from a single crystal ingot grown in accordance with conventional Czochralski crystal growing methods.
  • Such methods as well as standard silicon slicing, lapping, etching, and polishing techniques are disclosed, for example, in F. Shimura, Semiconductor Silicon Crystal Technology , Academic Press, 1989, and Silicon Chemical Etching , (J. Grabmaier ed.) Springer-Verlag, New York, 1982 (incorporated herein by reference).
  • Czochralski-grown silicon typically has an oxygen concentration within the range of about 5 x 10 17 to about 9 x 10 17 atoms/cm 3 (ASTM standard F-121-83). Because the oxygen precipitation behavior of the wafer becomes essentially decoupled from the oxygen concentration in the ideal precipitating wafer, the starting wafer may have an oxygen concentration falling anywhere within or even outside the range attainable by the Czochralski process.
  • oxygen precipitate nucleation centers may form in the single crystal silicon ingot from which the wafer is sliced.
  • the presence or absence of these nucleation centers in the starting material is not critical to the present invention provided, however, these centers are capable of being dissolved by heat-treating the silicon at temperatures not in excess of about 1300 °C.
  • Certain heat-treatments such as annealing the silicon at a temperature of about 800 °C for about four hours, can stabilize these centers such that they are incapable of being dissolved at temperatures not in excess of about 1150 °C.
  • the detection limit for oxygen precipitates is currently about 5 x 10 6 precipitates/cm 3 .
  • the presence (or density) of oxygen precipitation nucleation centers cannot be directly measured using presently available techniques.
  • Various techniques may be used, however, to indirectly detect their presence.
  • preexisting oxygen precipitate nucleation centers in the silicon can be stabilized and precipitates can be grown at these sites by subjecting the silicon to an oxygen precipitation heat treatment.
  • the presence of these nucleation centers can indirectly be measured after an oxygen precipitation heat treatment, e.g., annealing the wafer at a temperature of 800° C for four hours and then at a temperature of 1000° C for sixteen hours.
  • Substitutional carbon when present as an impurity in single crystal silicon, has the ability to catalyze the formation of oxygen precipitate nucleation centers.
  • the single crystal silicon starting material have a low concentration of carbon. That is, the single crystal silicon should have a concentration of carbon which is less than about 5 x 10 16 atoms/cm 3 , preferably which is less than 1 x 10 16 atoms/cm 3 , and more preferably less than 5 x 10 15 atoms/cm 3 .
  • the starting material for the ideal precipitating wafer of the present invention single crystal silicon wafer 1 has a front surface 3, a back surface 5, and an imaginary central plane 7 between the front and back surfaces.
  • the terms "front” and “back” in this context are used to distinguish the two major, generally planar surfaces of the wafer; the front surface of the wafer as that term is used herein is not necessarily the surface onto which an electronic device will subsequently be fabricated nor is the back surface of the wafer as that term is used herein necessarily the major surface of the wafer which is opposite the surface onto which the electronic device is fabricated.
  • TTV total thickness variation
  • warp and bow the midpoint between every point on the front surface and every point on the back surface may not precisely fall within a plane; as a practical matter, however, the TTV, warp and bow are typically so slight that to a close approximation the midpoints can be said to fall within an imaginary central plane which is approximately equidistant between the front and back surfaces.
  • wafer 1 is heat-treated in an oxygen-containing atmosphere in step S 1 to grow a superficial oxide layer 9 which envelopes wafer 1 .
  • the oxide layer will have a thickness which is greater than the native oxide layer which forms upon silicon (about 15 ⁇ ngstroms); preferably, the oxide layer has a thickness of at least about 20 ⁇ ngstroms and, in some embodiments, at least about 25 ⁇ ngstroms or even at least about 30 ⁇ ngstroms.
  • Experimental evidence obtained to-date suggests that oxide layers having a thickness greater than about 30 ⁇ ngstroms, while not interfering with the desired effect, provide little or no additional benefit.
  • step S 2 the wafer is subjected to a heat-treatment step in which the wafers are heated to an elevated temperature to form and thereby increase the number density of crystal lattice vacancies 13 in wafer 1 .
  • this heat-treatment step is carried out in a rapid thermal annealer in which the wafers are rapidly heated to a target temperature and annealed at that temperature for a relatively short period of time.
  • the wafer is subjected to a temperature in excess of 1150 °C, preferably at least 1175 °C, more preferably at least about 1200 °C, and most preferably between about 1200 °C and 1275 °C.
  • the rapid thermal annealing step is carried out in the presence of a nitriding atmosphere, that is, an atmosphere containing nitrogen gas (N 2 ) or a nitrogen-containing compound gas such as ammonia which is capable of nitriding an exposed silicon surface.
  • a nitriding atmosphere that is, an atmosphere containing nitrogen gas (N 2 ) or a nitrogen-containing compound gas such as ammonia which is capable of nitriding an exposed silicon surface.
  • the atmosphere may thus consist entirely of nitrogen or nitrogen compound gas, or it may additionally comprise a non-nitriding gas such as argon.
  • the wafer will generally be maintained at this temperature for at least one second, typically for at least several seconds (e.g., at least 3), preferably for several tens of seconds (e.g., 20, 30, 40, or 50 seconds) and, depending upon the desired characteristics of the wafer, for a period which may range up to about 60 seconds (which is near the limit for commercially available rapid thermal annealers).
  • the resulting wafer will have a relatively uniform vacancy concentration (number density) profile in the wafer.
  • the atmosphere in which the rapid thermal annealing step is carried out preferably has no more than a relatively small partial pressure of oxygen, water vapor and other oxidizing gases; that is, the atmosphere has a total absence of oxidizing gases or a partial pressure of such gases which is insufficient to inject sufficient quantities of silicon self-interstitial atoms which suppress the build-up of vacancy concentrations. While the lower limit of oxidizing gas concentration has not been precisely determined, it has been demonstrated that for partial pressures of oxygen of 0.01 atmospheres (atm.), or 10,000 parts per million atomic (ppma), no increase in vacancy concentration and no effect is observed. Thus, it is preferred that the atmosphere have a partial pressure of oxygen and other oxidizing gases of less than 0.01 atm.
  • the partial pressure of these gases in the atmosphere is no more than about 0.005 atm. (5,000 ppma), more preferably no more than about 0.002 atm. (2,000 ppma), and most preferably no more than about 0.001 atm. (1,000 ppma).
  • the rapid thermal annealing step causes the dissolution of any unstabilized oxygen precipitate nucleation centers which are present in the silicon starting material.
  • These nucleation centers may be formed, for example, during the growth of the single crystal silicon ingot from which the wafer was sliced, or as a consequence of some other event in the previous thermal history of the wafer or of the ingot from which the wafer is sliced.
  • the presence or absence of these nucleation centers in the starting material is not critical, provided these centers are capable of being dissolved during the rapid thermal annealing step.
  • the rapid thermal anneal may be carried out in any of a number of commercially available rapid thermal annealing ("RTA") furnaces in which wafers are individually heated by banks of high power lamps.
  • RTA furnaces are capable of rapidly heating a silicon wafer, e.g., they are capable of heating a wafer from room temperature to 1200 °C in a few seconds.
  • One such commercially available RTA furnace is the model 610 furnace available from AG Associates (Mountain View, CA).
  • Intrinsic point defects are capable of diffusing through single crystal silicon with the rate of diffusion being temperature dependant.
  • concentration profile of intrinsic point defects therefore, is a function of the diffusivity of the intrinsic point defects and the recombination rate as a function of temperature.
  • the intrinsic point defects are relatively mobile at temperatures in the vicinity of the temperature at which the wafer is annealed in the rapid thermal annealing step whereas they are essentially immobile for any commercially practical time period at temperatures of as much as 700 °C.
  • step S 2 Upon completion of step S 2 , the wafer is rapidly cooled in step S 3 through the range of temperatures at which crystal lattice vacancies are relatively mobile in the single crystal silicon. As the temperature of the wafer is decreased through this range of temperatures, the vacancies diffuse to the oxide layer 9 and become annihilated, thus leading to a change in the vacancy concentration profile with the extent of change depending upon the length of time the wafer is maintained at a temperature within this range. If the wafer were held at this temperature within this range for an infinite period of time, the vacancy concentration would once again become substantially uniform throughout wafer bulk 11 with the concentration being an equilibrium value which is substantially less than the concentration of crystal lattice vacancies immediately upon completion of the heat treatment step.
  • the average cooling rate within this range of temperatures is at least about 5 °C per second and preferably at least about 20 °C per second.
  • the average cooling rate may preferably be at least about 50 °C per second, still more preferably at least about 100 °C per second, with cooling rates in the range of about 100 °C to about 200 °C per second being presently preferred for some applications.
  • the cooling rate does not appear to significantly influence the precipitating characteristics of the wafer and thus, does not appear to be narrowly critical.
  • the cooling step may be carried out in the same atmosphere in which the heating step is carried out.
  • step S 4 the wafer is subjected to an oxygen precipitation heat-treatment.
  • the wafer may be annealed at a temperature of 800 °C for four hours and then at a temperature of 1000 °C for sixteen hours.
  • the wafer is loaded into a furnace which is at a temperature of about 800 °C as the first step of an electronic device manufacturing process.
  • the previously rapidly thermal annealed wafer will have separate zones which behave differently with respect to oxygen precipitation. In the high vacancy regions (the wafer bulk), oxygen clusters rapidly as the wafer enters the furnace.
  • the clustering process is finished and a distribution of clusters is reached which depends only upon the initial concentration of vacancies.
  • the wafer behaves like a normal wafer which lacks pre-existing oxygen precipitace nucleation centers; that is, oxygen clustering is not observed.
  • the temperature is increased above 800 °C or if the temperature remains constant, the clusters in the vacancy rich zone grow into precipitates and are thereby consumed, whereas in the vacancy lean zone nothing happens.
  • a template is effectively created through which is written an oxygen precipitate pattern which is fixed the moment the wafer is loaded into the furnace.
  • the resulting depth distribution of oxygen precipitates in the wafer is characterized by clear regions of oxygen precipitate-free material (denuded zones) 15 and 15' extending from the front surface 3 and back surface 5 to a depth t , t' , respectively. Between the oxygen precipitate-free regions, 15 and 15' , there is a region 17 which contains a substantially uniform density of oxygen precipitates.
  • the concentration of oxygen precipitates in region 17 is primarily a function of the heating step and secondarily a function of the cooling rate.
  • the concentration of oxygen precipitates increases with increasing temperature and increasing annealing times in the heating step, with precipitate densities in the range of about 1 x 10 7 to about 5 x 10 10 precipitates/cm 3 being routinely obtained.
  • the depth t , t' from the front and back surfaces, respectively, of oxygen precipitate-free material (denuded zones) 15 and 15' is primarily a function of the cooling rate through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
  • the depth t , t' increases with decreasing cooling rates, with denuded zone depths of at lease about 10, 20, 30, 40, 50, 70 or even 100 micrometers being attainable.
  • the depth of the denuded zone is essentially independent of the details of the electronic device manufacturing process and, in addition, does not depend upon the out-diffusion of oxygen as is conventionally practiced.
  • the rapid thermal treatments employed in this process of the present invention may result in the out-diffusion of a small amount of oxygen from the surface of the front and back surfaces of the wafer, the amount of out-diffusion is significantly less than what is observed in conventional processes for the formation of denuded zones.
  • the ideal precipitating wafers of the present invention have a substantially uniform interstitial oxygen concentration as a function of distance from the silicon surface.
  • the wafer prior to the oxygen precipitation heat-treatment, will have a substantially uniform concentration of interstitial oxygen from the center of the wafer to regions of the wafer which are within about 15 microns of the silicon surface, more preferably from the center of the silicon to regions of the wafer which are within about 10 microns of the silicon surface, even more preferably from the center of the silicon to regions of the wafer which are within about 5 microns of the silicon surface, and most preferably from the center of the silicon to regions of the wafer which are within about 3 microns of the silicon surface.
  • a substantially uniform oxygen concentration shall mean a variance in the oxygen concentration of no more than about 50%, preferably no more than about 20%, and most preferably no more than about 10%.
  • oxygen precipitation heat-treatments do not result in a substantial amount of oxygen outdiffusicn from the heat-treated wafer.
  • concentration of interstitial oxygen in the denuded zone at distances more than several microns from the wafer surface will not significantly change as a consequence of the precipitation heat-treatment.
  • the oxygen concentration at a position within the denuded zone which is at a distance from the silicon surface equal to one-half of D 1 will typically be at least about 75% of the peak concentration of the interstitial oxygen concentration anywhere in the denuded zone.
  • the interstitial oxygen concentration at this position will be even greater, i.e., at least 85%, 90% or even 95% of the maximum oxygen concentration anywhere in the denuded zone.
  • a non-nitriding atmosphere is used instead of the nitriding atmosphere used in the heating (rapid thermal annealing) and cooling steps of the first embodiment.
  • Suitable non-nitriding atmospheres include argon, helium, neon, carbon dioxide, and other such non-oxidizing, non-nitriding elemental and compound gases, or mixtures of such gases.
  • the non-nitriding atmosphere like the nitriding atmosphere, may contain a relatively small partial pressure of oxygen, i.e., a partial pressure less than 0.01 atm. (10,000 ppma), more preferably less than 0.005 atm. (5,000 ppma), more preferably less than 0.002 atm. (2,000 ppma), and most preferably less than 0.001 atm. (1,000 ppma).
  • step S 1 (the thermal oxidation step) is omitted and the starting wafer has no more than a native oxide layer.
  • the effect differs from that which is observed when a wafer having an oxide layer which is greater in thickness than a native oxide layer ("enhanced oxide layer") is annealed in nitrogen.
  • the wafer containing an enhanced oxide layer is annealed, a substantially uniform increase in the vacancy concentration is achieved throughout the wafer nearly, if not immediately, upon reaching the annealing temperature; furthermore, the vacancy concentration does not appear to significantly increase as a function of annealing time at a given annealing temperature.
  • the resulting wafer will have a vacancy concentration (number density) profile which is generally "U-shaped" for a cross-section of the wafer; that is, a maximum concentration will occur at or within several micrometers of the front and back surfaces and a relatively constant and lesser concentration will occur throughout the wafer bulk with the minimum concentration in the wafer bulk initially being approximately equal to the concentration which is obtained in wafers having an enhanced oxide layer.
  • a vacancy concentration (number density) profile which is generally "U-shaped" for a cross-section of the wafer; that is, a maximum concentration will occur at or within several micrometers of the front and back surfaces and a relatively constant and lesser concentration will occur throughout the wafer bulk with the minimum concentration in the wafer bulk initially being approximately equal to the concentration which is obtained in wafers having an enhanced oxide layer.
  • an increase in annealing time will result in an increase in vacancy concentration in wafers lacking anything more than a native oxide layer.
  • the atmosphere during the rapid thermal annealing step preferably contains a partial pressure of at least about 0.0001 atm. (100 ppma), more preferably a partial pressure of at least about 0.0002 atm. (200 ppma) of oxygen.
  • the partial pressure of oxygen preferably does not exceed 0.01 atm. (10,000 ppma), and is more preferably less than 0.005 atm. (5,000 ppma), still more preferably less than 0.002 atm. (2,000 ppma), and most preferably less than 0.001 atm. (1,000 ppma).
  • the front and back surfaces of the wafer may be exposed to different atmospheres, each of which may contain one or more nitriding or non-nitriding gases.
  • the back surface of the wafer may be exposed to a nitriding atmosphere as the front surface is exposed to a non-nitriding atmosphere.
  • multiple wafers e.g., 2, 3 or more wafers
  • the oxide layer may be formed only upon the side of the wafer at which the denuded zone is desired, e.g., front surface 3 of the wafer (see Fig. 1).
  • the starting material for the process of the present invention may be a polished silicon wafer, or alternatively, a silicon wafer which has been lapped and etched but not polished.
  • the wafer may have vacancy or self-interstitial point defects as the predominant intrinsic point defect.
  • the wafer may be vacancy dominated from center to edge, self-interstitial dominated from center to edge, or it may contain a central core of vacancy of dominated material surrounded by an axially symmetric ring of self-interstitial dominated material.
  • the process of the present invention may be carried out either before or after the epitaxial deposition. If carried out before, it may be desirable to stabilize the oxygen precipitate nucleation centers in the wafer after the process of the present invention and before the epitaxial deposition. If carried out after, it may be desirable to carry out the process of the present invention in the epitaxial reactor immediately after the epitaxial deposition, provided the cooling rates required by the process of the present invention can be achieved.
  • the measurement of crystal lattice vacancies in single crystal silicon can be carried out by platinum diffusion analysis.
  • platinum is deposited on the samples and diffused in a horizontal surface with the diffusion time and temperature preferably being selected such-that the Frank-Turnbull mechanism dominates the platinum diffusion, but which is sufficient to reach the steady-state of vacancy decoration by platinum atoms.
  • a diffusion time and temperature 730 °C for 20 minutes may be used, although more accurate tracking appears to be attainable at a lesser temperature, e.g., about 680 °C.
  • the platinum deposition method preferably results in a surface concentration of less than one monolayer.
  • Examples 1 through 4 illustrate the ideal oxygen precipitation process of the present invention. These Examples should therefore not be interpreted in a limiting sense.
  • Silicon single crystals were pulled by the Czochralski method, sliced and polished to form silicon wafers. These wafers were then subjected to a surface oxidation step (S 1 ), rapid thermal annealing step in nitrogen or argon (S 2 ), rapidly cooled (S 3 ), and subjected to an oxygen stabilization and growth step (S 4 ) under the conditions set forth in Table I.
  • S 1 surface oxidation step
  • S 2 rapid thermal annealing step in nitrogen or argon
  • S 3 rapidly cooled
  • S 4 oxygen stabilization and growth step
  • sample 3-5 is shown in Fig. 7, and sample 3-6 is shown in Fig. 8.
  • Sample 3-4 3-5 3-6 S 1 15 min at 1,000°C in N 2 + ⁇ 1% O 2 15 min at 1,000°C in N 2 + ⁇ 1% O 2 15 min at 1,000°C in N 2 + ⁇ 1% O 2 S 2 35 seconds at 1250°C in N 2 35 seconds at 1250°C in N 2 35 seconds at 1250°C in N 2 35 seconds at 1250°C in N 2 S 3 125°C/sec 125°C/sec 125°C/sec S 4 4 hr at 800°C + 16 hr at 1,000°C in N 2 4 hr at 800°C + 16 hr at 1,000°C in N 2 4 hr at 800°C + 16 hr at 1,000°C in N 2 4 hr at 800°C + 16 hr at 1,000°C in N 2 O i (atoms/cm 3 ) 6x10 17 7x10 17 8x10 17 OPD (atoms/cm 3
  • samples 1-8 and 3-4 had comparable bulk oxygen precipitate densities (7x10 10 /cm 3 for sample 1-8 versus 4x10 10 /cm 3 for sample 3-4) and comparable denuded zone depths (approximately 40 micrometers).
  • This example illustrates the trend that may be observed in the density of bulk microdefects (BMD), i.e., the density of oxygen precipitants, and the depth of the denuded zone (DZ) resulting from an increase in the concentration of oxygen in the atmosphere during the heat-treatment.
  • BMD bulk microdefects
  • DZ denuded zone

Abstract

A process for heat-treating a single crystal silicon wafer (1) to influence the precipitation behavior of oxygen in the wafer in a subsequent thermal processing step. The wafer has a front surface (3), a back surface (5), and a central plane (7) between the front and back surfaces. In the process, the wafer is subjected to a heat-treatment (S2) to form crystal lattice vacancies (13), the vacancies being formed in the bulk of the silicon. The wafer is then cooled from the temperature of the heat treatment at a rate which allows some, but not all, of the crystal lattice vacancies to diffuse to the front surface to produce a wafer having a vacancy concentration profile in which the peak density is at or near the central plane with the concentration generally decreasing in the direction of the front surface of the wafer.

Description

    BACKGROUND OF THE INVENTION
  • The present invention generally relates to the preparation of semiconductor material substrates, especially silicon wafers, which are used in the manufacture of electronic components. More particularly, the present invention relates to a process for the treatment of silicon wafers which enables the wafers, during the heat treatment cycles of essentially any arbitrary electronic device manufacturing process to form an ideal, non-uniform depth distribution of oxygen precipitates.
  • Single crystal silicon, which is the starting material for most processes for the fabrication of semiconductor electronic components, is commonly prepared with the so-called Czochralski process wherein a single seed crystal is immersed into molten silicon and then grown by slow extraction. As molten silicon is contained in a quartz crucible, it is contaminated with various impurities, among which is mainly oxygen. At the temperature of the silicon molten mass, oxygen comes into the crystal lattice until it reaches a concentration determined by the solubility of oxygen in silicon at the temperature of the molten mass and by the actual segregation coefficient of oxygen in solidified silicon. Such concentrations are greater than the solubility of oxygen in solid silicon at the temperatures typical for the processes for the fabrication of electronic devices. As the crystal grows from the molten mass and cools, therefore, the solubility of oxygen in it decreases rapidly, whereby in the resulting slices or wafers, oxygen is present in supersaturated concentrations.
  • Thermal treatment cycles which are typically employed in the fabrication of electronic devices can cause the precipitation of oxygen in silicon wafers which are supersaturated in oxygen. Depending upon their location in the wafer, the precipitates can be harmful or beneficial. Oxygen precipitates located in the active device region of the wafer can impair the operation of the device. Oxygen precipitates located in the bulk of the wafer, however, are capable of trapping undesired metal impurities that may come into contact with the wafer. The use of oxygen precipitates located in the bulk of the wafer to trap metals is commonly referred to as internal or intrinsic gettering ("IG").
  • Historically, electronic device fabrication processes included a series of steps which were designed to produce silicon having a zone or region near the surface of the wafer which is free of oxygen precipitates (commonly referred to as a "denuded zone" or a "precipitate free zone") with the balance of the wafer, i.e., the wafer bulk, containing a sufficient number of oxygen precipitates for IG purposes. Denuded zones can be formed, for example, in a high-low-high thermal sequence such as (a) oxygen out-diffusion heat treatment at a high temperature (>1100 °C) in an inert ambient for a period of at least about 4 hours, (b) oxygen precipitate nuclei formation at a low temperature (600-750 °C) , and (c) growth of oxygen (SiO2) precipitates at a high temperature (1000-1150 °C). See, e.g., F. Shimura, Semiconductor Silicon Crystal Technology, Academic Press, Inc., San Diego California (1989) at pages 361-367 and the references cited therein.
  • More recently, however, advanced electronic device manufacturing processes such as DRAM manufacturing processes have begun to minimize the use of high temperature process steps. Although some of these processes retain enough of the high temperature process steps to produce a denuded zone and sufficient density of bulk precipitates, the tolerances on the material are too tight to render it a commercially viable product. Other current highly advanced electronic device manufacturing processes contain no out-diffusion steps at all. Because of the problems associated with oxygen precipitates in the active device region, therefore, these electronic device fabricators must use silicon wafers which are incapable of forming oxygen precipitates anywhere in the wafer under their process conditions. As a result, all IG potential is lost.
  • SUMMARY OF THE INVENTION
  • Among the objects of the invention, therefore, is the provision of a single crystal silicon wafer which, during the heat treatment cycles of essentially any electronic device manufacturing process, will form an ideal, non-uniform depth distribution of oxygen precipitates; the provision of such a wafer which will optimally and reproducibly form a denuded zone of sufficient depth and a sufficient density of oxygen precipitates in the wafer bulk; the provision of such a wafer in which the formation of the denuded zone and the formation of the oxygen precipitates in the wafer bulk is not dependant upon differences in oxygen concentration in these regions of the wafer; the provision of such a process in which the formation of the denuded zone does not depend upon the out-diffusion of oxygen; the provision of such a wafer in which the thickness of the resulting denuded,zone is essentially independent of the details of the IC manufacturing process sequence; and the provision of such a wafer in which the formation of the denuded zone and the formation of the oxygen precipitates in the wafer bulk is not influenced by the thermal history and the oxygen concentration of the Czochralski-grown, single crystal silicon ingot from which the silicon wafer is sliced.
  • Briefly, therefore, the present invention is directed to a single crystal silicon wafer having two major, generally parallel surfaces, one of which is the front surface of the wafer and the other of which is the back surface of the wafer, a central plane between the front and back surfaces, a circumferential edge joining the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D1, of at least about 10 micrometers measured from the front surface and toward the central plane, and a bulk layer which comprises a second region of the wafer between the central plane and the first region. In particular, the wafer has a non-uniform distribution of crystal lattice vacancies with the concentration of vacancies in the bulk layer being greater than the concentration of vacancies in the surface layer and with the vacancies having a concentration profile in which the peak density of the vacancies is at or near the central plane, the concentration generally decreasing from the position of peak density in the direction of the front surface of the wafer.
  • The present invention is further directed to a single crystal silicon wafer comprising two major, generally parallel surfaces, one of which is the front surface of the wafer and the other of which is the back surface of the wafer, a central plane between the front and back surfaces, and a circumferential edge joining the front and back surfaces, a front surface layer consisting of the region of the wafer within a distance, D2, of no more than about 15 micrometers of the front surface and a bulk layer comprising the region of the wafer between the central plane and the front surface layer. In particular, the bulk layer has a substantially uniform oxygen concentration and a concentration of crystal lattice vacancies such that, upon subjecting the wafer to an oxygen precipitation heat treatment consisting essentially of annealing the wafer at 800° C for four hours and then at 1000° C for sixteen hours, the wafer will contain oxygen precipitates having a concentration profile in which the peak density of the precipitates in the bulk layer is at or near the central plane with the concentration of the precipitates in the bulk layer generally decreasing in the direction of the front surface layer.
  • The present invention is further directed to a single crystal silicon wafer having two major, generally parallel surfaces, one of which is the front surface of the wafer and the other of which is the back surface of the wafer, a central plane between the front and back surfaces, and a circumferential edge joining the front and back surfaces. The wafer is characterized in that it comprises a denuded zone which contains interstitial oxygen and which comprises the region of the wafer from the front surface to a distance, D1, of at least about 10 micrometers measured from the front surface and toward the central plane. The wafer is characterized in that the concentration of interstitial oxygen in the denuded zone at a distance equal to one-half of D1 is at least about 75% of the maximum concentration of interstitial oxygen in the denuded zone.
  • The present invention is further directed to a process for heat-treating a single crystal silicon wafer to influence the precipitation behavior of oxygen in the wafer in a subsequent thermal processing step, the silicon wafer having a front surface, a back surface, a central plane between the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and surface layer. The process comprises the steps of heat-treating the wafer in a non-nitriding atmosphere to form crystal lattice vacancies in the surface and bulk layers, and controlling the cooling rate of the heat-treated wafer to produce a wafer having a vacancy concentration profile in which the peak density is at or near the central plane, with the concentration generally decreasing in the direction of the front surface of the wafer, and the difference in the concentration of vacancies in the surface and bulk layers being such that a thermal treatment of the wafer at a temperature in excess of 750 °C is capable of forming a denuded zone in the surface layer and oxygen clusters or precipitates in the bulk layer, with the concentration of the oxygen clusters or precipitates in the bulk layer being primarily dependant upon the concentration of vacancies.
  • The present invention is further directed to a process for heat-treating a single crystal silicon wafer sliced from a single crystal silicon ingot grown by the Czochralski method to influence the precipitation behavior of oxygen in the wafer in a subsequent thermal processing step. The silicon wafer has a front surface, a back surface, a central plane between the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and surface layer. The process comprises the steps of: (i) growing an oxide layer on the front surface of the wafer by heating the wafer in the presence of an oxygen containing ambient, (ii) heat-treating the oxidized wafer at a temperature of at least about 1175 °C to form crystal lattice vacancies in the surface and bulk layers, (iii) cooling the wafer to a temperature of less than 900 °C, and (iv) controlling the cooling rate of the heat-treated wafer between the heat-treating temperature and 900 °C to produce a wafer having a vacancy concentration profile in which the peak density is at or near the central plane with the concentration generally decreasing in the direction of the front surface of the wafer and the difference in the concentration of vacancies in the surface and bulk layers being such that a thermal treatment of the wafer at a temperature in excess of 750 °C is capable of forming a denuded zone in the surface layer and oxygen clusters or precipitates in the bulk layer with the concentration of the oxygen clusters or precipitates in the bulk layer being primarily dependant upon the concentration of vacancies.
  • The present invention is further directed to a process for heat-treating a single crystal silicon wafer sliced from a single crystal silicon ingot grown by the Czochralski method to influence the precipitation behavior of oxygen in the wafer in a subsequent thermal processing step. The silicon wafer has a front surface, a back surface, a central plane between the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and surface layer. The process comprises steps of (i) heat-treating the wafer in an oxygen containing atmosphere to form crystal lattice vacancies in the surface and bulk layers, and (ii) controlling the cooling rate of the heat-treated wafer to produce a wafer having a vacancy concentration profile in which the peak density is at or near the central plane with the concentration generally decreasing in the direction of the front surface of the wafer and the difference in the concentration of vacancies in the surface and bulk layers being such that a thermal treatment of the wafer at a temperature in excess of 750 °C is capable of forming a denuded zone in the surface layer and oxygen clusters or precipitates in the bulk layer with the concentration of the oxygen clusters or precipitates in the bulk layer being primarily dependant upon the concentration of vacancies.
  • Other objects and features of this invention will be in part apparent and in part pointed out hereinafter.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Fig. 1 is a schematic depiction of the process of the present invention.
  • Fig. 2 is a photograph of a cross-section of a wafer (sample 4-7) which was processed as described in Example 1.
  • Fig. 3 is a photograph of a cross-section of a wafer (sample 4-8) which was subjected to the series of steps described in Example 1.
  • Fig. 4 is a photograph of a cross-section of a wafer (sample 3-14) which was subjected to the series of steps described in Example 1.
  • Fig. 5 is a graph of the log of platinum concentration (atoms/cm3) versus depth from the surface of a wafer (sample 4-7) which was subjected to the series of steps set forth in Example 1.
  • Fig. 6 is a photograph of a cross-section of a wafer (sample 3-4) which was subjected to the series of steps set forth in Example 2.
  • Fig. 7 is a photograph of a cross-section of a wafer (sample 3-5) which was subjected to the series of steps set forth in Example 2.
  • Fig. 8 is a photograph of a cross-section of a wafer (sample 3-6) which was subjected to the series of steps set forth in Example 2.
  • Fig. 9 is a photograph of a cross-section of a wafer (sample 1-8) which was subjected to the series of steps set forth in Example 3.
  • FIG. 10 is logarithmic graph of the number density of bulk microdefects (BMD) versus the partial pressure of oxygen present in the atmosphere during rapid thermal annealing of single crystal silicon wafers in accordance with the present invention, as described in Example 4.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • In accordance with the present invention, an ideal precipitating wafer has been discovered which, during essentially any electronic device manufacturing process, will form a denuded zone of sufficient depth and a wafer bulk containing a sufficient density of oxygen precipitates for IG purposes. Advantageously, this ideal precipitating wafer may be prepared in a matter of minutes using tools which are in common use in the semiconductor silicon manufacturing industry. This process creates a "template" in the silicon which determines or "prints" the manner in which oxygen will precipitate during the electronic device manufacturing process.
  • The starting material for the ideal precipitating wafer of the present invention is a single crystal silicon wafer which has been sliced from a single crystal ingot grown in accordance with conventional Czochralski crystal growing methods. Such methods, as well as standard silicon slicing, lapping, etching, and polishing techniques are disclosed, for example, in F. Shimura, Semiconductor Silicon Crystal Technology, Academic Press, 1989, and Silicon Chemical Etching, (J. Grabmaier ed.) Springer-Verlag, New York, 1982 (incorporated herein by reference).
  • Czochralski-grown silicon typically has an oxygen concentration within the range of about 5 x 1017 to about 9 x 1017 atoms/cm3 (ASTM standard F-121-83). Because the oxygen precipitation behavior of the wafer becomes essentially decoupled from the oxygen concentration in the ideal precipitating wafer, the starting wafer may have an oxygen concentration falling anywhere within or even outside the range attainable by the Czochralski process.
  • Depending upon the cooling rate of the single crystal silicon ingot from the temperature of the melting point of silicon (about 1410 °C) through the range of about 750 °C to about 350 °C, oxygen precipitate nucleation centers may form in the single crystal silicon ingot from which the wafer is sliced. The presence or absence of these nucleation centers in the starting material is not critical to the present invention provided, however, these centers are capable of being dissolved by heat-treating the silicon at temperatures not in excess of about 1300 °C. Certain heat-treatments, such as annealing the silicon at a temperature of about 800 °C for about four hours, can stabilize these centers such that they are incapable of being dissolved at temperatures not in excess of about 1150 °C. The detection limit for oxygen precipitates is currently about 5 x 106 precipitates/cm3. The presence (or density) of oxygen precipitation nucleation centers cannot be directly measured using presently available techniques. Various techniques may be used, however, to indirectly detect their presence. As previously discussed, preexisting oxygen precipitate nucleation centers in the silicon can be stabilized and precipitates can be grown at these sites by subjecting the silicon to an oxygen precipitation heat treatment. Thus, the presence of these nucleation centers can indirectly be measured after an oxygen precipitation heat treatment, e.g., annealing the wafer at a temperature of 800° C for four hours and then at a temperature of 1000° C for sixteen hours.
  • Substitutional carbon, when present as an impurity in single crystal silicon, has the ability to catalyze the formation of oxygen precipitate nucleation centers. For this and other reasons, therefore, it is preferred that the single crystal silicon starting material have a low concentration of carbon. That is, the single crystal silicon should have a concentration of carbon which is less than about 5 x 1016 atoms/cm3, preferably which is less than 1 x 1016 atoms/cm3, and more preferably less than 5 x 1015 atoms/cm3.
  • Referring now to Fig. 1, the starting material for the ideal precipitating wafer of the present invention, single crystal silicon wafer 1, has a front surface 3, a back surface 5, and an imaginary central plane 7 between the front and back surfaces. The terms "front" and "back" in this context are used to distinguish the two major, generally planar surfaces of the wafer; the front surface of the wafer as that term is used herein is not necessarily the surface onto which an electronic device will subsequently be fabricated nor is the back surface of the wafer as that term is used herein necessarily the major surface of the wafer which is opposite the surface onto which the electronic device is fabricated. In addition, because silicon wafers typically have some total thickness variation (TTV), warp and bow, the midpoint between every point on the front surface and every point on the back surface may not precisely fall within a plane; as a practical matter, however, the TTV, warp and bow are typically so slight that to a close approximation the midpoints can be said to fall within an imaginary central plane which is approximately equidistant between the front and back surfaces.
  • In a first embodiment of the process of the present invention wafer 1 is heat-treated in an oxygen-containing atmosphere in step S1 to grow a superficial oxide layer 9 which envelopes wafer 1. In general, the oxide layer will have a thickness which is greater than the native oxide layer which forms upon silicon (about 15 Ångstroms); preferably, the oxide layer has a thickness of at least about 20 Ångstroms and, in some embodiments, at least about 25 Ångstroms or even at least about 30 Ångstroms. Experimental evidence obtained to-date, however, suggests that oxide layers having a thickness greater than about 30 Ångstroms, while not interfering with the desired effect, provide little or no additional benefit.
  • In step S2, the wafer is subjected to a heat-treatment step in which the wafers are heated to an elevated temperature to form and thereby increase the number density of crystal lattice vacancies 13 in wafer 1. Preferably, this heat-treatment step is carried out in a rapid thermal annealer in which the wafers are rapidly heated to a target temperature and annealed at that temperature for a relatively short period of time. In general, the wafer is subjected to a temperature in excess of 1150 °C, preferably at least 1175 °C, more preferably at least about 1200 °C, and most preferably between about 1200 °C and 1275 °C.
  • In the first embodiment of the present invention, the rapid thermal annealing step is carried out in the presence of a nitriding atmosphere, that is, an atmosphere containing nitrogen gas (N2) or a nitrogen-containing compound gas such as ammonia which is capable of nitriding an exposed silicon surface. The atmosphere may thus consist entirely of nitrogen or nitrogen compound gas, or it may additionally comprise a non-nitriding gas such as argon. An increase in vacancy concentration throughout the wafer is achieved nearly, if not immediately, upon achieving the annealing temperature. The wafer will generally be maintained at this temperature for at least one second, typically for at least several seconds (e.g., at least 3), preferably for several tens of seconds (e.g., 20, 30, 40, or 50 seconds) and, depending upon the desired characteristics of the wafer, for a period which may range up to about 60 seconds (which is near the limit for commercially available rapid thermal annealers). The resulting wafer will have a relatively uniform vacancy concentration (number density) profile in the wafer.
  • Based upon experimental evidence obtained to-date, the atmosphere in which the rapid thermal annealing step is carried out preferably has no more than a relatively small partial pressure of oxygen, water vapor and other oxidizing gases; that is, the atmosphere has a total absence of oxidizing gases or a partial pressure of such gases which is insufficient to inject sufficient quantities of silicon self-interstitial atoms which suppress the build-up of vacancy concentrations. While the lower limit of oxidizing gas concentration has not been precisely determined, it has been demonstrated that for partial pressures of oxygen of 0.01 atmospheres (atm.), or 10,000 parts per million atomic (ppma), no increase in vacancy concentration and no effect is observed. Thus, it is preferred that the atmosphere have a partial pressure of oxygen and other oxidizing gases of less than 0.01 atm. (10,000 ppma); more preferably the partial pressure of these gases in the atmosphere is no more than about 0.005 atm. (5,000 ppma), more preferably no more than about 0.002 atm. (2,000 ppma), and most preferably no more than about 0.001 atm. (1,000 ppma).
  • In addition to causing the formation of crystal lattice vacancies, the rapid thermal annealing step causes the dissolution of any unstabilized oxygen precipitate nucleation centers which are present in the silicon starting material. These nucleation centers may be formed, for example, during the growth of the single crystal silicon ingot from which the wafer was sliced, or as a consequence of some other event in the previous thermal history of the wafer or of the ingot from which the wafer is sliced. Thus, the presence or absence of these nucleation centers in the starting material is not critical, provided these centers are capable of being dissolved during the rapid thermal annealing step.
  • The rapid thermal anneal may be carried out in any of a number of commercially available rapid thermal annealing ("RTA") furnaces in which wafers are individually heated by banks of high power lamps. RTA furnaces are capable of rapidly heating a silicon wafer, e.g., they are capable of heating a wafer from room temperature to 1200 °C in a few seconds. One such commercially available RTA furnace is the model 610 furnace available from AG Associates (Mountain View, CA).
  • Intrinsic point defects (vacancies and silicon self-interstitials) are capable of diffusing through single crystal silicon with the rate of diffusion being temperature dependant. The concentration profile of intrinsic point defects, therefore, is a function of the diffusivity of the intrinsic point defects and the recombination rate as a function of temperature. For example, the intrinsic point defects are relatively mobile at temperatures in the vicinity of the temperature at which the wafer is annealed in the rapid thermal annealing step whereas they are essentially immobile for any commercially practical time period at temperatures of as much as 700 °C. Experimental evidence obtained to-date suggests that the effective diffusion rate of vacancies slows considerably at temperatures less than about 700 °C and perhaps as great as 800 °C, 900 °C, or even 1,000 °C, the vacancies can be considered to be immobile for any commercially practical time period.
  • Upon completion of step S2, the wafer is rapidly cooled in step S3 through the range of temperatures at which crystal lattice vacancies are relatively mobile in the single crystal silicon. As the temperature of the wafer is decreased through this range of temperatures, the vacancies diffuse to the oxide layer 9 and become annihilated, thus leading to a change in the vacancy concentration profile with the extent of change depending upon the length of time the wafer is maintained at a temperature within this range. If the wafer were held at this temperature within this range for an infinite period of time, the vacancy concentration would once again become substantially uniform throughout wafer bulk 11 with the concentration being an equilibrium value which is substantially less than the concentration of crystal lattice vacancies immediately upon completion of the heat treatment step. By rapidly cooling the wafer, however, a non-uniform distribution of crystal lattice vacancies can be achieved with the maximum vacancy concentration being at or near central plane 7 and the vacancy concentration decreasing in the direction of the front surface 3 and back surface 5 of the wafer. In general, the average cooling rate within this range of temperatures is at least about 5 °C per second and preferably at least about 20 °C per second. Depending upon the desired depth of the denuded zone, the average cooling rate may preferably be at least about 50 °C per second, still more preferably at least about 100 °C per second, with cooling rates in the range of about 100 °C to about 200 °C per second being presently preferred for some applications. Once the wafer is cooled to a temperature outside the range of temperatures at which crystal lattice vacancies are relatively mobile in the single crystal silicon, the cooling rate does not appear to significantly influence the precipitating characteristics of the wafer and thus, does not appear to be narrowly critical. Conveniently, the cooling step may be carried out in the same atmosphere in which the heating step is carried out.
  • In step S4, the wafer is subjected to an oxygen precipitation heat-treatment. For example, the wafer may be annealed at a temperature of 800 °C for four hours and then at a temperature of 1000 °C for sixteen hours. Alternatively and preferably, the wafer is loaded into a furnace which is at a temperature of about 800 °C as the first step of an electronic device manufacturing process. When loaded into a furnace at this temperature, the previously rapidly thermal annealed wafer will have separate zones which behave differently with respect to oxygen precipitation. In the high vacancy regions (the wafer bulk), oxygen clusters rapidly as the wafer enters the furnace. By the time the loading temperature is reached, the clustering process is finished and a distribution of clusters is reached which depends only upon the initial concentration of vacancies. In the low vacancy regions (near the wafer surfaces), the wafer behaves like a normal wafer which lacks pre-existing oxygen precipitace nucleation centers; that is, oxygen clustering is not observed. As the temperature is increased above 800 °C or if the temperature remains constant, the clusters in the vacancy rich zone grow into precipitates and are thereby consumed, whereas in the vacancy lean zone nothing happens. By dividing the wafer into various zones of vacancy concentration, a template is effectively created through which is written an oxygen precipitate pattern which is fixed the moment the wafer is loaded into the furnace.
  • As illustrated in Fig. 1, the resulting depth distribution of oxygen precipitates in the wafer is characterized by clear regions of oxygen precipitate-free material (denuded zones) 15 and 15' extending from the front surface 3 and back surface 5 to a depth t, t', respectively. Between the oxygen precipitate-free regions, 15 and 15', there is a region 17 which contains a substantially uniform density of oxygen precipitates.
  • The concentration of oxygen precipitates in region 17 is primarily a function of the heating step and secondarily a function of the cooling rate. In general, the concentration of oxygen precipitates increases with increasing temperature and increasing annealing times in the heating step, with precipitate densities in the range of about 1 x 107 to about 5 x 1010 precipitates/cm3 being routinely obtained.
  • The depth t, t' from the front and back surfaces, respectively, of oxygen precipitate-free material (denuded zones) 15 and 15' is primarily a function of the cooling rate through the temperature range at which crystal lattice vacancies are relatively mobile in silicon. In general, the depth t, t' increases with decreasing cooling rates, with denuded zone depths of at lease about 10, 20, 30, 40, 50, 70 or even 100 micrometers being attainable. Significantly, the depth of the denuded zone is essentially independent of the details of the electronic device manufacturing process and, in addition, does not depend upon the out-diffusion of oxygen as is conventionally practiced.
  • While the rapid thermal treatments employed in this process of the present invention may result in the out-diffusion of a small amount of oxygen from the surface of the front and back surfaces of the wafer, the amount of out-diffusion is significantly less than what is observed in conventional processes for the formation of denuded zones. As a result, the ideal precipitating wafers of the present invention have a substantially uniform interstitial oxygen concentration as a function of distance from the silicon surface. For example, prior to the oxygen precipitation heat-treatment, the wafer will have a substantially uniform concentration of interstitial oxygen from the center of the wafer to regions of the wafer which are within about 15 microns of the silicon surface, more preferably from the center of the silicon to regions of the wafer which are within about 10 microns of the silicon surface, even more preferably from the center of the silicon to regions of the wafer which are within about 5 microns of the silicon surface, and most preferably from the center of the silicon to regions of the wafer which are within about 3 microns of the silicon surface. In this context, a substantially uniform oxygen concentration shall mean a variance in the oxygen concentration of no more than about 50%, preferably no more than about 20%, and most preferably no more than about 10%.
  • Typically, oxygen precipitation heat-treatments do not result in a substantial amount of oxygen outdiffusicn from the heat-treated wafer. As a result, the concentration of interstitial oxygen in the denuded zone at distances more than several microns from the wafer surface will not significantly change as a consequence of the precipitation heat-treatment. For example, if the denuded zone of the wafer consists of the region of the wafer between the surface of the silicon and a distance, D1 (which is at least about 10 micrometers) as measured from the front surface and toward the central plane, the oxygen concentration at a position within the denuded zone which is at a distance from the silicon surface equal to one-half of D1 will typically be at least about 75% of the peak concentration of the interstitial oxygen concentration anywhere in the denuded zone. For some oxygen precipitation heat-treatments, the interstitial oxygen concentration at this position will be even greater, i.e., at least 85%, 90% or even 95% of the maximum oxygen concentration anywhere in the denuded zone.
  • In a second embodiment of the present invention, a non-nitriding atmosphere is used instead of the nitriding atmosphere used in the heating (rapid thermal annealing) and cooling steps of the first embodiment. Suitable non-nitriding atmospheres include argon, helium, neon, carbon dioxide, and other such non-oxidizing, non-nitriding elemental and compound gases, or mixtures of such gases. The non-nitriding atmosphere, like the nitriding atmosphere, may contain a relatively small partial pressure of oxygen, i.e., a partial pressure less than 0.01 atm. (10,000 ppma), more preferably less than 0.005 atm. (5,000 ppma), more preferably less than 0.002 atm. (2,000 ppma), and most preferably less than 0.001 atm. (1,000 ppma).
  • In a third embodiment of the present invention, step S1 (the thermal oxidation step) is omitted and the starting wafer has no more than a native oxide layer. When such a wafer is annealed in a nitrogen atmosphere, however, the effect differs from that which is observed when a wafer having an oxide layer which is greater in thickness than a native oxide layer ("enhanced oxide layer") is annealed in nitrogen. When the wafer containing an enhanced oxide layer is annealed, a substantially uniform increase in the vacancy concentration is achieved throughout the wafer nearly, if not immediately, upon reaching the annealing temperature; furthermore, the vacancy concentration does not appear to significantly increase as a function of annealing time at a given annealing temperature. If the wafer lacks anything more than a native oxide layer and if the front and back surfaces of the wafer are annealed in nitrogen, however, the resulting wafer will have a vacancy concentration (number density) profile which is generally "U-shaped" for a cross-section of the wafer; that is, a maximum concentration will occur at or within several micrometers of the front and back surfaces and a relatively constant and lesser concentration will occur throughout the wafer bulk with the minimum concentration in the wafer bulk initially being approximately equal to the concentration which is obtained in wafers having an enhanced oxide layer. Furthermore, an increase in annealing time will result in an increase in vacancy concentration in wafers lacking anything more than a native oxide layer.
  • Experimental evidence further suggests that this difference in behavior for wafers having no more than a native oxide and wafers having an enhanced oxide layer can be avoided by including molecular oxygen or other oxidizing gas in the atmosphere. Stated another way, when wafers having no more than a native oxide are annealed in a nitrogen atmosphere containing a small partial pressure of oxygen, the wafer behaves the same as wafers having an enhanced oxide layer. Without being bound to any theory, therefore, it appears that superficial oxide layers which are greater in thickness than a native oxide layer serve as a shield which inhibits nitridization of the silicon. This oxide layer may thus be present on the starting wafer or formed, in situ, by growing an enhanced oxide layer during the annealing step.
  • In accordance with the present invention, therefore, the atmosphere during the rapid thermal annealing step preferably contains a partial pressure of at least about 0.0001 atm. (100 ppma), more preferably a partial pressure of at least about 0.0002 atm. (200 ppma) of oxygen. For the reasons previously discussed, however, the partial pressure of oxygen preferably does not exceed 0.01 atm. (10,000 ppma), and is more preferably less than 0.005 atm. (5,000 ppma), still more preferably less than 0.002 atm. (2,000 ppma), and most preferably less than 0.001 atm. (1,000 ppma).
  • In other embodiments of the present invention, the front and back surfaces of the wafer may be exposed to different atmospheres, each of which may contain one or more nitriding or non-nitriding gases. For example, the back surface of the wafer may be exposed to a nitriding atmosphere as the front surface is exposed to a non-nitriding atmosphere. Alternatively, multiple wafers (e.g., 2, 3 or more wafers) may be simultaneously annealed while being stacked in face-to-face arrangement; when annealed in this manner, the faces which are in face-to-face contact are mechanically shielded from the atmosphere during the annealing. Alternatively, and depending upon the atmosphere employed during the rapid thermal annealing step and the desired oxygen precipitation profile of the wafer, the oxide layer may be formed only upon the side of the wafer at which the denuded zone is desired, e.g., front surface 3 of the wafer (see Fig. 1).
  • The starting material for the process of the present invention may be a polished silicon wafer, or alternatively, a silicon wafer which has been lapped and etched but not polished. In addition, the wafer may have vacancy or self-interstitial point defects as the predominant intrinsic point defect. For example, the wafer may be vacancy dominated from center to edge, self-interstitial dominated from center to edge, or it may contain a central core of vacancy of dominated material surrounded by an axially symmetric ring of self-interstitial dominated material.
  • If an epitaxial layer is to be deposited upon an ideal precipitating wafer, the process of the present invention may be carried out either before or after the epitaxial deposition. If carried out before, it may be desirable to stabilize the oxygen precipitate nucleation centers in the wafer after the process of the present invention and before the epitaxial deposition. If carried out after, it may be desirable to carry out the process of the present invention in the epitaxial reactor immediately after the epitaxial deposition, provided the cooling rates required by the process of the present invention can be achieved.
  • The measurement of crystal lattice vacancies in single crystal silicon can be carried out by platinum diffusion analysis. In general, platinum is deposited on the samples and diffused in a horizontal surface with the diffusion time and temperature preferably being selected such-that the Frank-Turnbull mechanism dominates the platinum diffusion, but which is sufficient to reach the steady-state of vacancy decoration by platinum atoms. For wafers having vacancy concentrations which are typical for the present invention, a diffusion time and temperature of 730 °C for 20 minutes may be used, although more accurate tracking appears to be attainable at a lesser temperature, e.g., about 680 °C. In addition, to minimize a possible influence by silicidation processes, the platinum deposition method preferably results in a surface concentration of less than one monolayer. Platinum diffusion techniques are described elsewhere, for example, by Jacob et al., J. Appl. Phys., vol. 82, p. 182 (1997); Zimmermann and Ryssel, "The Modeling of Platinum Diffusion In Silicon Under Non-Equilibrium Conditions," J. Electrochemical Society, vol. 139, p. 256 (1992); Zimmermann, Goesele, Seilenthal and Eichiner, "Vacancy Concentration Wafer Mapping In Silicon," Journal of Crystal Growth, vol. 129, p. 582 (1993); Zimmermann and Falster, "Investigation Of The Nucleation of Oxygen Precipitates in Czochralski Silicon At An Early Stage," Appl. Phys. Lett., vol. 60, p. 3250 (1992); and Zimmermann and Ryssel, Appl. Phys. A, vol. 55, p. 121 (1992).
  • Examples 1 through 4 illustrate the ideal oxygen precipitation process of the present invention. These Examples should therefore not be interpreted in a limiting sense.
  • EXAMPLE 1
  • Silicon single crystals were pulled by the Czochralski method, sliced and polished to form silicon wafers. These wafers were then subjected to a surface oxidation step (S1), rapid thermal annealing step in nitrogen or argon (S2), rapidly cooled (S3), and subjected to an oxygen stabilization and growth step (S4) under the conditions set forth in Table I. The initial oxygen concentration of the wafers (Oi) before steps S1 - S4, the oxygen precipitate density in the bulk of the wafers after step S4 (OPD), and the depth of the denuded zone after step S4 (DZ) are also reported in Table I.
    Sample 4-7 4-8 3-14
    S 1 15 min at
    1,000°C
    in N2 +
    ∼1% O 2
    15 min at
    1,000°C
    in N2 +
    ∼1% O2
    none
    S2 35 seconds
    at 1250°C
    in N2
    35 seconds
    at 1250°C
    in Ar
    35 seconds at 1250°C in N2
    S3 100°C/sec 100°C/sec 100°C/sec
    S4 4 hr at
    800°C +
    16 hr at
    1,000°C
    in N2
    4 hr at
    800°C +
    16 hr at
    1,000°C
    in N2
    4 hr at
    800°C +
    16 hr at
    1,000°C
    in N2
    Oi
    (atoms/cm3)
    7x1017 6.67 x 1017 7.2x1017
    OPD
    (atoms/cm3)
    1x1010 4.4x109 1.69x1010
    DZ
    (depth in µm)
    70 95 0
    Figures 2, 3, and 4 show cross-sections of the resulting wafers (these figures are enlargements of photographs taken at a magnification of 200X); sample 4-7 is shown in Fig. 2, sample 4-8 is shown in Fig. 3, and sample 3-14 is shown in Fig. 4.
  • In addition, the concentration of crystal lattice vacancies in the sample 4-7 was mapped using a platinum diffusion technique. A plot of platinum concentration versus depth from the surface of the wafer (a depth of 0 micrometers corresponding to the front side of the wafer) appears in Fig. 5.
  • EXAMPLE 2
  • To demonstrate that the process of the present invention is relatively independent of oxygen concentration for Czochralski-grown silicon wafers, three wafers having different oxygen concentrations were subjected to the same series of steps described in Example 1. The conditions for each of these steps, the initial oxygen concentration of the wafers (O1) before steps S1 - S4, the oxygen precipitate density (OPD) in the bulk of the wafers after step S4, and the depth of the denuded zone (DZ) after step S4 as measured from the surface of the wafer are reported in Table II. Figures 6, 7, and 8 show cross-sections of the resulting wafers (these figures are enlargements of photographs taken at a magnification of 200X); sample 3-4 is shown in Fig. 6, sample 3-5 is shown in Fig. 7, and sample 3-6 is shown in Fig. 8.
    Sample 3-4 3-5 3-6
    S 1 15 min at
    1,000°C
    in N2 +
    ∼1% O 2
    15 min at
    1,000°C
    in N2 +
    ∼1% O 2
    15 min at
    1,000°C
    in N2 +
    ∼1% O2
    S2 35 seconds
    at 1250°C
    in N2
    35 seconds
    at 1250°C
    in N2
    35 seconds
    at 1250°C
    in N2
    S3 125°C/sec 125°C/sec 125°C/sec
    S4 4 hr at
    800°C +
    16 hr at
    1,000°C in N2
    4 hr at
    800°C +
    16 hr at
    1,000°C in N2
    4 hr at
    800°C +
    16 hr at
    1,000°C in N2
    Oi
    (atoms/cm3)
    6x1017 7x1017 8x1017
    OPD
    (atoms/cm3)
    4x1010 1x1010 6x1010
    DZ
    (depth in µm)
    ∼40 ∼40 ∼40
  • EXAMPLE 3
  • To demonstrate that the process of the present invention was relatively independent of the conditions used for the oxygen precipitate stabilization and growth step (S4), a wafer (sample 1-8) having the same initial oxygen concentration was subjected to the same series of steps described in Example 2 for sample 3-4 except that a proprietary, commercial 16 Mb DRAM process was used as the oxygen precipitate stabilization and growth step (S4). Figure 9 shows a cross-section of the resulting wafer (this figure is an enlargement of a photograph taken at a magnification of 200X). After step S4, samples 1-8 and 3-4 had comparable bulk oxygen precipitate densities (7x1010/cm3 for sample 1-8 versus 4x1010/cm3 for sample 3-4) and comparable denuded zone depths (approximately 40 micrometers).
  • Example 4
  • This example illustrates the trend that may be observed in the density of bulk microdefects (BMD), i.e., the density of oxygen precipitants, and the depth of the denuded zone (DZ) resulting from an increase in the concentration of oxygen in the atmosphere during the heat-treatment. Three different sets of wafers were suojected to rapid thermal annealing under varying process conditions. The wafers in Set A were annealed at 1200°C for 30 seconds under a nitrogen atmosphere; the wafers in Set B were annealed under the same conditions for 20 seconds; and, the wafers in Set C were annealed at 1200°C for 30 seconds under an argon atmosphere. A preoxidation step was not performed on any of the wafers in the three sets in this Example.
  • As indicated by Table III, below, the oxygen partial pressure was increased for each wafer within a given Set. Once annealing was completed, the BMD density and DZ depth for each wafer was determined by means standard in the art. The results are present in Table III, below.
    Wafer
    Set
    Oxygen Partial
    Pressure
    BMD Density
    (defects/cm-3)
    DZ Depth
    (microns)
    A 250 ppma 6.14x109 70
    A 500 ppma 6.24x109 80
    A 1000 ppma 2.97x109 80
    A 2000 ppma 7.02x108 100
    A 5000 ppma 2.99x107 ND
    A 1x106 ppma 6.03x106 ND
    B 500 ppma 2.59x109 80
    B 1000 ppma 1.72x109 100
    B 2000 ppma 9.15x108 100
    B 5000 ppma 2.65x107 ND
    B 1x106 ppma 2.17x106 ND
    C 250 ppma 2.65x109 90
    C 500 ppma 4.03x109 70
    C 1000 ppma 1.72x109 140
    C 5000 ppma 1.69x108 120
    ND = not determined
  • The above data shows that as the partial pressure of oxygen in the atmosphere increases, the number density of bulk microdefects decreases. In addition, when the oxygen partial pressure reaches 10,000 ppma, the number density of bulk microdefects is indistinguishable from the number density of bulk microdefects which is observed in wafers which have been subjected to an oxygen precipitation heat-treatment without a prior rapid thermal annealing in accordance with the present invention.
  • In view of the above, it will be seen that the several objects of the invention are achieved.
  • As various changes could be made in the above compositions and processes without departing from the scope of the invention, it is intended that all matter contained in the above description be interpreted as illustrative and not in a limiting sense.

Claims (67)

  1. A single crystal silicon wafer having two major, generally parallel surfaces, one of which is the front surface of the wafer and the other of which is the back surface of the wafer, a central plane between the front and back surfaces, a circumferential edge joining the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D1, of at least about 10 micrometers measured from the front surface and toward the central plane, and a bulk layer which comprises a second region of the wafer between the central plane and the first region, the wafer being characterized in that
       the wafer has a non-uniform distribution of crystal lattice vacancies with the concentration of vacancies in the bulk layer being greater than the concentration of vacancies in the surface layer with the vacancies having a concentration profile in which the peak density of the vacancies is at or near the central plane with the concentration generally decreasing from the position of peak density in the direction of the front surface of the wafer.
  2. The wafer of claim 1 wherein D1 is at least about 20 micrometers.
  3. The wafer of claim 1 wherein D1 is at least about 50 micrometers.
  4. The wafer of claim 1 wherein D1 is between about 30 and about 100 micrometers.
  5. The wafer of claim 1 wherein the concentration of interstitial oxygen at distances greater than 3 microns from the wafer surface is at least about 50% of the concentration of interstitial oxygen in the bulk layer.
  6. The wafer of claim 1 wherein the concentration of interstitial oxygen at distances greater than 10 microns from the wafer surface is at least about 80% of the concentration of interstitial oxygen in the bulk layer.
  7. The wafer of claim 6 wherein D1 is at least about 20 micrometers.
  8. The wafer of claim 6 wherein D1 is at least about 50 micrometers.
  9. The wafer of claim 6 wherein D1 is between about 30 and about 100 micrometers.
  10. The wafer of claim 1 wherein the concentration of interstitial oxygen at distances greater than 15 microns from the wafer surface is at least about 90% of the concentration of interstitial oxygen in the bulk layer.
  11. The wafer as set forth in claim 1 wherein the wafer further comprises an epitaxial layer on the wafer surface.
  12. A single crystal silicon wafer comprising two major, generally parallel surfaces, one of which is the front surface of the wafer and the other of which is the back surface of the wafer, a central plane between the front and back surfaces, and a circumferential edge joining the front and back surfaces, a front surface layer consisting of the region of the wafer within a distance, D2, of no more than about 15 micrometers of the front surface and a bulk layer comprising the region of the wafer between the central plane and the front surface layer, wherein the bulk layer has a substantially uniform oxygen concentration and a concentration of crystal lattice vacancies such that upon subjecting the wafer to an oxygen precipitation heat treatment consisting essentially of annealing the wafer at 800° C for four hours and then at 1000° C for sixteen hours, the wafer will contain oxygen precipitates having a concentration profile in which the peak density of the precipitates in the bulk layer is at or near the central plane with the concentration of the precipitates in the bulk layer generally decreasing in the direction of the front surface layer.
  13. The wafer of claim 12 wherein D2 is no more than about 10 micrometers.
  14. The wafer of claim 12 wherein D2 is no more than about 5 micrometers.
  15. The wafer of claim 12 wherein D2 is no more than 3 micrometers.
  16. The wafer as set forth in claim 12 wherein the wafer further comprises an epitaxial layer on the wafer surface.
  17. A single crystal silicon wafer having two major, generally parallel surfaces, one of which is the front surface of the wafer and the other of which is the back surface of the wafer, a central plane between the front and back surfaces, a circumferential edge joining the front and back surfaces, a denuded zone which comprises the region of the wafer from the front surface to a distance, D1, of at least about 10 micrometers measured in the direction of the central plane and which contains interstitial oxygen, the wafer being characterized in that
       the concentration of interstitial oxygen in the denuded zone at a distance equal to one-half of D1 is at least about 75% of the maximum concentration of interstitial oxygen in the denuded zone.
  18. The wafer of claim 17 wherein D1 is at least 20 micrometers.
  19. The wafer of claim 18 wherein the concentration of interstitial oxygen in the denuded zone at a distance equal to one-half of D1 is at least about 80% of the maximum concentration of interstitial oxygen in the denuded zone.
  20. The wafer of claim 18 wherein the concentration of interstitial oxygen in the denuded zone at a distance equal to one-half of D1 is at least about 90% of the maximum concentration of interstitial oxygen in the denuded zone.
  21. The wafer of claim 17 wherein D1 is at least 50 micrometers.
  22. The wafer of claim 21 wherein the concentration of interstitial oxygen in the denuded zone at a distance equal to one-half of D1 is at least about 85% of the maximum concentration of interstitial oxygen in the denuded zone.
  23. The wafer of claim 21 wherein the concentration of interstitial oxygen in the denuded zone at a distance equal to one-half of D1 is at least about 95% of the maximum concentration of interstitial oxygen in the denuded zone.
  24. The wafer of claim 17 wherein D1 is between 30 and 100 micrometers.
  25. The wafer of claim 24 wherein the concentration of interstitial oxygen in the denuded zone at a distance equal to one-half of D1 is at least about 85% of the maximum concentration of interstitial oxygen in the denuded zone.
  26. The wafer of claim 17 wherein the wafer further comprises an epitaxial layer on the wafer surface.
  27. A process for heat-treating a single crystal silicon wafer to influence the precipitation behavior of oxygen in the wafer in a subsequent thermal processing step, the silicon wafer having a front surface, a back surface, a central plane between the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and surface layer, the process comprising the steps of:
    heat-treating the wafer in a non-nitriding atmosphere to form crystal lattice vacancies in the surface and bulk layers, and
    controlling the cooling rate of the heat-treated wafer to produce a wafer having a vacancy concentration profile in which the peak density is at or near the central plane with the concentration generally decreasing in the direction of the front surface of the wafer and the difference in the concentration of vacancies in the surface and bulk layers being such that a thermal treatment of the wafer at a temperature in excess of 750 °C, is capable of forming a denuded zone in the surface layer and oxygen clusters or precipitates in the bulk layer with the concentration of the oxygen clusters or precipitates in the bulk layer being primarily dependant upon the concentration of vacancies.
  28. The process of claim 27 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1175 °C in an oxygen containing atmosphere for a period of less than 60 seconds with the partial pressure of oxygen being less than about 5,000 ppma.
  29. The process of claim 28 wherein said atmosphere is primarily argon or helium.
  30. The process of claim 28 wherein said cooling rate is at least about 50 °C per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
  31. The process of claim 28 wherein said cooling race is at least about 100 °C per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
  32. The process of claim 27 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1200 °C in an oxygen containing atmosphere with the partial pressure of oxygen being less than about 5,000 ppma.
  33. The process of claim 32 wherein said atmosphere is primarily argon or helium.
  34. The process of claim 32 wherein said cooling rate is at least about 50 °C per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
  35. The process of claim 32 wherein said cooling rate is at least about 100 °C per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
  36. The process of claim 27 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1175 °C in an oxygen containing atmosphere with the partial pressure of oxygen being less than about 1,000 ppma.
  37. The process of claim 36 wherein said atmosphere is primarily argon or helium.
  38. The process of claim 36 wherein said cooling rate is at least about 50 °C per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
  39. The process of claim 36 wherein said cooling rate is at least about 100 °C per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
  40. The process of claim 27 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1200 °C in an oxygen containing atmosphere with the partial pressure of oxygen being less than about 1,000 ppma.
  41. The process of claim 40 wherein said atmosphere is primarily argon or helium.
  42. The process of claim 40 wherein said cooling rate is at least about 50 °C per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
  43. The process of claim 40 wherein said cooling rate is at least about 100 °C per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
  44. A process for heat-treating a single crystal silicon wafer sliced from a single crystal silicon ingot grown by the Czochralski method to influence the precipitation behavior of oxygen in the wafer in a subsequent thermal processing step, the silicon wafer having a front surface, a back surface, a central plane between the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and surface layer, the process comprising the steps of:
    growing an oxide layer on the front surface of the wafer by heating the wafer in the presence of an oxygen containing ambient,
    heat-treating the oxidized wafer at a temperature of at least about 1150 °C to form crystal lattice vacancies in the surface and bulk layers,
    cooling the wafer to a temperature of less than 900 °C, and
    controlling the cooling rate of the heat-treated wafer between the heat-treating temperature and 900 °C to produce a wafer having a vacancy concentration profile in which the peak density is at or near the central plane with the concentration generally decreasing in the direction of the front surface of the wafer and the difference in the concentration of vacancies in the surface and bulk layers being such that a thermal treatment of the wafer at a temperature in excess of 750 °C, is capable of forming a denuded zone in the surface layer and oxygen clusters or precipitates in the bulk layer with the concentration of the oxygen clusters or precipitates in the bulk layer being primarily dependant upon the concentration of vacancies.
  45. The process of claim 44 wherein the cooling race is at least about 50 °C per second.
  46. The process of claim 45 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1200 °C in an oxygen containing atmosphere with the partial pressure of oxygen being less than about 5,000 ppma.
  47. The process of claim 45 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1200 °C in an oxygen containing atmosphere with the partial pressure of oxygen being less than about 1,000 ppma.
  48. The process of claim 45 wherein said atmosphere is primarily argon or helium.
  49. The process of claim 45 wherein said atmosphere is primarily nitrogen.
  50. The process of claim 44 wherein the cooling race is at least about 100 °C per second.
  51. The process of claim 50 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1200 °C in an oxygen containing atmosphere with the partial pressure of oxygen being less than about 5,000 ppma.
  52. The process of claim 50 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1200 °C in an oxygen containing atmosphere with the partial pressure of oxygen being less than about 1,000 ppma.
  53. The process of claim 50 wherein said atmosphere is primarily argon or helium.
  54. The process of claim 50 wherein said atmosphere is primarily nitrogen.
  55. A process for heat-treating a single crystal silicon wafer sliced from a single crystal silicon ingot grown by the Czochralski method to influence the precipitation behavior of oxygen in the wafer in a subsequent thermal processing step, the silicon wafer having a front surface, a back surface, a central plane between the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and surface layer, the process comprising the steps of:
    heat-treating the wafer in an oxygen containing atmosphere to form crystal lattice vacancies in the surface and bulk layers, and
    controlling the cooling rate of the heat-treated wafer to produce a wafer having a vacancy concentration profile in which the peak density is at or near the central plane with the concentration generally decreasing in the direction of the front surface of the wafer and the difference in the concentration of vacancies in the surface and bulk layers being such that a thermal treatment of the wafer at a temperature in excess of 750 °C, is capable of forming a denuded zone in the surface layer and oxygen clusters or precipitates in the bulk layer with the concentration of the oxygen clusters or precipitates in the bulk layer being primarily dependant upon the concentration of vacancies.
  56. The process of claim 55 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1175 °C in an oxygen containing atmosphere with the partial pressure of oxygen being less than about 5,000 ppma.
  57. The process of claim 56 wherein said atmosphere is primarily argon or helium.
  58. The process of claim 56 wherein said atmosphere is primarily nitrogen.
  59. The process of claim 56 wherein the cooling rate is at least about 50 °C per second.
  60. The process of claim 56 wherein the cooling rate is at least about 100 °C per second.
  61. The process of claim 55 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1175 °C in an oxygen containing atmosphere with the partial pressure of oxygen being less than about 1,000 ppma.
  62. The process of claim 61 wherein said atmosphere is primarily argon or helium.
  63. The process of claim 61 wherein said atmosphere is primarily nitrogen.
  64. The process of claim 61 wherein the cooling rate is at least about 50 °C per second.
  65. The process of claim 61 wherein the cooling rate is at least about 100 °C per second.
  66. The process of claim 61 wherein said heat-treatment comprises heating the wafers to a temperature in excess of about 1200 °C.
  67. A process for the preparation of a single crystal silicon wafer having a near-surface region which comprises a denuded zone and a bulk region which comprises oxygen precipitates, the process comprising:
    subjecting a single crystal silicon wafer to an oxygen precipitation heat-treatment in which the wafer is annealed at a temperature of at least about 800 °C, the silicon wafer having a front surface, a back surface, a central plane between the front and back surfaces, a circumferential edge joining the front and back surfaces, a surface layer which comprises the region of the wafer between the front surface and a distance, D1, of at least about 10 micrometers measured from the front surface and toward the central plane, a bulk layer which comprises a second region of the wafer between the central plane and the first region, and a non-uniform distribution of crystal lattice vacancies with the concentration of vacancies in the bulk layer being greater than the concentration of vacancies in the surface layer,
       wherein upon being subjected to oxygen precipitation heat-treatment oxygen precipitates a denuded zone is formed in the surface layer and oxygen precipitates are formed in the bulk layer with the formation of the denuded zone and the formation of the oxygen precipitates in the wafer bulk is not dependant upon differences in oxygen concentration in these regions of the wafer.
EP20020027280 1997-02-26 1998-02-25 Ideal oxygen precipitating silicon wafers Expired - Lifetime EP1300879B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP20080015848 EP2028682A1 (en) 1997-02-26 1998-02-25 Ideal oxygen precipitating silicon wafers and oxygen out-diffusion-less process thereof

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US806436 1997-02-26
US08/806,436 US5994761A (en) 1997-02-26 1997-02-26 Ideal oxygen precipitating silicon wafers and oxygen out-diffusion-less process therefor
EP98906703A EP1002335B1 (en) 1997-02-26 1998-02-25 Oxygen precipitating process without oxygen outdiffusion in silicon wafer

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
EP98906703A Division EP1002335B1 (en) 1997-02-26 1998-02-25 Oxygen precipitating process without oxygen outdiffusion in silicon wafer

Related Child Applications (1)

Application Number Title Priority Date Filing Date
EP20080015848 Division EP2028682A1 (en) 1997-02-26 1998-02-25 Ideal oxygen precipitating silicon wafers and oxygen out-diffusion-less process thereof

Publications (3)

Publication Number Publication Date
EP1300879A2 true EP1300879A2 (en) 2003-04-09
EP1300879A3 EP1300879A3 (en) 2005-03-16
EP1300879B1 EP1300879B1 (en) 2008-09-10

Family

ID=25194044

Family Applications (3)

Application Number Title Priority Date Filing Date
EP20020027280 Expired - Lifetime EP1300879B1 (en) 1997-02-26 1998-02-25 Ideal oxygen precipitating silicon wafers
EP98906703A Expired - Lifetime EP1002335B1 (en) 1997-02-26 1998-02-25 Oxygen precipitating process without oxygen outdiffusion in silicon wafer
EP20080015848 Withdrawn EP2028682A1 (en) 1997-02-26 1998-02-25 Ideal oxygen precipitating silicon wafers and oxygen out-diffusion-less process thereof

Family Applications After (2)

Application Number Title Priority Date Filing Date
EP98906703A Expired - Lifetime EP1002335B1 (en) 1997-02-26 1998-02-25 Oxygen precipitating process without oxygen outdiffusion in silicon wafer
EP20080015848 Withdrawn EP2028682A1 (en) 1997-02-26 1998-02-25 Ideal oxygen precipitating silicon wafers and oxygen out-diffusion-less process thereof

Country Status (9)

Country Link
US (7) US5994761A (en)
EP (3) EP1300879B1 (en)
JP (1) JP3288721B2 (en)
KR (2) KR100395391B1 (en)
CN (1) CN1158696C (en)
DE (2) DE69840004D1 (en)
MY (1) MY132868A (en)
TW (1) TW528815B (en)
WO (1) WO1998038675A1 (en)

Families Citing this family (116)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SG64470A1 (en) 1997-02-13 1999-04-27 Samsung Electronics Co Ltd Methods of manufacturing monocrystalline silicon ingots and wafers by controlling pull rate profiles in a hot zone furnace and ingots and wafers manufactured thereby
US6503594B2 (en) * 1997-02-13 2003-01-07 Samsung Electronics Co., Ltd. Silicon wafers having controlled distribution of defects and slip
US6485807B1 (en) 1997-02-13 2002-11-26 Samsung Electronics Co., Ltd. Silicon wafers having controlled distribution of defects, and methods of preparing the same
US5994761A (en) 1997-02-26 1999-11-30 Memc Electronic Materials Spa Ideal oxygen precipitating silicon wafers and oxygen out-diffusion-less process therefor
US6379642B1 (en) * 1997-04-09 2002-04-30 Memc Electronic Materials, Inc. Vacancy dominated, defect-free silicon
TW577939B (en) * 1997-04-09 2004-03-01 Memc Electronic Materials A process for growing a single crystal silicon ingot
EP0973962B1 (en) 1997-04-09 2002-07-03 MEMC Electronic Materials, Inc. Low defect density, ideal oxygen precipitating silicon
JPH10303208A (en) * 1997-04-30 1998-11-13 Toshiba Corp Semiconductor board and its manufacture
US6340392B1 (en) 1997-10-24 2002-01-22 Samsung Electronics Co., Ltd. Pulling methods for manufacturing monocrystalline silicone ingots by controlling temperature at the center and edge of an ingot-melt interface
JPH11150119A (en) * 1997-11-14 1999-06-02 Sumitomo Sitix Corp Method and device for heat-treating silicon semiconductor substance
JP4688984B2 (en) * 1997-12-26 2011-05-25 株式会社Sumco Silicon wafer and crystal growth method
US6828690B1 (en) * 1998-08-05 2004-12-07 Memc Electronic Materials, Inc. Non-uniform minority carrier lifetime distributions in high performance silicon power devices
KR20010031444A (en) * 1998-08-31 2001-04-16 와다 다다시 Method for producing silicon single crystal wafer and silicon single crystal wafer
EP1914796B1 (en) * 1998-09-02 2012-06-06 MEMC Electronic Materials, Inc. Method of forming non-oxygen precipitating Czochralski silicon wafers
US6336968B1 (en) * 1998-09-02 2002-01-08 Memc Electronic Materials, Inc. Non-oxygen precipitating czochralski silicon wafers
EP1110240B1 (en) 1998-09-02 2006-10-25 MEMC Electronic Materials, Inc. Process for preparing an ideal oxygen precipitating silicon wafer
EP1624482B1 (en) * 1998-09-02 2009-07-29 MEMC Electronic Materials, Inc. Thermally annealed silicon wafers having improved intrinsic gettering
WO2000013211A2 (en) 1998-09-02 2000-03-09 Memc Electronic Materials, Inc. Silicon on insulator structure from low defect density single crystal silicon
DE69928434T2 (en) * 1998-09-02 2006-07-27 Memc Electronic Materials, Inc. HEAT-TREATED SILICON PLATES WITH IMPROVED OWN BOARDING
CN1296526C (en) * 1998-10-14 2007-01-24 Memc电子材料有限公司 Thermally annealed, low defect density single crystal silicon
US6284384B1 (en) 1998-12-09 2001-09-04 Memc Electronic Materials, Inc. Epitaxial silicon wafer with intrinsic gettering
DE19924649B4 (en) * 1999-05-28 2004-08-05 Siltronic Ag Semiconductor wafers with crystal lattice defects and method for producing the same
DE19925044B4 (en) * 1999-05-28 2005-07-21 Siltronic Ag Semiconductor wafer with crystal lattice defects and method of making the same
US20030051656A1 (en) * 1999-06-14 2003-03-20 Charles Chiun-Chieh Yang Method for the preparation of an epitaxial silicon wafer with intrinsic gettering
JP2001144275A (en) * 1999-08-27 2001-05-25 Shin Etsu Handotai Co Ltd Method for producing bonding soi wafer and bonding soi wafer
US6458202B1 (en) 1999-09-02 2002-10-01 Memc Electronic Materials, Inc. Process for preparing single crystal silicon having uniform thermal history
US6635587B1 (en) 1999-09-23 2003-10-21 Memc Electronic Materials, Inc. Method for producing czochralski silicon free of agglomerated self-interstitial defects
WO2001021861A1 (en) * 1999-09-23 2001-03-29 Memc Electronic Materials, Inc. Czochralski process for growing single crystal silicon by controlling the cooling rate
DE19952705A1 (en) * 1999-11-02 2001-05-10 Wacker Siltronic Halbleitermat Production of a semiconductor wafer with an epitaxial layer comprises placing a wafer on a susceptor and mechanically removing from the susceptor after the epitaxial layer has been deposited
KR100378184B1 (en) * 1999-11-13 2003-03-29 삼성전자주식회사 Silicon wafer having controlled distribution of defects, process for the preparation of the same and czochralski puller for manufacturing monocrystalline silicon ingot
US6376395B2 (en) 2000-01-11 2002-04-23 Memc Electronic Materials, Inc. Semiconductor wafer manufacturing process
US6339016B1 (en) 2000-06-30 2002-01-15 Memc Electronic Materials, Inc. Method and apparatus for forming an epitaxial silicon wafer with a denuded zone
US6599815B1 (en) 2000-06-30 2003-07-29 Memc Electronic Materials, Inc. Method and apparatus for forming a silicon wafer with a denuded zone
US7160385B2 (en) * 2003-02-20 2007-01-09 Sumitomo Mitsubishi Silicon Corporation Silicon wafer and method for manufacturing the same
JP4055343B2 (en) * 2000-09-26 2008-03-05 株式会社Sumco Heat treatment method for silicon semiconductor substrate
JP2002110685A (en) * 2000-09-27 2002-04-12 Shin Etsu Handotai Co Ltd Thermal processing method of silicon wafer
JP4106862B2 (en) * 2000-10-25 2008-06-25 信越半導体株式会社 Silicon wafer manufacturing method
US8529695B2 (en) 2000-11-22 2013-09-10 Sumco Corporation Method for manufacturing a silicon wafer
JP4720058B2 (en) 2000-11-28 2011-07-13 株式会社Sumco Silicon wafer manufacturing method
JP5045710B2 (en) * 2000-11-28 2012-10-10 株式会社Sumco Silicon wafer manufacturing method
KR20030059293A (en) * 2000-11-30 2003-07-07 엠이엠씨 일렉트로닉 머티리얼즈, 인크. Process for controlling thermal history of vacancy-dominated, single crystal silicon
JP2002184779A (en) * 2000-12-13 2002-06-28 Shin Etsu Handotai Co Ltd Annealed wafer and method of manufacturing the same
US7081422B2 (en) * 2000-12-13 2006-07-25 Shin-Etsu Handotai Co., Ltd. Manufacturing process for annealed wafer and annealed wafer
WO2002052643A2 (en) * 2000-12-27 2002-07-04 Memc Electronic Materials, Inc. Semiconductor wafer manufacturing process
KR100708788B1 (en) 2001-01-02 2007-04-19 엠이엠씨 일렉트로닉 머티리얼즈, 인크. Process for preparing single crystal silicon having improved gate oxide integrity
WO2002059400A2 (en) * 2001-01-26 2002-08-01 Memc Electronic Materials, Inc. Low defect density silicon substantially free of oxidation induced stacking faults having a vacancy-dominated core
US6897084B2 (en) * 2001-04-11 2005-05-24 Memc Electronic Materials, Inc. Control of oxygen precipitate formation in high resistivity CZ silicon
US20020179006A1 (en) * 2001-04-20 2002-12-05 Memc Electronic Materials, Inc. Method for the preparation of a semiconductor substrate with a non-uniform distribution of stabilized oxygen precipitates
JP2002334848A (en) * 2001-05-09 2002-11-22 Sumitomo Mitsubishi Silicon Corp Thermal treatment equipment for silicon wafer
EP1423871A2 (en) * 2001-06-22 2004-06-02 MEMC Electronic Materials, Inc. Process for producing silicon on insulator structure having intrinsic gettering by ion implantation
EP1406294A4 (en) * 2001-07-10 2007-09-12 Shinetsu Handotai Kk Silicon wafer manufacturing method, silicon epitaxial wafer manufacturing method, and silicon epitaxial wafer
JP2003059932A (en) * 2001-08-08 2003-02-28 Toshiba Ceramics Co Ltd Silicon single crystal wafer and production method therefor
JP4566478B2 (en) * 2001-08-09 2010-10-20 シルトロニック・ジャパン株式会社 Silicon semiconductor substrate and manufacturing method thereof
JP2003077924A (en) * 2001-08-30 2003-03-14 Sumitomo Mitsubishi Silicon Corp Method for manufacturing semiconductor wafer and semiconductor wafer
JP2003077925A (en) * 2001-08-31 2003-03-14 Sumitomo Mitsubishi Silicon Corp Method for manufacturing silicon wafer and silicon wafer
JP4345253B2 (en) * 2001-09-25 2009-10-14 株式会社Sumco Epitaxial wafer manufacturing method and epitaxial wafer
JP4078822B2 (en) * 2001-10-10 2008-04-23 株式会社Sumco Silicon wafer manufacturing method
KR20030030712A (en) * 2001-10-12 2003-04-18 주식회사 실트론 A Single Crystal Silicon Wafer having a gettering means and a Method for making thereof
KR20030035152A (en) 2001-10-30 2003-05-09 주식회사 하이닉스반도체 Method for fabricating semiconductor wafer
KR100423752B1 (en) 2001-11-12 2004-03-22 주식회사 실트론 A Semiconductor Silicon Wafer and a Method for making thereof
US6808781B2 (en) * 2001-12-21 2004-10-26 Memc Electronic Materials, Inc. Silicon wafers with stabilized oxygen precipitate nucleation centers and process for making the same
TWI276161B (en) * 2001-12-21 2007-03-11 Memc Electronic Materials Ideal oxygen precipitating silicon wafers with nitrogen/carbon stabilized oxygen precipitate nucleation centers and process for making the same
US7201800B2 (en) * 2001-12-21 2007-04-10 Memc Electronic Materials, Inc. Process for making silicon wafers with stabilized oxygen precipitate nucleation centers
DE10205084B4 (en) 2002-02-07 2008-10-16 Siltronic Ag Process for the thermal treatment of a silicon wafer and silicon wafer produced thereby
JP2003257984A (en) * 2002-03-05 2003-09-12 Sumitomo Mitsubishi Silicon Corp Silicon wafer and its manufacturing method
CN1324664C (en) * 2002-04-10 2007-07-04 Memc电子材料有限公司 Process for controlling denuded zone depth in an ideal oxygen precipitating silicon wafer
EP2177648B1 (en) 2002-11-12 2013-02-13 MEMC Electronic Materials, Inc. Process for preparing single crystal silicon using crucible rotation to control temperature gradient
JP2004172391A (en) 2002-11-20 2004-06-17 Sumitomo Mitsubishi Silicon Corp Silicon wafer and method for manufacturing the same
JP4660068B2 (en) * 2003-01-20 2011-03-30 株式会社東芝 Silicon single crystal substrate
US6916324B2 (en) * 2003-02-04 2005-07-12 Zimmer Technology, Inc. Provisional orthopedic prosthesis for partially resected bone
US7112509B2 (en) * 2003-05-09 2006-09-26 Ibis Technology Corporation Method of producing a high resistivity SIMOX silicon substrate
US6955718B2 (en) * 2003-07-08 2005-10-18 Memc Electronic Materials, Inc. Process for preparing a stabilized ideal oxygen precipitating silicon wafer
DE10336271B4 (en) * 2003-08-07 2008-02-07 Siltronic Ag Silicon wafer and process for its production
KR100531552B1 (en) * 2003-09-05 2005-11-28 주식회사 하이닉스반도체 Silicon wafer and method of fabricating the same
US7473656B2 (en) * 2003-10-23 2009-01-06 International Business Machines Corporation Method for fast and local anneal of anti-ferromagnetic (AF) exchange-biased magnetic stacks
JP4396640B2 (en) * 2004-02-03 2010-01-13 信越半導体株式会社 Semiconductor wafer manufacturing method and semiconductor ingot cutting position determination system
KR100573473B1 (en) * 2004-05-10 2006-04-24 주식회사 실트론 Silicon wafer and method of fabricating the same
JP4617751B2 (en) * 2004-07-22 2011-01-26 株式会社Sumco Silicon wafer and manufacturing method thereof
CN100338270C (en) * 2004-11-05 2007-09-19 北京有色金属研究总院 Monocrystalline silicon buffing sheet heat treatment process
JP4720164B2 (en) * 2004-12-02 2011-07-13 株式会社Sumco Manufacturing method of SOI wafer
US20060138601A1 (en) * 2004-12-27 2006-06-29 Memc Electronic Materials, Inc. Internally gettered heteroepitaxial semiconductor wafers and methods of manufacturing such wafers
WO2006125069A2 (en) * 2005-05-19 2006-11-23 Memc Electronic Materials, Inc. A high resistivity silicon structure and a process for the preparation thereof
US7485928B2 (en) * 2005-11-09 2009-02-03 Memc Electronic Materials, Inc. Arsenic and phosphorus doped silicon wafer substrates having intrinsic gettering
EP2058846B1 (en) 2006-01-20 2011-08-31 Infineon Technologies Austria AG Method for producing a n-metered zone in a semiconductor wafer and semiconductor component
DE102006002903A1 (en) * 2006-01-20 2007-08-02 Infineon Technologies Austria Ag Treatment of oxygen-containing semiconductor wafer, comprises irradiating second side of wafer with high-energy particles to produce crystal defects in second semiconductor region of wafer, and heating wafer
US7566951B2 (en) * 2006-04-21 2009-07-28 Memc Electronic Materials, Inc. Silicon structures with improved resistance to radiation events
JP5138678B2 (en) 2006-05-19 2013-02-06 エムイーエムシー・エレクトロニック・マテリアルズ・インコーポレイテッド Control of formation of cohesive point defects and oxygen clusters induced from silicon single crystal side surface during CZ growth
JP5239155B2 (en) * 2006-06-20 2013-07-17 信越半導体株式会社 Method for manufacturing silicon wafer
JP2008053521A (en) * 2006-08-25 2008-03-06 Sumco Techxiv株式会社 Heat treatment method of silicon wafer
KR101313326B1 (en) * 2006-12-29 2013-09-27 에스케이하이닉스 주식회사 Silicon Wafer with Controlled Distribution of Embryos Which Become Oxygen Precipitates by Succeeding Annealing
US20090004426A1 (en) * 2007-06-29 2009-01-01 Memc Electronic Materials, Inc. Suppression of Oxygen Precipitation in Heavily Doped Single Crystal Silicon Substrates
US20090004458A1 (en) * 2007-06-29 2009-01-01 Memc Electronic Materials, Inc. Diffusion Control in Heavily Doped Substrates
DE102008027521B4 (en) 2008-06-10 2017-07-27 Infineon Technologies Austria Ag Method for producing a semiconductor layer
US8476149B2 (en) * 2008-07-31 2013-07-02 Global Wafers Japan Co., Ltd. Method of manufacturing single crystal silicon wafer from ingot grown by Czocharlski process with rapid heating/cooling process
US7977216B2 (en) 2008-09-29 2011-07-12 Magnachip Semiconductor, Ltd. Silicon wafer and fabrication method thereof
KR20100036155A (en) * 2008-09-29 2010-04-07 매그나칩 반도체 유한회사 Silicon wafer and fabrication method thereof
JP2009177194A (en) * 2009-03-19 2009-08-06 Sumco Corp Method of manufacturing silicon wafer, and silicon wafer
JP5455449B2 (en) * 2009-06-03 2014-03-26 グローバルウェーハズ・ジャパン株式会社 Heat treatment method for silicon wafer
JP2009218620A (en) * 2009-06-23 2009-09-24 Sumco Corp Method of manufacturing silicon wafer
KR101275418B1 (en) * 2010-03-16 2013-06-14 주식회사 엘지실트론 Method for Manufacturing Single Crystal Ingot, and Wafer manufactured by the same
JP5550180B2 (en) * 2010-06-30 2014-07-16 グローバルウェーハズ・ジャパン株式会社 Silicon wafer and manufacturing method thereof
JP5912368B2 (en) 2011-03-22 2016-04-27 グローバルウェーハズ・ジャパン株式会社 Silicon wafer heat treatment method and silicon wafer
CN102168314B (en) 2011-03-23 2012-05-30 浙江大学 Internal gettering process of Czochralski silicon wafer
CN102605433A (en) * 2012-01-09 2012-07-25 浙江大学 Method for eliminating primary oxygen precipitation in nitrating Czochralski silicon chips
JP2013163598A (en) * 2012-01-10 2013-08-22 Globalwafers Japan Co Ltd Method for producing silicon wafer
DE102012217727A1 (en) * 2012-09-28 2014-04-17 Siltronic Ag Detecting defects in single crystal silicon, comprises e.g. providing sample of single crystal silicon, contaminating sample with nickel, palladium or platinum, thermal processing the contaminated sample, and cooling the sample
US9129919B2 (en) 2012-11-19 2015-09-08 Sunedison Semiconductor Limited Production of high precipitate density wafers by activation of inactive oxygen precipitate nuclei
FR3009380B1 (en) * 2013-08-02 2015-07-31 Commissariat Energie Atomique PROCESS FOR LOCATING A PLATELET IN ITS INGOT
JP5885305B2 (en) 2013-08-07 2016-03-15 グローバルウェーハズ・ジャパン株式会社 Silicon wafer and manufacturing method thereof
JP6131842B2 (en) * 2013-11-26 2017-05-24 株式会社Sumco Epitaxial silicon wafer manufacturing method
JP6241381B2 (en) * 2014-07-09 2017-12-06 株式会社Sumco Epitaxial silicon wafer manufacturing method
CN105316767B (en) * 2015-06-04 2019-09-24 上海超硅半导体有限公司 Super large-scale integration silicon wafer and its manufacturing method, application
DE102016225138A1 (en) * 2016-12-15 2018-06-21 Siltronic Ag Single-crystal silicon wafer and method for producing a single-crystal silicon wafer
WO2018125565A1 (en) 2016-12-28 2018-07-05 Sunedison Semiconductor Limited Method of treating silicon wafers to have intrinsic gettering and gate oxide integrity yield
DE102017219255A1 (en) * 2017-10-26 2019-05-02 Siltronic Ag Semiconductor wafer of monocrystalline silicon
CN109346433B (en) 2018-09-26 2020-10-23 上海新傲科技股份有限公司 Method for bonding semiconductor substrate and bonded semiconductor substrate

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4666532A (en) * 1984-05-04 1987-05-19 Monsanto Company Denuding silicon substrates with oxygen and halogen
US4868133A (en) * 1988-02-11 1989-09-19 Dns Electronic Materials, Inc. Semiconductor wafer fabrication with improved control of internal gettering sites using RTA
JPH0232535A (en) * 1988-07-21 1990-02-02 Kyushu Electron Metal Co Ltd Manufacture of silicon substrate for semiconductor device
US5401669A (en) * 1993-05-13 1995-03-28 Memc Electronic Materials, Spa Process for the preparation of silicon wafers having controlled distribution of oxygen precipitate nucleation centers
JPH07321120A (en) * 1994-05-25 1995-12-08 Komatsu Electron Metals Co Ltd Heat treatment of silicon wafer

Family Cites Families (50)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS583375B2 (en) * 1979-01-19 1983-01-21 超エル・エス・アイ技術研究組合 Manufacturing method of silicon single crystal wafer
JPS5680139A (en) * 1979-12-05 1981-07-01 Chiyou Lsi Gijutsu Kenkyu Kumiai Manufacture of semiconductor device
US4437922A (en) 1982-03-26 1984-03-20 International Business Machines Corporation Method for tailoring oxygen precipitate particle density and distribution silicon wafers
US4548654A (en) 1983-06-03 1985-10-22 Motorola, Inc. Surface denuding of silicon wafer
US4505759A (en) * 1983-12-19 1985-03-19 Mara William C O Method for making a conductive silicon substrate by heat treatment of oxygenated and lightly doped silicon single crystals
US4851358A (en) 1988-02-11 1989-07-25 Dns Electronic Materials, Inc. Semiconductor wafer fabrication with improved control of internal gettering sites using rapid thermal annealing
JPH01242500A (en) 1988-03-25 1989-09-27 Mitsubishi Metal Corp Production of silicon substrate
JPH039078A (en) 1989-06-05 1991-01-16 Komatsu Ltd Cam plate type piston motor
JPH03185831A (en) 1989-12-15 1991-08-13 Komatsu Denshi Kinzoku Kk Manufacture of semiconductor device
IT1242014B (en) * 1990-11-15 1994-02-02 Memc Electronic Materials PROCEDURE FOR THE TREATMENT OF SILICON SLICES TO OBTAIN IN IT CONTROLLED PRECIPITATION PROFILES FOR THE PRODUCTION OF ELECTRONIC COMPONENTS.
JP2613498B2 (en) 1991-03-15 1997-05-28 信越半導体株式会社 Heat treatment method for Si single crystal wafer
JPH04294540A (en) 1991-03-25 1992-10-19 Nippon Steel Corp Manufacture of semiconductor device
JP2758093B2 (en) * 1991-10-07 1998-05-25 信越半導体株式会社 Manufacturing method of semiconductor wafer
JP2726583B2 (en) * 1991-11-18 1998-03-11 三菱マテリアルシリコン株式会社 Semiconductor substrate
JPH05155700A (en) 1991-12-04 1993-06-22 Nippon Steel Corp Production of gettering wafer having lamination defect generating nuclei and silicon wafer produced by the method
JP3009078B2 (en) 1992-01-06 2000-02-14 オムロン株式会社 Character recognition device
US5296047A (en) 1992-01-28 1994-03-22 Hewlett-Packard Co. Epitaxial silicon starting material
JPH0684925A (en) * 1992-07-17 1994-03-25 Toshiba Corp Semiconductor substrate and its treatment
KR0139730B1 (en) * 1993-02-23 1998-06-01 사또오 후미오 Semiconductor substrate and its manufacture
JPH0786289A (en) * 1993-07-22 1995-03-31 Toshiba Corp Semiconductor silicon wafer and its manufacture
JP2725586B2 (en) 1993-12-30 1998-03-11 日本電気株式会社 Method for manufacturing silicon substrate
US5445975A (en) * 1994-03-07 1995-08-29 Advanced Micro Devices, Inc. Semiconductor wafer with enhanced pre-process denudation and process-induced gettering
JP2895743B2 (en) * 1994-03-25 1999-05-24 信越半導体株式会社 Method for manufacturing SOI substrate
US5548654A (en) * 1994-04-07 1996-08-20 Fast; Lawrence R. Infrared audio transmitter system
JP3458342B2 (en) * 1994-06-03 2003-10-20 コマツ電子金属株式会社 Silicon wafer manufacturing method and silicon wafer
JP2874834B2 (en) * 1994-07-29 1999-03-24 三菱マテリアル株式会社 Intrinsic gettering method for silicon wafer
JPH0845944A (en) * 1994-07-29 1996-02-16 Sumitomo Sitix Corp Manufacture of silicon wafer
JPH0845947A (en) 1994-08-03 1996-02-16 Nippon Steel Corp Thermal treatment method of silicon substrate
JP3285111B2 (en) * 1994-12-05 2002-05-27 信越半導体株式会社 Method for producing silicon single crystal with few crystal defects
US5611855A (en) * 1995-01-31 1997-03-18 Seh America, Inc. Method for manufacturing a calibration wafer having a microdefect-free layer of a precisely predetermined depth
US5788763A (en) * 1995-03-09 1998-08-04 Toshiba Ceramics Co., Ltd. Manufacturing method of a silicon wafer having a controlled BMD concentration
US5593494A (en) * 1995-03-14 1997-01-14 Memc Electronic Materials, Inc. Precision controlled precipitation of oxygen in silicon
JP3085146B2 (en) 1995-05-31 2000-09-04 住友金属工業株式会社 Silicon single crystal wafer and method of manufacturing the same
JP3381816B2 (en) 1996-01-17 2003-03-04 三菱住友シリコン株式会社 Semiconductor substrate manufacturing method
KR100240023B1 (en) 1996-11-29 2000-01-15 윤종용 Method of annealing semiconductor wafer and semiconductor wafer using the same
WO1998025299A1 (en) 1996-12-03 1998-06-11 Sumitomo Metal Industries., Ltd. Method for manufacturing semiconductor silicon epitaxial wafer and semiconductor device
US6503594B2 (en) 1997-02-13 2003-01-07 Samsung Electronics Co., Ltd. Silicon wafers having controlled distribution of defects and slip
US5994761A (en) * 1997-02-26 1999-11-30 Memc Electronic Materials Spa Ideal oxygen precipitating silicon wafers and oxygen out-diffusion-less process therefor
US5954761A (en) * 1997-03-25 1999-09-21 Intermedics Inc. Implantable endocardial lead assembly having a stent
TW577939B (en) * 1997-04-09 2004-03-01 Memc Electronic Materials A process for growing a single crystal silicon ingot
EP0973962B1 (en) * 1997-04-09 2002-07-03 MEMC Electronic Materials, Inc. Low defect density, ideal oxygen precipitating silicon
JP3144631B2 (en) 1997-08-08 2001-03-12 住友金属工業株式会社 Heat treatment method for silicon semiconductor substrate
TW429478B (en) 1997-08-29 2001-04-11 Toshiba Corp Semiconductor device and method for manufacturing the same
JP3346249B2 (en) 1997-10-30 2002-11-18 信越半導体株式会社 Heat treatment method for silicon wafer and silicon wafer
JPH11150119A (en) 1997-11-14 1999-06-02 Sumitomo Sitix Corp Method and device for heat-treating silicon semiconductor substance
JPH11354525A (en) 1998-06-11 1999-12-24 Shin Etsu Handotai Co Ltd Manufacture of silicon epitaxial wafer
EP1110240B1 (en) * 1998-09-02 2006-10-25 MEMC Electronic Materials, Inc. Process for preparing an ideal oxygen precipitating silicon wafer
DE69928434T2 (en) * 1998-09-02 2006-07-27 Memc Electronic Materials, Inc. HEAT-TREATED SILICON PLATES WITH IMPROVED OWN BOARDING
US6336968B1 (en) * 1998-09-02 2002-01-08 Memc Electronic Materials, Inc. Non-oxygen precipitating czochralski silicon wafers
CN1324664C (en) * 2002-04-10 2007-07-04 Memc电子材料有限公司 Process for controlling denuded zone depth in an ideal oxygen precipitating silicon wafer

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4666532A (en) * 1984-05-04 1987-05-19 Monsanto Company Denuding silicon substrates with oxygen and halogen
US4868133A (en) * 1988-02-11 1989-09-19 Dns Electronic Materials, Inc. Semiconductor wafer fabrication with improved control of internal gettering sites using RTA
JPH0232535A (en) * 1988-07-21 1990-02-02 Kyushu Electron Metal Co Ltd Manufacture of silicon substrate for semiconductor device
US5401669A (en) * 1993-05-13 1995-03-28 Memc Electronic Materials, Spa Process for the preparation of silicon wafers having controlled distribution of oxygen precipitate nucleation centers
JPH07321120A (en) * 1994-05-25 1995-12-08 Komatsu Electron Metals Co Ltd Heat treatment of silicon wafer

Non-Patent Citations (9)

* Cited by examiner, † Cited by third party
Title
CHIOU H -D: "The effects of preheatings on axial oxygen precipitation uniformity in czochralski silicon crystals" JOURNAL OF THE ELECTROCHEMICAL SOCIETY, JUNE 1992, USA, vol. 139, no. 6, June 1992 (1992-06), pages 1680-1684, XP002123950 ISSN: 0013-4651 *
FALSTER R ET AL: "The engineering of silicon wafer material properties through vacancy concentration profile control and the achievement of ideal oxygen precipitation behavior" DEFECT AND IMPURITY ENGINEERED SEMICONDUCTORS II. SYMPOSIUM MATER. RES. SOC WARRENDALE, PA, USA, 13 April 1998 (1998-04-13), - 17 April 1998 (1998-04-17) pages 27-35, XP000856048 ISBN: 1-55899-416-5 *
HAWKINS G A ET AL: "The effect of rapid thermal annealing on the precipitation of oxygen in silicon" JOURNAL OF APPLIED PHYSICS, 1 MAY 1989, USA, vol. 65, no. 9, May 1989 (1989-05), pages 3644-3654, XP000857112 ISSN: 0021-8979 *
JACOB M ET AL: "Determination of vacancy concentration in float zone and Czochralski silicon" ESSDERC '95. PROCEEDINGS OF THE 25TH EUROPEAN SOLID STATE DEVICE RESEARCH CONFERENCE, PROCEEDINGS OF 25TH EUROPEAN SOLID STATE DEVICE RESEARCH CONFERENCE, THE HAGUE, NETHERLANDS, 25-27 SEPT. 1995, 1995, pages 203-206, XP000856071 1995, Gif sur Yvette, France, Editions Frontieres, France ISBN: 2-86332-182-X *
JACOB M ET AL: "Influence of RTP on vacancy concentrations" SEMICONDUCTOR PROCESS AND DEVICE PERFORMANCE MODELLING. SYMPOSIUM, SEMICONDUCTOR PROCESS AND DEVICE PERFORMANCE MODELLING. SYMPOSIUM, BOSTON, MA, USA, 2-3 DEC. 1997, 23 December 1997 (1997-12-23), pages 129-134, XP000856047 1998, Warrendale, PA, USA, Mater. Res. Soc, USA ISBN: 1-55899-395-9 *
MADDALON-VINANTE C ET AL: "Charged particle activation analysis study of the oxygen outdiffusion from Czochralski-grown silicon during classical and rapid thermal annealing in various gas ambient" JOURNAL OF APPLIED PHYSICS, 15 NOV. 1993, USA, vol. 74, no. 10, November 1993 (1993-11), pages 6115-6119, XP000856262 ISSN: 0021-8979 *
PAGANI M ET AL: "Spatial variations in oxygen precipitation in silicon after high temperature rapid thermal annealing" APPLIED PHYSICS LETTERS, 24 MARCH 1997, AIP, USA, vol. 70, no. 12, 24 March 1997 (1997-03-24), pages 1572-1574, XP002124096 ISSN: 0003-6951 *
PATENT ABSTRACTS OF JAPAN vol. 0141, no. 78 (E-0915), 10 April 1990 (1990-04-10) & JP 2 032535 A (KYUSHU ELECTRON METAL CO LTD; others: 01), 2 February 1990 (1990-02-02) *
PATENT ABSTRACTS OF JAPAN vol. 1996, no. 04, 30 April 1996 (1996-04-30) & JP 7 321120 A (KOMATSU ELECTRON METALS CO LTD), 8 December 1995 (1995-12-08) *

Also Published As

Publication number Publication date
KR20030097601A (en) 2003-12-31
EP1002335B1 (en) 2003-08-20
WO1998038675A1 (en) 1998-09-03
EP1002335A4 (en) 2000-05-24
CN1251206A (en) 2000-04-19
US20030196586A1 (en) 2003-10-23
MY132868A (en) 2007-10-31
EP1002335A1 (en) 2000-05-24
KR100395391B1 (en) 2003-08-25
US6180220B1 (en) 2001-01-30
EP1300879B1 (en) 2008-09-10
KR20000075744A (en) 2000-12-26
CN1158696C (en) 2004-07-21
US6306733B1 (en) 2001-10-23
DE69817365T2 (en) 2004-06-24
JP2001509319A (en) 2001-07-10
EP1300879A3 (en) 2005-03-16
US5994761A (en) 1999-11-30
US6537368B2 (en) 2003-03-25
DE69817365D1 (en) 2003-09-25
JP3288721B2 (en) 2002-06-04
US6204152B1 (en) 2001-03-20
DE69840004D1 (en) 2008-10-23
EP2028682A1 (en) 2009-02-25
US20020026893A1 (en) 2002-03-07
US6586068B1 (en) 2003-07-01
US6849119B2 (en) 2005-02-01
TW528815B (en) 2003-04-21

Similar Documents

Publication Publication Date Title
EP1002335B1 (en) Oxygen precipitating process without oxygen outdiffusion in silicon wafer
EP1110240B1 (en) Process for preparing an ideal oxygen precipitating silicon wafer
EP1129471B1 (en) Thermally annealed silicon wafers having improved intrinsic gettering
EP1114441B1 (en) Method of forming non-oxygen precipitating czochralski silicon wafers
US7201800B2 (en) Process for making silicon wafers with stabilized oxygen precipitate nucleation centers
US6955718B2 (en) Process for preparing a stabilized ideal oxygen precipitating silicon wafer
WO2003060982A2 (en) Ideal oxygen precipitating silicon wafers with nitrogen/carbon stabilized oxygen precipitate nucleation centers and process for making the same
US6808781B2 (en) Silicon wafers with stabilized oxygen precipitate nucleation centers and process for making the same
EP1624482B1 (en) Thermally annealed silicon wafers having improved intrinsic gettering
EP1914796B1 (en) Method of forming non-oxygen precipitating Czochralski silicon wafers

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20021206

AC Divisional application: reference to earlier application

Ref document number: 1002335

Country of ref document: EP

Kind code of ref document: P

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): DE FR GB IT

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): DE FR GB IT

AKX Designation fees paid

Designated state(s): DE FR GB IT

RTI1 Title (correction)

Free format text: IDEAL OXYGEN PRECIPATING SILICON WAFERS

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AC Divisional application: reference to earlier application

Ref document number: 1002335

Country of ref document: EP

Kind code of ref document: P

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB IT

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REF Corresponds to:

Ref document number: 69840004

Country of ref document: DE

Date of ref document: 20081023

Kind code of ref document: P

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20090611

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: IT

Payment date: 20110225

Year of fee payment: 14

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20110223

Year of fee payment: 14

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20120225

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20120225

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20120225

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20140220

Year of fee payment: 17

REG Reference to a national code

Ref country code: FR

Ref legal event code: ST

Effective date: 20151030

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20150302

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20170227

Year of fee payment: 20

REG Reference to a national code

Ref country code: DE

Ref legal event code: R071

Ref document number: 69840004

Country of ref document: DE