EP2639951A2 - Flyback converter - Google Patents

Flyback converter Download PDF

Info

Publication number
EP2639951A2
EP2639951A2 EP20130158838 EP13158838A EP2639951A2 EP 2639951 A2 EP2639951 A2 EP 2639951A2 EP 20130158838 EP20130158838 EP 20130158838 EP 13158838 A EP13158838 A EP 13158838A EP 2639951 A2 EP2639951 A2 EP 2639951A2
Authority
EP
European Patent Office
Prior art keywords
voltage
transistor
current
pulse
primary winding
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP20130158838
Other languages
German (de)
French (fr)
Other versions
EP2639951B1 (en
EP2639951A3 (en
Inventor
John D. Morris
Michael G. Negrete
Min Chen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Linear Technology LLC
Original Assignee
Linear Technology LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Linear Technology LLC filed Critical Linear Technology LLC
Publication of EP2639951A2 publication Critical patent/EP2639951A2/en
Publication of EP2639951A3 publication Critical patent/EP2639951A3/en
Application granted granted Critical
Publication of EP2639951B1 publication Critical patent/EP2639951B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/325Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
    • H02M3/335Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0003Details of control, feedback or regulation circuits
    • H02M1/0032Control circuits allowing low power mode operation, e.g. in standby mode
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02BCLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
    • Y02B70/00Technologies for an efficient end-user side electric power management and consumption
    • Y02B70/10Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes

Definitions

  • This invention relates to flyback converters and in particular to DC-DC flyback converters using a synchronous rectifier and, more particularly, to such flyback converters that use primary side sensing to detect an output voltage.
  • Preferred embodiments relate to isolated flyback converters with a sleep mode for light load operation.
  • DC-DC flyback converters using synchronous rectifiers are well known.
  • the output voltage can be sensed by various methods for regulation feedback.
  • Some ways to convey the output voltage while maintaining isolation include using an optocoupler or using an auxiliary winding on the primary side of the transformer. However, those ways require additional circuitry, space, power, and cost.
  • a more elegant way of detecting the output voltage is to sense a voltage at a terminal of the power switch when the power switch is off during the discharge (or flyback) cycle of the converter.
  • the voltage at the terminal of the power switch is generated due to a current flow in the secondary winding.
  • Such a sensed voltage is substantially equal to the input voltage plus N*VOUT, where N is the winding ratio of the primary and secondary windings. (The voltage drop across the synchronous rectifier is ignored for simplicity.)
  • Such a scheme requires a minimum duty cycle in order for the sensing to be accurate, since current must periodically flow in the secondary winding in order to create the primary side sense voltage.
  • Such a scheme also generally requires a minimum load in the form of a load resistor so as to draw a minimum current during the discharge cycle in the event the actual load is in a standby mode drawing little or no current.
  • the minimum duty cycle may be greater than that needed to achieve a regulated output voltage, and the output voltage would exceed the desired regulated level.
  • the minimum load current must be above a threshold current to prevent this.
  • the minimum load resistor reduces the efficiency of the converter.
  • the converter may be controlled to switch at even lower duty cycles to lower the minimum load current that it can generate, such lowering of the duty cycle reduces the converter's ability to react to load current transients. For example, if the load suddenly drew an increased current during a switching cycle, the output voltage may droop below a threshold for proper operation of the load before the output was sensed in the following cycle.
  • Fig. 1 illustrates one type of flyback converter 10 that uses a minimum load resistor R1 and which detects the output voltage VOUT by detecting the voltage at the primary winding L1 when the synchronous rectifier MOSFET M2 is turned on during the discharge (or flyback) cycle. No optocoupler or auxiliary winding is used to detect VOUT.
  • a transformer 12 has a primary winding L1 and a secondary winding L2.
  • the MOSFET M1 is controlled by an output regulation and control circuit 14 to connect the winding L1 between the input voltage VIN (e.g., a battery voltage) and ground during a charging cycle.
  • VIN e.g., a battery voltage
  • the MOSFET M1 is turned off after a controlled time, and the synchronous rectifier MOSFET M2 is turned on.
  • the current through winding L2 is transferred to the load and the smoothing capacitor C1 at the required voltage.
  • the circuit 14 detects the voltage at the drain of MOSFET M1 during the discharge cycle (current flowing through winding L2), where such a voltage is related to VOUT. Sensing an output voltage by a signal at the primary side of the transformer is sometimes referred to as primary side sensing.
  • the user selects the value of a feedback resistor RFB and the value of a reference resistor RREF such that (RFB/RREF)*Vref equals the desired regulated voltage, where Vref is a bandgap reference voltage applied to an error amplifier.
  • RFB feedback resistor
  • RREF reference resistor
  • the circuit 14 continues to control the duty cycle of MOSFET M1, at a variable frequency or a fixed frequency, to regulate VOUT based on the sensed voltage.
  • a synchronous switch control circuit 16 may control MOSFET M2 to turn on at the proper times or, alternatively, the circuit 14 may directly control the synchronous rectifier MOSFET M2 to turn on when MOSFET M1 turns off.
  • MOSFETs M1 and M2 are typically never on at the same time.
  • the diode D2 represents the drain-body diode of the MOSFET M2.
  • Many conventional techniques may be used to sense when to turn the MOSFET M2 on.
  • the synchronous switch control 16 detects a voltage across the MOSFET M2. When the MOSFET M1 switches off, the voltage across MOSFET M2 will become negative (drain voltage lower than ground), and this sensed voltage reversal causes the synchronous switch control circuit 16 to turn on MOSFET M2.
  • the output regulation and control circuit 14 may use any type of conventional technique to regulate, including current mode, voltage mode, or other modes.
  • the converter 10 When the load current is above a certain threshold current, conventional operation of the converter 10 is used to accurately regulate VOUT. However, when the actual load current falls below a threshold current, the required minimum duty cycle of the converter 10 generates too much current and causes VOUT to rise above the regulated voltage. Such light load operation still requires a minimum duty cycle to sample the voltage at the primary winding L1. In the event that the actual load is a type that has a standby mode that draws very little power, the converter 10 is provided with a minimum load current resistor R1 to help dissipate the winding L2 current so regulation can be maintained at the minimum duty cycle. Alternatively, or in conjunction, a zener diode D3 is used to ensure VOUT does not rise above a threshold level. Resistor R1 and zener diode D3 are optional, since the minimum current drawn by the actual load may be sufficient to substantially maintain regulation at the lightest load current.
  • Fig. 2 illustrates the current I L1 through the primary winding L1, the current I L2 through the secondary winding L2, and the voltage VD at the drain of the MOSFET M1 for a relatively low duty cycle operation.
  • MOSFET M1 turns on to charge the primary winding L1, causing a ramping current to flow in winding L1.
  • MOSFET M2 is off at this time.
  • MOSFET M1 shuts off and MOSFET M2 turns on. This may be at the minimum duty cycle. This ceases current in the primary winding L1 and causes the current through the secondary winding L2 to ramp down while charging the output capacitor C1 and providing current to the load. During this discharge cycle, the voltage across the MOSFET M1 is related to the output voltage VOUT and is sampled during this time by the circuit 14.
  • the secondary winding L2 current ramps down to zero and the MOSFET M2 turns off to cause a discontinuous mode.
  • the MOSFET M2 may be turned off by a circuit that detects a slight reversal of current through the winding L2 by detecting the voltage across the MOSFET M2.
  • the MOSFET M1 turns on again, and the cycle repeats, which may be the minimum duty cycle.
  • the converter 10 varies the duty cycle or the peak or average current in winding L1 to regulate the output voltage.
  • a light load condition such as a standby mode
  • standby modes typically occur for relatively long periods.
  • a minimum current load circuit e.g., resistor R1
  • a minimum duty cycle at light load currents
  • a flyback converter uses primary side sensing to sense the output voltage VOUT but does not need a minimum duty cycle and does not need a minimum load current resistor or zener diode to control overvoltages during light load conditions.
  • the invention relates to a low current mode of operation.
  • the converter may use any technique for regulating the output voltage during high to medium load currents, such as any combination of current mode, voltage mode, continuous conduction mode (CCM), boundary conduction mode (BCM), discontinuous conduction mode (DCM), fixed frequency, variable frequency, etc.
  • Embodiments of the present invention implement a sleep mode in an isolated flyback converter, using primary side sensing, that forces the power switch to stay off for relatively long periods of time when it is detected that VOUT exceeded a certain threshold above the nominal regulated voltage level during the low load condition.
  • the output regulation and control circuit (on the primary side) disables the power switch and any non-essential circuitry so that it does not turn on at the beginning of each clock cycle (or at its conventional turn on time).
  • a sleep mode is initiated where no further current pulses are provided to the output capacitor, and VOUT slowly droops due to leakage current or a low load current.
  • a comparator detects whether the drooping VOUT has fallen to a certain threshold below the nominal regulated voltage level.
  • the synchronous rectifier is briefly turned on by a synchronous switch control circuit, which draws a brief negative current through the secondary winding.
  • This pulse causes the voltage at the drain of the power switch MOSFET to increase to approximately VIN+(N*VOUT), where N is the primary-secondary winding ratio, which is sensed by the primary side sensing circuit.
  • An alternate method to sense the pulse is to sense the brief current pulse through the primary winding and the drain-body diode of the power switch MOSFET after the secondary switch turns off. This may be done by measuring the voltage across a low value sense resistor in series with the MOSFET or by detecting that the drain voltage is less than zero volts.
  • this pulse (either the voltage pulse or current pulse) during the sleep mode re-enables normal power switch operation until the nominal regulated voltage level is achieved. If the load current remains very low, the converter then operates at a minimum duty cycle and VOUT will again eventually exceed the threshold above the nominal regulated voltage level, at which time the sleep mode occurs again. Accordingly, VOUT is kept between the two thresholds during the low load current operation without the need for any minimum load resistor or zener diode.
  • the switching is temporarily halted during the sleep mode, the transient response to load changes is still adequately controlled by regulating the output voltage between two thresholds.
  • the sleep mode technique may be used in conjunction with all types of primary side sensing circuits and with any suitable operating mode.
  • the disclosed embodiment employs primary side sensing by detecting the voltage at the drain of a MOSFET switch
  • the primary side sensing may also be implemented by detecting the voltage across an auxiliary winding on the input side, where the voltage is related to the voltage across the secondary winding, or with any other type of primary side sensing technique.
  • the pulse for waking from the sleep mode may then be sensed at the primary winding or the auxiliary winding.
  • Fig. 3 represents any of the many types of flyback converters using primary side sensing of the output voltage VOUT. Since the invention only relates to operation of the converter during a low load current condition when an over-voltage occurs, any conventional aspects of flyback converters may be used for medium to high load currents. Since such conventional circuitry is well known, and there are a variety of types, such a current mode, voltage mode, variable frequency, fixed frequency, etc., there is no need to describe such conventional circuitry in detail. The description of the conventional aspects of the converter 10 of Fig. 1 applies to the converter 20 of Fig. 3 .
  • the converter 20 For medium to high load current operation, the converter 20 periodically turns the MOSFET M1 on to charge the primary winding L1.
  • the duty cycle or peak current of the MOSFET M1 is dependent on a feedback voltage at the drain of the MOSFET M1 related to VOUT, which is sampled at a certain time when the synchronous rectifier MOSFET M2 is on and current is flowing through the secondary winding L2.
  • the feedback voltage is used to create a value, using resistors RFB and RREF, that is sampled and compared to a reference voltage applied to an error amplifier in the voltage regulator control circuit 34.
  • the error signal generated by the error amplifier sets the on-time of the MOSFET M1 during a cycle i.e., sets the duty cycle or peak current) such that the voltages applied to the inputs of the error amplifier are equal.
  • the error amplifier and the operation of the converter 20 at medium and high currents may be conventional.
  • An op amp 24 in the feedback loop causes the voltage at its inverted input 26 to be approximately VIN. Accordingly, the current through the resistor RFB and the PNP transistor Q1 is (VD-VIN)/RFB, and the voltage across the resistor RREF is (VD-VIN)*RREF/RFB.
  • This voltage varies due to the cycling of the MOSFETs M1 and M2 and must be sampled at a certain time in the cycle when the MOSFET M2 or diode D2 is on to provide an accurate reading of VOUT. This sampling time can eliminate resistive or diode drop errors if it is at the time that the current though the secondary winding L2 has ramped down to approximately zero.
  • Fig. 4 illustrates the currents through the windings of the transformer 12 in Fig. 3 , the voltage VD across the MOSFET M1, and the output voltage VOUT at light loads prior to, during, and after a sleep mode.
  • the MOSFET M1 turns on to generate a ramped current I L1 through the primary winding L1.
  • the MOSFET M1 is turned off and the MOSFET M2 is turned on. This may be the minimum duty cycle of the converter 20 for enabling the periodic sampling of the output voltage.
  • the MOSFET M2 is turned off by the synchronous switch control circuit 28.
  • the sampling of the voltage at resistor RREF is preferably taken at the knee 30 of the voltage VD, which occurs at approximately the time that the MOSFET M2 turns off.
  • a sample & hold circuit 32 detects the peak voltage at the time the knee 30 occurs. Sample & hold circuits that detect a peak voltage then hold the peak voltage until they are reset are well known. Sampling such a knee voltage for primary side sensing in a flyback converter is described in US Patent Nos. 5,305,192 ; 7,463,497 ; and 7,639,517 , all incorporated by reference.
  • the sample & hold circuit 32 supplies this feedback voltage VFB (or a divided VFB) to a voltage regulation control circuit 34, which may be conventional.
  • the voltage regulation control circuit 34 comprises an error amplifier that receives VFB at an inverting input and receives a bandgap reference voltage (e.g., 1.22 volts) at a non-inverting input.
  • the converter 20 controls the duty cycle of the MOSFET M1 to equalize the inputs into the error amplifier, which is conventional.
  • the output of the error amplifier is applied to one input of a comparator, and the other input corresponds to a ramping current through the MOSFET M1.
  • a low value sense resistor in series with MOSFET M1 may be used to sense the current. When the current ramp reaches the limit corresponding to the error voltage, the MOSFET M1 is shut off.
  • the converter 20 is a voltage mode type where the voltage regulation control circuit 34 compares the error signal to a sawtooth waveform. When they cross, the MOSFET M1 is turned off to establish the duty cycle needed to precisely regulate the voltage.
  • the MOSFET M1 may be turned back on at a fixed frequency or at a variable frequency.
  • the duty cycle is controlled by varying the off time of the MOSFET M1.
  • the load current has been less than the minimum current delivered by the converter 20, and the output voltage VOUT has been steadily increasing above the nominal regulated voltage (VREG) with each cycle due to the current provided at the minimum duty cycle being greater than the load current.
  • the MOSFET M1 turns on and, at time T6, the MOSFET M1 turns off after a minimum on time.
  • the minimum duty cycle is used to periodically sample the output voltage.
  • a threshold of VREG +10% is set for triggering the sleep mode, but any value may be used.
  • this threshold is set by applying a suitable VREF2 to one input of a comparator 36. The other input is connected to VFB.
  • the comparator 36 triggers at time T7, it sends a set signal to a sleep mode control latch 38.
  • the sleep mode control latch 38 controls the voltage regulation control circuit 34 to shut down or otherwise become disabled. This may be done by turning off a switch supplying power to the voltage regulation control circuit 34.
  • the sample & hold circuit 32 and other non-essential circuits may also be shut down in the sleep mode. Accordingly, the MOSFET M1 is prevented from turning on.
  • T7-T8 Between times T7-T8, it is assumed that the load is minimal and may be in standby mode or disconnected and there is very little leakage current. During this time, VOUT slowly droops. T7-T8 may be on the order of milliseconds or many minutes. In another scenario, VOUT slowly droops until the load comes out of its standby mode and suddenly draws current to quickly lower VOUT.
  • VOUT crosses the lower threshold of VREG-10%, as an example. This is detected by the comparator 42 on the output side of the converter 20, where VOUT (or a divided VOUT) is coupled to one input of the comparator 42 and VREF1 is coupled to the other input.
  • the output of the comparator 42 is connected to a logic circuit 46 (e.g., an AND gate).
  • Another input of the logic circuit 46 is coupled to the output of a timer 48.
  • the timer 48 detects the length of time that MOSFET M2 is on during a cycle. If the length of time is below a brief threshold, the timer 48 outputs a signal (e.g., a high signal) representing that the duty cycle is low and thus there is a light load condition.
  • the timer 48 detects that the duty cycle is high (MOSFET M2 is on for a relatively long time), indicating that the secondary winding L2 delivered a high current during the cycle, the timer 48 outputs an inverse signal (e.g., a low signal) representing that the low VOUT is due to the load drawing more current than can be provided at the maximum duty cycle. Under that high load condition, the signaling by MOSFET M2 that normally ends the sleep mode is prevented from occurring.
  • the timer 48 is optional and, if its function is desired, it may be replaced with various other types of circuits.
  • the logic circuit 46 when the outputs of the comparator 42 and timer 48 are both high, the logic circuit 46 outputs a high signal to a one shot 50.
  • the one shot 50 outputs a very short pulse having a fixed duration. This short pulse is coupled to the conventional drive circuitry in the synchronous switch control circuit 28 to turn the MOSFET M2 on for the pulse duration.
  • the drive circuitry may be connected to an OR gate so as to be controlled by either the one shot 50 or the conventional part of the synchronous switch control circuit 28 that automatically turns the MOSFET M2 on upon detecting the reversal of the primary winding L1 voltage (MOSFET M1 shuts off) and automatically turns the MOSFET M2 off when the current through the secondary winding L2 reaches zero.
  • the one shot 50 briefly turns on the MOSFET M2, at time T8, there is a short reverse current flow (pulse 52 in Fig. 4 ) through the secondary winding L2, further lowering VOUT, as shown in Fig. 4 . Therefore, the pulse should be as short as practical.
  • the MOSFET M2 may be turned off after a certain reverse current level is reached.
  • the brief turning on, then shutting off, of the MOSFET M2 when the over-voltage is detected is for the purpose of generating a detectable pulse at the primary winding L1.
  • This pulse may be detected as a reverse current pulse (pulse 54) through the primary winding L1 and the drain body diode D1 of the MOSFET M1 after MOSFET M2 turns off or the pulse may be detected as the voltage VD rising to VIN+(N*VOUT) while MOSFET M2 is on.
  • Fig. 4 illustrates circuitry to detect the voltage pulse at VD, which corresponds to a pulse at the resistor RREF.
  • This short pulse briefly turns on the MOSFET M3, which pulls down the reset-bar terminal of the sleep mode control latch 38 to reset the latch 38.
  • Resistor R2 is a high value resistor used to pull up the reset-bar terminal when the MOSFET M3 is off or could represent any pull-up current source.
  • the voltage across a low value sense resistor in series with the MOSFET M1 may be sensed by a differential amplifier and the voltage pulse output by the amplifier applied to the reset terminal of the sleep mode control latch 38.
  • a differential amplifier could be used to detect the voltage VD at the drain of MOSFET M1 going below ground when body diode D1 conducts, similarly sending a voltage pulse to the sleep mode control latch 38.
  • the latch 38 Upon the latch 38 being reset, the latch 38 sends a signal to the voltage regulation control circuit 34 to wake up. This may be by controlling a transistor switch to reapply power to the voltage regulation control circuit 34 and any other circuitry which may have been turned off in the controller 20.
  • the error voltage (typically referred to as a compensation voltage VC at the output of the conventional error amplifier) is at a minimum voltage, where the minimum voltage represented the over-voltage state at time T7.
  • the sample & hold circuit 32 detects the low VOUT and, as a result, the voltage regulation control circuit 34 operates at an increased duty cycle or current limit to quickly ramp up VOUT to achieve the nominal regulated voltage VREG.
  • the converter 20 uses a variable off time of the MOSFET M1 to control the output current so, at high duty cycles, such as when a low VOUT is detected, the MOSFET M1 is caused to switch at its maximum frequency.
  • the switching of the MOSFET M1 may be at a fixed frequency.
  • the error voltage may alternatively start at a higher value than what it last was in order to ramp up VOUT more quickly.
  • VOUT will again incrementally increase, even at the minimum duty cycle, from time T9 to eventually exceed the threshold necessary to trigger the comparator 36 to cause the converter 20 to again enter the sleep mode. The process then repeats.
  • the converter 20 greatly improves its efficiency. This is a result of quiescent current being reduced and no power delivered to the VOUT terminal when it is not needed. No minimum duty cycle is required at light load currents and no minimum load or output voltage clamp is required. The converter 20 quickly reacts to load transients (such as the load suddenly drawing more power) since it wakes up from sleep mode as soon as VOUT droops below the threshold.
  • detectors and logic may be used to detect the over-voltage for triggering the sleep mode.
  • the over-voltage detected by the comparator 36 triggers a sleep mode state machine that is programmed to control various aspects of the converter 20 going into and out of the sleep mode.
  • a sleep mode state machine that is programmed to control various aspects of the converter 20 going into and out of the sleep mode.
  • an auxiliary winding on the input side of the transformer is used to detect VOUT and the pulse generated by the turning on and off of the MOSFET M2.
  • Fig. 5 illustrates an embodiment of the auxiliary winding LAUX.
  • a resistor divider consisting of resistors RFB and RREF provides a voltage corresponding to VOUT for primary side sensing. This voltage is provided to the sample & hold circuit 32, which generates a feedback voltage VFB for controlling the duty cycle of the MOSFET M1 or its peak current, as previously described, to generate a regulated voltage.
  • the feedback voltage VFB is provided to the sleep mode comparator 36, as previously described.
  • the wakeup pulse generated at resistor RREF generates a reset pulse for the sleep mode control latch 38 also as previously described.
  • the regulation may use any other type of primary side sensing.
  • the sleep mode operation of the converter 20 may also be considered a hysteretic voltage mode, since VOUT swings between two thresholds, or a bang-bang controller since the converter 20 turns on for short periods then turns off.
  • the sleep mode may also be considered a burst mode, since a burst of pulses periodically occurs to ramp up VOUT.
  • the MOSFETs may instead be bipolar transistors.
  • Fig. 6 is a flowchart illustrating various steps performed by one embodiment of the invention.
  • step 60 it is assumed the converter 20 is operating normally by varying the duty cycle and/or a switch current limit to achieve a regulated voltage using primary side sensing.
  • step 62 the load current decreases below a minimum current delivered by the converter 20, such as by the load entering a standby mode or being disconnected.
  • step 64 the converter operates at a minimum duty cycle while sensing the output voltage using primary side sensing.
  • step 66 the output voltage rises above a certain threshold above the nominal regulated voltage level due to the minimum duty cycle still being too high for the load current.
  • step 68 the over-voltage is sensed by the primary side sensing, and the power switch circuitry and any non-essential circuitry is disabled to initiate a sleep mode.
  • the output voltage then slowly droops.
  • step 70 it is detected at the secondary side that the output voltage has drooped below a certain level below the nominal regulated voltage level.
  • step 72 the synchronous rectifier is briefly turned on to generate a reverse current pulse, which generates a voltage pulse above VIN at node VD in the primary winding.
  • a reverse current pulse is also generated in the primary winding, which may be sensed instead of the voltage pulse.
  • step 74 the pulse (either voltage or current) is detected to generate a wake-up signal.
  • the wake-up signal enables the power switch circuitry, to initiate normal operation of the converter.
  • step 76 the output voltage is ramped up until the regulated voltage level is reached. If the load current is still below the minimum delivered by the converter 20, the minimum duty cycle incrementally increases the output voltage to exceed the certain threshold above the nominal regulated voltage level, and the sleep mode occurs again. If the load comes out of the standby mode, the duty cycle of the converter (or peak switch current) will be adjusted to maintain a regulated voltage.

Abstract

In a flyback converter (20 using primary side sensing to sense the output voltage for regulation feedback a comparator (36) on the primary side detects whether the output voltage has exceeded a predetermined regulated voltage by a first threshold to detect an over-voltage condition, resulting from a current generated by the converter exceeding the load current. Triggering of the comparator causes the converter to enter a non-switching sleep mode, whereby the output voltage droops over a period of time. When the output voltage has drooped below the predetermined regulated voltage by a second threshold, a synchronous rectifier is controlled (28) to turn on, then off, to generate a pulse in the primary winding. Upon detection of the pulse, the sleep mode is terminated, and normal operation resumes until a regulated voltage is achieved or until the first threshold is again exceeded by the output voltage.

Description

    FIELD OF THE INVENTION
  • This invention relates to flyback converters and in particular to DC-DC flyback converters using a synchronous rectifier and, more particularly, to such flyback converters that use primary side sensing to detect an output voltage. Preferred embodiments relate to isolated flyback converters with a sleep mode for light load operation.
  • BACKGROUND
  • DC-DC flyback converters using synchronous rectifiers are well known. When isolation between the input and output stage is required, the output voltage can be sensed by various methods for regulation feedback. Some ways to convey the output voltage while maintaining isolation include using an optocoupler or using an auxiliary winding on the primary side of the transformer. However, those ways require additional circuitry, space, power, and cost.
  • A more elegant way of detecting the output voltage is to sense a voltage at a terminal of the power switch when the power switch is off during the discharge (or flyback) cycle of the converter. The voltage at the terminal of the power switch is generated due to a current flow in the secondary winding. Such a sensed voltage is substantially equal to the input voltage plus N*VOUT, where N is the winding ratio of the primary and secondary windings. (The voltage drop across the synchronous rectifier is ignored for simplicity.) However, such a scheme requires a minimum duty cycle in order for the sensing to be accurate, since current must periodically flow in the secondary winding in order to create the primary side sense voltage. Such a scheme also generally requires a minimum load in the form of a load resistor so as to draw a minimum current during the discharge cycle in the event the actual load is in a standby mode drawing little or no current.
  • If there were no minimum load resistor and the actual load went into a very light current standby mode or was disconnected, the minimum duty cycle may be greater than that needed to achieve a regulated output voltage, and the output voltage would exceed the desired regulated level. Thus, the minimum load current must be above a threshold current to prevent this. The minimum load resistor reduces the efficiency of the converter.
  • Although the converter may be controlled to switch at even lower duty cycles to lower the minimum load current that it can generate, such lowering of the duty cycle reduces the converter's ability to react to load current transients. For example, if the load suddenly drew an increased current during a switching cycle, the output voltage may droop below a threshold for proper operation of the load before the output was sensed in the following cycle.
  • Fig. 1 illustrates one type of flyback converter 10 that uses a minimum load resistor R1 and which detects the output voltage VOUT by detecting the voltage at the primary winding L1 when the synchronous rectifier MOSFET M2 is turned on during the discharge (or flyback) cycle. No optocoupler or auxiliary winding is used to detect VOUT.
  • A transformer 12 has a primary winding L1 and a secondary winding L2. The MOSFET M1 is controlled by an output regulation and control circuit 14 to connect the winding L1 between the input voltage VIN (e.g., a battery voltage) and ground during a charging cycle.
  • To achieve a regulated VOUT, the MOSFET M1 is turned off after a controlled time, and the synchronous rectifier MOSFET M2 is turned on. The current through winding L2 is transferred to the load and the smoothing capacitor C1 at the required voltage.
  • For regulation feedback, the circuit 14 detects the voltage at the drain of MOSFET M1 during the discharge cycle (current flowing through winding L2), where such a voltage is related to VOUT. Sensing an output voltage by a signal at the primary side of the transformer is sometimes referred to as primary side sensing. The user selects the value of a feedback resistor RFB and the value of a reference resistor RREF such that (RFB/RREF)*Vref equals the desired regulated voltage, where Vref is a bandgap reference voltage applied to an error amplifier. Such primary side sensing circuits for detecting VOUT are well known and need not be described in detail. The full data sheets for the Linear Technology LT3573 and LT3748 flyback converters, incorporated herein by reference and available on-line, describe the operation of the feedback circuit. This operation is also described in US Patent Nos. 7,471,522 and 7,463,497 , assigned to the present assignee and incorporated herein by reference. Other known primary side voltage sensing techniques may be used.
  • The circuit 14 continues to control the duty cycle of MOSFET M1, at a variable frequency or a fixed frequency, to regulate VOUT based on the sensed voltage.
  • A synchronous switch control circuit 16 may control MOSFET M2 to turn on at the proper times or, alternatively, the circuit 14 may directly control the synchronous rectifier MOSFET M2 to turn on when MOSFET M1 turns off. MOSFETs M1 and M2 are typically never on at the same time. The diode D2 represents the drain-body diode of the MOSFET M2. Many conventional techniques may be used to sense when to turn the MOSFET M2 on. In one embodiment, the synchronous switch control 16 detects a voltage across the MOSFET M2. When the MOSFET M1 switches off, the voltage across MOSFET M2 will become negative (drain voltage lower than ground), and this sensed voltage reversal causes the synchronous switch control circuit 16 to turn on MOSFET M2. When the secondary winding L2 current ramps down to zero, the drain voltage will rise, causing the synchronous switch control circuit 16 to turn off the MOSFET M2. With each cycle of MOSFETs M1 and M2 turning on and off, a current pulse is provided to the output, which is smoothed by the capacitor C1 to generate a DC regulated output voltage VOUT.
  • Various other conventional schemes may also be used to control the turning on and off of the MOSFET M2 to emulate a diode.
  • The output regulation and control circuit 14 may use any type of conventional technique to regulate, including current mode, voltage mode, or other modes.
  • When the load current is above a certain threshold current, conventional operation of the converter 10 is used to accurately regulate VOUT. However, when the actual load current falls below a threshold current, the required minimum duty cycle of the converter 10 generates too much current and causes VOUT to rise above the regulated voltage. Such light load operation still requires a minimum duty cycle to sample the voltage at the primary winding L1. In the event that the actual load is a type that has a standby mode that draws very little power, the converter 10 is provided with a minimum load current resistor R1 to help dissipate the winding L2 current so regulation can be maintained at the minimum duty cycle. Alternatively, or in conjunction, a zener diode D3 is used to ensure VOUT does not rise above a threshold level. Resistor R1 and zener diode D3 are optional, since the minimum current drawn by the actual load may be sufficient to substantially maintain regulation at the lightest load current.
  • Fig. 2 illustrates the current IL1 through the primary winding L1, the current IL2 through the secondary winding L2, and the voltage VD at the drain of the MOSFET M1 for a relatively low duty cycle operation.
  • At time T1, the MOSFET M1 turns on to charge the primary winding L1, causing a ramping current to flow in winding L1. MOSFET M2 is off at this time.
  • After a variable or fixed time, at time T2, MOSFET M1 shuts off and MOSFET M2 turns on. This may be at the minimum duty cycle. This ceases current in the primary winding L1 and causes the current through the secondary winding L2 to ramp down while charging the output capacitor C1 and providing current to the load. During this discharge cycle, the voltage across the MOSFET M1 is related to the output voltage VOUT and is sampled during this time by the circuit 14.
  • At time T3, the secondary winding L2 current ramps down to zero and the MOSFET M2 turns off to cause a discontinuous mode. The MOSFET M2 may be turned off by a circuit that detects a slight reversal of current through the winding L2 by detecting the voltage across the MOSFET M2.
  • After time T3, the parasitic capacitance of MOSFET M1 and the inductance of winding L1 create an oscillating tank circuit, and the settled voltage across the MOSFET M1 is VIN.
  • At time T4, the MOSFET M1 turns on again, and the cycle repeats, which may be the minimum duty cycle.
  • Additional detail of various converter circuits are described in US Patent Nos. 5,481,178 ; 6,127,815 ; 6,304,066 ; and 6,307,356 , assigned to the present assignee and incorporated herein by reference.
  • During a medium to high current mode of the converter 10, the converter 10 varies the duty cycle or the peak or average current in winding L1 to regulate the output voltage.
  • During a light load condition, such as a standby mode, it is important that the converter 10 draw as little current as possible to increase system efficiency or extend battery life. Such standby modes typically occur for relatively long periods. It would be desirable to not require a minimum current load circuit (e.g., resistor R1) or a minimum duty cycle at light load currents to enable the converter 10 to regulate VOUT when the actual load is in its standby mode. By doing away with the minimum current circuit or minimum duty cycle, while still achieving substantial regulation when the actual load is drawing zero or very little current, efficiency would be improved and battery life would be increased. Further, in any converter solution, it would be desirable to retain good transient response.
  • SUMMARY
  • According to a first aspect of the present invention, there is provided a method for operating a flyback converter to Claim 1.
  • According to a second aspect of the present invention, there is provided a flyback converter according to Claim 17.
  • According to a third aspect of the present invention, there is provided a method for operating a flyback converter to Claim 23.
  • A flyback converter is disclosed that uses primary side sensing to sense the output voltage VOUT but does not need a minimum duty cycle and does not need a minimum load current resistor or zener diode to control overvoltages during light load conditions. The invention relates to a low current mode of operation. The converter may use any technique for regulating the output voltage during high to medium load currents, such as any combination of current mode, voltage mode, continuous conduction mode (CCM), boundary conduction mode (BCM), discontinuous conduction mode (DCM), fixed frequency, variable frequency, etc.
  • For very low load currents, when the converter operates at a very low duty cycle, there is a necessary delay between turning on the power switch and turning it off due to the need to periodically sample the output voltage with the feedback circuit. This means that, if the load is drawing less current than provided during the minimum on-time, the output voltage will rise. If the power switch were turned on at the beginning of each clock cycle, VOUT would continue to increase.
  • Embodiments of the present invention implement a sleep mode in an isolated flyback converter, using primary side sensing, that forces the power switch to stay off for relatively long periods of time when it is detected that VOUT exceeded a certain threshold above the nominal regulated voltage level during the low load condition.
  • Once the primary side sensing detects that VOUT has exceeded the threshold above the nominal regulated voltage level, the output regulation and control circuit (on the primary side) disables the power switch and any non-essential circuitry so that it does not turn on at the beginning of each clock cycle (or at its conventional turn on time). Thus, a sleep mode is initiated where no further current pulses are provided to the output capacitor, and VOUT slowly droops due to leakage current or a low load current. At the secondary side of the regulator, a comparator detects whether the drooping VOUT has fallen to a certain threshold below the nominal regulated voltage level. At that point, the synchronous rectifier is briefly turned on by a synchronous switch control circuit, which draws a brief negative current through the secondary winding. Although this slightly further reduces VOUT, the reduction can be minimized. This pulse causes the voltage at the drain of the power switch MOSFET to increase to approximately VIN+(N*VOUT), where N is the primary-secondary winding ratio, which is sensed by the primary side sensing circuit.
  • An alternate method to sense the pulse is to sense the brief current pulse through the primary winding and the drain-body diode of the power switch MOSFET after the secondary switch turns off. This may be done by measuring the voltage across a low value sense resistor in series with the MOSFET or by detecting that the drain voltage is less than zero volts.
  • The detection of this pulse (either the voltage pulse or current pulse) during the sleep mode re-enables normal power switch operation until the nominal regulated voltage level is achieved. If the load current remains very low, the converter then operates at a minimum duty cycle and VOUT will again eventually exceed the threshold above the nominal regulated voltage level, at which time the sleep mode occurs again. Accordingly, VOUT is kept between the two thresholds during the low load current operation without the need for any minimum load resistor or zener diode.
  • Although the switching is temporarily halted during the sleep mode, the transient response to load changes is still adequately controlled by regulating the output voltage between two thresholds.
  • The sleep mode technique may be used in conjunction with all types of primary side sensing circuits and with any suitable operating mode.
  • Although the disclosed embodiment employs primary side sensing by detecting the voltage at the drain of a MOSFET switch, the primary side sensing may also be implemented by detecting the voltage across an auxiliary winding on the input side, where the voltage is related to the voltage across the secondary winding, or with any other type of primary side sensing technique. The pulse for waking from the sleep mode may then be sensed at the primary winding or the auxiliary winding.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Preferred embodiments of the present invention will now be described by way of example only, with reference to the accompanying drawings, of which:
    • Fig. 1 illustrates a prior art flyback converter.
    • Fig. 2 illustrates the currents through the windings of the transformer in Fig. 1 as well as the voltage across the power switch when the converter provides a light load current.
    • Fig. 3 illustrates a flyback converter employing the present invention, where the converter enters a sleep mode when an over-voltage condition is detected due to low or no load current.
    • Fig. 4 illustrates the currents through the windings of the transformer in Fig. 3, the voltage across the power switch, and the output voltage at low loads prior to, during, and after a sleep mode.
    • Fig. 5 illustrates the use of an auxiliary winding to sense the output voltage and the wakeup pulse.
    • Fig. 6 is a flowchart identifying various events occurring during use of the invention.
  • Elements that are the same or equivalent are labeled with the same numeral.
  • DETAILED DESCRIPTION
  • Fig. 3 represents any of the many types of flyback converters using primary side sensing of the output voltage VOUT. Since the invention only relates to operation of the converter during a low load current condition when an over-voltage occurs, any conventional aspects of flyback converters may be used for medium to high load currents. Since such conventional circuitry is well known, and there are a variety of types, such a current mode, voltage mode, variable frequency, fixed frequency, etc., there is no need to describe such conventional circuitry in detail. The description of the conventional aspects of the converter 10 of Fig. 1 applies to the converter 20 of Fig. 3.
  • For medium to high load current operation, the converter 20 periodically turns the MOSFET M1 on to charge the primary winding L1. The duty cycle or peak current of the MOSFET M1 is dependent on a feedback voltage at the drain of the MOSFET M1 related to VOUT, which is sampled at a certain time when the synchronous rectifier MOSFET M2 is on and current is flowing through the secondary winding L2. The feedback voltage is used to create a value, using resistors RFB and RREF, that is sampled and compared to a reference voltage applied to an error amplifier in the voltage regulator control circuit 34. The error signal generated by the error amplifier sets the on-time of the MOSFET M1 during a cycle i.e., sets the duty cycle or peak current) such that the voltages applied to the inputs of the error amplifier are equal. The error amplifier and the operation of the converter 20 at medium and high currents may be conventional.
  • In Fig. 3, when current is flowing through the secondary winding L2, the voltage at the node of the resistor RFB and the primary winding L1 is about VIN+(N*VOUT), where N is the ratio of the number of turns in winding L1 divided by the number of turns in winding L2. The small voltage drop across the MOSFET M2 is ignored for simplicity. This node is also the drain voltage (VD) of the MOSFET M1.
  • An op amp 24 in the feedback loop causes the voltage at its inverted input 26 to be approximately VIN. Accordingly, the current through the resistor RFB and the PNP transistor Q1 is (VD-VIN)/RFB, and the voltage across the resistor RREF is (VD-VIN)*RREF/RFB. This voltage varies due to the cycling of the MOSFETs M1 and M2 and must be sampled at a certain time in the cycle when the MOSFET M2 or diode D2 is on to provide an accurate reading of VOUT. This sampling time can eliminate resistive or diode drop errors if it is at the time that the current though the secondary winding L2 has ramped down to approximately zero.
  • Fig. 4 illustrates the currents through the windings of the transformer 12 in Fig. 3, the voltage VD across the MOSFET M1, and the output voltage VOUT at light loads prior to, during, and after a sleep mode.
  • At time T5, the MOSFET M1 turns on to generate a ramped current IL1 through the primary winding L1. At time T6, the MOSFET M1 is turned off and the MOSFET M2 is turned on. This may be the minimum duty cycle of the converter 20 for enabling the periodic sampling of the output voltage. When the current through the secondary winding L2 is approximately zero, the MOSFET M2 is turned off by the synchronous switch control circuit 28.
  • The sampling of the voltage at resistor RREF is preferably taken at the knee 30 of the voltage VD, which occurs at approximately the time that the MOSFET M2 turns off.
  • A sample & hold circuit 32 detects the peak voltage at the time the knee 30 occurs. Sample & hold circuits that detect a peak voltage then hold the peak voltage until they are reset are well known. Sampling such a knee voltage for primary side sensing in a flyback converter is described in US Patent Nos. 5,305,192 ; 7,463,497 ; and 7,639,517 , all incorporated by reference.
  • The sample & hold circuit 32 supplies this feedback voltage VFB (or a divided VFB) to a voltage regulation control circuit 34, which may be conventional. In one embodiment, the voltage regulation control circuit 34 comprises an error amplifier that receives VFB at an inverting input and receives a bandgap reference voltage (e.g., 1.22 volts) at a non-inverting input. The converter 20 controls the duty cycle of the MOSFET M1 to equalize the inputs into the error amplifier, which is conventional.
  • If the converter 20 is a current mode type, the output of the error amplifier is applied to one input of a comparator, and the other input corresponds to a ramping current through the MOSFET M1. A low value sense resistor in series with MOSFET M1 may be used to sense the current. When the current ramp reaches the limit corresponding to the error voltage, the MOSFET M1 is shut off.
  • In another embodiment, the converter 20 is a voltage mode type where the voltage regulation control circuit 34 compares the error signal to a sawtooth waveform. When they cross, the MOSFET M1 is turned off to establish the duty cycle needed to precisely regulate the voltage.
  • The MOSFET M1 may be turned back on at a fixed frequency or at a variable frequency.
  • All these regulation techniques, for medium to high load currents, may be conventional. In the particular example used in Fig. 4, the duty cycle is controlled by varying the off time of the MOSFET M1.
  • The novel operation of the converter 20 in sleep mode will now be described.
  • As shown in Fig. 4, prior to time T5, the load current has been less than the minimum current delivered by the converter 20, and the output voltage VOUT has been steadily increasing above the nominal regulated voltage (VREG) with each cycle due to the current provided at the minimum duty cycle being greater than the load current. At time T5, the MOSFET M1 turns on and, at time T6, the MOSFET M1 turns off after a minimum on time. The minimum duty cycle is used to periodically sample the output voltage.
  • A threshold of VREG +10% is set for triggering the sleep mode, but any value may be used. In Fig. 4, this threshold is set by applying a suitable VREF2 to one input of a comparator 36. The other input is connected to VFB. Once the comparator 36 triggers at time T7, it sends a set signal to a sleep mode control latch 38. In response, the sleep mode control latch 38 controls the voltage regulation control circuit 34 to shut down or otherwise become disabled. This may be done by turning off a switch supplying power to the voltage regulation control circuit 34. The sample & hold circuit 32 and other non-essential circuits may also be shut down in the sleep mode. Accordingly, the MOSFET M1 is prevented from turning on.
  • Between times T7-T8, it is assumed that the load is minimal and may be in standby mode or disconnected and there is very little leakage current. During this time, VOUT slowly droops. T7-T8 may be on the order of milliseconds or many minutes. In another scenario, VOUT slowly droops until the load comes out of its standby mode and suddenly draws current to quickly lower VOUT.
  • At time T8, VOUT crosses the lower threshold of VREG-10%, as an example. This is detected by the comparator 42 on the output side of the converter 20, where VOUT (or a divided VOUT) is coupled to one input of the comparator 42 and VREF1 is coupled to the other input. The output of the comparator 42 is connected to a logic circuit 46 (e.g., an AND gate). Another input of the logic circuit 46 is coupled to the output of a timer 48. The timer 48 detects the length of time that MOSFET M2 is on during a cycle. If the length of time is below a brief threshold, the timer 48 outputs a signal (e.g., a high signal) representing that the duty cycle is low and thus there is a light load condition. If the timer 48 detects that the duty cycle is high (MOSFET M2 is on for a relatively long time), indicating that the secondary winding L2 delivered a high current during the cycle, the timer 48 outputs an inverse signal (e.g., a low signal) representing that the low VOUT is due to the load drawing more current than can be provided at the maximum duty cycle. Under that high load condition, the signaling by MOSFET M2 that normally ends the sleep mode is prevented from occurring. The timer 48 is optional and, if its function is desired, it may be replaced with various other types of circuits.
  • Thus, when the outputs of the comparator 42 and timer 48 are both high, the logic circuit 46 outputs a high signal to a one shot 50. The one shot 50 outputs a very short pulse having a fixed duration. This short pulse is coupled to the conventional drive circuitry in the synchronous switch control circuit 28 to turn the MOSFET M2 on for the pulse duration. The drive circuitry may be connected to an OR gate so as to be controlled by either the one shot 50 or the conventional part of the synchronous switch control circuit 28 that automatically turns the MOSFET M2 on upon detecting the reversal of the primary winding L1 voltage (MOSFET M1 shuts off) and automatically turns the MOSFET M2 off when the current through the secondary winding L2 reaches zero.
  • When the one shot 50 briefly turns on the MOSFET M2, at time T8, there is a short reverse current flow (pulse 52 in Fig. 4) through the secondary winding L2, further lowering VOUT, as shown in Fig. 4. Therefore, the pulse should be as short as practical. Alternatively, the MOSFET M2 may be turned off after a certain reverse current level is reached.
  • The brief turning on, then shutting off, of the MOSFET M2 when the over-voltage is detected is for the purpose of generating a detectable pulse at the primary winding L1. This pulse may be detected as a reverse current pulse (pulse 54) through the primary winding L1 and the drain body diode D1 of the MOSFET M1 after MOSFET M2 turns off or the pulse may be detected as the voltage VD rising to VIN+(N*VOUT) while MOSFET M2 is on. Fig. 4 illustrates circuitry to detect the voltage pulse at VD, which corresponds to a pulse at the resistor RREF. This short pulse briefly turns on the MOSFET M3, which pulls down the reset-bar terminal of the sleep mode control latch 38 to reset the latch 38. Resistor R2 is a high value resistor used to pull up the reset-bar terminal when the MOSFET M3 is off or could represent any pull-up current source.
  • If, instead of a voltage pulse being detected, a current pulse was to be detected through the primary winding L1, the voltage across a low value sense resistor in series with the MOSFET M1 may be sensed by a differential amplifier and the voltage pulse output by the amplifier applied to the reset terminal of the sleep mode control latch 38. Alternatively, a differential amplifier could be used to detect the voltage VD at the drain of MOSFET M1 going below ground when body diode D1 conducts, similarly sending a voltage pulse to the sleep mode control latch 38.
  • Upon the latch 38 being reset, the latch 38 sends a signal to the voltage regulation control circuit 34 to wake up. This may be by controlling a transistor switch to reapply power to the voltage regulation control circuit 34 and any other circuitry which may have been turned off in the controller 20.
  • At time T9, the MOSFETs M1 and M2 begin to switch again, in their normal regulating manner, to incrementally raise VOUT.
  • Initially, the error voltage (typically referred to as a compensation voltage VC at the output of the conventional error amplifier) is at a minimum voltage, where the minimum voltage represented the over-voltage state at time T7. After one switching cycle, the sample & hold circuit 32 detects the low VOUT and, as a result, the voltage regulation control circuit 34 operates at an increased duty cycle or current limit to quickly ramp up VOUT to achieve the nominal regulated voltage VREG. In the particular example of Fig. 4, the converter 20 uses a variable off time of the MOSFET M1 to control the output current so, at high duty cycles, such as when a low VOUT is detected, the MOSFET M1 is caused to switch at its maximum frequency. For other regulating schemes, the switching of the MOSFET M1 may be at a fixed frequency. The error voltage may alternatively start at a higher value than what it last was in order to ramp up VOUT more quickly.
  • If the load current remains light or zero, VOUT will again incrementally increase, even at the minimum duty cycle, from time T9 to eventually exceed the threshold necessary to trigger the comparator 36 to cause the converter 20 to again enter the sleep mode. The process then repeats.
  • By not switching the MOSFET M1 for the sleep mode period and turning off non-essential circuitry, the converter 20 greatly improves its efficiency. This is a result of quiescent current being reduced and no power delivered to the VOUT terminal when it is not needed. No minimum duty cycle is required at light load currents and no minimum load or output voltage clamp is required. The converter 20 quickly reacts to load transients (such as the load suddenly drawing more power) since it wakes up from sleep mode as soon as VOUT droops below the threshold.
  • Many other types of detectors and logic may be used to detect the over-voltage for triggering the sleep mode.
  • In another embodiment, the over-voltage detected by the comparator 36 triggers a sleep mode state machine that is programmed to control various aspects of the converter 20 going into and out of the sleep mode. Many variations of the example of Fig. 3 may be used to implement the invention.
  • In another embodiment, an auxiliary winding on the input side of the transformer is used to detect VOUT and the pulse generated by the turning on and off of the MOSFET M2.
  • Fig. 5 illustrates an embodiment of the auxiliary winding LAUX. A resistor divider consisting of resistors RFB and RREF provides a voltage corresponding to VOUT for primary side sensing. This voltage is provided to the sample & hold circuit 32, which generates a feedback voltage VFB for controlling the duty cycle of the MOSFET M1 or its peak current, as previously described, to generate a regulated voltage. The feedback voltage VFB is provided to the sleep mode comparator 36, as previously described. The wakeup pulse generated at resistor RREF generates a reset pulse for the sleep mode control latch 38 also as previously described.
  • The regulation may use any other type of primary side sensing.
  • The sleep mode operation of the converter 20 may also be considered a hysteretic voltage mode, since VOUT swings between two thresholds, or a bang-bang controller since the converter 20 turns on for short periods then turns off. The sleep mode may also be considered a burst mode, since a burst of pulses periodically occurs to ramp up VOUT.
  • The MOSFETs may instead be bipolar transistors.
  • Fig. 6 is a flowchart illustrating various steps performed by one embodiment of the invention.
  • In step 60, it is assumed the converter 20 is operating normally by varying the duty cycle and/or a switch current limit to achieve a regulated voltage using primary side sensing.
  • In step 62, the load current decreases below a minimum current delivered by the converter 20, such as by the load entering a standby mode or being disconnected.
  • In step 64, the converter operates at a minimum duty cycle while sensing the output voltage using primary side sensing.
  • In step 66, the output voltage rises above a certain threshold above the nominal regulated voltage level due to the minimum duty cycle still being too high for the load current.
  • In step 68, the over-voltage is sensed by the primary side sensing, and the power switch circuitry and any non-essential circuitry is disabled to initiate a sleep mode. The output voltage then slowly droops.
  • In step 70, it is detected at the secondary side that the output voltage has drooped below a certain level below the nominal regulated voltage level.
  • In step 72, the synchronous rectifier is briefly turned on to generate a reverse current pulse, which generates a voltage pulse above VIN at node VD in the primary winding. A reverse current pulse is also generated in the primary winding, which may be sensed instead of the voltage pulse.
  • In step 74, the pulse (either voltage or current) is detected to generate a wake-up signal. The wake-up signal enables the power switch circuitry, to initiate normal operation of the converter.
  • In step 76, the output voltage is ramped up until the regulated voltage level is reached. If the load current is still below the minimum delivered by the converter 20, the minimum duty cycle incrementally increases the output voltage to exceed the certain threshold above the nominal regulated voltage level, and the sleep mode occurs again. If the load comes out of the standby mode, the duty cycle of the converter (or peak switch current) will be adjusted to maintain a regulated voltage.
  • Those skilled in the art may design the various functional blocks in many ways without undue experimentation and using conventional circuit techniques.
  • While particular embodiments of the present invention have been shown and described, it will be obvious to those skilled in the art that changes and modifications may be made without departing from this invention in its broader aspects. The appended claims are to encompass within their scope all such changes and modifications as fall within the scope of this invention.
  • The disclosures in United States patent application no. 13/418,285 , from which this application claims priority, and in the abstract accompanying this application are incorporated herein by reference.

Claims (25)

  1. A method for operating a flyback converter, the converter having a transformer with a primary winding and a secondary winding, the primary winding being coupled to a power source and a first transistor for conducting a current through the primary winding when the first transistor is on, the secondary winding being coupled to a second transistor for conducting a current through the secondary winding when the second transistor is on, the converter using primary side sensing to sense an output voltage, the converter having a minimum duty cycle, the method comprising:
    sensing the output voltage using primary side sensing;
    for load currents below a threshold current, turning on the first transistor for a first interval at the minimum duty cycle to draw a current through the primary winding;
    turning on the second transistor after the first transistor has turned off to draw a current through the secondary winding to charge an output capacitor;
    detecting whether the output voltage has exceeded a predetermined regulated voltage by a first threshold to detect an over-voltage condition, resulting from a current generated by the converter exceeding the load current;
    if the over-voltage condition is detected, disabling at least the first transistor to cause the converter to enter a sleep mode, whereby the output voltage droops over a period of time;
    while in the sleep mode, detecting that the output voltage has drooped below the predetermined regulated voltage by a second threshold;
    upon detecting that the output voltage has drooped below the predetermined regulated voltage by the second threshold, turning the second transistor on, then off, to generate a pulse in the primary winding;
    detecting the pulse in the primary winding; and
    upon detecting the pulse in the primary winding, controlling the converter to come out of the sleep mode by enabling the first transistor to switch at a duty cycle to raise the output voltage until a regulated voltage is achieved or until the first threshold is again exceeded by the output voltage.
  2. The method of Claim 1 wherein the step of detecting whether the output voltage has exceeded a predetermined regulated voltage by a first threshold to detect an over-voltage condition comprises detecting the output voltage using the primary side sensing.
  3. The method of Claim 1 or 2 wherein the step of turning the second transistor on, then off, to generate a pulse in the primary winding comprises turning the second transistor on for a fixed interval.
  4. The method of Claim 1 or 2 wherein the step of turning the second transistor on, then off, to generate a pulse in the primary winding comprises turning the second transistor on until a current through the second transistor reaches a threshold current.
  5. The method of any preceding Claim wherein the pulse in the primary winding comprises a voltage pulse at a node between the primary winding and the first transistor.
  6. The method of any of Claims 1 to 4 wherein the pulse in the primary winding comprises a current pulse through the primary winding.
  7. The method of any preceding Claim wherein the primary side sensing comprises detecting a voltage at an end of the primary winding during a sampling time.
  8. The method of any of Claims 1 to 6 wherein the primary side sensing comprises detecting a voltage generated by an auxiliary winding during a sampling time.
  9. The method of Claim 1 wherein the step of detecting whether the output voltage has exceeded a predetermined regulated voltage by a first threshold to detect an over-voltage condition comprises applying a voltage sensed by the primary side sensing to a comparator, wherein an output of the comparator triggers the sleep mode.
  10. The method of Claim 9 wherein the output of the comparator is applied to a sleep mode latch, the method further comprising controlling the latch to be in a first state for entering the sleep mode by triggering the comparator, and controlling the latch to be in a second state to come out of the sleep mode when the pulse is detected in the primary winding.
  11. The method of Claim 9 wherein the output of the comparator triggers a state machine that controls a sleep mode routine.
  12. The method of any preceding Claim further comprising controlling a duty cycle of the first transistor to achieve the regulated voltage when the load current is above a minimum current that the converter can deliver.
  13. The method of any preceding Claim wherein the first transistor is a first MOSFET having a drain-body diode that conducts current during the pulse in the primary winding.
  14. The method of any preceding Claim wherein the step of turning on the second transistor after the first transistor has turned off to draw a current through the secondary winding comprises the second transistor being controlled to turn on and off by detecting a signal from the secondary winding.
  15. The method of any preceding Claim wherein the step of detecting that the output voltage has drooped below the predetermined regulated voltage by the second threshold comprises comparing a voltage corresponding to the output voltage to a reference voltage.
  16. The method of any preceding Claim further comprising detecting whether the output voltage has drooped below the predetermined regulated voltage by the second threshold is due to a low load current or due to the converter not supplying sufficient current to the load, wherein, if the droop is due to a low load current, then turning the second transistor on, then off, to generate a pulse in the primary winding.
  17. A flyback converter comprising:
    a transformer with a primary winding and a secondary winding, the primary winding being coupled to a power source;
    a first transistor coupled to the primary winding for conducting a current through the primary winding when the first transistor is on;
    a second transistor for conducting a current through the secondary winding when the second transistor is on;
    a regulator coupled to the first transistor for controlling a duty cycle of the first transistor to regulate an output voltage of the converter when a load current is above a current threshold;
    an output voltage sensor circuit coupled to the transformer for sensing an output voltage of the converter using primary side sensing;
    a second transistor control circuit coupled to the second transistor for controlling the second transistor to be on or off;
    a first detector coupled to the output voltage sensor circuit configured for detecting that the output voltage has exceeded a predetermined regulated voltage by a first threshold to detect an over-voltage condition, resulting from a current generated by the converter exceeding the load current;
    a sleep mode circuit coupled to the first detector configured for disabling at least the first transistor in a sleep mode if the over-voltage condition is detected, whereby the output voltage droops over a period of time;
    a second detector configured to detect that the output voltage has drooped below the predetermined regulated voltage by a second threshold, and, in response to such detecting, turning the second transistor on, then off, to generate a pulse in the primary winding; and
    a pulse detector configured to detect the pulse in the primary winding and, in response to such detection, control the converter to come out of the sleep mode by enabling the first transistor to switch at a duty cycle to raise the output voltage until a regulated voltage is achieved or until the first threshold is again exceeded by the output voltage
  18. The converter of Claim 17 wherein the pulse in the primary winding comprises a voltage pulse at a node between the primary winding and the first transistor, and the pulse detector detects the voltage pulse.
  19. The converter of Claim 17 wherein the pulse in the primary winding comprises a current pulse through the primary winding, and the pulse detector detects the current pulse.
  20. The converter of any of Claims 17 to 19 wherein the sleep mode circuit comprises a latch having a first state that initiates the sleep mode and having a second state that terminates the sleep mode when the pulse is detected in the primary winding.
  21. The converter of any of Claims 17 to 20 wherein the first detector is a comparator coupled to compare an output of the output voltage sensor circuit to a reference voltage.
  22. The converter of any of Claims 17 to 21 wherein the second detector is a comparator coupled to compare a voltage corresponding to the output voltage to a reference voltage.
  23. A method for operating a flyback converter at load currents below a threshold current, the converter having a transformer with a primary winding and a secondary winding, the primary winding being coupled to a power source and a first transistor for conducting a current through the primary winding when the first transistor is on, the secondary winding being coupled to a second transistor for conducting a current through the secondary winding when the second transistor is on, the converter using primary side sensing to sense an output voltage, the method comprising:
    detecting whether the output voltage has exceeded a predetermined regulated voltage by a first threshold to detect an over-voltage condition, resulting from a current generated by the converter exceeding the load current;
    if the over-voltage condition is detected, disabling at least the first transistor to cause the converter to enter a sleep mode, whereby the output voltage droops over a period of time;
    while in the sleep mode, detecting that the output voltage has drooped below the predetermined regulated voltage by a second threshold;
    upon detecting that the output voltage has drooped below the predetermined regulated voltage by the second threshold, turning on and off the second transistor to generate a pulse in the primary winding;
    sensing the pulse; and
    in response to sensing the pulse, controlling the converter to come out of the sleep mode by enabling the first transistor to switch to raise the output voltage until a regulated voltage is achieved or until the first threshold is again exceeded by the output voltage.
  24. The method of Claim 23 wherein the pulse in the primary winding comprises a voltage pulse at a node between the primary winding and the first transistor.
  25. The method of Claim 23 wherein the pulse in the primary winding comprises a current pulse through the primary winding.
EP13158838.6A 2012-03-12 2013-03-12 Flyback converter Active EP2639951B1 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/418,285 US8873254B2 (en) 2012-03-12 2012-03-12 Isolated flyback converter with sleep mode for light load operation

Publications (3)

Publication Number Publication Date
EP2639951A2 true EP2639951A2 (en) 2013-09-18
EP2639951A3 EP2639951A3 (en) 2015-06-03
EP2639951B1 EP2639951B1 (en) 2016-08-24

Family

ID=47884173

Family Applications (1)

Application Number Title Priority Date Filing Date
EP13158838.6A Active EP2639951B1 (en) 2012-03-12 2013-03-12 Flyback converter

Country Status (5)

Country Link
US (1) US8873254B2 (en)
EP (1) EP2639951B1 (en)
JP (1) JP5522760B2 (en)
CN (1) CN103312176B (en)
TW (1) TWI492513B (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2983283A1 (en) * 2014-08-08 2016-02-10 STMicroelectronics Srl Isolated dc/dc converter with wake-up feedback signal reverse modulated on transformer
US9595861B2 (en) 2014-03-31 2017-03-14 Stmicroelectronics S.R.L. Power switching converter
US9774265B2 (en) 2014-03-31 2017-09-26 Stmicroelectronics S.R.L. Wake up management circuit for a power switching converter
US10205447B1 (en) 2017-05-25 2019-02-12 Navitas Semiconductor, Inc. Pulse driven power FET
CN113839542A (en) * 2021-09-24 2021-12-24 电子科技大学 Peak current control circuit for on-chip current sampling

Families Citing this family (78)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9077258B2 (en) * 2011-07-26 2015-07-07 System General Corp. Regulation circuit associated with synchronous rectifier providing cable compensation for the power converter and method thereof
US9337736B2 (en) * 2012-03-19 2016-05-10 System General Corporation Controller with power saving for power converters and method for the same
US9595874B2 (en) 2012-04-12 2017-03-14 On-Bright Electronics (Shanghai) Co., Ltd. Systems and methods for regulating power conversion systems with output detection and synchronized rectifying mechanisms
US10622902B2 (en) 2012-04-12 2020-04-14 On-Bright Electronics (Shanghai) Co., Ltd. Systems and methods for regulating power conversion systems with output detection and synchronized rectifying mechanisms
US9413246B2 (en) 2012-04-12 2016-08-09 On-Bright Electronics (Shanghai) Co., Ltd. Systems and methods for regulating power conversion systems with output detection and synchronized rectifying mechanisms
CN103378751B (en) 2012-04-12 2015-04-01 昂宝电子(上海)有限公司 System and method used for flyback switch power source transformation system
EP2693619A2 (en) * 2012-08-03 2014-02-05 Samsung Electro-Mechanics Co., Ltd Single stage forward-flyback converter and power supply apparatus
CN104584405B (en) * 2012-08-27 2017-06-09 三菱电机株式会社 ON-OFF control circuit and switching power unit
JP6168746B2 (en) * 2012-10-10 2017-07-26 キヤノン株式会社 Switching power supply and image forming apparatus provided with switching power supply
US9515571B2 (en) * 2014-01-07 2016-12-06 National Chiao Tung University Current-rectifying device, gate-boosting rectifier and method of permitting current to flow in one direction when driven by AC input voltage
CN104702134A (en) * 2014-03-18 2015-06-10 台湾快捷国际股份有限公司 Method of controlling synchronous rectifier for power converter, control circuit, and power converter thereof
US9543844B2 (en) 2014-04-01 2017-01-10 Infineon Technologies Austria Ag System and method for a switched-mode power supply
CN103929063B (en) * 2014-04-15 2016-08-24 矽力杰半导体技术(杭州)有限公司 The isolated changer that a kind of primary side feedback control method and primary side feedback control
JP2015211545A (en) * 2014-04-25 2015-11-24 ローム株式会社 Power supply device, ac adapter, ac charger, electronic apparatus, and power supply system
JP6619546B2 (en) * 2014-04-25 2019-12-11 ローム株式会社 Power supply device, AC adapter, AC charger, electronic device, and power supply system
US20150326008A1 (en) * 2014-05-09 2015-11-12 Power Integrations, Inc. Fault protection circuit
US9312777B2 (en) * 2014-05-29 2016-04-12 Power Integrations, Inc. Synchronous rectification
US9787206B2 (en) * 2014-07-17 2017-10-10 Infineon Technologies Austria Ag Synchronous rectification for flyback converter
TWI536728B (en) 2014-08-28 2016-06-01 新唐科技股份有限公司 Voltage regulator, control chip and control method thereof
US9621055B2 (en) * 2014-09-01 2017-04-11 Leadtrend Technology Corp. Controller with leakage current protection of a diode and operation method thereof
TWI549412B (en) 2014-09-12 2016-09-11 Alpha & Omega Semiconductor Cayman Ltd Fixed on-time switching type switching device
TWI565211B (en) 2014-09-12 2017-01-01 Alpha And Omega Semiconductor (Cayman) Ltd Constant on-time switching converter
TWI556563B (en) 2014-09-12 2016-11-01 Alpha & Omega Semiconductor Cayman Ltd Fixed on-time switching type switching device
TWI581555B (en) 2014-09-12 2017-05-01 Alpha And Omega Semiconductor (Cayman) Ltd Fixed on-time switching converter
CN105490567B (en) 2014-09-19 2018-04-13 万国半导体(开曼)股份有限公司 Fixed ON time suitching type conversion equipment
CN105490540B (en) * 2014-09-19 2019-09-06 万国半导体(开曼)股份有限公司 Fixed turn-on time suitching type conversion equipment
CN105490542A (en) * 2014-09-19 2016-04-13 万国半导体(开曼)股份有限公司 Constant on-time switching converter
WO2016076871A1 (en) * 2014-11-13 2016-05-19 Hewlett-Packard Development Company, L.P. Detection circuit
GB201421055D0 (en) * 2014-11-27 2015-01-14 Dialog Semiconductor Inc Isolated switching power converter with data communication between primary and secondary sides
US9768703B2 (en) * 2014-12-31 2017-09-19 Apple Inc. Shoot-through prevention in switched-mode power supplies
TWI543518B (en) * 2014-12-31 2016-07-21 力林科技股份有限公司 Power conversion apparatus with power saving and high conversion efficiency mechanisms
WO2016110396A1 (en) 2015-01-05 2016-07-14 Philips Lighting Holding B.V. Power supply for deep dimming light
TWI555321B (en) * 2015-01-19 2016-10-21 聯詠科技股份有限公司 Knee voltage detector
US9831782B2 (en) 2015-02-10 2017-11-28 Infineon Technologies Austria Ag Switched mode power supply with secondary-side power regulation
US9584027B2 (en) 2015-04-10 2017-02-28 Power Integrations, Inc. Power converter with winding communication
DE112016001985T5 (en) * 2015-04-30 2018-01-18 Maxim Integrated Products, Inc. Power-Good Detector for Ultrabroad Broadband Transmitters with Low Power Consumption
CN104836446B (en) * 2015-05-08 2017-06-16 矽力杰半导体技术(杭州)有限公司 The control method of isolated converter, control circuit and Switching Power Supply
TWI580168B (en) * 2015-05-21 2017-04-21 立錡科技股份有限公司 Power converter with synchronous control function and control method thereof
TWI599157B (en) * 2015-07-23 2017-09-11 台灣快捷國際股份有限公司 Power converter and control method therefor
US10008947B2 (en) * 2015-07-31 2018-06-26 Texas Instruments Incorporated Flyback converter with secondary side regulation
US9602088B1 (en) * 2015-09-11 2017-03-21 Texas Instruments Incorporated Ultra-low power comparator with sampling control loop adjusting frequency and/or sample aperture window
TWI552500B (en) 2015-11-13 2016-10-01 強弦科技股份有限公司 Power control system and method thereof
CN106817012B (en) * 2015-11-30 2018-12-07 强弦科技股份有限公司 Power control and power control method
US9825548B2 (en) * 2016-02-02 2017-11-21 Fairchild Semiconductor Corporation Adaptive turn-off trigger blanking for synchronous rectification
US10027235B2 (en) * 2016-02-02 2018-07-17 Fairchild Semiconductor Corporation Self-tuning adaptive dead time control for continuous conduction mode and discontinuous conduction mode operation of a flyback converter
US10122287B2 (en) * 2016-02-24 2018-11-06 Infineon Technologies Austria Ag Power supply systems and feedback through a transformer
US10236779B2 (en) * 2016-04-19 2019-03-19 Fairchild Semiconductor Corporation Semiconductor device and method therefor
CN106026703B (en) 2016-05-23 2018-07-13 昂宝电子(上海)有限公司 System and method with the forecasting mechanism for synchronous rectifying controller
US11031796B2 (en) * 2016-05-25 2021-06-08 Dialog Semiconductor Inc. Short circuit and soft short protection for data interface charging
US9780635B1 (en) * 2016-06-10 2017-10-03 Crane Electronics, Inc. Dynamic sharing average current mode control for active-reset and self-driven synchronous rectification for power converters
US9906145B2 (en) * 2016-06-16 2018-02-27 Nxp B.V. Power converter with load switch fault protection
US10027165B2 (en) * 2016-06-20 2018-07-17 Fairchild Semiconductor Corporation Power supply circuit with secondary side to primary side communication
US9935559B2 (en) * 2016-08-25 2018-04-03 Dialog Semiconductors Inc. Efficient power supply voltage regulation for synchronous rectifier controller
US10218279B2 (en) * 2016-10-26 2019-02-26 Texas Instruments Incorporated Methods and circuitry for operating switching power supplies based on switching frequency comparison
US10050539B2 (en) * 2016-12-26 2018-08-14 Nxp B.V. Switched mode power supply with reduced delay time
US10680526B2 (en) 2017-01-13 2020-06-09 Analog Devices Global Power transfer and feedback across a common isolator
KR20180093451A (en) * 2017-02-13 2018-08-22 삼성전자주식회사 Reverse voltage monitoring circuit capable of reducing power consumption and Semiconductor device having the same
CN106817031B (en) 2017-02-24 2019-05-28 昂宝电子(上海)有限公司 With the time-controlled system and method for synchronous rectifying controller
CN107769566B (en) * 2017-03-28 2023-07-18 杰华特微电子股份有限公司 Isolation type switch circuit and control method thereof
US9917525B1 (en) * 2017-08-16 2018-03-13 Nxp B.V. SMPS with synchronous rectification having deadtime responsive to peak voltage
CN109995254B (en) 2017-12-29 2020-12-29 东南大学 Method for improving dynamic performance of synchronous rectification primary side feedback flyback power supply
US10992234B2 (en) * 2018-01-23 2021-04-27 Semiconductor Components Industries, Llc Adaptive control of synchronous rectifier switching device
TWI658694B (en) * 2018-08-01 2019-05-01 龍華科技大學 Improved non-contact flyback converter
TWI687034B (en) * 2018-09-18 2020-03-01 通嘉科技股份有限公司 Active clamp flyback converter capable of switching operation modes
TWI672896B (en) * 2018-09-28 2019-09-21 通嘉科技股份有限公司 Active clamp flyback converters and control methods thereof
US10811978B1 (en) * 2019-06-24 2020-10-20 Dialog Semiconductor Inc. Multi-mode control for multi-output voltage power converter
TWI708462B (en) * 2019-09-25 2020-10-21 偉詮電子股份有限公司 Control method in use of active-clamp flyback power converter
CN111146961B (en) 2020-01-20 2022-04-12 昂宝电子(上海)有限公司 Control circuit and method for controlling synchronous rectification system
CN111697838B (en) 2020-05-29 2023-09-26 昂宝电子(上海)有限公司 Synchronous rectification control circuit, method and switching power supply system
US11522460B2 (en) * 2020-07-24 2022-12-06 Cirrus Logic, Inc. Optimizing the control of a hysteretic power converter at low duty cycles
CN112688538B (en) * 2020-12-10 2022-03-22 成都芯源系统有限公司 Quasi-constant on-time control circuit and switch converter and method thereof
CN113162407B (en) * 2021-03-26 2023-03-24 西安电子科技大学 Step-down DC-DC converter with ultra-low static power consumption
US11689111B2 (en) * 2021-04-07 2023-06-27 Texas Instruments Incorporated Self-powered solid state relay using digital isolators
KR20230014315A (en) * 2021-07-21 2023-01-30 삼성전자주식회사 Low drop-out voltage regulator and mobile device
TWI784755B (en) * 2021-10-18 2022-11-21 通嘉科技股份有限公司 Controller applied to a flyback power converter and operational method thereof
CN114825969B (en) * 2022-06-22 2022-10-18 深圳市力生美半导体股份有限公司 Flyback switching power supply and output control system, method and chip thereof
CN115347799B (en) * 2022-10-18 2023-01-06 珠海智融科技股份有限公司 Synchronous rectification drive control method and system applied to flyback converter
TWI826072B (en) * 2022-10-26 2023-12-11 宏碁股份有限公司 Power supply device with high output stability

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5305192A (en) 1991-11-01 1994-04-19 Linear Technology Corporation Switching regulator circuit using magnetic flux-sensing
US5481178A (en) 1993-03-23 1996-01-02 Linear Technology Corporation Control circuit and method for maintaining high efficiency over broad current ranges in a switching regulator circuit
US6127815A (en) 1999-03-01 2000-10-03 Linear Technology Corp. Circuit and method for reducing quiescent current in a switching regulator
US6307356B1 (en) 1998-06-18 2001-10-23 Linear Technology Corporation Voltage mode feedback burst mode circuit
US7463497B2 (en) 2006-08-07 2008-12-09 Linear Technology Corporation Regulator for isolated flyback power supply using primary side sensing
US7471522B2 (en) 2006-08-03 2008-12-30 Linear Technology Corporation Light load regulator for isolated flyback converter
US7639517B2 (en) 2007-02-08 2009-12-29 Linear Technology Corporation Adaptive output current control for switching circuits

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3452745B2 (en) * 1996-12-26 2003-09-29 シャープ株式会社 Switching power supply
US5912552A (en) * 1997-02-12 1999-06-15 Kabushiki Kaisha Toyoda Jidoshokki Seisakusho DC to DC converter with high efficiency for light loads
JPH1155944A (en) * 1997-07-29 1999-02-26 Fujitsu Denso Ltd Switching power supply equipment
JPH11220880A (en) * 1997-11-26 1999-08-10 Nagano Japan Radio Co Power-supply apparatus
JP3425403B2 (en) * 2000-02-25 2003-07-14 松下電器産業株式会社 Semiconductor device and switching power supply device using this semiconductor device
JP3708529B2 (en) * 2003-03-18 2005-10-19 Smk株式会社 Constant voltage output control method and constant voltage output control device for switching power supply circuit
JP4862362B2 (en) * 2005-11-08 2012-01-25 サンケン電気株式会社 Switching power supply
US7304464B2 (en) * 2006-03-15 2007-12-04 Micrel, Inc. Switching voltage regulator with low current trickle mode
CN101662207B (en) * 2009-06-26 2013-01-09 成都芯源系统有限公司 Rectifier tube control circuit and light load control method thereof
US8059429B2 (en) * 2009-12-31 2011-11-15 Active-Semi, Inc. Using output drop detection pulses to achieve fast transient response from a low-power mode

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5305192A (en) 1991-11-01 1994-04-19 Linear Technology Corporation Switching regulator circuit using magnetic flux-sensing
US5481178A (en) 1993-03-23 1996-01-02 Linear Technology Corporation Control circuit and method for maintaining high efficiency over broad current ranges in a switching regulator circuit
US6304066B1 (en) 1993-03-23 2001-10-16 Linear Technology Corporation Control circuit and method for maintaining high efficiency over broad current ranges in a switching regular circuit
US6307356B1 (en) 1998-06-18 2001-10-23 Linear Technology Corporation Voltage mode feedback burst mode circuit
US6127815A (en) 1999-03-01 2000-10-03 Linear Technology Corp. Circuit and method for reducing quiescent current in a switching regulator
US7471522B2 (en) 2006-08-03 2008-12-30 Linear Technology Corporation Light load regulator for isolated flyback converter
US7463497B2 (en) 2006-08-07 2008-12-09 Linear Technology Corporation Regulator for isolated flyback power supply using primary side sensing
US7639517B2 (en) 2007-02-08 2009-12-29 Linear Technology Corporation Adaptive output current control for switching circuits

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9595861B2 (en) 2014-03-31 2017-03-14 Stmicroelectronics S.R.L. Power switching converter
US9774265B2 (en) 2014-03-31 2017-09-26 Stmicroelectronics S.R.L. Wake up management circuit for a power switching converter
EP2983283A1 (en) * 2014-08-08 2016-02-10 STMicroelectronics Srl Isolated dc/dc converter with wake-up feedback signal reverse modulated on transformer
US9787192B2 (en) 2014-08-08 2017-10-10 Stmicroelectronics S.R.L. Power-supply circuit, related transmission circuit, integrated circuit, and method of transmitting a signal
US10205447B1 (en) 2017-05-25 2019-02-12 Navitas Semiconductor, Inc. Pulse driven power FET
TWI664815B (en) * 2017-05-25 2019-07-01 美商納維達斯半導體公司 Pulse driven power fet
CN113839542A (en) * 2021-09-24 2021-12-24 电子科技大学 Peak current control circuit for on-chip current sampling
CN113839542B (en) * 2021-09-24 2023-05-26 电子科技大学 Peak current control circuit for on-chip current sampling

Also Published As

Publication number Publication date
US8873254B2 (en) 2014-10-28
JP5522760B2 (en) 2014-06-18
EP2639951B1 (en) 2016-08-24
EP2639951A3 (en) 2015-06-03
TWI492513B (en) 2015-07-11
TW201340573A (en) 2013-10-01
CN103312176A (en) 2013-09-18
JP2013192441A (en) 2013-09-26
CN103312176B (en) 2016-01-06
US20130235620A1 (en) 2013-09-12

Similar Documents

Publication Publication Date Title
EP2639951B1 (en) Flyback converter
US8570772B2 (en) Isolated flyback converter with efficient light load operation
US9954450B2 (en) Control circuit, control method and primary-controlled flyback converter using the same
US9912236B2 (en) Soft start switching power supply system
US7304464B2 (en) Switching voltage regulator with low current trickle mode
US8059429B2 (en) Using output drop detection pulses to achieve fast transient response from a low-power mode
JP6175147B2 (en) Soft start circuit and technique
US9768697B2 (en) System and method for controlling a switched mode power supply using a feedback signal
US9608509B2 (en) Switching converter with controllable restart delay and associated control method
US20080278975A1 (en) Switched Mode Power Converter and Method of Operation Thereof
US9343971B2 (en) Synchronous VCC generator for switching voltage regulator
US20210384832A1 (en) Switch-mode power supply (smps) controller, smps system and power supply method for smps system
WO2016029149A1 (en) Switching power supplies and methods of operating switching power supplies
CN113746340A (en) Flyback converter with fast load transient detection
JP2010124614A (en) Switching power supply unit
KR100819851B1 (en) DC/DC step-up converter and control method thereof
JP4763055B2 (en) Switching control circuit with off-time modulation to improve the efficiency of the primary control power supply

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

AX Request for extension of the european patent

Extension state: BA ME

REG Reference to a national code

Ref country code: DE

Ref legal event code: R079

Ref document number: 602013010519

Country of ref document: DE

Free format text: PREVIOUS MAIN CLASS: H02M0003220000

Ipc: H02M0003335000

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

AX Request for extension of the european patent

Extension state: BA ME

RIC1 Information provided on ipc code assigned before grant

Ipc: H02M 3/335 20060101AFI20150429BHEP

Ipc: H02M 1/00 20070101ALI20150429BHEP

17P Request for examination filed

Effective date: 20151203

RBV Designated contracting states (corrected)

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

INTG Intention to grant announced

Effective date: 20160418

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REG Reference to a national code

Ref country code: CH

Ref legal event code: EP

REG Reference to a national code

Ref country code: AT

Ref legal event code: REF

Ref document number: 823856

Country of ref document: AT

Kind code of ref document: T

Effective date: 20160915

REG Reference to a national code

Ref country code: IE

Ref legal event code: FG4D

REG Reference to a national code

Ref country code: DE

Ref legal event code: R096

Ref document number: 602013010519

Country of ref document: DE

REG Reference to a national code

Ref country code: NL

Ref legal event code: FP

REG Reference to a national code

Ref country code: LT

Ref legal event code: MG4D

REG Reference to a national code

Ref country code: AT

Ref legal event code: MK05

Ref document number: 823856

Country of ref document: AT

Kind code of ref document: T

Effective date: 20160824

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: RS

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: HR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: NO

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20161124

Ref country code: LT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: FI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: AT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: ES

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: GR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20161125

Ref country code: PT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20161226

Ref country code: LV

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: SE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

REG Reference to a national code

Ref country code: FR

Ref legal event code: PLFP

Year of fee payment: 5

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: RO

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: EE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

REG Reference to a national code

Ref country code: DE

Ref legal event code: R097

Ref document number: 602013010519

Country of ref document: DE

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: SM

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: BE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: DK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: PL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

Ref country code: BG

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20161124

Ref country code: CZ

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20170526

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

REG Reference to a national code

Ref country code: CH

Ref legal event code: PL

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: MC

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

REG Reference to a national code

Ref country code: IE

Ref legal event code: MM4A

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: LU

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20170312

REG Reference to a national code

Ref country code: FR

Ref legal event code: PLFP

Year of fee payment: 6

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20170312

Ref country code: LI

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20170331

Ref country code: CH

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20170331

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: MT

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20170312

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: AL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: HU

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT; INVALID AB INITIO

Effective date: 20130312

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: CY

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20160824

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: MK

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: TR

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20160824

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IS

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20161224

REG Reference to a national code

Ref country code: DE

Ref legal event code: R082

Ref document number: 602013010519

Country of ref document: DE

Representative=s name: MUELLER-BORE & PARTNER PATENTANWAELTE PARTG MB, DE

Ref country code: DE

Ref legal event code: R081

Ref document number: 602013010519

Country of ref document: DE

Owner name: ANALOG DEVICES INTERNATIONAL UNLIMITED COMPANY, IE

Free format text: FORMER OWNER: LINEAR TECHNOLOGY CORPORATION, MILPITAS, CALIF., US

Ref country code: DE

Ref legal event code: R082

Ref document number: 602013010519

Country of ref document: DE

Representative=s name: WITHERS & ROGERS LLP, DE

REG Reference to a national code

Ref country code: DE

Ref legal event code: R082

Ref document number: 602013010519

Country of ref document: DE

Representative=s name: WITHERS & ROGERS LLP, DE

REG Reference to a national code

Ref country code: GB

Ref legal event code: 732E

Free format text: REGISTERED BETWEEN 20211125 AND 20211201

REG Reference to a national code

Ref country code: NL

Ref legal event code: PD

Owner name: ANALOG DEVICES INTERNATIONAL UNLIMITED COMPANY; IE

Free format text: DETAILS ASSIGNMENT: CHANGE OF OWNER(S), ASSIGNMENT; FORMER OWNER NAME: LINEAR TECHNOLOGY LLC

Effective date: 20211216

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: IT

Payment date: 20220217

Year of fee payment: 10

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: NL

Payment date: 20230221

Year of fee payment: 11

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20230222

Year of fee payment: 11

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20230222

Year of fee payment: 11

Ref country code: DE

Payment date: 20230221

Year of fee payment: 11