US20010002068A1 - Test interconnect for semiconductor components having bumped and planar contacts - Google Patents

Test interconnect for semiconductor components having bumped and planar contacts Download PDF

Info

Publication number
US20010002068A1
US20010002068A1 US09/738,915 US73891500A US2001002068A1 US 20010002068 A1 US20010002068 A1 US 20010002068A1 US 73891500 A US73891500 A US 73891500A US 2001002068 A1 US2001002068 A1 US 2001002068A1
Authority
US
United States
Prior art keywords
contact
component
interconnect
substrate
bumped
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/738,915
Other versions
US6437451B2 (en
Inventor
Warren Farnworth
Salman Akram
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/738,915 priority Critical patent/US6437451B2/en
Publication of US20010002068A1 publication Critical patent/US20010002068A1/en
Application granted granted Critical
Publication of US6437451B2 publication Critical patent/US6437451B2/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Anticipated expiration legal-status Critical
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC., MICRON SEMICONDUCTOR PRODUCTS, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R1/00Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
    • G01R1/02General constructional details
    • G01R1/06Measuring leads; Measuring probes
    • G01R1/067Measuring probes
    • G01R1/06711Probe needles; Cantilever beams; "Bump" contacts; Replaceable probe pins
    • G01R1/06733Geometry aspects
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R1/00Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
    • G01R1/02General constructional details
    • G01R1/06Measuring leads; Measuring probes
    • G01R1/067Measuring probes
    • G01R1/073Multiple probes
    • G01R1/07307Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card
    • G01R1/07314Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card the body of the probe being perpendicular to test object, e.g. bed of nails or probe with bump contacts on a rigid support
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R1/00Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
    • G01R1/02General constructional details
    • G01R1/04Housings; Supporting members; Arrangements of terminals
    • G01R1/0408Test fixtures or contact fields; Connectors or connecting adaptors; Test clips; Test sockets
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/325Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by abutting or pinching, i.e. without alloying process; mechanical auxiliary parts therefor

Definitions

  • This invention relates generally to the manufacture and testing of semiconductor components. More particularly, this invention relates to an interconnect for electrically engaging semiconductor components having both bumped, and planar, terminal contacts.
  • Semiconductor components such as bare dice, chip scale packages, BGA devices and wafers can include bumped contacts.
  • bumped contacts such as solder balls
  • a component can be surface mounted to a mating substrate (e.g., PCB) using a solder reflow process.
  • This type of component is sometimes referred to as a “bumped” component (e.g., bumped die, bumped wafer).
  • Semiconductor components can also include planar contacts.
  • components can include planar land pads, or planar bond pads.
  • interconnects For testing the integrated circuits contained on semiconductor components it is necessary to make temporary electrical connections with the bumped contacts, or with the planar contacts.
  • Different types of interconnects have been developed for making these temporary electrical connections.
  • a wafer probe card is one type of interconnect that is used to test semiconductor wafers.
  • Another type of interconnect is contained within a carrier for temporarily packaging singulated components, such as bare dice and chip scale packages, for test and burn-in.
  • the interconnects include contacts that make the electrical connections with the terminal contacts on the components.
  • a semiconductor component can include both bumped contacts, and planar contacts.
  • a chip scale package can include solder balls bonded to land pads. Some of the land pads may not include a solder ball.
  • a two step process must be utilized. In a first test step, electrical connections are made to the bumped contacts using a first interconnect constructed for bumped contacts. In a second test step, electrical connections are made to the planar contacts using a second interconnect constructed for planar contacts.
  • a single interconnect it would be desirable for a single interconnect to be able to accommodate both bumped contacts and planar contacts. This would simplify the test procedure, and the equipment associated with test processes.
  • Such an interconnect must be able to compensate for the different surface topographies of the bumped contacts and the planar contacts.
  • the bumped contacts are raised above the surface of the component, while the planar contacts are substantially planar to the surface of the component.
  • the bumped contacts can have different sizes and heights, such that the bumped contacts are not all located along a common plane.
  • planar contacts can vary in size, location and planarity on the component.
  • Another problem with making temporary electrical connections with a component occurs when the contacts are located along a center line of the component.
  • the component can tilt if the contact pressure is not applied directly along the center line of the component to the component contacts. It would be desirable for an interconnect to be configured to prevent tilting of the component during electrical engagement of the contacts.
  • the present invention is directed to an interconnect for making temporary electrical connections with semiconductor components having both bumped contacts and planar contacts.
  • the interconnect includes first contacts constructed to center and retain the bumped contacts, and to accommodate variations in the size and planarity of the bumped contacts.
  • the interconnect includes second contacts constructed to electrically engage the planar contacts.
  • an improved interconnect for testing semiconductor components having both bumped contacts and planar contacts is provided. Also provided are a test carrier, and a test system incorporating the interconnect.
  • the interconnect simply stated, comprises: a substrate, a plurality of first contacts on the substrate for electrically engaging the bumped contacts, and a plurality of second contacts on the substrate for electrically engaging the planar contacts.
  • Different embodiments are provided for the interconnect contacts including compliant embodiments, able to cushion contact forces, and to compensate for variations in the size and planarity of the contacts on the components.
  • either the first contacts or the second contacts on the interconnect are provided in a compliant embodiment.
  • the first contacts comprise recesses in the substrate at least partially covered with a conductive layer.
  • the recesses are configured to retain and electrically engage the bumped contacts.
  • the recesses are formed in a polymer layer deposited on the substrate, which allows flexure in a z-direction.
  • the first contacts comprise conductive polymer donuts formed on a surface of the substrate. The polymer donuts are sized and shaped to compliantly retain, and electrically engage the bumped contacts.
  • the second contacts comprise projections on the substrate configured to simultaneously engage the planar contacts during electrical engagement of the bumped contacts by the first contacts.
  • the second contacts have a height selected to space the component from the interconnect such that the bumped contacts are not excessively deformed during electrical engagement by the first contacts.
  • the second contacts include penetrating projections for penetrating the planar contacts to a limited penetration depth.
  • the second contacts comprise conductive polymer bumps.
  • the second contacts have a planar tip portion configured to support and prevent tilting of the component, during electrical engagement of the bumped contacts by the first contacts.
  • Suitable materials for forming the substrate include silicon, ceramic, and plastic. With the substrate comprising silicon both the first contacts and the second contacts can be formed integrally with the substrate using an etching process.
  • a conductive polymer material such as a metal filled silicone, or an anisotropic adhesive can be used to form the interconnect contacts.
  • the interconnect contacts are naturally resilient to provide compliancy for cushioning contact forces, and for accommodating variations in the size and planarity of the component contacts.
  • the resiliency of the conductive polymer allows the interconnect contacts to be compression loaded during test procedures, while conductive dendritic particles within the conductive polymer, penetrate oxide layers covering the component contacts.
  • the compliant contacts can be formed by stenciling, screen printing, or otherwise depositing, a viscous conductive elastomeric material in a desired pattern, followed by partial curing, planarization and then total curing.
  • the die level carrier is configured to retain singulated semiconductor components, such as bare dice and packages, in electrical communication with test circuitry.
  • the die level carrier includes: a base, the interconnect mounted to the base, and a force applying mechanism for biasing the component against the interconnect.
  • the wafer level carrier is configured to retain a wafer, or portion of a wafer, containing multiple semiconductor dice. Alternately the wafer level carrier can be configured to retain, a wafer, or a panel containing multiple semiconductor packages.
  • FIG. 1A is a bottom view of a semiconductor component having both bumped contacts and planar contacts;
  • FIG. 1B is an enlarged cross sectional view taken along section line 1 B- 1 B of FIG. 1A illustrating a bumped contact on the component;
  • FIG. 1C is an enlarged cross sectional view taken along section line 1 C- 1 C of FIG. 1A illustrating a planar contact on the component;
  • FIG. 2 is a schematic plan view of an interconnect constructed in accordance with the invention with the outline of the component superimposed thereon;
  • FIG. 3A is an enlarged cross sectional view taken along section line 3 A- 3 A of FIG. 2 illustrating an interconnect contact configured to electrically engage a bumped contact on the component;
  • FIG. 3B is an enlarged cross sectional view equivalent to FIG. 3A illustrating an alternate embodiment interconnect contact formed on a compliant layer
  • FIG. 3C is an enlarged cross sectional view equivalent to FIG. 3A illustrating an alternate embodiment interconnect contact in the form of a conductive polymer donut;
  • FIG. 3D is a cross sectional view taken along section line 3 D- 3 D of FIG. 3C;
  • FIG. 3E is an enlarged cross sectional view equivalent to FIG. 3A illustrating an alternate embodiment interconnect contact in the form of a stepped recess;
  • FIG. 3F is an enlarged cross sectional view equivalent to FIG. 3A illustrating an alternate embodiment interconnect contact in the form of a concave recess;
  • FIG. 4A is an enlarged cross sectional view taken along section line 4 A- 4 A of FIG. 2 illustrating an interconnect contact configured to electrically engage a planar contact on the component;
  • FIG. 4B is an enlarged cross sectional view equivalent to FIG. 4A illustrating an interconnect contact in the form of a conductive polymer bump
  • FIG. 4C is a cross sectional view taken along section line 4 C- 4 C of FIG. 4B;
  • FIG. 4D is an enlarged cross sectional view equivalent to FIG. 4A illustrating an interconnect contact engaging a dummy planar contact on the component;
  • FIG. 5A is a plan view of a test carrier incorporating an interconnect constructed in accordance with the invention.
  • FIG. 5B is a cross sectional view taken along section line 5 B- 5 B of FIG. 5A;
  • FIG. 6A is a plan view of an alternate embodiment interconnect having a polymer alignment member
  • FIG. 6B is a cross sectional view of the polymer alignment member taken along section line 6 B- 6 B of FIG. 6A;
  • FIG. 6C is a cross sectional view of the polymer alignment member shown aligning the component
  • FIG. 7A is a plan view of a wafer test carrier incorporating an interconnect constructed in accordance with the invention.
  • FIG. 7B is an enlarged cross sectional view of the wafer test carrier taken along section line 7 B- 7 B of FIG. 7A.
  • semiconductor component 10 that includes both bumped contacts 12 and planar contacts 14 is illustrated.
  • semiconductor component refers to an electronic component that includes a semiconductor die.
  • Exemplary semiconductor components include bare semiconductor dice, chip scale packages, ceramic or plastic semiconductor packages, semiconductor wafers, BGA devices, and multi chip modules.
  • the bumped contacts 12 and the planar contacts 14 are in electrical communication with integrated circuits contained on the semiconductor component 10 .
  • the bumped contacts 12 and planar contacts 14 allow electrical access from the outside to the integrated circuits on the component 10 .
  • the bumped contacts 12 can comprise metal balls, such as solder balls, attached to pads 16 on the component 10 .
  • the bumped contacts 12 can have other shapes such as hemispheres, bumps, or cones.
  • the planar contacts 14 comprise metal pads such as land pads, bond pads, or test pads formed on the component 10 .
  • the interconnect 18 is adapted to establish temporary electrical connections with the component 10 for testing.
  • the interconnect 18 includes a substrate 20 ; a plurality of first contacts 22 on the substrate 20 for electrically engaging the bumped contacts 12 on the component 10 ; and a plurality of second contacts 24 on the substrate for electrically engaging the planar contacts 14 on the component 10 .
  • the interconnect 18 also includes a plurality of conductors 26 on the substrate 20 in electrical communication with the first contacts 22 and the second contacts 24 ; and a plurality of input/output pads 28 on the substrate 20 in electrical communication with the conductors 26 .
  • the interconnect contact 22 A comprises a recess 30 formed in the substrate 20 A, that is sized and shaped to retain the bumped contact 12 .
  • the interconnect contact 22 A also includes a conductive layer 32 A at least partially covering the recess 30 .
  • the conductive layer 32 A is in electrical communication with a conductor 26 A, and with an input/output pad 28 A on the substrate 20 A. Peripheral edges 34 A of the conductive layer 32 A are adapted to penetrate the bumped contact 12 to pierce native oxide layers and contact the underlying metal.
  • the substrate 20 A comprises silicon, which permits the interconnect contacts 22 A, the conductive layers 32 A, the conductors 26 A and the input/output pads 28 A to be made using semiconductor fabrication techniques (e.g., photolithography, etching, metallization).
  • semiconductor fabrication techniques e.g., photolithography, etching, metallization
  • a coefficient of thermal expansion (CTE) of the interconnect 18 substantially matches that of the component 10 .
  • the substrate 20 A can also comprise ceramic, glass filled resin (e.g., FR-4), silicon-on-glass, or another semiconductor material such as gallium arsenide.
  • an electrically insulating layer 38 A can be formed on exposed surfaces thereof for insulating the first contacts 22 A, the conductors 26 A, and the input/output pads 28 A from a bulk of the substrate 20 A.
  • the electrically insulating layer 38 A can comprise a grown or deposited oxide, such as SiO 2 , or a deposited polymer, such as polyimide.
  • the conductive layers 32 A and conductors 26 A comprise a highly conductive metal such as copper, aluminum, titanium, tantalum, tungsten, molybdenum or alloys of these metals.
  • the conductive layers 32 A and conductors 26 A can be formed as a single layer of metal, or as a multi metal stack, using a thin film metallization process (e.g., CVD, patterning, etching or electroplating). Alternately, a thick film metallization process (e.g., screen printing, stenciling) can be used to form the conductive layers 32 A and conductors 26 A.
  • the conductors 26 A also include the input/output pads 28 A located along the peripheral edges of the interconnect 18 .
  • Wires 36 A are wire bonded to the input/output pads 28 A to provide separate electrical paths from test circuitry to the conductors 26 .
  • the input/output pads 28 A are located on recessed surfaces along the edges of the substrate 20 A to provide clearance for the wires 36 A.
  • TAB tape can be used to electrically connect the input/output pads 28 A to the test circuitry.
  • the recess 30 A for the first contacts 22 A can be etched by forming a mask (not shown) on the substrate 20 A, such as a photopatterned resist mask, and then etching the substrate 20 A through openings in the mask, using an etchant.
  • a suitable etchant for performing the etch process comprises a solution of KOH.
  • a size and shape of the recess 30 A will be determined by the openings in the etch mask used to etch the substrate 20 A.
  • the recess 30 A is sized and shaped to retain and electrically engage a single bumped contact 12 .
  • a representative diameter, or width, of the recess 30 A can be from 2 mils to 50 mils or more. This diameter can be less than a diameter of the bumped contact 12 so that only portions thereof will be contacted.
  • a depth of the recess 30 A can be equal to or less than the diameter thereof.
  • a pitch or spacing of the recess 30 A relative to adjacent recesses 30 A will exactly match a pitch P (FIG. 1A) of the bumped contacts 12 .
  • first contact 22 B is illustrated.
  • the alternate embodiment first contact 22 B is substantially identical in construction to the previously described first contact 22 A.
  • the first contact 22 B is formed in a compliant layer 40 formed on the substrate 20 B.
  • the compliant layer 40 can comprise a polymer such as polyimide, photoimageable polyimide, polyester, epoxy, urethane, polystyrene, silicone or polycarbonate deposited to a desired thickness.
  • Recesses for the first contact 22 B can be etched by forming a mask (not shown) on the compliant layer 40 , such as a photopatterned resist mask, and then etching the compliant layer 40 through openings in the mask, using an etchant.
  • a suitable etchant for performing the etch process comprises a solution of TMAH (tetramethylammonium hydroxide). If the compliant layer 40 comprises a photoimageable polyimide, an etch mask is not required, as the photoimageable material can be patterned by exposure to UV and then developed using a suitable developing solution.
  • the first contact 22 C comprises a conductive polymer donut 42 , and a contact pad 44 which provides a bonding surface for the polymer donut 42 .
  • the contact pad 44 is in electrical communication with a conductor 26 C on a substrate 20 C.
  • the contact pad 44 comprises a non-oxidizing metal, such as gold or palladium.
  • the non-oxidizing contact pad 44 forms a “touch contact” surface, and provides a low resistance electrical path between the conductor 26 C and the conductive polymer donut 42 .
  • the conductive polymer donut 42 comprises a conductive elastomeric material deposited on the contact pad 44 in a desired size and shape. Suitable materials the conductive polymer donut 42 include metal filled adhesives (e.g., silver filled silicone) that are conductive in any direction. Alternately, the conductive polymer donut 42 can comprise an anisotropic adhesive that are conductive in only one direction. For example, Z-axis anisotropic adhesives are filled with conductive dendritic particles to a low level such that the particles do not contact each other in the X and Y planes. However, compression of the anisotropic adhesive provides an electrical path in the Z-direction. Curing is typically accomplished by compression of the conductive adhesive along the direction of conduction.
  • metal filled adhesives e.g., silver filled silicone
  • the conductive polymer donut 42 can comprise an anisotropic adhesive that are conductive in only one direction.
  • Z-axis anisotropic adhesives are filled with conductive dendritic particles to a low level
  • the conductive polymer donut 42 can be formed by screen printing, stenciling, or otherwise dispensing, a viscous conductive elastomeric material in a required size and shape.
  • the conductive polymer donut 42 has an inside diameter sized and shaped to retain the bumped contact 12 .
  • the conductive elastomeric material can be provided in either a thermal plastic configuration or a thermal setting configuration. Thermal plastic conductive elastomers are heated to soften for use and then cooled for curing. Thermal setting conductive elastomers are viscous at room temperature but require heat curing at temperatures from 100-300° C. for from several minutes to an hour or more.
  • Suitable conductive elastomers for forming the conductive polymer donut 42 include: materials containing dendritic silver flakes; “X-POLY” and “Z-POXY”, by A. I. Technology, Trenton, N.J.; and “SHELL-ZAC”, by Sheldahl, Northfield, Minn. Other suitable conductive elastomers are also sold by 3M, St. Paul, Minn.
  • the conductive polymer donut 42 can be placed in compression during contact with the bumped contact 12 , such that metal particles 46 within the conductive elastomeric material penetrate oxide layers covering the bumped contacts 12 .
  • the conductive materials used to form the conductive polymer donut 42 are naturally resilient and possess compliant characteristics. This compliancy can also provide force for pressing the metal particles 46 into the bumped contacts 12 , and for accommodating variations in the z-direction locations of the bumped contacts 12 .
  • the first contact 22 D comprises a stepped recess 30 D formed in a substrate 20 D and at least partially covered with a conductive layer 32 D.
  • the conductive layer 32 D is in electrical communication with a conductor 26 D as previously described.
  • the substrate 20 D comprises an electrically insulating material, such as ceramic or plastic, such that insulating layers are not required.
  • the bumped contact 12 can be pressed into the stepped recess 30 D. Deformation of the bumped contact 12 into the stepped recess 30 D helps to compensate for variations in the size and planarity of the bumped contact 12 .
  • the first contact 22 E comprise a concave recess 30 E formed in an electrically insulating substrate 20 E.
  • the recess 30 E has a size and shape that substantially matches a size and shape of the bumped contact 12 .
  • the recess 30 E is at least partially covered with a conductive layer 32 E in electrical communication with a conductor 26 E.
  • a second contact 24 A is illustrated.
  • the second contact 24 A comprises a projection formed on a substrate 20 F.
  • the substrate 20 F comprises an etchable material such as silicon, and the second contact 24 A can be formed using an etching process.
  • the second contact 24 A is sized and shaped to electrically engage the planar contacts 14 on the component 10 , as the first contacts 22 electrically engage the bumped contacts 12 on the component 10 .
  • the second contact 24 A has a height selected to space the component 10 from the interconnect 18 such that the bumped contacts 12 do not deform excessively during engagement by the first contacts 22 . Accordingly, the height of the second contact 24 A is approximately equal, to but less than, the height of the bumped contacts 12 .
  • a representative height for the second contact 24 A can be from 2 mils to 50 mils or more.
  • the second contact 24 A includes penetrating projections 48 for penetrating the planar contacts 14 on the component 10 to a self limiting penetration depth.
  • the penetrating projections 48 are at least partially covered with a conductive layer 32 F in electrical communication with a conductor 26 F and with an input/output pad 28 F.
  • a wire 36 F is bonded to the input/output pad 28 F, and an electrically insulating layer 38 F electrically insulates the substrate 20 F.
  • the second contact 24 A can be formed as described in U.S. Pat. No. 5,686,317, entitled “Method For Forming An Interconnect Having A Penetration Limited Contact Structure For Establishing A Temporary Electrical Connection With A Semiconductor Die”, which is incorporated herein by reference.
  • the second contact 24 B comprises a conductive polymer projection formed on a contact pad 44 B.
  • the conductive polymer projection can comprise an isotropic or anisotropic elastomer as previously described for conductive polymer donut 42 (FIG. 3C).
  • the contact pad 44 B can comprise a non-oxidizing metal such as gold or palladium as previously described for contact pad 44 (FIG. 3D).
  • the second contact 24 B is generally conically shaped and has a planar tip portion. As will be further described, this shape can be achieved using a screen printing process. If required, the tip portion of the second contact 24 B can be planarized such that a height “H” of the second contacts 24 B on the interconnect 18 is uniform. Planarization can be accomplished by contact with a planar surface during the curing process. Additionally, the second contacts 24 B can be placed in compression during the curing process by contact with a planar surface. A representative height “H” for the second contact 24 B can be from 1-20 mils. A representative diameter at the base of the second contact 24 B can be from 1-40 mils.
  • the second contact 24 B can be used to establish a temporary electrical connection with the planar contact 14 of the component 10 .
  • the second contact 24 B can be placed in compression during contact with the planar contact 14 , such that metal particles 46 B within the second contact 24 B penetrate oxide layers covering the planar contact 14 .
  • the conductive material used to form the second contact 24 B is naturally resilient such that the contact 24 B will possess compliant characteristics. This compliancy can also provide force for pressing the metal particles 46 B into the planar contact 14 , and for accommodating variations in the z-direction locations of the planar contact 14 .
  • the contact pad 44 B for the second contact 24 B is in electrical communication with a conductor 26 G substantially as previously described.
  • an insulating layer 38 G electrically insulates the contact pad 44 B and conductor 26 G from a bulk of the substrate 20 G.
  • a conductive via 50 is formed in the substrate 20 G and electrically connects the conductor 26 G to a terminal contact 52 formed on a backside of the substrate 20 G.
  • the conductive via 50 can be formed using a laser machining process as described in U.S. patent application Ser. No. 08/993,965 entitled “Semiconductor Interconnect Having Laser Machined Contacts”, which is incorporated herein by reference.
  • This type of conductive via can also be used to electrically connect the first contacts 22 (FIG. 2) to terminal contacts on the interconnect 18 .
  • a conductive via can be located along a center line of the recess 30 A substantially as shown in FIG. 7B.
  • FIG. 4D an alternate embodiment second contact 24 C is illustrated.
  • a planar contact 14 A on the component 10 comprises a “dummy contact” that has no electrical function.
  • the second contact 24 C mechanically engages the planar contact 14 A to provide support, such that the component 10 does not tilt during electrical engagement of the bumped contacts 12 (FIG. 1A) by the first contacts 22 (FIG. 2).
  • the second contact 24 C maintains a “stand off” spacing between the interconnect 18 and the component 10 such that the bumped contacts 12 (FIG. 1A) on the component 10 are not excessively deformed by the first contacts 22 (FIG. 2).
  • two second contacts 24 C are provided on either side of the first contacts 22 .
  • a greater number of second contacts 24 C can be provided, and located on different portions of the interconnect 10 to perform a required support function.
  • the second contact 24 C comprises a generally pyramidally shaped projection formed on a substrate 20 H.
  • the second contact 24 C includes a planar tip portion which supports and prevents tilting of the component 10 .
  • a representative value for the width, and the height of the second contact 24 C can be from 1-50 mils or greater.
  • the substrate 20 H can comprise silicon and the second contact 24 C can be formed by anisotropically etching the substrate 20 H using an etchant such as KOH as previously described.
  • the substrate 20 H can also includes an insulating layer 38 H as previously described.
  • the second contact 24 C includes a cushioning layer 54 having a thickness of “T”.
  • the cushioning layer 54 can comprise a polymer material, such as polyimide or silicone, deposited on a tip portion of the second contact 24 C to the thickness T.
  • a representative value for the thickness T can be from 1-5 mils.
  • the cushioning layer 54 can comprise a separate member such as a gasket, or a piece of tape, attached to the tip portion of the second contact 24 C.
  • the second contact 24 C can comprise a polymer material having compliant characteristics. Suitable polymers include polyimide, silicone and butyl rubber. In this case the cushioning layer 54 can be eliminated.
  • test carrier 60 constructed with the interconnect 18 is illustrated.
  • the carrier 60 is adapted to temporarily package the semiconductor component 10 for testing and burn-in.
  • the test carrier 60 is adapted to bias the component 10 against the interconnect 18 .
  • the carrier 60 includes a base 62 , and the interconnect 18 mounted to the base 62 .
  • the carrier 60 also includes a force applying mechanism 64 comprising a biasing member 66 , a pressure plate 68 , and a clamp 70 .
  • the carrier 60 includes a plurality of terminal leads 72 in electrical communication with the interconnect 18 .
  • the terminal leads 72 are adapted for electrical communication with a test apparatus 74 (FIG. 5B), such as a burn-in board, and test circuitry 76 (FIG. 5B).
  • the test circuitry 76 generates test signals, and transmits the test signals to the terminal leads 72 , and through the interconnect 18 to the component 10 .
  • the test circuitry 76 also analyzes the resultant test signals transmitted from the component 10 .
  • the carrier 60 , test apparatus 74 , and test circuitry 76 form a test system 78 which permits various electrical characteristics of the component 10 to be evaluated.
  • the terminal leads 72 comprise pins formed in a pin grid array (PGA) on a backside of the base 62 .
  • PGA pin grid array
  • the carrier base 62 can include ball contacts in a ball grid array (BGA) or fine ball grid array (FBGA).
  • the base 62 comprises a laminated ceramic material.
  • a ceramic lamination process can be used to fabricate the base 62 with a desired geometry, and with metal features such as internal conductors and external pads.
  • the base 62 can comprise plastic and the metal features formed using a 3-D molding process.
  • Previously cited U.S. Pat. No. 5,519,332 describes a 3-D molding process for fabricating the base 62 .
  • the base can also comprise a glass reinforced plastic (e.g., FR-4) similar to materials used for circuit boards.
  • FR-4 glass reinforced plastic
  • conventional plastic substrate fabrication processes as described in Ball Grid Array Technology, by John H. Lau, McGraw-Hill Inc. (1995), can be used for fabricating the base 62 .
  • the base 62 includes internal conductors (not shown) in electrical communication with the terminal leads 72 .
  • bond wires 36 (FIG. 5B) are wire bonded to bond pads on the base 62 in electrical communication with the internal conductors in the base 62 .
  • the bond wires 36 (FIG. 5B) are also wire bonded to the input/output pads 28 (FIG. 2) on the interconnect 18 , and establish electrical communication between the terminal leads 72 on the base 62 , and the first contacts 22 (FIG. 2) and the second contacts 24 (FIG. 2) on the interconnect 18 .
  • the base 62 also includes a clamp ring 80 for attaching the clamp 70 of the force applying mechanism 64 to the base 62 during assembly of the carrier 60 .
  • the clamp ring 80 is attached to the base 62 , and as shown in FIG. 5B, has a frame-like configuration. As also shown in FIG. 5B, the clamp ring 80 includes grooves 82 wherein the clamp 70 is attached.
  • the clamp ring 80 comprises metal, and is attached to the base 62 using a brazing process.
  • One suitable metal for the clamp ring 80 comprises “KOVAR” coated with gold.
  • the base 62 can include bonding features, such as metal pads, for attaching the clamp ring 80 .
  • the clamp 70 comprises a flexible bridge-like structure formed of a resilient material such as steel.
  • the clamp 70 includes tabs 84 that physically engage the grooves 82 on the clamp ring 80 .
  • the clamp 70 includes opposed sides 86 movable towards one another to permit engagement of the tabs 84 on the clamp 70 , with the grooves 82 on the clamp ring 80 .
  • the clamp 70 also includes an opening 88 which provides access to the component 10 for a vacuum assembly tool during assembly of the carrier 60 .
  • the biasing member 66 also includes an opening 90
  • the pressure plate 68 includes an opening 92 for the vacuum assembly tool.
  • a pair of openings 94 (FIG. 5A) can also be provided on the clamp 70 for manipulation of the clamp 70 by the vacuum assembly tool during assembly of the carrier 60 .
  • the pressure plate 68 can comprise a metal, a plastic, or a ceramic material. A peripheral shape and thickness of the pressure plate 68 can be selected as required.
  • Assembly of the carrier can be accomplished manually, or using an automated assembly apparatus.
  • U.S. Pat. No. 5,796,264 entitled “Apparatus For Manufacturing Known Good Semiconductor Dice”, which is incorporated herein by reference, describes a method and apparatus for assembling the carrier.
  • alignment of the component 10 with the interconnect 18 can be performed using an optical alignment technique. Such an optical alignment technique is described in the above cited U.S. Pat. No. 5,796,264.
  • Alignment of the component 10 with the interconnect 18 can also be performed using a mechanical alignment fence on the base 62 , or on the interconnect 18 . as will be hereinafter described.
  • the component 10 can be tested as required.
  • the first contacts 22 (FIG. 2) on the interconnect 18 electrically engage the bumped contacts 12 on the component 10 .
  • the second contacts 24 (FIG. 2) on the interconnect 18 electrically engage the planar contacts 24 on the component 10 .
  • the component 10 can be provided with dummy contacts 14 A (FIG. 4D) and the interconnect 18 can be provided with contacts 24 C (FIG. 4D) to prevent tilting and flexure of the component 10 during electrical engagement thereof.
  • the contacts 24 C provide a stand off support such that the contact bumps 12 are not excessively deformed by contact with the first contacts 22 on the interconnect 18 .
  • interconnect 18 A is substantially similar in construction to interconnect 18 (FIG. 2) but also includes a polymer alignment member 96 .
  • the polymer alignment member 96 is adapted to align the bumped contacts 12 on the component 10 to the first contacts 22 on the interconnect 18 A.
  • the alignment member 96 is formed of a photoimageable material such that patterning can be accomplished using a photolithographic process.
  • One suitable polymer for forming the alignment member 96 comprises a negative tone resist, which is blanket deposited to a desired thickness, exposed, developed and then cured.
  • a suitable resist formulation is sold by Shell Chemical under the trademark “EPON RESIN SU-8”. Such a resist can be deposited to a thickness of from about 5-50 mils.
  • a conventional resist coating apparatus such as a spin coater, can be used to deposit the resist onto the surface of the interconnect 18 A. The deposited resist can then be “prebaked” at about 95° C.
  • Developing can be accomplished with a solution of PGMEA (propyleneglycol-monomethylether-acetate). This can be followed by a hard bake at about 200° C. for about 30 minutes.
  • PGMEA propyleneglycol-monomethylether-acetate
  • Another suitable material for forming the alignment member 96 is a photoimageable polyimide.
  • the alignment member 96 includes a peripheral alignment opening 98 sized and shaped to contact the peripheral edges of the semiconductor component 10 . This provides coarse alignment of the bumped contacts 12 on the component 10 to the first contacts 22 .
  • coarse alignment refers to a first alignment stage in which a registration between the bumped contacts 12 and the first contacts 22 is from about 1 mil to 6 mils.
  • the alignment member 96 includes a connecting segment 102 having alignment openings 100 configured to provide fine alignment of individual bumped contacts 12 on the component 10 to individual first contacts 22 on the interconnect 18 A.
  • fine alignment refers to a second alignment stage in which a registration between the bumped contacts 12 and the first contacts 22 is from about 1 mil to 3 mils.
  • a representative diameter for the alignment openings 100 for 12 mil diameter bumped contacts 12 can be from 13 mils to 15 mils.
  • connecting segment 102 has a thickness that is less than an average height of the bumped contacts 12 . This thickness is preferably from about 3 mils to 7 mils.
  • a remainder of the alignment member 96 has a thickness approximately equal to a thickness of the component.
  • the alignment member can comprise a separate plate attached to the interconnect 18 or to the carrier base 62 (FIG. 5B).
  • Suitable materials for forming a separate alignment member include silicon, ceramic, plastic, glass filled resin and photosensitive glass.
  • test carrier 60 W is illustrated.
  • the test carrier 60 W is configured to temporarily package a wafer level component 10 W, such as a wafer containing multiple dice, or a panel containing multiple chip scale packages for testing.
  • the test carrier 60 W comprises a base 62 W, an elastomeric biasing member 66 W, an alignment member 96 W, and a cover 104 .
  • the base 62 W includes first contacts 22 W for electrically engaging bumped contacts 12 on the component 10 W, and second contacts 24 W for electrically engaging planar contacts 14 on the component 10 W.
  • the first contacts 22 W are formed substantially as previously described for first contacts 22 A (FIG. 3A).
  • the second contacts 24 W are formed substantially as previously described for second contacts 24 B (FIG. 4B).
  • the base 62 W also includes conductive vias 50 W, and terminal contacts 52 W in electrical communication with the first contacts 22 W.
  • the conductive vias 50 W are coincident to a center line of the first contacts 22 W.
  • Other conductive vias (not shown) electrically connect the second contacts 24 W to the terminal contacts 52 W.
  • the alignment member 96 W includes an alignment opening 100 W which functions substantially as previously described for alignment opening 98 (FIG. 6B) on alignment member 96 (FIG. 6B).
  • the elastomeric biasing member 66 W is attached to the cover 104 using an adhesive, such as silicone.
  • the elastomeric biasing member 66 W and cover 104 include a vacuum opening 106 .
  • the vacuum opening 106 can be used to apply a vacuum to the component 10 W for holding the component 10 W against the elastomeric biasing member 66 W during assembly of the test carrier 60 W.
  • clips 108 are provided for securing the cover 104 to the base 62 W.
  • the test carrier 60 W is configured for placement on a test apparatus 74 W, such as a burn-in board, in electrical communication with test circuitry 76 W.
  • the test carrier 60 W, test apparatus 74 W, and test circuitry 76 W form a test system 78 W for testing the component 10 W.
  • the invention provides an improved interconnect for testing semiconductor components having both bumped and planar contacts. Also provided are improved test carriers and test systems incorporating the interconnect. While the invention has been described with reference to certain preferred embodiments, as will be apparent to those skilled in the art, certain changes and modifications can be made without departing from the scope of the invention as defined by the following claims.

Abstract

An interconnect for testing semiconductor components having both bumped contacts, and planar contacts, is provided. The interconnect includes: a substrate, first contacts on the substrate for electrically engaging the bumped contacts, and second contacts on the substrate for electrically engaging the planar contacts. In illustrative embodiments the first contacts include recesses in the substrate covered with a conductive layer, or recesses formed in a compliant layer on the substrate, or conductive polymer donuts sized and shaped to retain the bumped contacts. In illustrative embodiments the second contacts include etched pillars having penetrating projections, or conductive polymer bumps having penetrating particles, or flat topped projections having a compliant layer thereon. The interconnect can be used to construct a die level test carrier for testing components in singulated form, or to construct a wafer level test carrier for testing components in wafer or panel form.

Description

    FIELD OF THE INVENTION
  • This invention relates generally to the manufacture and testing of semiconductor components. More particularly, this invention relates to an interconnect for electrically engaging semiconductor components having both bumped, and planar, terminal contacts. [0001]
  • BACKGROUND OF THE INVENTION
  • Semiconductor components, such as bare dice, chip scale packages, BGA devices and wafers can include bumped contacts. For example, bumped contacts, such as solder balls, allow a component to be surface mounted to a mating substrate (e.g., PCB) using a solder reflow process. This type of component is sometimes referred to as a “bumped” component (e.g., bumped die, bumped wafer). Semiconductor components can also include planar contacts. For example, components can include planar land pads, or planar bond pads. [0002]
  • For testing the integrated circuits contained on semiconductor components it is necessary to make temporary electrical connections with the bumped contacts, or with the planar contacts. Different types of interconnects have been developed for making these temporary electrical connections. For example, a wafer probe card is one type of interconnect that is used to test semiconductor wafers. Another type of interconnect, is contained within a carrier for temporarily packaging singulated components, such as bare dice and chip scale packages, for test and burn-in. The interconnects include contacts that make the electrical connections with the terminal contacts on the components. [0003]
  • Sometimes a semiconductor component can include both bumped contacts, and planar contacts. For example, a chip scale package can include solder balls bonded to land pads. Some of the land pads may not include a solder ball. For testing this type of component a two step process must be utilized. In a first test step, electrical connections are made to the bumped contacts using a first interconnect constructed for bumped contacts. In a second test step, electrical connections are made to the planar contacts using a second interconnect constructed for planar contacts. [0004]
  • It would be desirable for a single interconnect to be able to accommodate both bumped contacts and planar contacts. This would simplify the test procedure, and the equipment associated with test processes. Such an interconnect must be able to compensate for the different surface topographies of the bumped contacts and the planar contacts. In particular, the bumped contacts are raised above the surface of the component, while the planar contacts are substantially planar to the surface of the component. In addition, the bumped contacts can have different sizes and heights, such that the bumped contacts are not all located along a common plane. Similarly planar contacts can vary in size, location and planarity on the component. [0005]
  • Another problem with making temporary electrical connections with a component occurs when the contacts are located along a center line of the component. In particular, the component can tilt if the contact pressure is not applied directly along the center line of the component to the component contacts. It would be desirable for an interconnect to be configured to prevent tilting of the component during electrical engagement of the contacts. [0006]
  • The present invention is directed to an interconnect for making temporary electrical connections with semiconductor components having both bumped contacts and planar contacts. The interconnect includes first contacts constructed to center and retain the bumped contacts, and to accommodate variations in the size and planarity of the bumped contacts. In addition, the interconnect includes second contacts constructed to electrically engage the planar contacts. [0007]
  • SUMMARY OF THE INVENTION
  • In accordance with the present invention, an improved interconnect for testing semiconductor components having both bumped contacts and planar contacts is provided. Also provided are a test carrier, and a test system incorporating the interconnect. [0008]
  • The interconnect, simply stated, comprises: a substrate, a plurality of first contacts on the substrate for electrically engaging the bumped contacts, and a plurality of second contacts on the substrate for electrically engaging the planar contacts. Different embodiments are provided for the interconnect contacts including compliant embodiments, able to cushion contact forces, and to compensate for variations in the size and planarity of the contacts on the components. Preferably, either the first contacts or the second contacts on the interconnect are provided in a compliant embodiment. [0009]
  • In an illustrative embodiment, the first contacts comprise recesses in the substrate at least partially covered with a conductive layer. The recesses are configured to retain and electrically engage the bumped contacts. In an alternate embodiment, the recesses are formed in a polymer layer deposited on the substrate, which allows flexure in a z-direction. In another alternate embodiment the first contacts comprise conductive polymer donuts formed on a surface of the substrate. The polymer donuts are sized and shaped to compliantly retain, and electrically engage the bumped contacts. [0010]
  • The second contacts comprise projections on the substrate configured to simultaneously engage the planar contacts during electrical engagement of the bumped contacts by the first contacts. In addition, the second contacts have a height selected to space the component from the interconnect such that the bumped contacts are not excessively deformed during electrical engagement by the first contacts. [0011]
  • In an illustrative embodiment, the second contacts include penetrating projections for penetrating the planar contacts to a limited penetration depth. In an alternate embodiment, the second contacts comprise conductive polymer bumps. In another alternate embodiment, the second contacts have a planar tip portion configured to support and prevent tilting of the component, during electrical engagement of the bumped contacts by the first contacts. [0012]
  • Suitable materials for forming the substrate include silicon, ceramic, and plastic. With the substrate comprising silicon both the first contacts and the second contacts can be formed integrally with the substrate using an etching process. In the compliant embodiments a conductive polymer material, such as a metal filled silicone, or an anisotropic adhesive can be used to form the interconnect contacts. Using conductive polymers, the interconnect contacts are naturally resilient to provide compliancy for cushioning contact forces, and for accommodating variations in the size and planarity of the component contacts. In addition, the resiliency of the conductive polymer allows the interconnect contacts to be compression loaded during test procedures, while conductive dendritic particles within the conductive polymer, penetrate oxide layers covering the component contacts. The compliant contacts can be formed by stenciling, screen printing, or otherwise depositing, a viscous conductive elastomeric material in a desired pattern, followed by partial curing, planarization and then total curing. [0013]
  • The die level carrier is configured to retain singulated semiconductor components, such as bare dice and packages, in electrical communication with test circuitry. The die level carrier includes: a base, the interconnect mounted to the base, and a force applying mechanism for biasing the component against the interconnect. [0014]
  • The wafer level carrier is configured to retain a wafer, or portion of a wafer, containing multiple semiconductor dice. Alternately the wafer level carrier can be configured to retain, a wafer, or a panel containing multiple semiconductor packages. [0015]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is a bottom view of a semiconductor component having both bumped contacts and planar contacts; [0016]
  • FIG. 1B is an enlarged cross sectional view taken along section line [0017] 1B-1B of FIG. 1A illustrating a bumped contact on the component;
  • FIG. 1C is an enlarged cross sectional view taken along [0018] section line 1C-1C of FIG. 1A illustrating a planar contact on the component;
  • FIG. 2 is a schematic plan view of an interconnect constructed in accordance with the invention with the outline of the component superimposed thereon; [0019]
  • FIG. 3A is an enlarged cross sectional view taken along [0020] section line 3A-3A of FIG. 2 illustrating an interconnect contact configured to electrically engage a bumped contact on the component;
  • FIG. 3B is an enlarged cross sectional view equivalent to FIG. 3A illustrating an alternate embodiment interconnect contact formed on a compliant layer; [0021]
  • FIG. 3C is an enlarged cross sectional view equivalent to FIG. 3A illustrating an alternate embodiment interconnect contact in the form of a conductive polymer donut; [0022]
  • FIG. 3D is a cross sectional view taken along [0023] section line 3D-3D of FIG. 3C;
  • FIG. 3E is an enlarged cross sectional view equivalent to FIG. 3A illustrating an alternate embodiment interconnect contact in the form of a stepped recess; [0024]
  • FIG. 3F is an enlarged cross sectional view equivalent to FIG. 3A illustrating an alternate embodiment interconnect contact in the form of a concave recess; [0025]
  • FIG. 4A is an enlarged cross sectional view taken along [0026] section line 4A-4A of FIG. 2 illustrating an interconnect contact configured to electrically engage a planar contact on the component;
  • FIG. 4B is an enlarged cross sectional view equivalent to FIG. 4A illustrating an interconnect contact in the form of a conductive polymer bump; [0027]
  • FIG. 4C is a cross sectional view taken along [0028] section line 4C-4C of FIG. 4B;
  • FIG. 4D is an enlarged cross sectional view equivalent to FIG. 4A illustrating an interconnect contact engaging a dummy planar contact on the component; [0029]
  • FIG. 5A is a plan view of a test carrier incorporating an interconnect constructed in accordance with the invention; [0030]
  • FIG. 5B is a cross sectional view taken along [0031] section line 5B-5B of FIG. 5A;
  • FIG. 6A is a plan view of an alternate embodiment interconnect having a polymer alignment member; [0032]
  • FIG. 6B is a cross sectional view of the polymer alignment member taken along [0033] section line 6B-6B of FIG. 6A;
  • FIG. 6C is a cross sectional view of the polymer alignment member shown aligning the component; [0034]
  • FIG. 7A is a plan view of a wafer test carrier incorporating an interconnect constructed in accordance with the invention; and [0035]
  • FIG. 7B is an enlarged cross sectional view of the wafer test carrier taken along [0036] section line 7B-7B of FIG. 7A.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
  • Referring to FIG. 1, a [0037] semiconductor component 10 that includes both bumped contacts 12 and planar contacts 14 is illustrated. As used herein, the term “semiconductor component” refers to an electronic component that includes a semiconductor die. Exemplary semiconductor components include bare semiconductor dice, chip scale packages, ceramic or plastic semiconductor packages, semiconductor wafers, BGA devices, and multi chip modules.
  • The bumped [0038] contacts 12 and the planar contacts 14 are in electrical communication with integrated circuits contained on the semiconductor component 10. The bumped contacts 12 and planar contacts 14 allow electrical access from the outside to the integrated circuits on the component 10. As shown in FIG. 1B, the bumped contacts 12 can comprise metal balls, such as solder balls, attached to pads 16 on the component 10. Alternately, rather than being balls, the bumped contacts 12 can have other shapes such as hemispheres, bumps, or cones. As shown in FIG. 1C, the planar contacts 14 comprise metal pads such as land pads, bond pads, or test pads formed on the component 10.
  • Referring to FIG. 2, an [0039] interconnect 18 constructed in accordance with the invention is illustrated. The interconnect 18 is adapted to establish temporary electrical connections with the component 10 for testing. The interconnect 18 includes a substrate 20; a plurality of first contacts 22 on the substrate 20 for electrically engaging the bumped contacts 12 on the component 10; and a plurality of second contacts 24 on the substrate for electrically engaging the planar contacts 14 on the component 10. The interconnect 18 also includes a plurality of conductors 26 on the substrate 20 in electrical communication with the first contacts 22 and the second contacts 24; and a plurality of input/output pads 28 on the substrate 20 in electrical communication with the conductors 26.
  • Referring to FIG. 3A, a first [0040] embodiment interconnect contact 22A is illustrated. The interconnect contact 22A comprises a recess 30 formed in the substrate 20A, that is sized and shaped to retain the bumped contact 12. The interconnect contact 22A also includes a conductive layer 32A at least partially covering the recess 30. The conductive layer 32A is in electrical communication with a conductor 26A, and with an input/output pad 28A on the substrate 20A. Peripheral edges 34A of the conductive layer 32A are adapted to penetrate the bumped contact 12 to pierce native oxide layers and contact the underlying metal.
  • In the first embodiment, the [0041] substrate 20A comprises silicon, which permits the interconnect contacts 22A, the conductive layers 32A, the conductors 26A and the input/output pads 28A to be made using semiconductor fabrication techniques (e.g., photolithography, etching, metallization). In addition, with silicon, a coefficient of thermal expansion (CTE) of the interconnect 18 substantially matches that of the component 10. However, the substrate 20A can also comprise ceramic, glass filled resin (e.g., FR-4), silicon-on-glass, or another semiconductor material such as gallium arsenide. With the substrate 20A comprising silicon, an electrically insulating layer 38A can be formed on exposed surfaces thereof for insulating the first contacts 22A, the conductors 26A, and the input/output pads 28A from a bulk of the substrate 20A. The electrically insulating layer 38A can comprise a grown or deposited oxide, such as SiO2, or a deposited polymer, such as polyimide.
  • Preferably, the [0042] conductive layers 32A and conductors 26A comprise a highly conductive metal such as copper, aluminum, titanium, tantalum, tungsten, molybdenum or alloys of these metals. The conductive layers 32A and conductors 26A can be formed as a single layer of metal, or as a multi metal stack, using a thin film metallization process (e.g., CVD, patterning, etching or electroplating). Alternately, a thick film metallization process (e.g., screen printing, stenciling) can be used to form the conductive layers 32A and conductors 26A.
  • The [0043] conductors 26A also include the input/output pads 28A located along the peripheral edges of the interconnect 18. Wires 36A are wire bonded to the input/output pads 28A to provide separate electrical paths from test circuitry to the conductors 26. Preferably the input/output pads 28A are located on recessed surfaces along the edges of the substrate 20A to provide clearance for the wires 36A. Alternately, rather than wire bonding wires 36A, TAB tape can be used to electrically connect the input/output pads 28A to the test circuitry.
  • The [0044] recess 30A for the first contacts 22A can be etched by forming a mask (not shown) on the substrate 20A, such as a photopatterned resist mask, and then etching the substrate 20A through openings in the mask, using an etchant. With the substrate 20A comprising silicon, a suitable etchant for performing the etch process comprises a solution of KOH.
  • A size and shape of the [0045] recess 30A will be determined by the openings in the etch mask used to etch the substrate 20A. The recess 30A is sized and shaped to retain and electrically engage a single bumped contact 12. A representative diameter, or width, of the recess 30A can be from 2 mils to 50 mils or more. This diameter can be less than a diameter of the bumped contact 12 so that only portions thereof will be contacted. A depth of the recess 30A can be equal to or less than the diameter thereof. A pitch or spacing of the recess 30A relative to adjacent recesses 30A will exactly match a pitch P (FIG. 1A) of the bumped contacts 12.
  • Referring to FIG. 3B, an alternate embodiment [0046] first contact 22B is illustrated. The alternate embodiment first contact 22B is substantially identical in construction to the previously described first contact 22A. However, rather than being formed in a substrate 20B, the first contact 22B is formed in a compliant layer 40 formed on the substrate 20B. The compliant layer 40 can comprise a polymer such as polyimide, photoimageable polyimide, polyester, epoxy, urethane, polystyrene, silicone or polycarbonate deposited to a desired thickness.
  • Recesses for the [0047] first contact 22B can be etched by forming a mask (not shown) on the compliant layer 40, such as a photopatterned resist mask, and then etching the compliant layer 40 through openings in the mask, using an etchant. With the compliant layer 40 comprising polyimide, a suitable etchant for performing the etch process comprises a solution of TMAH (tetramethylammonium hydroxide). If the compliant layer 40 comprises a photoimageable polyimide, an etch mask is not required, as the photoimageable material can be patterned by exposure to UV and then developed using a suitable developing solution.
  • Referring to FIG. 3C, another alternate embodiment [0048] first contact 22C is illustrated. The first contact 22C comprises a conductive polymer donut 42, and a contact pad 44 which provides a bonding surface for the polymer donut 42. The contact pad 44 is in electrical communication with a conductor 26C on a substrate 20C. Preferably the contact pad 44 comprises a non-oxidizing metal, such as gold or palladium. The non-oxidizing contact pad 44 forms a “touch contact” surface, and provides a low resistance electrical path between the conductor 26C and the conductive polymer donut 42.
  • The [0049] conductive polymer donut 42 comprises a conductive elastomeric material deposited on the contact pad 44 in a desired size and shape. Suitable materials the conductive polymer donut 42 include metal filled adhesives (e.g., silver filled silicone) that are conductive in any direction. Alternately, the conductive polymer donut 42 can comprise an anisotropic adhesive that are conductive in only one direction. For example, Z-axis anisotropic adhesives are filled with conductive dendritic particles to a low level such that the particles do not contact each other in the X and Y planes. However, compression of the anisotropic adhesive provides an electrical path in the Z-direction. Curing is typically accomplished by compression of the conductive adhesive along the direction of conduction.
  • The [0050] conductive polymer donut 42 can be formed by screen printing, stenciling, or otherwise dispensing, a viscous conductive elastomeric material in a required size and shape. In the illustrative embodiment the conductive polymer donut 42 has an inside diameter sized and shaped to retain the bumped contact 12. The conductive elastomeric material can be provided in either a thermal plastic configuration or a thermal setting configuration. Thermal plastic conductive elastomers are heated to soften for use and then cooled for curing. Thermal setting conductive elastomers are viscous at room temperature but require heat curing at temperatures from 100-300° C. for from several minutes to an hour or more. Suitable conductive elastomers for forming the conductive polymer donut 42 include: materials containing dendritic silver flakes; “X-POLY” and “Z-POXY”, by A. I. Technology, Trenton, N.J.; and “SHELL-ZAC”, by Sheldahl, Northfield, Minn. Other suitable conductive elastomers are also sold by 3M, St. Paul, Minn.
  • During a test procedure, the [0051] conductive polymer donut 42 can be placed in compression during contact with the bumped contact 12, such that metal particles 46 within the conductive elastomeric material penetrate oxide layers covering the bumped contacts 12. In addition, the conductive materials used to form the conductive polymer donut 42 are naturally resilient and possess compliant characteristics. This compliancy can also provide force for pressing the metal particles 46 into the bumped contacts 12, and for accommodating variations in the z-direction locations of the bumped contacts 12.
  • Referring to FIG. 3E, another alternate embodiment [0052] first contact 22D is illustrated. The first contact 22D comprises a stepped recess 30D formed in a substrate 20D and at least partially covered with a conductive layer 32D. The conductive layer 32D is in electrical communication with a conductor 26D as previously described. In addition, in this embodiment the substrate 20D comprises an electrically insulating material, such as ceramic or plastic, such that insulating layers are not required. During a test procedure the bumped contact 12 can be pressed into the stepped recess 30D. Deformation of the bumped contact 12 into the stepped recess 30D helps to compensate for variations in the size and planarity of the bumped contact 12.
  • Referring to FIG. 3F, another alternate embodiment [0053] first contact 22E is illustrated. The first contact 22E comprise a concave recess 30E formed in an electrically insulating substrate 20E. The recess 30E has a size and shape that substantially matches a size and shape of the bumped contact 12. In addition, the recess 30E is at least partially covered with a conductive layer 32E in electrical communication with a conductor 26E.
  • Other types of contacts configured to make non-bonded, temporary electrical connections with bumped [0054] contacts 12 are described in the following U.S. Patent Applications, which are incorporated herein by reference:
  • U.S. patent application Ser. No. 08/829,193, entitled “Interconnect Having Recessed Contact Members With Penetrating Blades For Testing Semiconductor Dice And Packages With Contact Bumps”; [0055]
  • U.S. patent application Ser. No. 08/823,490, entitled “Method, Apparatus And System For Testing Bumped Semiconductor Components”; and [0056]
  • U.S. patent application Ser. No. 08/867,551, entitled “Interconnect For Making Temporary Electrical Connections With Bumped Semiconductor Components”. [0057]
  • Referring to FIG. 4A, a [0058] second contact 24A is illustrated. The second contact 24A comprises a projection formed on a substrate 20F. In this embodiment the substrate 20F comprises an etchable material such as silicon, and the second contact 24A can be formed using an etching process.
  • The [0059] second contact 24A is sized and shaped to electrically engage the planar contacts 14 on the component 10, as the first contacts 22 electrically engage the bumped contacts 12 on the component 10. In addition, the second contact 24A has a height selected to space the component 10 from the interconnect 18 such that the bumped contacts 12 do not deform excessively during engagement by the first contacts 22. Accordingly, the height of the second contact 24A is approximately equal, to but less than, the height of the bumped contacts 12. A representative height for the second contact 24A can be from 2 mils to 50 mils or more.
  • The [0060] second contact 24A includes penetrating projections 48 for penetrating the planar contacts 14 on the component 10 to a self limiting penetration depth. The penetrating projections 48 are at least partially covered with a conductive layer 32F in electrical communication with a conductor 26F and with an input/output pad 28F. In addition, a wire 36F is bonded to the input/output pad 28F, and an electrically insulating layer 38F electrically insulates the substrate 20F. The second contact 24A can be formed as described in U.S. Pat. No. 5,686,317, entitled “Method For Forming An Interconnect Having A Penetration Limited Contact Structure For Establishing A Temporary Electrical Connection With A Semiconductor Die”, which is incorporated herein by reference.
  • Referring to FIG. 4B, an alternate embodiment [0061] second contact 24B is illustrated. The second contact 24B comprises a conductive polymer projection formed on a contact pad 44B. The conductive polymer projection can comprise an isotropic or anisotropic elastomer as previously described for conductive polymer donut 42 (FIG. 3C). The contact pad 44B can comprise a non-oxidizing metal such as gold or palladium as previously described for contact pad 44 (FIG. 3D).
  • In the illustrative embodiment, the [0062] second contact 24B is generally conically shaped and has a planar tip portion. As will be further described, this shape can be achieved using a screen printing process. If required, the tip portion of the second contact 24B can be planarized such that a height “H” of the second contacts 24B on the interconnect 18 is uniform. Planarization can be accomplished by contact with a planar surface during the curing process. Additionally, the second contacts 24B can be placed in compression during the curing process by contact with a planar surface. A representative height “H” for the second contact 24B can be from 1-20 mils. A representative diameter at the base of the second contact 24B can be from 1-40 mils.
  • As shown in FIG. 4B, the [0063] second contact 24B can be used to establish a temporary electrical connection with the planar contact 14 of the component 10. In addition, the second contact 24B can be placed in compression during contact with the planar contact 14, such that metal particles 46B within the second contact 24B penetrate oxide layers covering the planar contact 14. In addition, the conductive material used to form the second contact 24B is naturally resilient such that the contact 24B will possess compliant characteristics. This compliancy can also provide force for pressing the metal particles 46B into the planar contact 14, and for accommodating variations in the z-direction locations of the planar contact 14.
  • The [0064] contact pad 44B for the second contact 24B is in electrical communication with a conductor 26G substantially as previously described. In addition, an insulating layer 38G electrically insulates the contact pad 44B and conductor 26G from a bulk of the substrate 20G. However, in this embodiment a conductive via 50 is formed in the substrate 20G and electrically connects the conductor 26G to a terminal contact 52 formed on a backside of the substrate 20G. The conductive via 50 can be formed using a laser machining process as described in U.S. patent application Ser. No. 08/993,965 entitled “Semiconductor Interconnect Having Laser Machined Contacts”, which is incorporated herein by reference. This type of conductive via can also be used to electrically connect the first contacts 22 (FIG. 2) to terminal contacts on the interconnect 18. For example, in the first contact 22A of FIG. 3A, a conductive via can be located along a center line of the recess 30A substantially as shown in FIG. 7B.
  • Referring to FIG. 4D, an alternate embodiment [0065] second contact 24C is illustrated. In this embodiment a planar contact 14A on the component 10 comprises a “dummy contact” that has no electrical function. The second contact 24C mechanically engages the planar contact 14A to provide support, such that the component 10 does not tilt during electrical engagement of the bumped contacts 12 (FIG. 1A) by the first contacts 22 (FIG. 2). In addition, the second contact 24C maintains a “stand off” spacing between the interconnect 18 and the component 10 such that the bumped contacts 12 (FIG. 1A) on the component 10 are not excessively deformed by the first contacts 22 (FIG. 2). In the illustrative embodiment, two second contacts 24C are provided on either side of the first contacts 22. However, a greater number of second contacts 24C can be provided, and located on different portions of the interconnect 10 to perform a required support function.
  • In this embodiment, the [0066] second contact 24C comprises a generally pyramidally shaped projection formed on a substrate 20H. In addition, the second contact 24C includes a planar tip portion which supports and prevents tilting of the component 10. A representative value for the width, and the height of the second contact 24C can be from 1-50 mils or greater.
  • Also in this embodiment the [0067] substrate 20H can comprise silicon and the second contact 24C can be formed by anisotropically etching the substrate 20H using an etchant such as KOH as previously described. The substrate 20H can also includes an insulating layer 38H as previously described. In addition, the second contact 24C includes a cushioning layer 54 having a thickness of “T”. The cushioning layer 54 can comprise a polymer material, such as polyimide or silicone, deposited on a tip portion of the second contact 24C to the thickness T. A representative value for the thickness T can be from 1-5 mils. Alternately the cushioning layer 54 can comprise a separate member such as a gasket, or a piece of tape, attached to the tip portion of the second contact 24C. As another alternative, the second contact 24C can comprise a polymer material having compliant characteristics. Suitable polymers include polyimide, silicone and butyl rubber. In this case the cushioning layer 54 can be eliminated.
  • Referring to FIGS. 5A and 5B, a [0068] test carrier 60 constructed with the interconnect 18 is illustrated. The carrier 60 is adapted to temporarily package the semiconductor component 10 for testing and burn-in. In addition, the test carrier 60 is adapted to bias the component 10 against the interconnect 18.
  • The [0069] carrier 60 includes a base 62, and the interconnect 18 mounted to the base 62. The carrier 60 also includes a force applying mechanism 64 comprising a biasing member 66, a pressure plate 68, and a clamp 70. In addition, the carrier 60 includes a plurality of terminal leads 72 in electrical communication with the interconnect 18.
  • The terminal leads [0070] 72 are adapted for electrical communication with a test apparatus 74 (FIG. 5B), such as a burn-in board, and test circuitry 76 (FIG. 5B). The test circuitry 76 generates test signals, and transmits the test signals to the terminal leads 72, and through the interconnect 18 to the component 10. The test circuitry 76 also analyzes the resultant test signals transmitted from the component 10. The carrier 60, test apparatus 74, and test circuitry 76 form a test system 78 which permits various electrical characteristics of the component 10 to be evaluated.
  • In the illustrative embodiment, the terminal leads [0071] 72 comprise pins formed in a pin grid array (PGA) on a backside of the base 62. Alternately, other configurations for the terminal leads 72 can be provided. For example, the carrier base 62 can include ball contacts in a ball grid array (BGA) or fine ball grid array (FBGA).
  • Also in the illustrative embodiment, the [0072] base 62 comprises a laminated ceramic material. A ceramic lamination process can be used to fabricate the base 62 with a desired geometry, and with metal features such as internal conductors and external pads. U.S. Pat. No. 5,519,332, entitled “Carrier For Testing An Unpackaged Semiconductor Die”, which is incorporated herein by reference, describes a ceramic lamination process for fabricating the base 62.
  • Alternately, rather than ceramic, the [0073] base 62 can comprise plastic and the metal features formed using a 3-D molding process. Previously cited U.S. Pat. No. 5,519,332 describes a 3-D molding process for fabricating the base 62.
  • Rather than ceramic or plastic, the base can also comprise a glass reinforced plastic (e.g., FR-4) similar to materials used for circuit boards. In this case, conventional plastic substrate fabrication processes, as described in [0074] Ball Grid Array Technology, by John H. Lau, McGraw-Hill Inc. (1995), can be used for fabricating the base 62.
  • The [0075] base 62 includes internal conductors (not shown) in electrical communication with the terminal leads 72. As will be further explained, bond wires 36 (FIG. 5B) are wire bonded to bond pads on the base 62 in electrical communication with the internal conductors in the base 62. The bond wires 36 (FIG. 5B) are also wire bonded to the input/output pads 28 (FIG. 2) on the interconnect 18, and establish electrical communication between the terminal leads 72 on the base 62, and the first contacts 22 (FIG. 2) and the second contacts 24 (FIG. 2) on the interconnect 18.
  • The [0076] base 62 also includes a clamp ring 80 for attaching the clamp 70 of the force applying mechanism 64 to the base 62 during assembly of the carrier 60. The clamp ring 80 is attached to the base 62, and as shown in FIG. 5B, has a frame-like configuration. As also shown in FIG. 5B, the clamp ring 80 includes grooves 82 wherein the clamp 70 is attached. In the illustrative embodiment, the clamp ring 80 comprises metal, and is attached to the base 62 using a brazing process. One suitable metal for the clamp ring 80 comprises “KOVAR” coated with gold. The base 62 can include bonding features, such as metal pads, for attaching the clamp ring 80.
  • The [0077] clamp 70 comprises a flexible bridge-like structure formed of a resilient material such as steel. The clamp 70 includes tabs 84 that physically engage the grooves 82 on the clamp ring 80. In addition, the clamp 70 includes opposed sides 86 movable towards one another to permit engagement of the tabs 84 on the clamp 70, with the grooves 82 on the clamp ring 80. The clamp 70 also includes an opening 88 which provides access to the component 10 for a vacuum assembly tool during assembly of the carrier 60. The biasing member 66 also includes an opening 90, and the pressure plate 68 includes an opening 92 for the vacuum assembly tool. A pair of openings 94 (FIG. 5A) can also be provided on the clamp 70 for manipulation of the clamp 70 by the vacuum assembly tool during assembly of the carrier 60.
  • The [0078] pressure plate 68 can comprise a metal, a plastic, or a ceramic material. A peripheral shape and thickness of the pressure plate 68 can be selected as required.
  • Assembly of the carrier can be accomplished manually, or using an automated assembly apparatus. U.S. Pat. No. 5,796,264, entitled “Apparatus For Manufacturing Known Good Semiconductor Dice”, which is incorporated herein by reference, describes a method and apparatus for assembling the carrier. In the illustrative embodiment, alignment of the [0079] component 10 with the interconnect 18 can be performed using an optical alignment technique. Such an optical alignment technique is described in the above cited U.S. Pat. No. 5,796,264. Alignment of the component 10 with the interconnect 18 can also be performed using a mechanical alignment fence on the base 62, or on the interconnect 18. as will be hereinafter described.
  • Using the [0080] carrier 60 the component 10 can be tested as required. In the assembled carrier, the first contacts 22 (FIG. 2) on the interconnect 18 electrically engage the bumped contacts 12 on the component 10. In addition, the second contacts 24 (FIG. 2) on the interconnect 18 electrically engage the planar contacts 24 on the component 10. Also the component 10 can be provided with dummy contacts 14A (FIG. 4D) and the interconnect 18 can be provided with contacts 24C (FIG. 4D) to prevent tilting and flexure of the component 10 during electrical engagement thereof. Further, the contacts 24C provide a stand off support such that the contact bumps 12 are not excessively deformed by contact with the first contacts 22 on the interconnect 18.
  • Referring to FIGS. [0081] 6A-6C an alternate embodiment interconnect 18A is illustrated. The interconnect 18A is substantially similar in construction to interconnect 18 (FIG. 2) but also includes a polymer alignment member 96. The polymer alignment member 96 is adapted to align the bumped contacts 12 on the component 10 to the first contacts 22 on the interconnect 18A.
  • Preferably the [0082] alignment member 96 is formed of a photoimageable material such that patterning can be accomplished using a photolithographic process. One suitable polymer for forming the alignment member 96 comprises a negative tone resist, which is blanket deposited to a desired thickness, exposed, developed and then cured. A suitable resist formulation is sold by Shell Chemical under the trademark “EPON RESIN SU-8”. Such a resist can be deposited to a thickness of from about 5-50 mils. A conventional resist coating apparatus, such as a spin coater, can be used to deposit the resist onto the surface of the interconnect 18A. The deposited resist can then be “prebaked” at about 95° C. for about 15 minutes and exposed in a desired pattern using a conventional UV aligner with a dose of about 165 mJ/cm2. Developing can be accomplished with a solution of PGMEA (propyleneglycol-monomethylether-acetate). This can be followed by a hard bake at about 200° C. for about 30 minutes. Another suitable material for forming the alignment member 96 is a photoimageable polyimide.
  • The [0083] alignment member 96 includes a peripheral alignment opening 98 sized and shaped to contact the peripheral edges of the semiconductor component 10. This provides coarse alignment of the bumped contacts 12 on the component 10 to the first contacts 22. As used herein, the term “coarse alignment” refers to a first alignment stage in which a registration between the bumped contacts 12 and the first contacts 22 is from about 1 mil to 6 mils.
  • In addition to the [0084] alignment opening 98, the alignment member 96 includes a connecting segment 102 having alignment openings 100 configured to provide fine alignment of individual bumped contacts 12 on the component 10 to individual first contacts 22 on the interconnect 18A. As used herein, the term “fine alignment” refers to a second alignment stage in which a registration between the bumped contacts 12 and the first contacts 22 is from about 1 mil to 3 mils. A representative diameter for the alignment openings 100 for 12 mil diameter bumped contacts 12 can be from 13 mils to 15 mils. Preferably connecting segment 102 has a thickness that is less than an average height of the bumped contacts 12. This thickness is preferably from about 3 mils to 7 mils. A remainder of the alignment member 96 has a thickness approximately equal to a thickness of the component.
  • Alternately rather than a deposited polymer the alignment member can comprise a separate plate attached to the [0085] interconnect 18 or to the carrier base 62 (FIG. 5B). Suitable materials for forming a separate alignment member include silicon, ceramic, plastic, glass filled resin and photosensitive glass. In addition, U.S. Pat. No. 5,559,444 entitled “Method And Apparatus For Testing Unpackaged Semiconductor Dice”, which is incorporated herein by reference, describes a method for fabricating an alignment member.
  • Referring to FIGS. 7A and 7B, an alternate [0086] embodiment test carrier 60W is illustrated. The test carrier 60W is configured to temporarily package a wafer level component 10W, such as a wafer containing multiple dice, or a panel containing multiple chip scale packages for testing. The test carrier 60W comprises a base 62W, an elastomeric biasing member 66W, an alignment member 96W, and a cover 104.
  • The [0087] base 62W includes first contacts 22W for electrically engaging bumped contacts 12 on the component 10W, and second contacts 24W for electrically engaging planar contacts 14 on the component 10W. The first contacts 22W are formed substantially as previously described for first contacts 22A (FIG. 3A). The second contacts 24W are formed substantially as previously described for second contacts 24B (FIG. 4B).
  • The [0088] base 62W also includes conductive vias 50W, and terminal contacts 52W in electrical communication with the first contacts 22W. In this embodiment the conductive vias 50W are coincident to a center line of the first contacts 22W. Other conductive vias (not shown) electrically connect the second contacts 24W to the terminal contacts 52W.
  • The [0089] alignment member 96W includes an alignment opening 100W which functions substantially as previously described for alignment opening 98 (FIG. 6B) on alignment member 96 (FIG. 6B). The elastomeric biasing member 66W is attached to the cover 104 using an adhesive, such as silicone. In addition, the elastomeric biasing member 66W and cover 104 include a vacuum opening 106. The vacuum opening 106 can be used to apply a vacuum to the component 10W for holding the component 10W against the elastomeric biasing member 66W during assembly of the test carrier 60W. In addition, clips 108 are provided for securing the cover 104 to the base 62W.
  • The [0090] test carrier 60W is configured for placement on a test apparatus 74W, such as a burn-in board, in electrical communication with test circuitry 76W. The test carrier 60W, test apparatus 74W, and test circuitry 76W form a test system 78W for testing the component 10W.
  • Thus the invention provides an improved interconnect for testing semiconductor components having both bumped and planar contacts. Also provided are improved test carriers and test systems incorporating the interconnect. While the invention has been described with reference to certain preferred embodiments, as will be apparent to those skilled in the art, certain changes and modifications can be made without departing from the scope of the invention as defined by the following claims. [0091]

Claims (42)

What is claimed is:
1. An interconnect for a semiconductor component comprising:
a substrate;
a first contact comprising a recess on the substrate at least partially covered with a conductive layer, the recess configured to retain and electrically engage a bumped contact on the component; and
a second contact comprising a projection on the substrate sized and shaped to engage a planar contact on the component as the first contact electrically engages the bumped contact.
2. The interconnect of
claim 1
wherein the substrate comprises a polymer layer wherein the recess is formed.
3. The interconnect of
claim 1
wherein the recess comprises a conductive polymer donut on the substrate.
4. The interconnect of
claim 1
wherein the second contact comprise a conductive polymer comprising metal particles for penetrating the planar contact.
5. The interconnect of
claim 1
wherein the recess comprises a stepped surface.
6. An interconnect for a semiconductor component comprising:
a substrate;
a first contact comprising a recess on the substrate at least partially covered with a conductive layer, the recess configured to retain and electrically engage a bumped contact on the component; and
a second contact comprising a projection on the substrate configured to engage a planar contact on the component, the projection having a height selected to space the component from the substrate to prevent deformation of the bumped contact during electrical engagement by the first contact.
7. The interconnect of
claim 6
wherein the projection has a planar tip portion configured to support and prevent tilting of the component during electrical engagement of the bumped contact.
8. An interconnect for a semiconductor component comprising:
a substrate;
a first contact comprising a recess on the substrate at least partially covered with a conductive layer, the recess configured to retain and electrically engage a bumped contact on the component; and
a second contact comprising a conductive polymer projection on the substrate configured to electrically engage a planar contact on the component, the projection comprising a plurality of particles therein configured to penetrate the planar contact.
9. The interconnect of
claim 8
wherein the second contact further comprises a contact pad on the substrate comprising a non-oxidizing metal.
10. The interconnect of
claim 8
wherein the conductive polymer projection comprises a material selected from the group consisting of anisotropic conductive adhesives and metal filled silicone.
11. An interconnect for a semiconductor component comprising:
a substrate;
a first contact comprising a conductive polymer donut on the substrate configured to retain and electrically engage a bumped contact on the component; and
a second contact comprising a projection on the substrate configured to engage a planar contact on the component as the first contact electrically engages the bumped contact.
12. The interconnect of
claim 11
wherein the conductive polymer donut includes a plurality of particles for penetrating the bumped contact.
13. The interconnect of
claim 11
wherein the conductive polymer donut comprises a contact pad on the substrate comprising a non-oxidizing metal.
14. An interconnect for a semiconductor component comprising:
a substrate;
a first contact on the substrate configured to electrically engage a bumped contact on the component; and
a second contact comprising a projection on the substrate having a planar tip portion with a polymer layer thereon configured to support the component during electrical engagement of the bumped contact by the first contact.
15. The interconnect of
claim 14
wherein the component comprises a plurality of bumped contacts located along a center line thereof and the interconnect comprises at least two second contacts configured to support the component on either side of the bumped contacts.
16. The interconnect of
claim 14
wherein the polymer layer comprises a material selected from the group consisting of polyimide, silicone, and butyl rubber.
17. The interconnect of
claim 14
wherein the substrate comprises silicon and the second contact comprises silicon.
18. An interconnect for a semiconductor component comprising:
a substrate;
a first contact comprising a recess on the substrate at least partially covered with a conductive layer, the recess configured to retain and electrically engage a bumped contact on the component;
a second contact comprising a projection on the substrate configured to engage a planar contact on the component as the first contact electrically engages the bumped contact; and
an alignment member on the substrate having a first alignment opening configured to contact a peripheral edge of the component and a second alignment opening aligned with the recess configured to guide the bumped contact onto the first contact.
19. The interconnect of
claim 18
wherein the alignment member comprises a photoimageable polymer.
20. The interconnect of
claim 18
wherein the first contact comprises a conductive polymer donut.
21. The interconnect of
claim 18
wherein the second contact comprises a conductive polymer having dendritic metal particles for penetrating the planar contact.
22. The interconnect of
claim 18
wherein the recess comprises a stepped surface.
23. A carrier for testing a semiconductor component comprising:
a base configured to hold the component;
an interconnect on the base comprising a first contact configured to retain and electrically engage a bumped contact on the component and a second contact comprising a projection configured to engage a planar contact on the component as the first contact electrically engages the bumped contact; and
a force applying mechanism for biasing the component against the interconnect.
24. The carrier of
claim 23
further comprising an alignment member on the interconnect for aligning the component to the interconnect.
25. The carrier of
claim 23
wherein the first contact comprises a conductive polymer donut.
26. The carrier of
claim 23
wherein the second contact comprises a conductive polymer having conductive particles therein.
27. The carrier of
claim 23
wherein the component comprises an element selected from the group consisting of bare dice and chip scale packages.
28. The carrier of
claim 23
wherein the component comprises a semiconductor wafer.
29. A carrier for testing a semiconductor component comprising:
a base configured to hold the component;
an interconnect on the base comprising:
a plurality of first contacts configured to electrically engage a plurality of bumped contacts on the component; and
a second contact comprising a projection configured to engage a planar contact on the component and to support the component during electrical engagement of the bumped contacts by the first contacts; and
a force applying mechanism for biasing the component against the interconnect.
30. The carrier of
claim 29
wherein the bumped contacts are located along a center line of the component and the interconnect comprises at least two second contacts configured to engage planar contacts on either side of the bumped contacts.
31. The carrier of
claim 29
further comprising an alignment member on the interconnect for aligning the component to the interconnect.
32. A carrier for testing a semiconductor component comprising:
a base for retaining the component;
an interconnect on the base for electrically connecting the component to a test circuit, the interconnect comprising:
a substrate;
a first contact comprising a conductive polymer donut on the substrate configured to retain and electrically engage a bumped contact on the component; and
a second contact comprising a projection on the substrate configured to engage a planar contact on the component as the first contact electrically engages the bumped contact.
33. The carrier of
claim 32
wherein the conductive polymer donut comprises a plurality of metal particles for penetrating the bumped contact.
34. The carrier of
claim 32
wherein the second contact comprises a conductive polymer.
35. A system for testing a semiconductor component comprising:
test circuitry for applying test signals to the component; and
a carrier for holding the component in electrical communication with the test circuitry, the carrier comprising an interconnect comprising a first contact for electrically engaging a bumped contact on the component and a second contact for engaging a planar contact on the component, the second contact having a height selected to space the component from the interconnect to prevent deformation of the bumped contact.
36. The system of
claim 35
wherein the carrier further comprises an alignment member for aligning the component to the interconnect.
37. The system of
claim 35
wherein the interconnect comprises a polymer alignment member having a first alignment opening for contacting a peripheral edge of the component and a second alignment opening aligned with the first contact for aligning the bumped contact to the first contact.
38. A system for testing a semiconductor component comprising:
test circuitry for applying test signals to the component; and
a carrier for holding the component in electrical communication with the test circuitry, the carrier comprising:
a base;
an interconnect on the base comprising:
a substrate;
a first contact comprising a recess on the substrate at least partially covered with a conductive layer, the recess configured to retain and electrically engage a bumped contact on the component; and
a second contact comprising a projection on the substrate configured to engage a planar contact on the component, the projection having a planar surface for supporting the component to prevent tilting thereof during electrical engagement of the bumped contact by the first contact; and
a force applying mechanism for biasing the component against the interconnect.
39. The system of
claim 38
wherein the interconnect further comprises an alignment member on the substrate having a first alignment opening configured to contact a peripheral edge of the component and a second alignment opening aligned with the recess configured to guide the bumped contact onto the first contact.
40. The system of
claim 38
wherein the recess comprises a conductive polymer donut.
41. The system of
claim 38
wherein the second contact comprises a conductive polymer.
42. The system of
claim 38
wherein the recess comprises a stepped surface.
US09/738,915 1999-03-22 2000-12-14 Test interconnect for semiconductor components having bumped and planar contacts Expired - Lifetime US6437451B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/738,915 US6437451B2 (en) 1999-03-22 2000-12-14 Test interconnect for semiconductor components having bumped and planar contacts

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/274,138 US6222280B1 (en) 1999-03-22 1999-03-22 Test interconnect for semiconductor components having bumped and planar contacts
US09/738,915 US6437451B2 (en) 1999-03-22 2000-12-14 Test interconnect for semiconductor components having bumped and planar contacts

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/274,138 Continuation US6222280B1 (en) 1999-03-22 1999-03-22 Test interconnect for semiconductor components having bumped and planar contacts

Publications (2)

Publication Number Publication Date
US20010002068A1 true US20010002068A1 (en) 2001-05-31
US6437451B2 US6437451B2 (en) 2002-08-20

Family

ID=23046948

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/274,138 Expired - Lifetime US6222280B1 (en) 1999-03-22 1999-03-22 Test interconnect for semiconductor components having bumped and planar contacts
US09/738,915 Expired - Lifetime US6437451B2 (en) 1999-03-22 2000-12-14 Test interconnect for semiconductor components having bumped and planar contacts

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/274,138 Expired - Lifetime US6222280B1 (en) 1999-03-22 1999-03-22 Test interconnect for semiconductor components having bumped and planar contacts

Country Status (1)

Country Link
US (2) US6222280B1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6528407B1 (en) * 1999-10-08 2003-03-04 Stmicroelectronics S.A. Process for producing electrical-connections on a semiconductor package, and semiconductor package
US6992001B1 (en) * 2003-05-08 2006-01-31 Kulicke And Soffa Industries, Inc. Screen print under-bump metalization (UBM) to produce low cost flip chip substrate
US20090014871A1 (en) * 2007-07-13 2009-01-15 Infineon Technologies Ag Semiconductor device
US20090257208A1 (en) * 2008-04-10 2009-10-15 Zlatko Filipovic Compact packaging for power amplifier module
US20120049346A1 (en) * 2010-08-30 2012-03-01 Taiwan Semiconductor Manufacturing Company, Ltd. Pillar Bumps and Process for Making Same
US20140103522A1 (en) * 2012-10-15 2014-04-17 Olympus Corporation Semiconductor substrate, semiconductor device, and method of manfacturing semiconductor substrate

Families Citing this family (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6310484B1 (en) * 1996-04-01 2001-10-30 Micron Technology, Inc. Semiconductor test interconnect with variable flexure contacts
US6040702A (en) 1997-07-03 2000-03-21 Micron Technology, Inc. Carrier and system for testing bumped semiconductor components
JPH11186432A (en) * 1997-12-25 1999-07-09 Canon Inc Semiconductor package and its manufacture
US6353326B2 (en) 1998-08-28 2002-03-05 Micron Technology, Inc. Test carrier with molded interconnect for testing semiconductor components
US6242935B1 (en) 1999-01-21 2001-06-05 Micron Technology, Inc. Interconnect for testing semiconductor components and method of fabrication
US6980017B1 (en) * 1999-03-10 2005-12-27 Micron Technology, Inc. Test interconnect for bumped semiconductor components and method of fabrication
US6222280B1 (en) * 1999-03-22 2001-04-24 Micron Technology, Inc. Test interconnect for semiconductor components having bumped and planar contacts
US6437591B1 (en) * 1999-03-25 2002-08-20 Micron Technology, Inc. Test interconnect for bumped semiconductor components and method of fabrication
US6285203B1 (en) 1999-06-14 2001-09-04 Micron Technology, Inc. Test system having alignment member for aligning semiconductor components
US6556030B1 (en) * 1999-09-01 2003-04-29 Micron Technology, Inc. Method of forming an electrical contact
WO2001084900A1 (en) * 2000-05-02 2001-11-08 Thomas Di Stefano Connector apparatus
JP3822040B2 (en) * 2000-08-31 2006-09-13 株式会社ルネサステクノロジ Electronic device and manufacturing method thereof
JP2003188507A (en) * 2001-12-18 2003-07-04 Mitsubishi Electric Corp Semiconductor integrated circuit and printed circuit board for mounting the same
US6590294B1 (en) * 2002-02-13 2003-07-08 Industrial Technology Research Institute Device for bump probing and method of fabrication
US6720195B2 (en) * 2002-05-15 2004-04-13 Micron Technology, Inc. Methods employing elevated temperatures to enhance quality control in microelectronic component manufacture
US6696850B1 (en) 2002-10-02 2004-02-24 Interconnect Devices, Inc. Contact probe with off-centered back-drilled aperture
US20040189333A1 (en) * 2003-01-10 2004-09-30 Stephan Dobritz Carrier for receiving and electrically contacting individually separated dies
US7042080B2 (en) * 2003-07-14 2006-05-09 Micron Technology, Inc. Semiconductor interconnect having compliant conductive contacts
DE102004019588A1 (en) * 2004-04-22 2005-11-17 Osram Opto Semiconductors Gmbh Process for structuring at least one layer and electrical component with structures from the layer
KR100748558B1 (en) * 2006-06-19 2007-08-10 삼성전자주식회사 Chip size package and method of fabricating the same
US7932179B2 (en) * 2007-07-27 2011-04-26 Micron Technology, Inc. Method for fabricating semiconductor device having backside redistribution layers
US20090032964A1 (en) * 2007-07-31 2009-02-05 Micron Technology, Inc. System and method for providing semiconductor device features using a protective layer
US20090243100A1 (en) * 2008-03-27 2009-10-01 Jotaro Akiyama Methods to Form a Three-Dimensionally Curved Pad in a Substrate and Integrated Circuits Incorporating such a Substrate
US8309396B2 (en) * 2009-01-26 2012-11-13 Taiwan Semiconductor Manufacturing Company, Ltd. System and method for 3D integrated circuit stacking
US7932613B2 (en) * 2009-03-27 2011-04-26 Globalfoundries Inc. Interconnect structure for a semiconductor device
US20110223780A1 (en) * 2010-03-15 2011-09-15 Russell James V Electrical connector for connecting an adaptor board or electrical component to a main printed circuit board
ITTO20120374A1 (en) * 2012-04-27 2013-10-28 St Microelectronics Srl SEMICONDUCTOR STRUCTURE WITH LOW TEMPERATURE CONDUCTIVE REGIONS OF FUSION AND METHOD TO REPAIR A SEMICONDUCTOR STRUCTURE
US10032699B1 (en) * 2014-04-28 2018-07-24 Amkor Technology, Inc. Flip chip self-alignment features for substrate and leadframe applications

Family Cites Families (63)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5137461A (en) 1988-06-21 1992-08-11 International Business Machines Corporation Separable electrical connection technology
US4937653A (en) 1988-07-21 1990-06-26 American Telephone And Telegraph Company Semiconductor integrated circuit chip-to-chip interconnection scheme
US5634267A (en) 1991-06-04 1997-06-03 Micron Technology, Inc. Method and apparatus for manufacturing known good semiconductor die
US5539324A (en) 1988-09-30 1996-07-23 Micron Technology, Inc. Universal wafer carrier for wafer level die burn-in
US5073117A (en) 1989-03-30 1991-12-17 Texas Instruments Incorporated Flip-chip test socket adaptor and method
US5006792A (en) 1989-03-30 1991-04-09 Texas Instruments Incorporated Flip-chip test socket adaptor and method
US5074947A (en) * 1989-12-18 1991-12-24 Epoxy Technology, Inc. Flip chip technology using electrically conductive polymers and dielectrics
AU637874B2 (en) 1990-01-23 1993-06-10 Sumitomo Electric Industries, Ltd. Substrate for packaging a semiconductor device
US5046239A (en) 1990-07-10 1991-09-10 The United States Of America As Represented By The Secretary Of The Army Method of making a flexible membrane circuit tester
US5905382A (en) 1990-08-29 1999-05-18 Micron Technology, Inc. Universal wafer carrier for wafer level die burn-in
US5172050A (en) 1991-02-15 1992-12-15 Motorola, Inc. Micromachined semiconductor probe card
US5519332A (en) 1991-06-04 1996-05-21 Micron Technology, Inc. Carrier for testing an unpackaged semiconductor die
US5559444A (en) 1991-06-04 1996-09-24 Micron Technology, Inc. Method and apparatus for testing unpackaged semiconductor dice
US6094058A (en) 1991-06-04 2000-07-25 Micron Technology, Inc. Temporary semiconductor package having dense array external contacts
US5302891A (en) 1991-06-04 1994-04-12 Micron Technology, Inc. Discrete die burn-in for non-packaged die
US6340894B1 (en) 1991-06-04 2002-01-22 Micron Technology, Inc. Semiconductor testing apparatus including substrate with contact members and conductive polymer interconnect
US5686317A (en) * 1991-06-04 1997-11-11 Micron Technology, Inc. Method for forming an interconnect having a penetration limited contact structure for establishing a temporary electrical connection with a semiconductor die
US5716218A (en) 1991-06-04 1998-02-10 Micron Technology, Inc. Process for manufacturing an interconnect for testing a semiconductor die
US5541525A (en) 1991-06-04 1996-07-30 Micron Technology, Inc. Carrier for testing an unpackaged semiconductor die
US5815000A (en) 1991-06-04 1998-09-29 Micron Technology, Inc. Method for testing semiconductor dice with conventionally sized temporary packages
US5578526A (en) 1992-03-06 1996-11-26 Micron Technology, Inc. Method for forming a multi chip module (MCM)
JP3215424B2 (en) 1992-03-24 2001-10-09 ユニシス・コーポレイション Integrated circuit module with fine self-alignment characteristics
KR940001341A (en) 1992-06-29 1994-01-11 디. 아이. 캐플란 Instant connection for quick electrical access to electronic devices
US5329423A (en) 1993-04-13 1994-07-12 Scholz Kenneth D Compressive bump-and-socket interconnection scheme for integrated circuits
US5420520A (en) 1993-06-11 1995-05-30 International Business Machines Corporation Method and apparatus for testing of integrated circuit chips
US5419807A (en) 1993-09-03 1995-05-30 Micron Technology, Inc. Method of providing electrical interconnect between two layers within a silicon substrate, semiconductor apparatus, and method of forming apparatus for testing semiconductor circuitry for operability
US5483741A (en) 1993-09-03 1996-01-16 Micron Technology, Inc. Method for fabricating a self limiting silicon based interconnect for testing bare semiconductor dice
US5478779A (en) 1994-03-07 1995-12-26 Micron Technology, Inc. Electrically conductive projections and semiconductor processing method of forming same
US5592736A (en) 1993-09-03 1997-01-14 Micron Technology, Inc. Fabricating an interconnect for testing unpackaged semiconductor dice having raised bond pads
US5500605A (en) 1993-09-17 1996-03-19 At&T Corp. Electrical test apparatus and method
JP2710544B2 (en) 1993-09-30 1998-02-10 インターナショナル・ビジネス・マシーンズ・コーポレイション Probe structure, method of forming probe structure
US5629837A (en) 1995-09-20 1997-05-13 Oz Technologies, Inc. Button contact for surface mounting an IC device to a circuit board
US5691041A (en) 1995-09-29 1997-11-25 International Business Machines Corporation Socket for semi-permanently connecting a solder ball grid array device using a dendrite interposer
US5756370A (en) 1996-02-08 1998-05-26 Micron Technology, Inc. Compliant contact system with alignment structure for testing unpackaged semiconductor dice
US5789271A (en) 1996-03-18 1998-08-04 Micron Technology, Inc. Method for fabricating microbump interconnect for bare semiconductor dice
US6310484B1 (en) 1996-04-01 2001-10-30 Micron Technology, Inc. Semiconductor test interconnect with variable flexure contacts
US5982185A (en) 1996-07-01 1999-11-09 Micron Technology, Inc. Direct connect carrier for testing semiconductor dice and method of fabrication
US5929647A (en) 1996-07-02 1999-07-27 Micron Technology, Inc. Method and apparatus for testing semiconductor dice
US6255833B1 (en) 1997-03-04 2001-07-03 Micron Technology, Inc. Method for testing semiconductor dice and chip scale packages
US5783461A (en) * 1996-10-03 1998-07-21 Micron Technology, Inc. Temporary semiconductor package having hard-metal, dense-array ball contacts and method of fabrication
US5952840A (en) 1996-12-31 1999-09-14 Micron Technology, Inc. Apparatus for testing semiconductor wafers
US5834945A (en) 1996-12-31 1998-11-10 Micron Technology, Inc. High speed temporary package and interconnect for testing semiconductor dice and method of fabrication
US6025730A (en) 1997-03-17 2000-02-15 Micron Technology, Inc. Direct connect interconnect for testing semiconductor dice and wafers
US6025731A (en) 1997-03-21 2000-02-15 Micron Technology, Inc. Hybrid interconnect and system for testing semiconductor dice
US6016060A (en) 1997-03-25 2000-01-18 Micron Technology, Inc. Method, apparatus and system for testing bumped semiconductor components
US5962921A (en) * 1997-03-31 1999-10-05 Micron Technology, Inc. Interconnect having recessed contact members with penetrating blades for testing semiconductor dice and packages with contact bumps
US6025728A (en) 1997-04-25 2000-02-15 Micron Technology, Inc. Semiconductor package with wire bond protective member
US5931685A (en) 1997-06-02 1999-08-03 Micron Technology, Inc. Interconnect for making temporary electrical connections with bumped semiconductor components
US6040702A (en) 1997-07-03 2000-03-21 Micron Technology, Inc. Carrier and system for testing bumped semiconductor components
US6072326A (en) 1997-08-22 2000-06-06 Micron Technology, Inc. System for testing semiconductor components
US6329829B1 (en) 1997-08-22 2001-12-11 Micron Technology, Inc. Interconnect and system for making temporary electrical connections to semiconductor components
US6040239A (en) 1997-08-22 2000-03-21 Micron Technology, Inc. Non-oxidizing touch contact interconnect for semiconductor test systems and method of fabrication
US6048750A (en) * 1997-11-24 2000-04-11 Micron Technology, Inc. Method for aligning and connecting semiconductor components to substrates
US6018249A (en) 1997-12-11 2000-01-25 Micron Technolgoy, Inc. Test system with mechanical alignment for semiconductor chip scale packages and dice
US6130148A (en) 1997-12-12 2000-10-10 Farnworth; Warren M. Interconnect for semiconductor components and method of fabrication
US6114240A (en) 1997-12-18 2000-09-05 Micron Technology, Inc. Method for fabricating semiconductor components using focused laser beam
US6107109A (en) * 1997-12-18 2000-08-22 Micron Technology, Inc. Method for fabricating a semiconductor interconnect with laser machined electrical paths through substrate
US6078186A (en) * 1997-12-31 2000-06-20 Micron Technology, Inc. Force applying probe card and test system for semiconductor wafers
US6369600B2 (en) 1998-07-06 2002-04-09 Micron Technology, Inc. Test carrier for testing semiconductor components including interconnect with support members for preventing component flexure
US6242935B1 (en) 1999-01-21 2001-06-05 Micron Technology, Inc. Interconnect for testing semiconductor components and method of fabrication
US6175241B1 (en) 1999-02-19 2001-01-16 Micron Technology, Inc. Test carrier with decoupling capacitors for testing semiconductor components
US6242932B1 (en) 1999-02-19 2001-06-05 Micron Technology, Inc. Interposer for semiconductor components having contact balls
US6222280B1 (en) * 1999-03-22 2001-04-24 Micron Technology, Inc. Test interconnect for semiconductor components having bumped and planar contacts

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6528407B1 (en) * 1999-10-08 2003-03-04 Stmicroelectronics S.A. Process for producing electrical-connections on a semiconductor package, and semiconductor package
US6992001B1 (en) * 2003-05-08 2006-01-31 Kulicke And Soffa Industries, Inc. Screen print under-bump metalization (UBM) to produce low cost flip chip substrate
US20090014871A1 (en) * 2007-07-13 2009-01-15 Infineon Technologies Ag Semiconductor device
US9093322B2 (en) * 2007-07-13 2015-07-28 Intel Mobile Communications GmbH Semiconductor device
DE102008032395B4 (en) * 2007-07-13 2016-01-28 Intel Deutschland Gmbh Semiconductor component and method for its production
US20090257208A1 (en) * 2008-04-10 2009-10-15 Zlatko Filipovic Compact packaging for power amplifier module
US20120049346A1 (en) * 2010-08-30 2012-03-01 Taiwan Semiconductor Manufacturing Company, Ltd. Pillar Bumps and Process for Making Same
US8823166B2 (en) * 2010-08-30 2014-09-02 Taiwan Semiconductor Manufacturing Company, Ltd. Pillar bumps and process for making same
US9449931B2 (en) 2010-08-30 2016-09-20 Taiwan Semiconductor Manufacturing Company, Ltd. Pillar bumps and process for making same
US20140103522A1 (en) * 2012-10-15 2014-04-17 Olympus Corporation Semiconductor substrate, semiconductor device, and method of manfacturing semiconductor substrate

Also Published As

Publication number Publication date
US6222280B1 (en) 2001-04-24
US6437451B2 (en) 2002-08-20

Similar Documents

Publication Publication Date Title
US6222280B1 (en) Test interconnect for semiconductor components having bumped and planar contacts
US6242932B1 (en) Interposer for semiconductor components having contact balls
US6313651B1 (en) Carrier and system for testing bumped semiconductor components
US6208157B1 (en) Method for testing semiconductor components
US7259578B2 (en) System for testing semiconductor components having interconnect with variable flexure contacts
US6016060A (en) Method, apparatus and system for testing bumped semiconductor components
US6314641B1 (en) Interconnect for testing semiconductor components and method of fabrication
US6229324B1 (en) Test system with mechanical alignment for semiconductor chip scale packages and dice
US6278286B1 (en) Interconnect and system for making temporary electrical connections to semiconductor components
US6232243B1 (en) Interconnect having recessed contact members with penetrating blades for testing semiconductor dice and packages with contact bumps
US6417685B1 (en) Test system having alignment member for aligning semiconductor components
US6300782B1 (en) System for testing semiconductor components having flexible interconnect
US6995577B2 (en) Contact for semiconductor components
US5789278A (en) Method for fabricating chip modules
US7317322B2 (en) Interconnect for bumped semiconductor components
US7049840B1 (en) Hybrid interconnect and system for testing semiconductor dice
US6396291B1 (en) Method for testing semiconductor components
US6687989B1 (en) Method for fabricating interconnect having support members for preventing component flexure
US6819127B1 (en) Method for testing semiconductor components using interposer

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731