US20010004130A1 - Semiconductor device and production method thereof - Google Patents

Semiconductor device and production method thereof Download PDF

Info

Publication number
US20010004130A1
US20010004130A1 US09/734,855 US73485500A US2001004130A1 US 20010004130 A1 US20010004130 A1 US 20010004130A1 US 73485500 A US73485500 A US 73485500A US 2001004130 A1 US2001004130 A1 US 2001004130A1
Authority
US
United States
Prior art keywords
wiring patterns
layer
wiring pattern
insulating layer
core substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/734,855
Inventor
Mitsutoshi Higashi
Kei Murayama
Hideaki Sakaguchi
Hiroko Koike
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shinko Electric Industries Co Ltd
Original Assignee
Shinko Electric Industries Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shinko Electric Industries Co Ltd filed Critical Shinko Electric Industries Co Ltd
Assigned to SHINKO ELECTRIC INDUSTRIES CO., LTD. reassignment SHINKO ELECTRIC INDUSTRIES CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HIGASHI, MITSUTOSHI, KOIKE, HIROKO, MURAYAMA, KEI, SAKAGUCHI, HIDEAKI
Publication of US20010004130A1 publication Critical patent/US20010004130A1/en
Priority to US10/335,689 priority Critical patent/US6861284B2/en
Priority to US10/852,063 priority patent/US20040262735A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L24/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/82Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/18Printed circuits structurally associated with non-printed electric components
    • H05K1/182Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
    • H05K1/185Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
    • H05K1/186Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit manufactured by mounting on or connecting to patterned circuits before or during embedding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16227Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/241Disposition
    • H01L2224/24151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/24221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/24225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/24227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the HDI interconnect not connecting to the same level of the item at which the semiconductor or solid-state body is mounted, e.g. the semiconductor or solid-state body being mounted in a cavity or on a protrusion of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00015Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed as prior art
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01075Rhenium [Re]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4602Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated

Definitions

  • This invention relates to a semiconductor device having a plurality of semiconductor chips mounted on one package and a production method thereof.
  • FIG. 6 of the accompanying drawings shows a structural example of a semiconductor device including a plurality of semiconductor chips 12 mounted to one substrate 10 .
  • FIG. 6( a ) shows an example where the semiconductor chips 12 are mounted on both surfaces of the substrate 10 .
  • FIG. 6( b ) shows an example where the semiconductor chips 12 are stacked and mounted on one of the surfaces of the substrate 10 .
  • FIG. 6( c ) shows an example including a plurality of semiconductor chips 12 mounted on one of the surfaces of the semiconductor substrate 10 .
  • FIG. 6( d ) shows an example where the semiconductor chips 12 are mounted on both surfaces of the substrate and a plurality of semiconductor chips 12 are further mounted on the surface of the substrate.
  • a wiring pattern is formed on the surface of the substrate 10 .
  • the semiconductor chips 12 and the wiring pattern are electrically connected to one another by wire bonding. Needless to say, flip-chip bonding, TAB connection, and so forth, can be utilized, instead of wire bonding to electrically connect the semiconductor chips 12 and the wiring pattern.
  • the size of the substrate limits the number of semiconductor chips 12 that can be mounted.
  • the semiconductor chips 12 are stacked and mounted, too, it is not easy to mount a large number of semiconductor chips.
  • these semiconductor chips 12 and circuit substrates are mounted to one package in this way, the number of semiconductor chips 12 that can be mounted is limited by the method that merely mounts the semiconductor chips 12 on the substrate 10 , and this method cannot yet provide a high integration density and multiple functions.
  • FIG. 7 shows an example of such a method.
  • Semiconductor chips 12 are buried into a resin substrate 14 , wiring patterns 18 are laminated through electric insulating layers 16 , and the wiring patterns 18 and the semiconductor chips 12 are electrically connected to give a semiconductor device.
  • the present invention provides a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate and insulating layers each interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected to each other through a conductor portions penetrating through the insulating layer interposed between the adjacent wiring patterns, wherein each of the insulating layers is formed integrally, and a semiconductor chip is mounted in at least one of the insulating layers, is thinner than said at least one insulating layer and is electrically connected by flip-chip bonding to one layer of the wiring patterns adjacent to at least one insulating layer on the side of the core substrate.
  • circuit components such as capacitors, resistors, etc, thinner than said at least one insulating layer may be mounted in said at least one insulating layer and may be electrically connected to the wiring pattern.
  • the wiring patterns are formed on both surfaces of the core substrate, and are electrically connected to each other through conductor portions so disposed as to penetrate through the core substrate.
  • a method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate, and insulating layers each interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected to each other through conductor portions penetrating through the insulating layer interposed between the adjacent wiring patterns, the method comprising the steps of: press-bonding an electric insulating film to a surface of the core substrate, on which surface semiconductor chips connected electrically to the wiring patterns by flip-chip bonding are mounted, to form an electric insulating layer covering the semiconductor chips and the wiring patterns; forming via-holes in the electric insulating layers to expose the wiring pattern as a bottom thereof; forming a plating power feeding layer for electrolytic plating on an inner surface of the via-holes and on a surface of the electric insulating layer, electrolytically plating the plating power feed layer to form a via-portion on the inner surface of each of the via-holes and a
  • a method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate, and insulating layers each interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected to each other through conductor portions penetrating through the insulating layer interposed between the adjacent wiring patterns, the method comprising the steps of: press-bonding an electric insulating film to a surface of the core substrate, on which surface semiconductor chips connected electrically to the wiring patterns by flip-chip bonding are mounted, to form an electric insulating layer covering the semiconductor chips and the wiring patterns; forming via-holes in the electric insulating layer to expose the wiring patterns as a bottom thereof; forming a plating power feeding layer for electrolytic plating, on an inner surface of the via-holes and on a surface of the electric insulating layers; forming a resist pattern exposing a portion, on which the wiring pattern is to be formed, on the plating power feed layer, and
  • a method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate, and insulating layers each interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected to each other through conductor portions penetrating through the insulating layer interposed between the adjacent wiring patterns, the method comprising the steps of: press-bonding one of the surfaces of an electric insulating film having a conductor layer formed on the other surface thereof to a surface of the core substrate, on which surface semiconductor chips connected electrically to the wiring pattern by flip-chip bonding are mounted, to form an electric insulating layer covering the semiconductor chips and the wiring patterns; etching the conductor layer to form a wiring pattern on a surface of the electric insulating layer; forming via-holes in the electric insulating layer to expose the wiring pattern of a lower layer as a bottom thereof; forming a connection portion in each of the via-holes so as to electrically connect the wiring
  • a method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate, and insulating layers each interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected to each other through conductor portions penetrating through the insulating layer interposed between the adjacent wiring patterns, the method comprising the steps of: press-bonding one of the surfaces of an electric insulating film having the semiconductor chips mounted thereon and electrically connected to the wiring pattern by flip-chip bonding and having a predetermined wiring pattern formed on the other surface thereof, to a surface of the core substrate, on which surface semiconductor chips connected electrically to the wiring pattern by flip-chip bonding are mounted, to form an electric insulating layer covering the semiconductor chips and the wiring patterns; forming via-holes in the electric insulating layer to expose the wiring pattern of a lower layer as a bottom thereof; and forming a connection portion in each of the via-holes to electrically connect the wiring pattern of
  • FIG. 1 is an explanatory view showing a production method of a semiconductor device according to the present invention
  • FIG. 2 is an explanatory view showing the state where testing pads are formed on a wiring pattern
  • FIG. 3 is an explanatory view showing a production method of a semiconductor device according to the present invention.
  • FIG. 4 is an explanatory view showing another production method of a semiconductor device according to the present invention.
  • FIG. 5 is an explanatory view showing still another production method of a semiconductor device according to the present invention.
  • FIG. 6 is a sectional view showing a construction of a conventional semiconductor device having a plurality of semiconductor chips mounted to a substrate;
  • FIG. 7 is a sectional view showing a construction of a conventional semiconductor device having semiconductor chips buried in a substrate.
  • FIGS. 1 and 2 are explanatory views showing a method of producing a semiconductor device according to the present invention.
  • FIG. 1( a ) shows a core substrate 20 for forming wiring patterns on both surfaces thereof.
  • the wiring patterns 22 a are formed on both surfaces of the core substrate 20 , and are electrically connected to each other through conductor portions 26 formed on an inner wall surface of through-holes 24 so formed as to penetrate through a resin substrate 20 a.
  • the core substrate 20 is formed in the following way, for example.
  • the resin substrate 20 a having a copper foil deposited to both surfaces thereof is first etched chemically to remove the copper foil.
  • the through-holes 24 are then formed in the resin substrate 20 a .
  • Electroless copper plating and electrolytic copper plating are conducted to form the conductor portion 26 inside each through-hole 24 , and to form a conductor layer on the surface of the resin substrate 20 a .
  • the conductor layer is chemically etched to give the wiring pattern 22 a . Because the copper foil deposited to the resin substrate 20 a is etched away, adhesion between the conductor layer formed by electroless copper plating and electrolytic copper plating and the resin substrate 20 a can be improved. Because the conductor layer is formed to a small thickness by plating, the wiring pattern 22 a can be formed in a high density.
  • Reference numeral 28 denotes a resin material packed into the through-hole 24 .
  • FIG. 1( b ) shows the state where semiconductor chips 12 are mounted to one of the surfaces of the core substrate 20 .
  • each semiconductor chip 12 is mounted by a flip-chip method.
  • Reference numeral 23 in FIG. 1( a ) denotes a pad portion for connecting the semiconductor chip 12 by the flip-chip bonding method. Since the semiconductor chip 12 has a thickness of about 50 ⁇ m, the height of a bump for flip-chip bonding is about 20 ⁇ m.
  • the bump is typically made of solder and may be made of other metals such as gold.
  • the mounting method of the semiconductor chip 12 by flip-chip bonding provides the advantage that the semiconductor chip 12 can be tested while it is being mounted.
  • the functions of the semiconductor chips 12 can be tested, extremely large advantages can be obtained in the case of a semiconductor device having a large number of semiconductor chips 12 mounted thereto in order to improve the reliability of products and to lower a defect ratio.
  • To test the semiconductor chips 12 it is advisable to form testing pads 221 shown in FIG. 2 when the wiring pattern 22 a is formed.
  • the testing pads 221 are used for connecting terminals of a testing apparatus.
  • the semiconductor chips 12 that prove defective by the test can be removed from the substrate by re-heating to melt the bumps, and new semiconductor chips 12 are mounted after the pad portions 23 are cleaned.
  • an under-fill material 13 may be packed to the lower surface of the semiconductor chips 12 so that the semiconductor chips 12 can be reliably bonded to the core substrate 20 .
  • FIG. 1( b ) shows the state where one semiconductor chip 12 is mounted to one of the surfaces of the core substrate 20 , but the semiconductor chip 12 can also be mounted to the other surface of the core substrate 20 . Further, a plurality of semiconductor chips 12 can be mounted to one, or both, of the surfaces.
  • FIG. 1( c ) shows a step of bonding electric insulating pre-pregs 30 and 30 to both surfaces of each core substrate 20 in order to form electric insulating layers on both surfaces of the core substrate 20 after the semiconductor chip 12 is mounted.
  • the pre-pregs 30 and 30 can be obtained by shaping a thermosetting resin such as a polyphenylene ether or a polyimide into a film shape having adhesion property. They are bonded to the core substrate 20 by thermal press-bonding, and serve as the electric insulating layers 32 a that electrically insulate the wiring patterns.
  • This embodiment uses the pre-pregs 30 and 30 that provide a thickness of about 100 ⁇ m to the electric insulating layer 32 a . In consequence, the semiconductor chip 12 and the wiring pattern 22 a of the first layer are covered with the electric insulating layer 32 a.
  • FIG. 1( d ) shows the state where via-holes 34 are formed after the pre-pregs 30 are bonded to both surfaces of the core substrate 20 .
  • the via-holes 34 are formed by irradiating a laser beam onto the electric insulating layer 32 a and exposing the wiring pattern 22 a of the lower layer to the bottom surface at predetermined positions of the electric insulating layer 32 a.
  • electroless copper plating and electrolytic copper plating are conducted to cover the bottom surface and inner wall surface of the via-hole 34 with the conductor layer and to form the conductor layer on the surface of the electric insulating layer 32 a .
  • the conductor layer on the surface of the electric insulating layer 32 b is etched to form a conductor pattern 22 b of the second layer.
  • the conductor layer deposited to the inner surface of the via-hole 34 functions as a via-portion 36 that electrically connects the wiring pattern 22 a of the first layer to the wiring pattern 22 b of the second layer (FIG. 1( c )).
  • the inside of the via-hole 34 may be packed with plating, in which the via-hole 34 is packed with electrolytic copper plating applied on an electroless copper plating.
  • FIG. 3( a ) shows the state where the semiconductor chip 12 is mounted by flip-chip bonding to the substrate on which the wiring pattern 22 b of the second layer is formed.
  • the mounting method of the semiconductor chip 12 is the same as the mounting method of the semiconductor chip 12 to the first layer. While the semiconductor chip 12 is being connected afresh by flip-chip bonding, the test of the semiconductor chip 12 and other conduction tests are carried out. In this case, too, testing pads are formed on the wiring pattern 22 b in the same way as in FIG. 2.
  • circuit components such as capacitors, resistors, etc, are shown mounted besides the semiconductor chips 12 .
  • This mounting method of the circuit components 40 such as the capacitors and resistors as the chip components is effective because it can easily mount even capacitors having large capacity, and so forth.
  • FIG. 3( b ) shows the state where the pre-pregs 30 are heat-bonded to both surfaces of the substrate from the state shown in FIG. 3( a ) to form electric insulating layers 32 b as the second layer, and a wiring pattern 22 c of the third layer is so formed on the surface of this electric insulating layer 32 b as to be electrically connected to the wiring pattern 22 b .
  • the construction in which the second layer wiring pattern 22 b and the third layer wiring pattern 22 c are electrically connected through the via-portion 36 is the same as the construction in which the first layer wiring pattern 22 a and the second layer wiring pattern 22 b are electrically connected through the via-portion 36 .
  • the surface of the substrate is covered with a protective film 42 such as a solder resist.
  • the protective film 42 covers the surface of the substrate other than the connection portion 22 d connected by flip-chip bonding to the semiconductor chip 12 and land portions 38 for connecting external connection terminals among the wiring pattern 22 c.
  • FIG. 3( c ) shows the state where the semiconductor chips 12 are mounted to one of the surfaces of the substrate and external connection terminals 44 are bonded to the other surface of the substrate, finally completing the semiconductor device.
  • the semiconductor chips 12 are mounted by flip-chip bonding to the third layer, too. Solder balls are bonded to the land portions 38 to fit the external connection terminals 44 .
  • the wiring patterns 22 a , 22 b and 22 c are laminated through the electric insulating layers 32 a and 32 b , and the semiconductor chips 12 and the circuit components 40 disposed inside the substrate are electrically connected to the wiring patterns 22 a , 22 b and 22 c.
  • the thickness of the semiconductor chips 12 built in the semiconductor device is about 50 ⁇ m and the thickness of the electric insulating layers 32 a and 32 b is about 100 ⁇ m. Therefore, even when the electric insulating layers 32 a and 32 b are laminated in a plurality of layers over both surfaces of the core substrate 20 , the overall thickness of the semiconductor device can be easily limited to about 1 mm or below. In this way, the semiconductor device according to this embodiment can be provided in an extremely compact product form in which a plurality of semiconductor chips 12 and the circuit components 40 are incorporated.
  • the wiring patterns 22 a , 22 b and 22 c formed over the substrate can be appropriately patterned in match with the mounting positions of the semiconductor chips 12 and the circuit components.
  • the semiconductor device can be produced while the arrangement of the semiconductor chips 12 and the circuit components 40 is freely set. Since the semiconductor chips 12 and the circuit components 40 are built in the substrate, the distance of the wiring patterns for connecting the components can be shortened, and high-speed signal performance of the semiconductor device can be improved.
  • the production method of the semiconductor device according to the present invention is not particularly limited to the method described above.
  • the embodiment described above forms the via-holes 34 in the electric insulating layers 32 a and 32 b and then forms a power feeding layer for electrolytic copper plating by applying electroless copper plating.
  • the plating power feed layer can be formed by a sputtering process in place of electroless copper plating.
  • the conductor layer is etched to form a predetermined wiring pattern
  • FIG. 4 shows a production method of a semiconductor device according to another embodiment of the present invention.
  • This example uses a film material obtained by depositing a copper foil 31 to one of the surfaces of a pre-preg as a film 50 for forming an electric insulating layer when it is heat-bonded to a substrate.
  • FIG. 4( a ) shows a production step of bonding a film 50 formed by depositing the copper foil 31 to one of the surfaces of the pre-preg 30 to the core substrate 20 (under the state shown in FIG. 1( b )) to which semiconductor chips 21 are mounted by flip-chip bonding.
  • FIG. 4( b ) shows the state where the film 50 is heat-bonded to a core substrate 20 , electric insulating layers 32 a are formed on both surfaces of the core substrate 20 and the copper foil 31 deposited to one of the surfaces of the pre-preg 30 is etched to form a wiring pattern 22 b of the second layer.
  • FIG. 4( c ) shows the state where laser beams are irradiated onto the electric insulating layers 32 a formed on both surfaces of the core substrate 20 to form via-holes 34 .
  • the copper foil 31 is etched to form the wiring pattern 22 b in the process step shown in FIG. 4( b )
  • the copper foil 31 is removed from the portions at which the via-holes 34 are to be formed so that the via-holes 34 can be easily formed by the irradiation of the laser beam.
  • the electric insulating layer 32 a is exposed in match the shape of the via-holes 34 , the via-holes 34 having a predetermined shape can be easily formed through irradiation by the laser beam.
  • FIG. 4( d ) shows the state where a conductive paste 35 is packed into the via-holes 34 so as to electrically connect the wiring pattern 22 a of the first layer to the wiring pattern 22 b of the second layer. It is also possible to form a conductor layer on the inner surface of each via-hole 34 as a connection portion for forming the via-hole 34 to form a via-portion instead of packing the conductive paste 35 .
  • the semiconductor chips 12 of the next layer are mounted while being electrically connected to the wiring pattern 22 b of the second layer.
  • the semiconductor chips 12 are mounted by flip-chip bonding in the same way as in the embodiment described already.
  • the wiring patterns can be serially laminated, and a semiconductor device having the semiconductor chips 12 and the circuit components 40 buried inside the substrate can be produced.
  • FIG. 5 shows a production method of a semiconductor device according to still another embodiment of the present invention.
  • semiconductor chips 12 are mounted to a core substrate 20 as shown in FIG. 1( b ) and then a film 60 , on which a wiring pattern 22 b is formed in advance and predetermined semiconductor chips 12 and circuit components are mounted, is heat-bonded to the core substrate 20 to fabricate the semiconductor device.
  • the film 60 includes the wiring pattern 22 b , as the second layer of the substrate that is formed in advance into a predetermined pattern on one of the surfaces of the pre-preg 30 having an electrical insulating property and adhesion property such as polyimide or polyphenylene.
  • This embodiment uses the film 60 having mounted thereto the predetermined semiconductor chips 12 and circuit components 40 to be mounted to the second layer.
  • the film 60 uses the pre-preg 30 having the copper foil deposited to one of the surfaces thereof as a film material, and the copper foil is etched into a predetermined pattern.
  • the semiconductor chips 12 are mounted to the film 60 by the flip-chip bonding method and the predetermined circuit components 40 are mounted, too.
  • FIG. 5( b ) shows the state where the film 60 is positioned and heat-bonded to the core substrate 20 .
  • the pre-preg 30 is heat-bonded to the core substrate 20 , forming the electric insulating layer 32 a .
  • the electric insulating layer 32 a supports the wiring pattern 22 b of the second layer and the semiconductor chips 12 electrically connected to the wiring pattern 22 b.
  • FIG. 5( c ) shows the state where the laser beam is irradiated to the electric insulating layer 32 a to form via-holes 34 .
  • FIG. 5( d ) shows the state where a conductive paste 35 is packed into the via-holes 34 .
  • the conductive paste 35 electrically connects the wiring pattern 22 a of the first layer to the wiring pattern 22 b of the second layer.
  • the electric insulating layer 32 b of the second layer is formed in the same way as described above. Namely, the film 60 comprising the pre-preg 30 in which the wiring pattern is formed in advance on one of its surfaces and the predetermined semiconductor chips 12 and circuit components 40 are mounted is further heat-bonded. Since the semiconductor chips 12 and the wiring pattern 22 b are covered with the electric insulating layer 32 b , the via-holes 34 are formed in the electric insulating layer 32 b formed afresh in the same way as the method described above, and the conductive paste 35 is packed into the via-holes 34 , thereby giving the semiconductor device in which the semiconductor chips 12 and the circuit components 40 are electrically connected to the required wiring patterns 22 a , 22 b and 22 c.
  • the method of each of the embodiments explained above can be selected and utilized suitably to electrically connect the wiring pattern between the layers and to serially laminate the electric insulating layers and the wiring patterns for producing the semiconductor device, and the sequence of the steps in the foregoing embodiments is not restrictive, in particular.
  • the semiconductor chips 12 are mounted by flip-chip bonding in the present invention, it is also possible to employ a method that forms solder bumps on the semiconductor chips 12 for the purpose of connection, a method that forms gold stud bumps on the semiconductor chips 12 and forms solder bumps at pad portions on the substrate side for connection, and so forth.
  • the same number of electric insulating layers and wiring patterns are disposed on both surfaces of the core substrate 20 , but the numbers of the electric insulating layers and the wiring patterns are not limited, in particular.
  • the semiconductor chips and required circuit components are assembled and mounted to the inside layers of the substrate. Therefore, a semiconductor device having composite functions can be formed extremely compactly, and a semiconductor device having excellent performance can be obtained. Since the semiconductor chips are mounted by flip-chip bonding, semiconductor devices can be produced while a product test is being carried out, and the reliability of the products can be improved by preventing the occurrence of defective products.

Abstract

In a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate and insulating layers interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected through a conductor portion penetrating through the insulating layer interposed between them, each of the insulating layers is formed integrally, semiconductor chips thinner than one layer of the insulating layer are mounted into at least one of the insulating layers, and the semiconductor chips are electrically connected to one layer of the wiring pattern of one insulating layer adjacent on the side of the core substrate.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • This invention relates to a semiconductor device having a plurality of semiconductor chips mounted on one package and a production method thereof. [0002]
  • 2. Description of the Related Art [0003]
  • Semiconductor devices of the type in which a plurality of semiconductor chips are mounted to one substrate, or of the type in which circuit components such as capacitors and resistors are mounted together with semiconductor chips on one substrate have been offered in the past as products that are compact in size and yet have versatile functions. [0004]
  • FIG. 6 of the accompanying drawings shows a structural example of a semiconductor device including a plurality of [0005] semiconductor chips 12 mounted to one substrate 10. FIG. 6(a) shows an example where the semiconductor chips 12 are mounted on both surfaces of the substrate 10. FIG. 6(b) shows an example where the semiconductor chips 12 are stacked and mounted on one of the surfaces of the substrate 10. FIG. 6(c) shows an example including a plurality of semiconductor chips 12 mounted on one of the surfaces of the semiconductor substrate 10. FIG. 6(d) shows an example where the semiconductor chips 12 are mounted on both surfaces of the substrate and a plurality of semiconductor chips 12 are further mounted on the surface of the substrate.
  • A wiring pattern is formed on the surface of the [0006] substrate 10. In all the examples shown in the drawings, the semiconductor chips 12 and the wiring pattern are electrically connected to one another by wire bonding. Needless to say, flip-chip bonding, TAB connection, and so forth, can be utilized, instead of wire bonding to electrically connect the semiconductor chips 12 and the wiring pattern.
  • When a plurality of semiconductor chips are mounted on the surface of the [0007] substrate 10 in the semiconductor devices of the types described above, the size of the substrate limits the number of semiconductor chips 12 that can be mounted. When the semiconductor chips 12 are stacked and mounted, too, it is not easy to mount a large number of semiconductor chips. When these semiconductor chips 12 and circuit substrates are mounted to one package in this way, the number of semiconductor chips 12 that can be mounted is limited by the method that merely mounts the semiconductor chips 12 on the substrate 10, and this method cannot yet provide a high integration density and multiple functions.
  • Therefore, a method that laminates wiring patterns, that are to be formed over the substrate, through electric insulating layers, and assembles the semiconductor chips inside the substrate has been proposed as a method of providing a higher integration density and multiple functions of semiconductor devices. FIG. 7 shows an example of such a method. [0008] Semiconductor chips 12 are buried into a resin substrate 14, wiring patterns 18 are laminated through electric insulating layers 16, and the wiring patterns 18 and the semiconductor chips 12 are electrically connected to give a semiconductor device.
  • Extremely thin semiconductor wafers have been produced in recent years, and semiconductor chips having a thickness of about 50 μm have been fabricated. Electric insulating layers for laminating wiring patterns have a thickness of about 100 μm. Therefore, semiconductor chips and circuit components can be buried and assembled into a package by using the thin-type semiconductor chips. [0009]
  • SUMMARY OF THE INVENTION
  • As described above, semiconductor chips and the circuit components that are extremely thin and small in size have recently been produced, and semiconductor devices having these semiconductor chips and circuit components assembled inside a package can now be produced. [0010]
  • It is an object of the present invention to provide a semiconductor device having the built-in semiconductor chips, etc, and being capable of effectively achieving high integration density and multiple functions, and a production method of a semiconductor device that can reliably produce a semiconductor device having built-in semiconductor chips, and the like. [0011]
  • To accomplish the objects described above, the present invention provides a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate and insulating layers each interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected to each other through a conductor portions penetrating through the insulating layer interposed between the adjacent wiring patterns, wherein each of the insulating layers is formed integrally, and a semiconductor chip is mounted in at least one of the insulating layers, is thinner than said at least one insulating layer and is electrically connected by flip-chip bonding to one layer of the wiring patterns adjacent to at least one insulating layer on the side of the core substrate. [0012]
  • In the semiconductor device according to the present invention, circuit components such as capacitors, resistors, etc, thinner than said at least one insulating layer may be mounted in said at least one insulating layer and may be electrically connected to the wiring pattern. [0013]
  • In a preferred embodiment according to the present invention, the wiring patterns are formed on both surfaces of the core substrate, and are electrically connected to each other through conductor portions so disposed as to penetrate through the core substrate. [0014]
  • According to another aspect of the present invention, there is provided a method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate, and insulating layers each interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected to each other through conductor portions penetrating through the insulating layer interposed between the adjacent wiring patterns, the method comprising the steps of: press-bonding an electric insulating film to a surface of the core substrate, on which surface semiconductor chips connected electrically to the wiring patterns by flip-chip bonding are mounted, to form an electric insulating layer covering the semiconductor chips and the wiring patterns; forming via-holes in the electric insulating layers to expose the wiring pattern as a bottom thereof; forming a plating power feeding layer for electrolytic plating on an inner surface of the via-holes and on a surface of the electric insulating layer, electrolytically plating the plating power feed layer to form a via-portion on the inner surface of each of the via-holes and a conductor layer on the surface of the electric insulating layer; etching the conductor layer to form a wiring pattern electrically connected to the wiring pattern of a lower layer through the via-portion; and mounting the semiconductor chips on the wiring pattern, and forming an electrical connection, by flip-chip bonding. [0015]
  • According to still another aspect of the present invention, there is provided a method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate, and insulating layers each interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected to each other through conductor portions penetrating through the insulating layer interposed between the adjacent wiring patterns, the method comprising the steps of: press-bonding an electric insulating film to a surface of the core substrate, on which surface semiconductor chips connected electrically to the wiring patterns by flip-chip bonding are mounted, to form an electric insulating layer covering the semiconductor chips and the wiring patterns; forming via-holes in the electric insulating layer to expose the wiring patterns as a bottom thereof; forming a plating power feeding layer for electrolytic plating, on an inner surface of the via-holes and on a surface of the electric insulating layers; forming a resist pattern exposing a portion, on which the wiring pattern is to be formed, on the plating power feed layer, and conducting electrolytic plating with the resist pattern as a mask; removing the resist pattern, removing the plating power feed layer exposed after the removal of the resist pattern, and forming a wiring pattern electrically connected to the wiring pattern of a lower layer through a via-portion formed in each of the via-holes; and mounting semiconductor chips on the wiring pattern, and forming an electric connection, by flip-chip bonding. [0016]
  • According to still another aspect of the present invention, there is provided a method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate, and insulating layers each interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected to each other through conductor portions penetrating through the insulating layer interposed between the adjacent wiring patterns, the method comprising the steps of: press-bonding one of the surfaces of an electric insulating film having a conductor layer formed on the other surface thereof to a surface of the core substrate, on which surface semiconductor chips connected electrically to the wiring pattern by flip-chip bonding are mounted, to form an electric insulating layer covering the semiconductor chips and the wiring patterns; etching the conductor layer to form a wiring pattern on a surface of the electric insulating layer; forming via-holes in the electric insulating layer to expose the wiring pattern of a lower layer as a bottom thereof; forming a connection portion in each of the via-holes so as to electrically connect the wiring pattern of a lower layer and the wiring pattern formed in the electric insulating layer; and mounting the semiconductor chips, and forming an electrical connection, by flip-chip bonding to the wiring pattern formed on the surface of the electric insulating layer. [0017]
  • According to still another aspect of the present invention, there is provided a method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on the core substrate, and insulating layers each interposed between the wiring patterns, each adjacent pair of the wiring patterns being electrically connected to each other through conductor portions penetrating through the insulating layer interposed between the adjacent wiring patterns, the method comprising the steps of: press-bonding one of the surfaces of an electric insulating film having the semiconductor chips mounted thereon and electrically connected to the wiring pattern by flip-chip bonding and having a predetermined wiring pattern formed on the other surface thereof, to a surface of the core substrate, on which surface semiconductor chips connected electrically to the wiring pattern by flip-chip bonding are mounted, to form an electric insulating layer covering the semiconductor chips and the wiring patterns; forming via-holes in the electric insulating layer to expose the wiring pattern of a lower layer as a bottom thereof; and forming a connection portion in each of the via-holes to electrically connect the wiring pattern of a lower layer to the wiring pattern formed on the electric insulating layer. [0018]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is an explanatory view showing a production method of a semiconductor device according to the present invention; [0019]
  • FIG. 2 is an explanatory view showing the state where testing pads are formed on a wiring pattern; [0020]
  • FIG. 3 is an explanatory view showing a production method of a semiconductor device according to the present invention; [0021]
  • FIG. 4 is an explanatory view showing another production method of a semiconductor device according to the present invention; [0022]
  • FIG. 5 is an explanatory view showing still another production method of a semiconductor device according to the present invention; [0023]
  • FIG. 6 is a sectional view showing a construction of a conventional semiconductor device having a plurality of semiconductor chips mounted to a substrate; and [0024]
  • FIG. 7 is a sectional view showing a construction of a conventional semiconductor device having semiconductor chips buried in a substrate. [0025]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Hereinafter, preferred embodiments of the present invention will be explained in detail with reference to the accompanying drawings. [0026]
  • FIGS. 1 and 2 are explanatory views showing a method of producing a semiconductor device according to the present invention. FIG. 1([0027] a) shows a core substrate 20 for forming wiring patterns on both surfaces thereof. The wiring patterns 22 a are formed on both surfaces of the core substrate 20, and are electrically connected to each other through conductor portions 26 formed on an inner wall surface of through-holes 24 so formed as to penetrate through a resin substrate 20 a.
  • The [0028] core substrate 20 is formed in the following way, for example. The resin substrate 20 a having a copper foil deposited to both surfaces thereof is first etched chemically to remove the copper foil. The through-holes 24 are then formed in the resin substrate 20 a. Electroless copper plating and electrolytic copper plating are conducted to form the conductor portion 26 inside each through-hole 24, and to form a conductor layer on the surface of the resin substrate 20 a. The conductor layer is chemically etched to give the wiring pattern 22 a. Because the copper foil deposited to the resin substrate 20 a is etched away, adhesion between the conductor layer formed by electroless copper plating and electrolytic copper plating and the resin substrate 20 a can be improved. Because the conductor layer is formed to a small thickness by plating, the wiring pattern 22 a can be formed in a high density. Reference numeral 28 denotes a resin material packed into the through-hole 24.
  • FIG. 1([0029] b) shows the state where semiconductor chips 12 are mounted to one of the surfaces of the core substrate 20. In this embodiment, each semiconductor chip 12 is mounted by a flip-chip method. Reference numeral 23 in FIG. 1(a) denotes a pad portion for connecting the semiconductor chip 12 by the flip-chip bonding method. Since the semiconductor chip 12 has a thickness of about 50 μm, the height of a bump for flip-chip bonding is about 20 μm. The bump is typically made of solder and may be made of other metals such as gold.
  • The mounting method of the [0030] semiconductor chip 12 by flip-chip bonding provides the advantage that the semiconductor chip 12 can be tested while it is being mounted. When the functions of the semiconductor chips 12 can be tested, extremely large advantages can be obtained in the case of a semiconductor device having a large number of semiconductor chips 12 mounted thereto in order to improve the reliability of products and to lower a defect ratio. To test the semiconductor chips 12, it is advisable to form testing pads 221 shown in FIG. 2 when the wiring pattern 22 a is formed. The testing pads 221 are used for connecting terminals of a testing apparatus.
  • The [0031] semiconductor chips 12 that prove defective by the test can be removed from the substrate by re-heating to melt the bumps, and new semiconductor chips 12 are mounted after the pad portions 23 are cleaned.
  • When the semiconductor chips [0032] 12 are mounted by flip-chip bonding, an under-fill material 13 may be packed to the lower surface of the semiconductor chips 12 so that the semiconductor chips 12 can be reliably bonded to the core substrate 20.
  • FIG. 1([0033] b) shows the state where one semiconductor chip 12 is mounted to one of the surfaces of the core substrate 20, but the semiconductor chip 12 can also be mounted to the other surface of the core substrate 20. Further, a plurality of semiconductor chips 12 can be mounted to one, or both, of the surfaces.
  • FIG. 1([0034] c) shows a step of bonding electric insulating pre-pregs 30 and 30 to both surfaces of each core substrate 20 in order to form electric insulating layers on both surfaces of the core substrate 20 after the semiconductor chip 12 is mounted. The pre-pregs 30 and 30 can be obtained by shaping a thermosetting resin such as a polyphenylene ether or a polyimide into a film shape having adhesion property. They are bonded to the core substrate 20 by thermal press-bonding, and serve as the electric insulating layers 32 a that electrically insulate the wiring patterns. This embodiment uses the pre-pregs 30 and 30 that provide a thickness of about 100 μm to the electric insulating layer 32 a. In consequence, the semiconductor chip 12 and the wiring pattern 22 a of the first layer are covered with the electric insulating layer 32 a.
  • FIG. 1([0035] d) shows the state where via-holes 34 are formed after the pre-pregs 30 are bonded to both surfaces of the core substrate 20. The via-holes 34 are formed by irradiating a laser beam onto the electric insulating layer 32 a and exposing the wiring pattern 22 a of the lower layer to the bottom surface at predetermined positions of the electric insulating layer 32 a.
  • Next, electroless copper plating and electrolytic copper plating are conducted to cover the bottom surface and inner wall surface of the via-[0036] hole 34 with the conductor layer and to form the conductor layer on the surface of the electric insulating layer 32 a. The conductor layer on the surface of the electric insulating layer 32 b is etched to form a conductor pattern 22 b of the second layer. The conductor layer deposited to the inner surface of the via-hole 34 functions as a via-portion 36 that electrically connects the wiring pattern 22 a of the first layer to the wiring pattern 22 b of the second layer (FIG. 1(c)). Incidentally, the inside of the via-hole 34 may be packed with plating, in which the via-hole 34 is packed with electrolytic copper plating applied on an electroless copper plating.
  • FIG. 3([0037] a) shows the state where the semiconductor chip 12 is mounted by flip-chip bonding to the substrate on which the wiring pattern 22 b of the second layer is formed. The mounting method of the semiconductor chip 12 is the same as the mounting method of the semiconductor chip 12 to the first layer. While the semiconductor chip 12 is being connected afresh by flip-chip bonding, the test of the semiconductor chip 12 and other conduction tests are carried out. In this case, too, testing pads are formed on the wiring pattern 22 b in the same way as in FIG. 2.
  • In FIG. 3([0038] a), circuit components such as capacitors, resistors, etc, are shown mounted besides the semiconductor chips 12. This mounting method of the circuit components 40 such as the capacitors and resistors as the chip components is effective because it can easily mount even capacitors having large capacity, and so forth.
  • FIG. 3([0039] b) shows the state where the pre-pregs 30 are heat-bonded to both surfaces of the substrate from the state shown in FIG. 3(a) to form electric insulating layers 32 b as the second layer, and a wiring pattern 22 c of the third layer is so formed on the surface of this electric insulating layer 32 b as to be electrically connected to the wiring pattern 22 b. The construction in which the second layer wiring pattern 22 b and the third layer wiring pattern 22 c are electrically connected through the via-portion 36 is the same as the construction in which the first layer wiring pattern 22 a and the second layer wiring pattern 22 b are electrically connected through the via-portion 36.
  • After the [0040] wiring pattern 22 c is formed, the surface of the substrate is covered with a protective film 42 such as a solder resist. The protective film 42 covers the surface of the substrate other than the connection portion 22 d connected by flip-chip bonding to the semiconductor chip 12 and land portions 38 for connecting external connection terminals among the wiring pattern 22 c.
  • FIG. 3([0041] c) shows the state where the semiconductor chips 12 are mounted to one of the surfaces of the substrate and external connection terminals 44 are bonded to the other surface of the substrate, finally completing the semiconductor device. The semiconductor chips 12 are mounted by flip-chip bonding to the third layer, too. Solder balls are bonded to the land portions 38 to fit the external connection terminals 44.
  • In the semiconductor device according to this embodiment, the [0042] wiring patterns 22 a, 22 b and 22 c are laminated through the electric insulating layers 32 a and 32 b, and the semiconductor chips 12 and the circuit components 40 disposed inside the substrate are electrically connected to the wiring patterns 22 a, 22 b and 22 c.
  • The thickness of the semiconductor chips [0043] 12 built in the semiconductor device is about 50 μm and the thickness of the electric insulating layers 32 a and 32 b is about 100 μm. Therefore, even when the electric insulating layers 32 a and 32 b are laminated in a plurality of layers over both surfaces of the core substrate 20, the overall thickness of the semiconductor device can be easily limited to about 1 mm or below. In this way, the semiconductor device according to this embodiment can be provided in an extremely compact product form in which a plurality of semiconductor chips 12 and the circuit components 40 are incorporated. The wiring patterns 22 a, 22 b and 22 c formed over the substrate can be appropriately patterned in match with the mounting positions of the semiconductor chips 12 and the circuit components. Therefore, the semiconductor device can be produced while the arrangement of the semiconductor chips 12 and the circuit components 40 is freely set. Since the semiconductor chips 12 and the circuit components 40 are built in the substrate, the distance of the wiring patterns for connecting the components can be shortened, and high-speed signal performance of the semiconductor device can be improved.
  • Incidentally, the production method of the semiconductor device according to the present invention is not particularly limited to the method described above. To form the [0044] wiring patterns 22 a, 22 b and 22 c by lamination, for example, the embodiment described above forms the via-holes 34 in the electric insulating layers 32 a and 32 b and then forms a power feeding layer for electrolytic copper plating by applying electroless copper plating. However, the plating power feed layer can be formed by a sputtering process in place of electroless copper plating. When the conductor layer is etched to form a predetermined wiring pattern, it is possible to employ a method that etches both the conductor layer formed by electrolytic copper plating and the underlying conductor layer formed by electroless copper plating and forms the wiring pattern, or a method that first forms a plating power feed layer, then forms a resist pattern exposing the portion at which the wiring pattern is formed, conducts electrolytic copper plating to form a wiring pattern portion to a large thickness, removes the resist pattern and etches away the plating power feed layer at portions other than the portions that serves as the wiring pattern (semi-additive method).
  • FIG. 4 shows a production method of a semiconductor device according to another embodiment of the present invention. This example uses a film material obtained by depositing a [0045] copper foil 31 to one of the surfaces of a pre-preg as a film 50 for forming an electric insulating layer when it is heat-bonded to a substrate.
  • FIG. 4([0046] a) shows a production step of bonding a film 50 formed by depositing the copper foil 31 to one of the surfaces of the pre-preg 30 to the core substrate 20 (under the state shown in FIG. 1(b)) to which semiconductor chips 21 are mounted by flip-chip bonding.
  • FIG. 4([0047] b) shows the state where the film 50 is heat-bonded to a core substrate 20, electric insulating layers 32 a are formed on both surfaces of the core substrate 20 and the copper foil 31 deposited to one of the surfaces of the pre-preg 30 is etched to form a wiring pattern 22 b of the second layer.
  • FIG. 4([0048] c) shows the state where laser beams are irradiated onto the electric insulating layers 32 a formed on both surfaces of the core substrate 20 to form via-holes 34. When the copper foil 31 is etched to form the wiring pattern 22 b in the process step shown in FIG. 4(b), the copper foil 31 is removed from the portions at which the via-holes 34 are to be formed so that the via-holes 34 can be easily formed by the irradiation of the laser beam. When the electric insulating layer 32 a is exposed in match the shape of the via-holes 34, the via-holes 34 having a predetermined shape can be easily formed through irradiation by the laser beam.
  • FIG. 4([0049] d) shows the state where a conductive paste 35 is packed into the via-holes 34 so as to electrically connect the wiring pattern 22 a of the first layer to the wiring pattern 22 b of the second layer. It is also possible to form a conductor layer on the inner surface of each via-hole 34 as a connection portion for forming the via-hole 34 to form a via-portion instead of packing the conductive paste 35.
  • After the [0050] wiring patterns 22 a and 22 b are thus connected electrically, the semiconductor chips 12 of the next layer are mounted while being electrically connected to the wiring pattern 22 b of the second layer. In this case, too, the semiconductor chips 12 are mounted by flip-chip bonding in the same way as in the embodiment described already.
  • When the pre-preg [0051] 30 having the copper foil 31 deposited on one of the surfaces thereof is used, the wiring patterns can be serially laminated, and a semiconductor device having the semiconductor chips 12 and the circuit components 40 buried inside the substrate can be produced.
  • FIG. 5 shows a production method of a semiconductor device according to still another embodiment of the present invention. In this embodiment, [0052] semiconductor chips 12 are mounted to a core substrate 20 as shown in FIG. 1(b) and then a film 60, on which a wiring pattern 22 b is formed in advance and predetermined semiconductor chips 12 and circuit components are mounted, is heat-bonded to the core substrate 20 to fabricate the semiconductor device.
  • The [0053] film 60 includes the wiring pattern 22 b, as the second layer of the substrate that is formed in advance into a predetermined pattern on one of the surfaces of the pre-preg 30 having an electrical insulating property and adhesion property such as polyimide or polyphenylene. This embodiment uses the film 60 having mounted thereto the predetermined semiconductor chips 12 and circuit components 40 to be mounted to the second layer.
  • The [0054] film 60 uses the pre-preg 30 having the copper foil deposited to one of the surfaces thereof as a film material, and the copper foil is etched into a predetermined pattern. The semiconductor chips 12 are mounted to the film 60 by the flip-chip bonding method and the predetermined circuit components 40 are mounted, too.
  • FIG. 5([0055] b) shows the state where the film 60 is positioned and heat-bonded to the core substrate 20. The pre-preg 30 is heat-bonded to the core substrate 20, forming the electric insulating layer 32 a. The electric insulating layer 32 a supports the wiring pattern 22 b of the second layer and the semiconductor chips 12 electrically connected to the wiring pattern 22 b.
  • FIG. 5([0056] c) shows the state where the laser beam is irradiated to the electric insulating layer 32 a to form via-holes 34.
  • FIG. 5([0057] d) shows the state where a conductive paste 35 is packed into the via-holes 34. In consequence, the conductive paste 35 electrically connects the wiring pattern 22 a of the first layer to the wiring pattern 22 b of the second layer.
  • When the construction shown in FIG. 4([0058] d) is compared with the construction shown in FIG. 5(d), the construction shown in FIG. 5(d) is different in that the semiconductor chips 12 are already mounted to the second layer.
  • The electric insulating [0059] layer 32 b of the second layer is formed in the same way as described above. Namely, the film 60 comprising the pre-preg 30 in which the wiring pattern is formed in advance on one of its surfaces and the predetermined semiconductor chips 12 and circuit components 40 are mounted is further heat-bonded. Since the semiconductor chips 12 and the wiring pattern 22 b are covered with the electric insulating layer 32 b, the via-holes 34 are formed in the electric insulating layer 32 b formed afresh in the same way as the method described above, and the conductive paste 35 is packed into the via-holes 34, thereby giving the semiconductor device in which the semiconductor chips 12 and the circuit components 40 are electrically connected to the required wiring patterns 22 a, 22 b and 22 c.
  • Incidentally, the method of each of the embodiments explained above can be selected and utilized suitably to electrically connect the wiring pattern between the layers and to serially laminate the electric insulating layers and the wiring patterns for producing the semiconductor device, and the sequence of the steps in the foregoing embodiments is not restrictive, in particular. [0060]
  • Though the semiconductor chips [0061] 12 are mounted by flip-chip bonding in the present invention, it is also possible to employ a method that forms solder bumps on the semiconductor chips 12 for the purpose of connection, a method that forms gold stud bumps on the semiconductor chips 12 and forms solder bumps at pad portions on the substrate side for connection, and so forth.
  • In the foregoing embodiments, the same number of electric insulating layers and wiring patterns are disposed on both surfaces of the [0062] core substrate 20, but the numbers of the electric insulating layers and the wiring patterns are not limited, in particular.
  • In the semiconductor device and the production method thereof according to the present invention, the semiconductor chips and required circuit components are assembled and mounted to the inside layers of the substrate. Therefore, a semiconductor device having composite functions can be formed extremely compactly, and a semiconductor device having excellent performance can be obtained. Since the semiconductor chips are mounted by flip-chip bonding, semiconductor devices can be produced while a product test is being carried out, and the reliability of the products can be improved by preventing the occurrence of defective products. [0063]

Claims (7)

1. A semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on said core substrate and insulating layers each interposed between said wiring patterns, each adjacent pair of said wiring patterns being electrically connected to each other through conductor portions penetrating through said insulating layer interposed between said adjacent wiring patterns, wherein:
each of said insulating layers is formed integrally, and a semiconductor chip is mounted in at least one of said insulating layers, is thinner than said at least one insulating layer, and is electrically connected by flip-chip bonding to one layer of said wiring patterns adjacent to said at least one insulating layer on the side of said core substrate.
2. A semiconductor device according to
claim 1
, wherein circuit components such as capacitors, resistors, etc, thinner than said at least one insulating layer are mounted in said at least one insulating layer and are electrically connected to said wiring pattern.
3. A semiconductor device according to
claim 1
or
2
, wherein said wiring patterns are formed on both surfaces of said core substrate, and are electrically connected to each other through said conduction portions so disposed as to penetrate through said core substrate.
4. A method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on said core substrate, and insulating layers each interposed between said wiring patterns, each adjacent pair of said wiring patterns being electrically connected to each other through conductor portions penetrating through said insulating layer interposed between said adjacent wiring patterns, said method comprising the steps of:
press-bonding an electric insulating film to a surface of the core substrate, on which surface semiconductor chips connected electrically to said wiring patterns by flip-chip bonding are mounted, to form an electric insulating layer covering said semiconductor chips and said wiring patterns;
forming via-holes in said electric insulating layers to expose said wiring pattern as a bottom thereof;
forming a plating power feed layer for electrolytic plating on an inner surface of said via-holes and on a surface of said electric insulating layer, electrolytically plating said plating power feed layer to form a via-portion on the inner surface of each of said via-holes and a conductor layer on the surface of said electric insulating layer;
etching said conductor layer to form a wiring pattern electrically connected to said wiring pattern of a lower layer through said via-portion; and
mounting said semiconductor chips on said wiring pattern, and forming an electrical connection, by flip-chip bonding.
5. A method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on said core substrate, and insulating layers each interposed between said wiring patterns, each adjacent pair of said wiring patterns being electrically connected to each other through conductor portions penetrating through said insulating layer interposed between said adjacent wiring patterns, said method comprising the steps of:
press-bonding an electric insulating film to a surface of the core substrate, on which surface semiconductor chips connected electrically to said wiring patterns by flip-chip bonding are mounted, to form an electric insulating layer covering said semiconductor chips and said wiring patterns;
forming via-holes in said electric insulating layer to expose said wiring patterns as a bottom thereof;
forming a plating power feed layer for electrolytic plating, on an inner surface of said via-holes and on a surface of said electric insulating layers;
forming a resist pattern exposing a portion, on which said wiring pattern is to be formed, on said plating power feed layer, and conducting electrolytic plating with said resist pattern as a mask;
removing said resist pattern, removing said plating power feed layer exposed after the removal of said resist pattern, and forming a wiring pattern electrically connected to said wiring pattern of a lower layer through a via-portion formed in each of said via-holes; and
mounting semiconductor chips on said wiring pattern, and forming an electrical connection, by flip-chip bonding.
6. A method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on said core substrate, and insulating layers each interposed between said wiring patterns, each adjacent pair of said wiring patterns being electrically connected to each other through conductor portions penetrating through said insulating layer interposed between said adjacent wiring patterns, said method comprising the steps of:
press-bonding one of the surfaces of an electric insulating film having a conductor layer formed on the other surface thereof to a surface of the core substrate, on which surface semiconductor chips electrically connected to said wiring pattern by flip-chip bonding are mounted, to form an electric insulating layer covering said semiconductor chips and said wiring patterns;
etching said conductor layer to form a wiring pattern on a surface of said electric insulating layer;
forming via-holes in said electric insulating layer to expose said wiring pattern of a lower layer as a bottom thereof;
forming a connection portion in each of said via-holes so as to electrically connect said wiring pattern of a lower layer and said wiring pattern formed in said electric insulating layer; and
mounting said semiconductor chips while being electrically connected by flip-chip bonding to said wiring pattern formed on the surface of said electric insulating layer.
7. A method of producing a semiconductor device including an insulating core substrate, a plurality of layers of wiring patterns on said core substrate, and insulating layers each interposed between said wiring patterns, each adjacent pair of said wiring patterns being electrically connected to each other through conductor portions penetrating through said insulating layer interposed between said adjacent wiring patterns, said method comprising the steps of:
press-bonding one of the surfaces of an electric insulating film having said semiconductor chips mounted thereon and electrically connected to said wiring pattern by flip-chip bonding and having a predetermined wiring pattern formed on the other surface thereof, to a surface of the core substrate, on which surface semiconductor chips connected electrically to said wiring pattern by flip-chip bonding are mounted, to form an electric insulating layer covering said semiconductor chips and said wiring patterns;
forming via-holes in said electric insulating layer to expose said wiring pattern of a lower layer as a bottom thereof; and
forming a connection portion in each of said via-holes to electrically connect said wiring pattern of a lower layer to said wiring pattern formed on said electric insulating layer.
US09/734,855 1999-12-16 2000-12-11 Semiconductor device and production method thereof Abandoned US20010004130A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/335,689 US6861284B2 (en) 1999-12-16 2003-01-02 Semiconductor device and production method thereof
US10/852,063 US20040262735A1 (en) 1999-12-16 2004-05-24 Semiconductor device and production method thereof

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP35774799A JP3670917B2 (en) 1999-12-16 1999-12-16 Semiconductor device and manufacturing method thereof
JP11-357747 1999-12-16

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/335,689 Division US6861284B2 (en) 1999-12-16 2003-01-02 Semiconductor device and production method thereof

Publications (1)

Publication Number Publication Date
US20010004130A1 true US20010004130A1 (en) 2001-06-21

Family

ID=18455723

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/734,855 Abandoned US20010004130A1 (en) 1999-12-16 2000-12-11 Semiconductor device and production method thereof
US10/335,689 Expired - Lifetime US6861284B2 (en) 1999-12-16 2003-01-02 Semiconductor device and production method thereof
US10/852,063 Abandoned US20040262735A1 (en) 1999-12-16 2004-05-24 Semiconductor device and production method thereof

Family Applications After (2)

Application Number Title Priority Date Filing Date
US10/335,689 Expired - Lifetime US6861284B2 (en) 1999-12-16 2003-01-02 Semiconductor device and production method thereof
US10/852,063 Abandoned US20040262735A1 (en) 1999-12-16 2004-05-24 Semiconductor device and production method thereof

Country Status (2)

Country Link
US (3) US20010004130A1 (en)
JP (1) JP3670917B2 (en)

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1304742A2 (en) * 2001-10-18 2003-04-23 Matsushita Electric Industrial Co., Ltd. Component built-in module and method for producing the same
US20030122238A1 (en) * 2001-12-28 2003-07-03 Chung-Ju Wu Integrated circuit package capable of improving signal quality
US20030127725A1 (en) * 2001-12-13 2003-07-10 Matsushita Electric Industrial Co., Ltd. Metal wiring board, semiconductor device, and method for manufacturing the same
US6692883B2 (en) * 2000-04-21 2004-02-17 Fuji Photo Film Co., Ltd. Positive photoresist composition
US20040049912A1 (en) * 2002-07-09 2004-03-18 Shinko Electric Industries Co., Ltd. Component-embedded board fabrication method and apparatus for high-precision and easy fabrication of component-embedded board with electronic components embedded in wiring board
EP1418617A2 (en) * 2002-11-05 2004-05-12 Shinko Electric Co. Ltd. Semiconductor device and method of manufacturing the same
EP1427006A1 (en) * 2002-12-03 2004-06-09 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
EP1441389A3 (en) * 2003-01-23 2004-08-04 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
EP1447850A2 (en) * 2003-02-13 2004-08-18 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US20040245614A1 (en) * 2003-06-03 2004-12-09 Casio Computer Co., Ltd. Semiconductor package having semiconductor constructing body and method of manufacturing the same
US20050130413A1 (en) * 2001-09-03 2005-06-16 Nec Corporation Interconnecting substrate for carrying semiconductor device, method of producing thereof and package of semiconductor device
US20050140021A1 (en) * 2003-11-10 2005-06-30 Casio Computer., Ltd. Semiconductor device and manufacturing method thereof
US20050230835A1 (en) * 2004-04-20 2005-10-20 Shinko Electric Industries Co., Ltd. Semiconductor device
US20070018313A1 (en) * 2005-07-21 2007-01-25 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US20070045867A1 (en) * 2005-08-26 2007-03-01 Shinko Electric Industries Co., Ltd. Board having electronic parts mounted by using under-fill material and method for producing the same
US20070264754A1 (en) * 2004-03-31 2007-11-15 Casio Computer Co., Ltd. Method of fabricating a semiconductor device incorporating a semiconductor constructing body and an interconnecting layer which is connected to a ground layer via a vertical conducting portion
US7402457B2 (en) 2001-09-28 2008-07-22 Siemens Aktiengesellschaft Method for making contact with electrical contact with electrical contact surfaces of substrate and device with substrate having electrical contact surfaces
US20080284017A1 (en) * 2007-05-17 2008-11-20 Samsung Electronics Co., Ltd. Methods of fabricating circuit board and semiconductor package, and circuit board and semiconductor package fabricated using the methods
US20090261460A1 (en) * 2007-06-20 2009-10-22 Stats Chippac, Ltd. Wafer Level Integration Package
US20150201497A1 (en) * 2009-12-16 2015-07-16 Intel Corporation High-density inter-package connections for ultra-thin package-on-package structures, and processes of forming same
US20170148720A1 (en) * 2014-11-04 2017-05-25 Via Alliance Semiconductor Co., Ltd. Circuit substrate and semiconductor package structure

Families Citing this family (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3670917B2 (en) * 1999-12-16 2005-07-13 新光電気工業株式会社 Semiconductor device and manufacturing method thereof
JP2001308095A (en) * 2000-04-19 2001-11-02 Toyo Kohan Co Ltd Semiconductor device and method of manufacture
JP4934900B2 (en) * 2000-12-15 2012-05-23 イビデン株式会社 Manufacturing method of multilayer printed wiring board
US20020175402A1 (en) * 2001-05-23 2002-11-28 Mccormack Mark Thomas Structure and method of embedding components in multi-layer substrates
JP3595283B2 (en) * 2001-06-27 2004-12-02 日本特殊陶業株式会社 Wiring board and method of manufacturing the same
US20030006494A1 (en) * 2001-07-03 2003-01-09 Lee Sang Ho Thin profile stackable semiconductor package and method for manufacturing
JP2003046034A (en) * 2001-07-31 2003-02-14 Nec Kagobutsu Device Kk Resin-sealed semiconductor device
US6867501B2 (en) 2001-11-01 2005-03-15 Rohm Co., Ltd. Semiconductor device and method for manufacturing same
TWI237354B (en) * 2002-01-31 2005-08-01 Advanced Semiconductor Eng Stacked package structure
JP4056360B2 (en) 2002-11-08 2008-03-05 沖電気工業株式会社 Semiconductor device and manufacturing method thereof
KR100505665B1 (en) * 2003-01-14 2005-08-03 삼성전자주식회사 Tape Package having backside test pad and method for electrical testing thereof
DE10345391B3 (en) * 2003-09-30 2005-02-17 Infineon Technologies Ag Multi-chip module for a semiconductor device comprises a rewiring arrangement formed as a contact device on the substrate and on a contact protrusion
US20050258533A1 (en) * 2004-05-21 2005-11-24 Matsushita Electric Industrial Co., Ltd. Semiconductor device mounting structure
US20060278976A1 (en) * 2004-09-02 2006-12-14 Koninklijke Phillips Electronics N.C. Semiconductor device, method and manufacturing same, identification label and information carrier
JPWO2006028155A1 (en) * 2004-09-08 2008-05-08 日本電気株式会社 Module type electronic components and electronic equipment
TWI264257B (en) * 2004-11-24 2006-10-11 Via Tech Inc Signal transmission structure and circuit substrate thereof
JP4945919B2 (en) * 2005-04-25 2012-06-06 凸版印刷株式会社 BGA type multilayer circuit board
JP4871572B2 (en) * 2005-11-10 2012-02-08 ローム株式会社 Semiconductor device and manufacturing method of semiconductor device
US7344917B2 (en) * 2005-11-30 2008-03-18 Freescale Semiconductor, Inc. Method for packaging a semiconductor device
US20070231475A1 (en) * 2006-03-31 2007-10-04 Tadanori Shimoto Conductor structure on dielectric material
US20090273005A1 (en) * 2006-07-24 2009-11-05 Hung-Yi Lin Opto-electronic package structure having silicon-substrate and method of forming the same
US20090273004A1 (en) * 2006-07-24 2009-11-05 Hung-Yi Lin Chip package structure and method of making the same
US7732233B2 (en) * 2006-07-24 2010-06-08 Touch Micro-System Technology Corp. Method for making light emitting diode chip package
TWI320237B (en) * 2006-07-24 2010-02-01 Si-substrate and structure of opto-electronic package having the same
JP2008159694A (en) * 2006-12-21 2008-07-10 Shinko Electric Ind Co Ltd Manufacturing method of electronic component
KR100826988B1 (en) * 2007-05-08 2008-05-02 주식회사 하이닉스반도체 Printed circuit board and flip chip package using the same
JP4802155B2 (en) * 2007-08-07 2011-10-26 京セラSlcテクノロジー株式会社 Wiring board
JP5222509B2 (en) * 2007-09-12 2013-06-26 ルネサスエレクトロニクス株式会社 Semiconductor device
US20090170241A1 (en) * 2007-12-26 2009-07-02 Stats Chippac, Ltd. Semiconductor Device and Method of Forming the Device Using Sacrificial Carrier
TWI356479B (en) * 2008-03-04 2012-01-11 Advanced Semiconductor Eng Package structure with embedded die and method of
US7880293B2 (en) * 2008-03-25 2011-02-01 Stats Chippac, Ltd. Wafer integrated with permanent carrier and method therefor
US7969018B2 (en) * 2008-07-15 2011-06-28 Infineon Technologies Ag Stacked semiconductor chips with separate encapsulations
US7858441B2 (en) * 2008-12-08 2010-12-28 Stats Chippac, Ltd. Semiconductor package with semiconductor core structure and method of forming same
JP4833307B2 (en) * 2009-02-24 2011-12-07 インターナショナル・ビジネス・マシーンズ・コーポレーション Semiconductor module, terminal plate, method for manufacturing terminal plate, and method for manufacturing semiconductor module
US8513792B2 (en) * 2009-04-10 2013-08-20 Intel Corporation Package-on-package interconnect stiffener
US10297550B2 (en) * 2010-02-05 2019-05-21 Taiwan Semiconductor Manufacturing Company, Ltd. 3D IC architecture with interposer and interconnect structure for bonding dies
US8455995B2 (en) 2010-04-16 2013-06-04 Taiwan Semiconductor Manufacturing Company, Ltd. TSVs with different sizes in interposers for bonding dies
US8426961B2 (en) * 2010-06-25 2013-04-23 Taiwan Semiconductor Manufacturing Company, Ltd. Embedded 3D interposer structure
US9490196B2 (en) * 2011-10-31 2016-11-08 Intel Corporation Multi die package having a die and a spacer layer in a recess
KR102281460B1 (en) * 2015-01-22 2021-07-27 삼성전기주식회사 Embedded board and method of manufacturing the same
US9721880B2 (en) * 2015-12-15 2017-08-01 Intel Corporation Integrated circuit package structures

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5157589A (en) * 1990-07-02 1992-10-20 General Electric Company Mutliple lamination high density interconnect process and structure employing thermoplastic adhesives having sequentially decreasing TG 's
TW256013B (en) * 1994-03-18 1995-09-01 Hitachi Seisakusyo Kk Installation board
US5524339A (en) * 1994-09-19 1996-06-11 Martin Marietta Corporation Method for protecting gallium arsenide mmic air bridge structures
US6025995A (en) * 1997-11-05 2000-02-15 Ericsson Inc. Integrated circuit module and method
JP3670917B2 (en) * 1999-12-16 2005-07-13 新光電気工業株式会社 Semiconductor device and manufacturing method thereof
JP4251421B2 (en) * 2000-01-13 2009-04-08 新光電気工業株式会社 Manufacturing method of semiconductor device

Cited By (77)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6692883B2 (en) * 2000-04-21 2004-02-17 Fuji Photo Film Co., Ltd. Positive photoresist composition
US7338884B2 (en) * 2001-09-03 2008-03-04 Nec Corporation Interconnecting substrate for carrying semiconductor device, method of producing thereof and package of semiconductor device
US20050130413A1 (en) * 2001-09-03 2005-06-16 Nec Corporation Interconnecting substrate for carrying semiconductor device, method of producing thereof and package of semiconductor device
KR100896906B1 (en) * 2001-09-28 2009-05-12 지멘스 악티엔게젤샤프트 Method for contacting electrical contact surfaces of a substrate and device consisting of a substrate having electrical contact surfaces
US7402457B2 (en) 2001-09-28 2008-07-22 Siemens Aktiengesellschaft Method for making contact with electrical contact with electrical contact surfaces of substrate and device with substrate having electrical contact surfaces
US7294587B2 (en) 2001-10-18 2007-11-13 Matsushita Electric Industrial Co., Ltd. Component built-in module and method for producing the same
EP1304742A3 (en) * 2001-10-18 2006-03-29 Matsushita Electric Industrial Co., Ltd. Component built-in module and method for producing the same
US20050269681A1 (en) * 2001-10-18 2005-12-08 Matsushita Electric Industrial Co., Ltd. Component built-in module and method for producing the same
EP1304742A2 (en) * 2001-10-18 2003-04-23 Matsushita Electric Industrial Co., Ltd. Component built-in module and method for producing the same
US20030127725A1 (en) * 2001-12-13 2003-07-10 Matsushita Electric Industrial Co., Ltd. Metal wiring board, semiconductor device, and method for manufacturing the same
US20030122238A1 (en) * 2001-12-28 2003-07-03 Chung-Ju Wu Integrated circuit package capable of improving signal quality
US6744128B2 (en) * 2001-12-28 2004-06-01 Silicon Integrated Systems Corp. Integrated circuit package capable of improving signal quality
US20040049912A1 (en) * 2002-07-09 2004-03-18 Shinko Electric Industries Co., Ltd. Component-embedded board fabrication method and apparatus for high-precision and easy fabrication of component-embedded board with electronic components embedded in wiring board
US20080110021A1 (en) * 2002-07-09 2008-05-15 Shinko Electric Industries Co., Ltd. Component-embedded board fabrication method and apparatus for high-precision and easy fabrication of component-embedded board with electronic components embedded in wiring board
US7707713B2 (en) 2002-07-09 2010-05-04 Shinko Electric Industries Co., Ltd. Component-embedded circuit board fabrication method
US7793412B2 (en) 2002-07-09 2010-09-14 Shinko Electric Industries Co., Ltd. Component-embedded board fabrication method
US7507602B2 (en) 2002-11-05 2009-03-24 Shinko Electric Industries Co., Ltd. Semiconductor device and method of manufacturing the same
US20040119166A1 (en) * 2002-11-05 2004-06-24 Masahiro Sunohara Semiconductor device and method of manufacturing the same
EP1801866A3 (en) * 2002-11-05 2007-12-19 Shinko Electric Industries Co., Ltd. Semiconductor device and method of manufacturing the same
US20050212126A1 (en) * 2002-11-05 2005-09-29 Shinko Electric Industries Co., Ltd. Semiconductor device and method of manufacturing the same
US6958544B2 (en) 2002-11-05 2005-10-25 Shinko Electric Industries Co., Ltd. Semiconductor device and method of manufacturing the same
EP1418617A3 (en) * 2002-11-05 2004-05-26 Shinko Electric Co. Ltd. Semiconductor device and method of manufacturing the same
EP1418617A2 (en) * 2002-11-05 2004-05-12 Shinko Electric Co. Ltd. Semiconductor device and method of manufacturing the same
EP1801866A2 (en) * 2002-11-05 2007-06-27 Shinko Electric Industries Co., Ltd. Semiconductor device and method of manufacturing the same
US20040209399A1 (en) * 2002-12-03 2004-10-21 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US7084009B2 (en) 2002-12-03 2006-08-01 Shinko Electric Industries Co., Ltd. Method of manufacturing a packaging structure for electronic parts buried in an insulating film formed on the electronic parts and a wiring substrate
US6943442B2 (en) 2002-12-03 2005-09-13 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure having mutually connected electronic parts that are buried in a insulating film
US20040113261A1 (en) * 2002-12-03 2004-06-17 Shinko Electric Industries Co., Ltd., Electronic parts packaging structure and method of manufacturing the same
EP1427006A1 (en) * 2002-12-03 2004-06-09 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
EP1441389A3 (en) * 2003-01-23 2004-08-04 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
EP1615264A3 (en) * 2003-01-23 2007-10-10 Shinko Electric Industries Co., Ltd. Method of manufacturing an electronic parts packaging structure
US7498200B2 (en) * 2003-01-23 2009-03-03 Shinko Electric Industries Co., Ltd. Electronic-parts-packaging structure in which a semiconductor chip is mounted on a wiring substrate and buried in an insulation film
US20040159933A1 (en) * 2003-01-23 2004-08-19 Masahiro Sunohara Electronic parts packaging structure and method of manufacturing the same
US7573135B2 (en) 2003-01-23 2009-08-11 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure in which a semiconductor chip is mounted on a wiring substrate and buried in an insulation film
US7285862B2 (en) 2003-01-23 2007-10-23 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure in which a semiconductor chip is mounted on a wiring substrate and buried in an insulation film
US20070222062A1 (en) * 2003-01-23 2007-09-27 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure in which a semiconductor chip is mounted on a wiring substrate and buried in an insulation film
US20070224731A1 (en) * 2003-01-23 2007-09-27 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure in which a semiconductor chip is mounted on a wiring substrate and buried in an insulation film
US20060145359A1 (en) * 2003-02-13 2006-07-06 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US7691673B2 (en) 2003-02-13 2010-04-06 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US7057290B2 (en) 2003-02-13 2006-06-06 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US7545049B2 (en) 2003-02-13 2009-06-09 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure
EP1447850A3 (en) * 2003-02-13 2010-07-21 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US7964950B2 (en) 2003-02-13 2011-06-21 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US20040178510A1 (en) * 2003-02-13 2004-09-16 Masahiro Sunohara Electronic parts packaging structure and method of manufacturing the same
US20090206471A1 (en) * 2003-02-13 2009-08-20 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US20070013048A1 (en) * 2003-02-13 2007-01-18 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
EP1447850A2 (en) * 2003-02-13 2004-08-18 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
WO2004109771A3 (en) * 2003-06-03 2005-03-24 Casio Computer Co Ltd Stackable semiconductor device and method of manufacturing the same
US20040245614A1 (en) * 2003-06-03 2004-12-09 Casio Computer Co., Ltd. Semiconductor package having semiconductor constructing body and method of manufacturing the same
US7615411B2 (en) 2003-06-03 2009-11-10 Casio Computer Co., Ltd. Semiconductor package including connected upper and lower interconnections, and manufacturing method thereof
WO2004109771A2 (en) * 2003-06-03 2004-12-16 Casio Computer Co., Ltd. Stackable semiconductor device and method of manufacturing the same
US20080166836A1 (en) * 2003-06-03 2008-07-10 Casio Computer Co., Ltd. Semiconductor package including connected upper and lower interconnections, and manufacturing method thereof
US7709942B2 (en) 2003-06-03 2010-05-04 Casio Computer Co., Ltd. Semiconductor package, including connected upper and lower interconnections
US20080006943A1 (en) * 2003-11-10 2008-01-10 Casio Computer Co., Ltd. Semiconductor device including semiconductor element surrounded by an insulating member and wiring structures on upper and lower surfaces of the semiconductor element and insulating member, and manufacturing method thereof
US7563640B2 (en) 2003-11-10 2009-07-21 Casio Computer Co., Ltd. Semiconductor device including semiconductor element surrounded by an insulating member and wiring structures on upper and lower surfaces of the semiconductor element and insulating member, and manufacturing method thereof
US20080044944A1 (en) * 2003-11-10 2008-02-21 Casio Computer Co., Ltd. Semiconductor device including semiconductor element surrounded by an insulating member and wiring structures on upper and lower surfaces of the semiconductor element and insulating member, and manufacturing method thereof
US7368813B2 (en) 2003-11-10 2008-05-06 Casio Computer Co., Ltd. Semiconductor device including semiconductor element surrounded by an insulating member and wiring structures on upper and lower surfaces of the semiconductor element and insulating member, and manufacturing method thereof
USRE43380E1 (en) 2003-11-10 2012-05-15 Teramikros, Inc. Semiconductor device including semiconductor element surrounded by an insulating member and wiring structures on upper and lower surfaces of the semiconductor element and insulating member, and manufacturing method thereof
US20050140021A1 (en) * 2003-11-10 2005-06-30 Casio Computer., Ltd. Semiconductor device and manufacturing method thereof
US7692282B2 (en) 2003-11-10 2010-04-06 Casio Computer Co., Ltd Semiconductor device including semiconductor element surrounded by an insulating member wiring structures on upper and lower surfaces of the semiconductor element and insulating member, and manufacturing method thereof
US20070264754A1 (en) * 2004-03-31 2007-11-15 Casio Computer Co., Ltd. Method of fabricating a semiconductor device incorporating a semiconductor constructing body and an interconnecting layer which is connected to a ground layer via a vertical conducting portion
US7608480B2 (en) 2004-03-31 2009-10-27 Casio Computer Co., Ltd. Method of fabricating a semiconductor device incorporating a semiconductor constructing body and an interconnecting layer which is connected to a ground layer via a vertical conducting portion
US7122901B2 (en) 2004-04-20 2006-10-17 Shinko Electric Industries Co., Ltd. Semiconductor device
US20050230835A1 (en) * 2004-04-20 2005-10-20 Shinko Electric Industries Co., Ltd. Semiconductor device
US20110039370A1 (en) * 2005-07-21 2011-02-17 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US7843059B2 (en) 2005-07-21 2010-11-30 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure
US20070018313A1 (en) * 2005-07-21 2007-01-25 Shinko Electric Industries Co., Ltd. Electronic parts packaging structure and method of manufacturing the same
US8402644B2 (en) 2005-07-21 2013-03-26 Shinko Electric Industries Co., Ltd. Method of manufacturing an electronic parts packaging structure
US7663253B2 (en) * 2005-08-26 2010-02-16 Shinko Electric Industries Co., Ltd. Board having electronic parts mounted by using under-fill material and method for producing the same
US20070045867A1 (en) * 2005-08-26 2007-03-01 Shinko Electric Industries Co., Ltd. Board having electronic parts mounted by using under-fill material and method for producing the same
US20080284017A1 (en) * 2007-05-17 2008-11-20 Samsung Electronics Co., Ltd. Methods of fabricating circuit board and semiconductor package, and circuit board and semiconductor package fabricated using the methods
US20090261460A1 (en) * 2007-06-20 2009-10-22 Stats Chippac, Ltd. Wafer Level Integration Package
US7843042B2 (en) * 2007-06-20 2010-11-30 Stats Chippac, Ltd. Wafer level integration package
TWI421987B (en) * 2007-06-20 2014-01-01 Stats Chippac Ltd Wafer level integration package
US20150201497A1 (en) * 2009-12-16 2015-07-16 Intel Corporation High-density inter-package connections for ultra-thin package-on-package structures, and processes of forming same
US20170148720A1 (en) * 2014-11-04 2017-05-25 Via Alliance Semiconductor Co., Ltd. Circuit substrate and semiconductor package structure
US10204852B2 (en) * 2014-11-04 2019-02-12 Via Alliance Semiconductor Co., Ltd. Circuit substrate and semiconductor package structure

Also Published As

Publication number Publication date
US20030102547A1 (en) 2003-06-05
JP2001177045A (en) 2001-06-29
US6861284B2 (en) 2005-03-01
JP3670917B2 (en) 2005-07-13
US20040262735A1 (en) 2004-12-30

Similar Documents

Publication Publication Date Title
US6861284B2 (en) Semiconductor device and production method thereof
US5404044A (en) Parallel process interposer (PPI)
JP4079699B2 (en) Multilayer wiring circuit board
US5744758A (en) Multilayer circuit board and process of production thereof
US6930257B1 (en) Integrated circuit substrate having laminated laser-embedded circuit layers
EP0526133B1 (en) Polyimide multilayer wiring substrate and method for manufacturing the same
KR101134123B1 (en) Semiconductor device
JPH0220848Y2 (en)
JP3813402B2 (en) Manufacturing method of semiconductor device
US8177577B2 (en) Printed wiring board having a substrate with higher conductor density inserted into a recess of another substrate with lower conductor density
EP2172089B1 (en) Method for manufacturing a multilayer wiring element having pin interface
US8179689B2 (en) Printed circuit board, method of fabricating printed circuit board, and semiconductor device
US6594891B1 (en) Process for forming multi-layer electronic structures
US5946555A (en) Wafer level decal for minimal packaging of chips
KR100763345B1 (en) Manufacturing method of imbedded pcb
US20030035272A1 (en) Solid via layer to layer interconnect
JP2005209689A (en) Semiconductor device and its manufacturing method
JP2004186422A (en) Electronic part mounting structure and manufacturing method thereof
KR20030088357A (en) Metal core substrate and process for manufacturing same
US6236112B1 (en) Semiconductor device, connecting substrate therefor, and process of manufacturing connecting substrate
KR20080088403A (en) Method of manufacturing wiring board, method of manufacturing semiconductor device and wiring board
US8826531B1 (en) Method for making an integrated circuit substrate having laminated laser-embedded circuit layers
US20040229446A1 (en) Method of production of semiconductor device
JP2018032657A (en) Printed wiring board and method for manufacturing printed wiring board
JP2015225895A (en) Printed wiring board, semiconductor package and printed wiring board manufacturing method

Legal Events

Date Code Title Description
AS Assignment

Owner name: SHINKO ELECTRIC INDUSTRIES CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HIGASHI, MITSUTOSHI;MURAYAMA, KEI;SAKAGUCHI, HIDEAKI;AND OTHERS;REEL/FRAME:011684/0631

Effective date: 20001201

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION