US20010009286A1 - Method of forming a capacitor - Google Patents

Method of forming a capacitor Download PDF

Info

Publication number
US20010009286A1
US20010009286A1 US09/779,219 US77921901A US2001009286A1 US 20010009286 A1 US20010009286 A1 US 20010009286A1 US 77921901 A US77921901 A US 77921901A US 2001009286 A1 US2001009286 A1 US 2001009286A1
Authority
US
United States
Prior art keywords
layer
capacitor
node
etching
forming
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/779,219
Other versions
US6395602B2 (en
Inventor
Gurtej Sandhu
Pierre Fazan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mosaid Technologies Inc
Original Assignee
Gurtej Sandhu
Fazan Pierre C.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Gurtej Sandhu, Fazan Pierre C. filed Critical Gurtej Sandhu
Priority to US09/779,219 priority Critical patent/US6395602B2/en
Publication of US20010009286A1 publication Critical patent/US20010009286A1/en
Application granted granted Critical
Publication of US6395602B2 publication Critical patent/US6395602B2/en
Assigned to MOSAID TECHNOLOGIES INCORPORATED reassignment MOSAID TECHNOLOGIES INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MOSAID TECHNOLOGIES INCORPORATED reassignment MOSAID TECHNOLOGIES INCORPORATED CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE ASSIGNEES' ADDRESS PREVIOUSLY RECORDED ON REEL 023220 FRAME 0243. ASSIGNOR(S) HEREBY CONFIRMS THE MOSAID TECHNOLOGIES INCORPORATED 6 SAUBLE DRIVE, SUITE 203, OTTAWA,ONTARIO, CANADA K2K 2X1. Assignors: MICRON TECHNOLOGY, INC.
Assigned to ROYAL BANK OF CANADA reassignment ROYAL BANK OF CANADA U.S. INTELLECTUAL PROPERTY SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) - SHORT FORM Assignors: 658276 N.B. LTD., 658868 N.B. INC., MOSAID TECHNOLOGIES INCORPORATED
Assigned to CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. reassignment CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: MOSAID TECHNOLOGIES INCORPORATED
Assigned to CONVERSANT IP N.B. 868 INC., CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CONVERSANT IP N.B. 276 INC. reassignment CONVERSANT IP N.B. 868 INC. RELEASE OF SECURITY INTEREST Assignors: ROYAL BANK OF CANADA
Assigned to CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. reassignment CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. CHANGE OF ADDRESS Assignors: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.
Assigned to CPPIB CREDIT INVESTMENTS INC., AS LENDER, ROYAL BANK OF CANADA, AS LENDER reassignment CPPIB CREDIT INVESTMENTS INC., AS LENDER U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) Assignors: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.
Anticipated expiration legal-status Critical
Assigned to CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. reassignment CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS) Assignors: ROYAL BANK OF CANADA, AS LENDER
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/86Electrodes with an enlarged surface, e.g. formed by texturisation having horizontal extensions
    • H01L28/87Electrodes with an enlarged surface, e.g. formed by texturisation having horizontal extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/033Making the capacitor or connections thereto the capacitor extending over the transistor
    • H10B12/0335Making a connection between the transistor and the capacitor, e.g. plug

Definitions

  • This invention relates generally to capacitor formation in semiconductor wafer processing, and to resultant capacitor constructions.
  • cell structure techniques include three-dimensional cell capacitors, such as trenched or stacked capacitors.
  • This invention concerns stacked capacitor cell constructions, including what are commonly known as crown or cylindrical container stacked capacitors.
  • FIG. 1 is a diagrammatic sectional view of a semiconductor wafer fragment at one processing step in accordance with the invention.
  • FIG. 2 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 1.
  • FIG. 3 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 2.
  • FIG. 4 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 3.
  • FIG. 5 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 4.
  • FIG. 6 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 5.
  • FIG. 7 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 6.
  • FIG. 8 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 7.
  • FIG. 9 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 8.
  • FIG. 10 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 9.
  • FIG. 11 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 10.
  • FIG. 12 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 11.
  • FIG. 13 is a diagrammatic sectional view of an alternate embodiment semiconductor wafer fragment at a processing step in accordance with the invention.
  • FIG. 14 is a view of the FIG. 13 wafer fragment at a processing step subsequent to that shown by FIG. 13.
  • FIG. 15 is a view of the FIG. 13 wafer fragment at a processing step subsequent to that shown by FIG. 14.
  • FIG. 16 is a view of the FIG. 13 wafer fragment at a processing step subsequent to that shown by FIG. 15.
  • FIG. 17 is a diagrammatic sectional view of another alternate embodiment semiconductor wafer fragment at a processing step in accordance with the invention.
  • FIG. 18 is a view of the FIG. 17 wafer fragment at a processing step subsequent to that shown by FIG. 17.
  • FIG. 19 is a view of the FIG. 17 wafer fragment at a processing step subsequent to that shown by FIG. 18.
  • FIG. 20 is a view of the FIG. 17 wafer fragment at a processing step subsequent to that shown by FIG. 19.
  • FIG. 21 is a view of the FIG. 17 wafer fragment at a processing step subsequent to that shown by FIG. 20.
  • FIG. 22 is a diagrammatic sectional view of yet another alternate embodiment semiconductor wafer fragment at a processing step in accordance with the invention.
  • a method of forming a capacitor comprises the following steps:
  • a method of forming a capacitor comprises the following steps:
  • plugging the extended second opening with an electrically conductive plugging material the plugging material electrically interconnecting the node and conductive layer;
  • a semiconductor wafer fragment in process is indicated generally with reference numeral 10 .
  • Such comprises a bulk monocrystalline silicon substrate 12 having diffusion regions 13 , 14 , 15 provided therein.
  • a pair of word lines 16 and 17 are provided as shown.
  • Such comprise a gate oxide region 18 , a polysilicon conductive region 19 , a higher conductivity silicide region 20 , and an electrically insulative oxide or nitride cap 21 .
  • An etch stop layer 22 is provided, to an example thickness of 500 Angstroms.
  • a preferred material for layer 22 is Si 3 N 4 , the optional use of which will be apparent subsequently.
  • an insulating dielectric layer 24 is provided over etch stop layer 22 . Such is planarized, and a storage node contact 25 opened therethrough to outwardly expose diffusion region 14 .
  • a layer of conductive material is deposited and planarized back relative to oxide layer 24 to define a pillar 26 which projects from diffusion region 14 provided in bulk semiconductive substrate 12 .
  • pillar 26 comprises an outer surface 28 which constitutes a node to which electrical connection to a first capacitor plate is to be made.
  • An example preferred plugging material 26 is conductively doped polysilicon.
  • first layers 30 and second layers 32 are provided outwardly relative to node 28 .
  • Example and preferred thicknesses for layers 30 and 32 are from 200 Angstroms to 700 Angstroms.
  • the material of first layers 30 is chosen to be selectively etchable relative to node 28 , and also to material of second layer 32 .
  • An example and preferred material for layers 30 is undoped SiO 2 deposited by decomposition of tetraethylorthosilicate (TEOS).
  • Second layer material 32 is chosen to be selectively etchable relative to first layer material 30 and also be electrically conductive.
  • An example and preferred material for layer 32 is conductively doped polysilicon, with the material of layer 32 and plugging material 26 in the preferred embodiment thereby constituting the same material.
  • the first layer material 30 is preferably entirely sacrificial, but nevertheless preferably constitutes an electrically insulative material.
  • the alternating stack of first and second layers 30 and 32 are shown as terminating in an upper layer 30 , although an upper layer 32 could ultimately be provided.
  • a first masking layer 34 is provided over the alternating layers 30 and 32 , and thus over and outwardly relative to second layer material 32 .
  • a plurality of alternating layers 30 and 32 are provided for production of a multi-finned capacitor construction as will be apparent subsequently.
  • only a single first layer 30 and a single second layer 32 might be utilized.
  • a first opening 35 is etched into first masking layer 34 over node 28 .
  • An example and preferred material for layer 34 is a doped oxide deposited to an example thickness of 2,000 Angstroms.
  • a second masking layer 36 is provided over first masking layer 34 to a thickness which less than completely fills first opening 35 .
  • An example and preferred material for layer 36 is Si 3 N 4 .
  • second masking layer 36 is anisotropically etched to define a spacer 38 received laterally within first opening 35 , and thereby defining a second opening 39 relative to first masking layer 34 which is smaller than first opening 35 .
  • unmasked first layer material 34 has been etched away.
  • BPSG borophosphosilicate glass
  • Si 3 N 4 comprises a wet etch with a HF solution.
  • the alternating layers 30 and 32 are etched as shown to define a desired outline (as will be apparent subsequently) of a first capacitor plate and to extend second opening 39 through such alternating layers to node 28 .
  • Such etching is preferably conducted for both layers to be highly anisotropic as shown and conducted such that each alternating etch is selective relative to the immediate underlying layer.
  • spacer 38 constitutes an etching mask.
  • spacer 38 comprises Si 3 N 4
  • layers 30 comprise undoped SiO 2
  • layers 32 comprise conductively doped polysilicon
  • an example etch which will remove such oxide selectively relative to the nitride and polysilicon is using a fluorine and hydrocarbon plasma chemistry which is preferably carbon rich.
  • an example etch which will anisotropically and selectively remove polysilicon of layer 32 anisotropically and selectively relative to nitride and SiO 2 is chlorine and HBr plasma.
  • Such etching effectively defines the illustrated etched layers 32 to constitute a plurality of laterally projecting electrically conductive first capacitor plate fins.
  • the illustrated etch stopping effect relative to insulating layer 24 will not occur where the material of first layers 30 and layer 24 are the same, but will occur where the etch characteristics of layers 30 and 24 can be conducted differently relative to one another.
  • plugging material 44 electrically interconnects node 28 with the illustrated plurality of second layers/fins 32 .
  • An example and preferred technique for providing such layer is to deposit a polycrystalline layer to fill the void and subsequently conduct an anisotropic polycrystalline etch selective to oxide using chlorine and HBr plasma chemistry.
  • the material of node 28 , plugging material 44 and second layer material 32 all constitute the same material.
  • first layer material 30 is selectively isotropically etched relative to second layer material 32 .
  • the material of layers 30 and 24 constitutes the same material such that etching of layer 24 also occurs, with etch stop layer 22 acting as an etch stop relative to the word lines and bulk substrate as shown.
  • an example etching chemistry is an HF solution. The preferred result is the illustrated multi, horizontally finned lower capacitor plate 50 which is effectively in ohmic electrical connection, relative the node 28 .
  • a capacitor dielectric layer 52 and a subsequent electrically conductive second capacitor plate layer 54 are provided over the illustrated conductive second layers/fins 32 of first capacitor plate 50 .
  • first capacitor plate 50 between the step of providing node 28 and subsequent steps wherein capacitor dielectric and second conductive plates are provided.
  • the stem/plug 44 diameter can be provided to be less than the minimum photolithograpic feature size/dimension due to the maskless anisotropic etch by which the void for the plug is formed.
  • more of the available capacitor volume can be consumed by surface-area-enhancing fins than from the stem or plug 44 .
  • FIG. 13 illustrates a wafer fragment 10 a at a processing step immediately subsequent to that depicted by FIG. 8 in the first described embodiment.
  • a third masking layer 60 is provided over spacer 38 .
  • Layer 60 can be the same as or different from the material of layer 38 .
  • third masking layer 60 is anisotropically etched to form a secondary spacer 62 laterally outward of first stated spacer 38 .
  • spacers 62 and 38 are used collectively as an etching mask during the second and first layer etchings to produce the modified construction which extends considerably further laterally outward beyond the boundaries of the first described embodiment capacitor.
  • the same above example etch chemistries can be utilized for effecting the FIG. 15 etch construction where layer 62 comprises BPSG.
  • first layers 30 are isotropically etched, thus resulting in the modified illustrated first capacitor plate construction 50 a.
  • the above described alternate processing enables placement of adjacent capacitors of a DRAM array closer to one another than the minimum available photolithographic feature size.
  • Prior art processing typically provides the closest spacing between adjacent capacitor edges as being the minimum available photolithographic feature width.
  • closer placement of such capacitor edges may be possible due to the outer capacitor plate edge being defined by a photolithographic feature at its minimum feature.
  • the mask utilized to produce the mask opening which produces the first corresponding opening of the adjacent capacitor can be placed closer to the edge of the adjacent opening of the described and illustrated capacitor.
  • FIG. 22 With respect to a wafer fragment 10 c.
  • a pair of finned capacitors 50 a and 50 c are shown separated by a spacing “s”, which can be less than the minimum available photolithographic feature size.
  • FIG. 17 is the same as FIG. 6, but for provision of an additional masking layer 70 over first masking layer 34 .
  • Layer 70 is preferably provided where layers 30 and 34 constitute the same material, as will be apparent from FIG. 18.
  • anisotropic etching of second masking layer 36 has occurred to form second opening 39 , with subsequent etching of layers 30 and 32 having been conducted to extend such opening to node 28 .
  • layer 34 remains in place with additional masking layer 70 restricting etching of layer 34 while layers 30 are being etched.
  • a conductive plugging layer 44 b is deposited.
  • layer 44 b is etched or planarized back as shown, and masking layers 70 and 34 also etched.
  • layers 30 and 32 are etched to define the capacitor outline, with plugging material 44 b also being etched in the process where it is provided to be the same material as layers 32 .
  • the unmasked first masking layer is etched after extending the second opening to the node where in the first described embodiment it is conducted before.

Abstract

A method of forming a capacitor includes, a) providing a node to which electrical connection to a first capacitor plate is to be made; b) then, providing a finned lower capacitor plate in ohmic electrical connection with the node using no more than one photomasking step; and c) providing a capacitor dielectric layer and a conductive second capacitor plate layer over the conductive layer. Such is preferably accomplished by, i) providing a layer of conductive material outwardly of the node; ii) providing a first masking layer over the conductive material layer; iii) etching a first opening into the first masking layer over the node; iv) providing a second masking layer over the first masking layer to a thickness which less than completely fills the first opening; v) anisotropically etching the second masking layer to define a spacer received laterally within the first opening and thereby defining a second opening relative to the first masking layer which is smaller than the first opening; vi) after said anisotropically etching, etching unmasked first masking layer material away; vii) after said anisotropically etching, etching through the conductive material layer to extend the second opening to the node, the node and conductive layer being electrically isolated from one another after the conductive material layer etching; viii) plugging the extended second opening with an electrically conductive plugging material, the plugging material electrically interconnecting the node and conductive layer. Novel capacitor constructions are also disclosed.

Description

    TECHNICAL FIELD
  • This invention relates generally to capacitor formation in semiconductor wafer processing, and to resultant capacitor constructions. [0001]
  • BACKGROUND OF THE INVENTION
  • As DRAMs increase in memory cell density, there is a continuing challenge to maintain sufficiently high storage capacitance despite decreasing cell area. Additionally, there is a continuing goal to further decrease cell area. [0002]
  • The principal way of increasing cell capacitance is through cell structure techniques. Such techniques include three-dimensional cell capacitors, such as trenched or stacked capacitors. This invention concerns stacked capacitor cell constructions, including what are commonly known as crown or cylindrical container stacked capacitors. [0003]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Preferred embodiments of the invention are described below with reference to the following accompanying drawings. [0004]
  • FIG. 1 is a diagrammatic sectional view of a semiconductor wafer fragment at one processing step in accordance with the invention. [0005]
  • FIG. 2 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 1. [0006]
  • FIG. 3 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 2. [0007]
  • FIG. 4 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 3. [0008]
  • FIG. 5 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 4. [0009]
  • FIG. 6 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 5. [0010]
  • FIG. 7 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 6. [0011]
  • FIG. 8 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 7. [0012]
  • FIG. 9 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 8. [0013]
  • FIG. 10 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 9. [0014]
  • FIG. 11 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 10. [0015]
  • FIG. 12 is a view of the FIG. 1 wafer fragment at a processing step subsequent to that shown by FIG. 11. [0016]
  • FIG. 13 is a diagrammatic sectional view of an alternate embodiment semiconductor wafer fragment at a processing step in accordance with the invention. [0017]
  • FIG. 14 is a view of the FIG. 13 wafer fragment at a processing step subsequent to that shown by FIG. 13. [0018]
  • FIG. 15 is a view of the FIG. 13 wafer fragment at a processing step subsequent to that shown by FIG. 14. [0019]
  • FIG. 16 is a view of the FIG. 13 wafer fragment at a processing step subsequent to that shown by FIG. 15. [0020]
  • FIG. 17 is a diagrammatic sectional view of another alternate embodiment semiconductor wafer fragment at a processing step in accordance with the invention. [0021]
  • FIG. 18 is a view of the FIG. 17 wafer fragment at a processing step subsequent to that shown by FIG. 17. [0022]
  • FIG. 19 is a view of the FIG. 17 wafer fragment at a processing step subsequent to that shown by FIG. 18. [0023]
  • FIG. 20 is a view of the FIG. 17 wafer fragment at a processing step subsequent to that shown by FIG. 19. [0024]
  • FIG. 21 is a view of the FIG. 17 wafer fragment at a processing step subsequent to that shown by FIG. 20. [0025]
  • FIG. 22 is a diagrammatic sectional view of yet another alternate embodiment semiconductor wafer fragment at a processing step in accordance with the invention. [0026]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” ([0027] Article 1, Section 8).
  • In accordance with one aspect of the invention, a method of forming a capacitor comprises the following steps: [0028]
  • providing a node to which electrical connection to a first capacitor plate is to be made; [0029]
  • after providing the node, providing a finned lower capacitor plate in ohmic electrical connection with the node using no more than one photomasking step; and [0030]
  • providing a capacitor dielectric layer and a conductive second capacitor plate layer over the conductive layer. [0031]
  • In accordance with another aspect of the invention, a method of forming a capacitor comprises the following steps: [0032]
  • providing a node to which electrical connection to a first capacitor plate is to be made; [0033]
  • providing a layer of conductive material outwardly of the node; [0034]
  • providing a first masking layer over the conductive material layer; [0035]
  • etching a first opening into the first masking layer over the node; [0036]
  • providing a second masking layer over the first masking layer to a thickness which less than completely fills the first opening; [0037]
  • anisotropically etching the second masking layer to define a spacer received laterally within the first opening and thereby defining a second opening relative to the first masking layer which is smaller than the first opening; [0038]
  • after anisotropically etching the second masking layer, etching unmasked first masking layer material away; [0039]
  • after anisotropically etching the second masking layer, etching through the conductive material layer to extend the second opening to the node, the node and conductive layer being electrically isolated from one another after the conductive material layer etching; [0040]
  • plugging the extended second opening with an electrically conductive plugging material, the plugging material electrically interconnecting the node and conductive layer; and [0041]
  • providing a capacitor dielectric layer and a conductive second capacitor plate layer over the conductive layer. [0042]
  • Referring to FIG. 1, a semiconductor wafer fragment in process is indicated generally with [0043] reference numeral 10. Such comprises a bulk monocrystalline silicon substrate 12 having diffusion regions 13, 14, 15 provided therein. A pair of word lines 16 and 17 are provided as shown. Such comprise a gate oxide region 18, a polysilicon conductive region 19, a higher conductivity silicide region 20, and an electrically insulative oxide or nitride cap 21. An etch stop layer 22 is provided, to an example thickness of 500 Angstroms. A preferred material for layer 22 is Si3N4, the optional use of which will be apparent subsequently.
  • Referring to FIG. 2, an insulating [0044] dielectric layer 24 is provided over etch stop layer 22. Such is planarized, and a storage node contact 25 opened therethrough to outwardly expose diffusion region 14.
  • Referring to FIG. 3, a layer of conductive material is deposited and planarized back relative to [0045] oxide layer 24 to define a pillar 26 which projects from diffusion region 14 provided in bulk semiconductive substrate 12. For purposes of the continuing discussion, pillar 26 comprises an outer surface 28 which constitutes a node to which electrical connection to a first capacitor plate is to be made. An example preferred plugging material 26 is conductively doped polysilicon.
  • Referring to FIG. 4, a plurality of alternating [0046] first layers 30 and second layers 32 are provided outwardly relative to node 28. Example and preferred thicknesses for layers 30 and 32 are from 200 Angstroms to 700 Angstroms. The material of first layers 30 is chosen to be selectively etchable relative to node 28, and also to material of second layer 32. An example and preferred material for layers 30 is undoped SiO2 deposited by decomposition of tetraethylorthosilicate (TEOS). Second layer material 32 is chosen to be selectively etchable relative to first layer material 30 and also be electrically conductive. An example and preferred material for layer 32 is conductively doped polysilicon, with the material of layer 32 and plugging material 26 in the preferred embodiment thereby constituting the same material. Further, the first layer material 30 is preferably entirely sacrificial, but nevertheless preferably constitutes an electrically insulative material. The alternating stack of first and second layers 30 and 32 are shown as terminating in an upper layer 30, although an upper layer 32 could ultimately be provided.
  • Referring to FIG. 5, a [0047] first masking layer 34 is provided over the alternating layers 30 and 32, and thus over and outwardly relative to second layer material 32. In the described and preferred embodiment a plurality of alternating layers 30 and 32 are provided for production of a multi-finned capacitor construction as will be apparent subsequently. In accordance with one alternate aspect of the invention, only a single first layer 30 and a single second layer 32 might be utilized. A first opening 35 is etched into first masking layer 34 over node 28. An example and preferred material for layer 34 is a doped oxide deposited to an example thickness of 2,000 Angstroms.
  • Referring to FIG. 6, a [0048] second masking layer 36 is provided over first masking layer 34 to a thickness which less than completely fills first opening 35. An example and preferred material for layer 36 is Si3N4.
  • Referring to FIG. 7, [0049] second masking layer 36 is anisotropically etched to define a spacer 38 received laterally within first opening 35, and thereby defining a second opening 39 relative to first masking layer 34 which is smaller than first opening 35.
  • Referring to FIG. 8, unmasked [0050] first layer material 34 has been etched away. An example etch for stripping layer 34 where it comprises borophosphosilicate glass (BPSG), layer 30 comprises undoped SiO2 and spacer 38 comprises Si3N4 comprises a wet etch with a HF solution.
  • Referring to FIG. 9, and with [0051] spacer 38 in place, the alternating layers 30 and 32 are etched as shown to define a desired outline (as will be apparent subsequently) of a first capacitor plate and to extend second opening 39 through such alternating layers to node 28. Such etching is preferably conducted for both layers to be highly anisotropic as shown and conducted such that each alternating etch is selective relative to the immediate underlying layer. During such collective etching, spacer 38 constitutes an etching mask. Where spacer 38 comprises Si3N4, layers 30 comprise undoped SiO2, and layers 32 comprise conductively doped polysilicon, an example etch which will remove such oxide selectively relative to the nitride and polysilicon is using a fluorine and hydrocarbon plasma chemistry which is preferably carbon rich. For the same materials, an example etch which will anisotropically and selectively remove polysilicon of layer 32 anisotropically and selectively relative to nitride and SiO2 is chlorine and HBr plasma.
  • Such etching effectively defines the illustrated [0052] etched layers 32 to constitute a plurality of laterally projecting electrically conductive first capacitor plate fins. The illustrated etch stopping effect relative to insulating layer 24 will not occur where the material of first layers 30 and layer 24 are the same, but will occur where the etch characteristics of layers 30 and 24 can be conducted differently relative to one another.
  • Referring to FIG. 10, [0053] spacer 38 has been etched away, and an electrically conductive plugging material 44 provided within second opening 39. Accordingly, plugging material 44 electrically interconnects node 28 with the illustrated plurality of second layers/fins 32. An example and preferred technique for providing such layer is to deposit a polycrystalline layer to fill the void and subsequently conduct an anisotropic polycrystalline etch selective to oxide using chlorine and HBr plasma chemistry. Thus in a most preferred embodiment, the material of node 28, plugging material 44 and second layer material 32 all constitute the same material.
  • Referring to FIG. 11, [0054] first layer material 30 is selectively isotropically etched relative to second layer material 32. Preferably, the material of layers 30 and 24 constitutes the same material such that etching of layer 24 also occurs, with etch stop layer 22 acting as an etch stop relative to the word lines and bulk substrate as shown. Where layers 24 and 30 constitute undoped SiO2, an example etching chemistry is an HF solution. The preferred result is the illustrated multi, horizontally finned lower capacitor plate 50 which is effectively in ohmic electrical connection, relative the node 28.
  • Referring to FIG. 12, a [0055] capacitor dielectric layer 52 and a subsequent electrically conductive second capacitor plate layer 54 are provided over the illustrated conductive second layers/fins 32 of first capacitor plate 50. This constitutes but one example of forming a capacitor utilizing no more than one photomasking step in producing a finned (preferably multi finned) lower capacitor plate in ohmic electrical connection after providing a node for connection thereto.
  • In contradistinction to the prior art, only one photomasking step (that to form first opening [0056] 35) has been utilized to define all of first capacitor plate 50 between the step of providing node 28 and subsequent steps wherein capacitor dielectric and second conductive plates are provided. Further, the stem/plug 44 diameter can be provided to be less than the minimum photolithograpic feature size/dimension due to the maskless anisotropic etch by which the void for the plug is formed. Thus, more of the available capacitor volume can be consumed by surface-area-enhancing fins than from the stem or plug 44.
  • An example alternate embodiment is described with reference to FIGS. [0057] 13-16. Like numerals from the first described embodiment are utilized where appropriate, with differences being indicated by the suffix “a” or with different numerals. FIG. 13 illustrates a wafer fragment 10 a at a processing step immediately subsequent to that depicted by FIG. 8 in the first described embodiment. Here, a third masking layer 60 is provided over spacer 38. Layer 60 can be the same as or different from the material of layer 38.
  • Referring to FIG. 14, [0058] third masking layer 60 is anisotropically etched to form a secondary spacer 62 laterally outward of first stated spacer 38.
  • Referring to FIG. 15, [0059] spacers 62 and 38 are used collectively as an etching mask during the second and first layer etchings to produce the modified construction which extends considerably further laterally outward beyond the boundaries of the first described embodiment capacitor. The same above example etch chemistries can be utilized for effecting the FIG. 15 etch construction where layer 62 comprises BPSG.
  • Referring to FIG. 16, [0060] spacers 62 and 38 etched away, polysilicon plugging material 44 is provided, and first layers 30 are isotropically etched, thus resulting in the modified illustrated first capacitor plate construction 50 a.
  • The above described alternate processing enables placement of adjacent capacitors of a DRAM array closer to one another than the minimum available photolithographic feature size. Prior art processing typically provides the closest spacing between adjacent capacitor edges as being the minimum available photolithographic feature width. In accordance with the above described alternate preferred embodiment, closer placement of such capacitor edges may be possible due to the outer capacitor plate edge being defined by a photolithographic feature at its minimum feature. Accordingly, the mask utilized to produce the mask opening which produces the first corresponding opening of the adjacent capacitor can be placed closer to the edge of the adjacent opening of the described and illustrated capacitor. Such is shown by way of example in FIG. 22 with respect to a [0061] wafer fragment 10 c. A pair of finned capacitors 50 a and 50 c are shown separated by a spacing “s”, which can be less than the minimum available photolithographic feature size.
  • Yet another alternate embodiment method is described with reference to FIGS. [0062] 17-21. Like numerals from the first described embodiment are utilized where appropriate, with differences being indicated by the suffix “b” or with different numerals. FIG. 17 is the same as FIG. 6, but for provision of an additional masking layer 70 over first masking layer 34. Layer 70 is preferably provided where layers 30 and 34 constitute the same material, as will be apparent from FIG. 18. As there shown, anisotropic etching of second masking layer 36 has occurred to form second opening 39, with subsequent etching of layers 30 and 32 having been conducted to extend such opening to node 28. During such extension etching, layer 34 remains in place with additional masking layer 70 restricting etching of layer 34 while layers 30 are being etched.
  • Referring to FIG. 19, a conductive plugging [0063] layer 44 b is deposited. Referring to FIG. 20, layer 44 b is etched or planarized back as shown, and masking layers 70 and 34 also etched. Referring to FIG. 21, layers 30 and 32 are etched to define the capacitor outline, with plugging material 44 b also being etched in the process where it is provided to be the same material as layers 32. Thus in this described embodiment, the unmasked first masking layer is etched after extending the second opening to the node where in the first described embodiment it is conducted before.
  • In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents. [0064]

Claims (45)

1. A method of forming a capacitor comprising the following steps:
providing a node to which electrical connection to a first capacitor plate is to be made;
providing a first layer of material over the node, the first layer of material being selectively etchable relative to the node;
providing a second layer of material over the first layer, the second layer of material being selectively etchable relative to the first layer of material and being electrically conductive;
providing a first masking layer over the second layer of material;
etching a first opening into the first masking layer over the node;
providing a second masking layer over the first masking layer to a thickness which less than completely fills the first opening;
anisotropically etching the second masking layer to define a spacer received laterally within the first opening and thereby defining a second opening relative to the first masking layer which is smaller than the first opening;
after anisotropically etching the second masking layer, etching unmasked first masking layer material away;
after anisotropically etching the second masking layer, selectively anisotropically etching the second layer of material relative to the first layer of material;
after etching the second layer material, selectively etching the first layer of material relative to the node to effectively extend the second opening to the node and define an outline of the first capacitor plate using the spacer as an etching mask;
plugging the extended second opening with an electrically conductive plugging material, the plugging material electrically interconnecting the node and second layer;
after extending the second opening to the node, selectively isotropically etching the first layer material relative to the second layer material; and
providing a capacitor dielectric layer and a conductive second capacitor plate layer over the conductive second layer.
2. The method of forming a capacitor of
claim 1
wherein the first opening is provided to have a minimum opening width equal to the minimum capable photolithographic feature dimension at the time of fabrication, the second opening thereby having a minimum opening width which is less than the minimum capable photolithographic feature dimension at the time of fabrication, the resultant plugging material plugging the second opening thereby having a minimum width which is less than the minimum capable photolithographic feature dimension at the time of fabrication.
3. The method of forming a capacitor of
claim 1
wherein the unmasked first masking layer is etched before extending the second opening to the node.
4. The method of forming a capacitor of
claim 1
wherein the unmasked first masking layer is etched after extending the second opening to the node.
5. The method of forming a capacitor of
claim 1
wherein only one photomasking step is utilized to define the first capacitor plate between the step of providing the node and the step of providing the capacitor dielectric layer.
6. The method of forming a capacitor of
claim 1
wherein the node comprises an outer surface of a pillar which projects from a diffusion region provided in a bulk semiconductive substrate.
7. The method of forming a capacitor of
claim 1
wherein the first layer is electrically insulative.
8. The method of forming a capacitor of
claim 1
wherein the first layer predominately comprises SiO2.
9. The method of forming a capacitor of
claim 1
wherein the second layer material constitutes the same material as that of the node.
10. The method of forming a capacitor of
claim 1
wherein the plugging material, the node and the second layer of material all constitute the same material.
11. The method of forming a capacitor of
claim 1
wherein the second masking material comprises Si3N4.
12. The method of forming a capacitor of
claim 1
further comprising after selectively etching the first layer, etching the spacer away.
13. The method of forming a capacitor of
claim 1
wherein the step of selectively etching the first layer comprises anisotropically etching the first layer.
14. The method of forming a capacitor of
claim 1
wherein,
the node comprises an outer surface of a pillar which projects from a diffusion region provided in a bulk semiconductive substrate; and
the first layer is electrically insulative.
15. The method of forming a capacitor of
claim 1
wherein,
the node comprises an outer surface of a pillar which projects from a diffusion region provided in a bulk semiconductive substrate;
the first layer is electrically insulative; and
further comprising after selectively etching the first layer, etching the spacer away.
16. The method of forming a capacitor of
claim 1
wherein,
the node comprises an outer surface of a pillar which projects from a diffusion region provided in a bulk semiconductive substrate;
the first layer is electrically insulative;
further comprising after selectively etching the first layer, etching the spacer away; and
wherein the plugging material, the node and the second layer of material all constitute the same material.
17. The method of forming a capacitor of
claim 1
comprising etching the first masking layer away before anisotropically etching the second layer material, and then further comprising:
providing a third masking layer over the spacer;
anisotropically etching the third masking layer to form a secondary spacer laterally outward of the first stated spacer; and
using said spacers collectively as an etching mask during the second and first layer etchings.
18. The method of forming a capacitor of
claim 17
further comprising forming at least two of said capacitors, the two capacitors being adjacent one another and having a minimum spacing from one another which is less than the minimum capable photolithographic feature dimension at the time of fabrication.
19. The method of forming a capacitor of
claim 1
further comprising providing a plurality of alternating of the first and second layers outwardly relative to the node, and providing the first and second masking layers and first and second openings outwardly thereof;
the method further comprising alternatingly anisotropically etching the respective second and first layers to extend the second opening therethrough to the node; and
the step of isotropically etching the first layer material relative to the second layer material defining a plurality of laterally projecting electrically conductive second layer fins.
20. The method of forming a capacitor of
claim 19
wherein only one photomasking step is utilized to define the first capacitor plate between the step of providing the node and the step of providing the capacitor dielectric layer.
21. The method of forming a capacitor of
claim 19
wherein the node comprises an outer surface of a pillar which projects from a diffusion region provided in a bulk semiconductive substrate.
22. The method of forming a capacitor of
claim 19
wherein the first layer is electrically insulative.
23. The method of forming a capacitor of
claim 19
wherein the plugging material, the node and the second layer material all constitute the same material.
24. The method of forming a capacitor of
claim 19
further comprising after selectively etching the first layer, etching the spacer away.
25. The method of forming a capacitor of
claim 19
comprising etching the first masking layer away before anisotropically etching the second layer material, and then further comprising:
providing a third masking layer over the spacer;
anisotropically etching the third masking layer to form a secondary spacer laterally outward of the first stated spacer; and
using said spacers collectively as an etching mask during the second and first layer etchings.
26. The method of forming a capacitor of
claim 19
wherein,
the node comprises an outer surface of a pillar which projects from a diffusion region provided in a bulk semiconductive substrate; and
the first layer is electrically insulative.
27. The method of forming a capacitor of
claim 19
wherein,
the node comprises an outer surface of a pillar which projects from a diffusion region provided in a bulk semiconductive substrate;
the first layer is electrically insulative; and
further comprising after selectively etching the first layer, etching the spacer away.
28. The method of forming a capacitor of
claim 19
wherein,
the node comprises an outer surface of a pillar which projects from a diffusion region provided in a bulk semiconductive substrate;
the first layer is electrically insulative;
further comprising after selectively etching the first layer, etching the spacer away; and
wherein the plugging material, the node and the second layer of material all constitute the same material.
29. A capacitor produced according to the method of
claim 1
.
30. A method of forming a capacitor comprising the following steps:
providing a node to which electrical connection to a first capacitor plate is to be made;
providing a layer of conductive material outwardly of the node;
providing a first masking layer over the conductive material layer;
etching a first opening into the first masking layer over the node;
providing a second masking layer over the first masking layer to a thickness which less than completely fills the first opening;
anisotropically etching the second masking layer to define a spacer received laterally within the first opening and thereby defining a second opening relative to the first masking layer which is smaller than the first opening;
after anisotropically etching the second masking layer, etching unmasked first masking layer material away;
after anisotropically etching the second masking layer, etching through the conductive material layer to extend the second opening to the node, the node and conductive layer being electrically isolated from one another after the conductive material layer etching;
plugging the extended second opening with an electrically conductive plugging material, the plugging material electrically interconnecting the node and conductive layer; and
providing a capacitor dielectric layer and a conductive second capacitor plate layer over the conductive layer.
31. The method of forming a capacitor of
claim 30
wherein the first opening is provided to have a minimum opening width equal to the minimum capable photolithographic feature dimension at the time of fabrication, the second opening thereby having a minimum opening width which is less than the minimum capable photolithographic feature dimension at the time of fabrication, the resultant plugging material plugging the second opening thereby having a minimum width which is less than the minimum capable photolithographic feature dimension at the time of fabrication.
32. The method of forming a capacitor of
claim 30
wherein only one photomasking step is utilized to define the first capacitor plate between the step of providing the node and the step of providing the capacitor dielectric layer.
33. The method of forming a capacitor of
claim 30
wherein the node comprises an outer surface of a pillar which projects from a diffusion region provided in a bulk semiconductive substrate.
34. The method of forming a capacitor of
claim 30
wherein the conductive material layer constitutes the same material as that of the node.
35. The method of forming a capacitor of
claim 30
wherein the plugging material, the node and the conductive material layer all constitute the same material.
36. The method of forming a capacitor of
claim 30
wherein the second masking material comprises Si3N4.
37. The method of forming a capacitor of
claim 30
further comprising after etching through the conductive material layer, etching the spacer away.
38. The method of forming a capacitor of
claim 30
comprising etching the first masking layer away before etching through the conductive layer material, and then further comprising:
providing a third masking layer over the spacer;
anisotropically etching the third masking layer to form a secondary spacer laterally outward of the first stated spacer; and
using said spacers collectively as an etching mask during the second and first layer etchings.
39. A capacitor produced according to the method of
claim 30
.
40. A method of forming a capacitor comprising the following steps:
providing a node to which electrical connection to a first capacitor plate is to be made;
after providing the node, providing a finned lower capacitor plate in ohmic electrical connection with the node using no more than one photomasking step; and
providing a capacitor dielectric layer and a conductive second capacitor plate layer over the conductive layer.
41. The method of forming a capacitor of
claim 40
wherein the node comprises an outer surface of a pillar which projects from a diffusion region provided in a bulk semiconductive substrate.
42. The method of forming a capacitor of
claim 40
wherein the finned lower capacitor plate constitutes the same material as that of the node.
43. A capacitor construction comprising:
a stem; and
at least two laterally opposed fins interconnected with and projecting laterally from the stem, the stem having a minimum width which is less than the minimum capable photolithographic feature dimension at the time of fabrication.
44. A pair of adjacent capacitors fabricated relative to a semiconductor substrate, the adjacent capacitors having a minimum lateral spacing from one another which is less than the minimum capable photolithographic feature dimension at the time of fabrication.
45. The capacitors of
claim 44
wherein each comprises:
a stem; and
at least two laterally opposed fins interconnected with and projecting laterally from the stem, the stem having a minimum width which is less than the minimum capable photolithographic feature dimension at the time of fabrication.
US09/779,219 1996-01-03 2001-02-07 Method of forming a capacitor Expired - Lifetime US6395602B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/779,219 US6395602B2 (en) 1996-01-03 2001-02-07 Method of forming a capacitor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/582,385 US6218237B1 (en) 1996-01-03 1996-01-03 Method of forming a capacitor
US09/779,219 US6395602B2 (en) 1996-01-03 2001-02-07 Method of forming a capacitor

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/582,385 Continuation US6218237B1 (en) 1996-01-03 1996-01-03 Method of forming a capacitor

Publications (2)

Publication Number Publication Date
US20010009286A1 true US20010009286A1 (en) 2001-07-26
US6395602B2 US6395602B2 (en) 2002-05-28

Family

ID=24328946

Family Applications (4)

Application Number Title Priority Date Filing Date
US08/582,385 Expired - Lifetime US6218237B1 (en) 1996-01-03 1996-01-03 Method of forming a capacitor
US08/886,388 Expired - Fee Related US6900496B1 (en) 1996-01-03 1997-07-01 Capacitor constructions
US09/779,219 Expired - Lifetime US6395602B2 (en) 1996-01-03 2001-02-07 Method of forming a capacitor
US09/876,102 Expired - Fee Related US6762450B2 (en) 1996-01-03 2001-06-06 Method of forming a capacitor and a capacitor construction

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/582,385 Expired - Lifetime US6218237B1 (en) 1996-01-03 1996-01-03 Method of forming a capacitor
US08/886,388 Expired - Fee Related US6900496B1 (en) 1996-01-03 1997-07-01 Capacitor constructions

Family Applications After (1)

Application Number Title Priority Date Filing Date
US09/876,102 Expired - Fee Related US6762450B2 (en) 1996-01-03 2001-06-06 Method of forming a capacitor and a capacitor construction

Country Status (1)

Country Link
US (4) US6218237B1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070082492A1 (en) * 2005-10-12 2007-04-12 Samsung Electronics Co., Ltd. Semiconductor memory device and method of fabricating the same
US8564039B2 (en) 2010-04-07 2013-10-22 Micron Technology, Inc. Semiconductor devices including gate structures comprising colossal magnetocapacitive materials

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5981333A (en) 1997-02-11 1999-11-09 Micron Technology, Inc. Methods of forming capacitors and DRAM arrays
US5905280A (en) 1997-02-11 1999-05-18 Micron Technology, Inc. Capacitor structures, DRAM cell structures, methods of forming capacitors, methods of forming DRAM cells, and integrated circuits incorporating capacitor structures and DRAM cell structures
US6238971B1 (en) 1997-02-11 2001-05-29 Micron Technology, Inc. Capacitor structures, DRAM cell structures, and integrated circuitry, and methods of forming capacitor structures, integrated circuitry and DRAM cell structures
US5998257A (en) 1997-03-13 1999-12-07 Micron Technology, Inc. Semiconductor processing methods of forming integrated circuitry memory devices, methods of forming capacitor containers, methods of making electrical connection to circuit nodes and related integrated circuitry
US6344392B1 (en) * 1998-11-16 2002-02-05 Vanguard International Semiconductor Corporation Methods of manufacture of crown or stack capacitor with a monolithic fin structure made with a different oxide etching rate in hydrogen fluoride vapor
US6303956B1 (en) * 1999-02-26 2001-10-16 Micron Technology, Inc. Conductive container structures having a dielectric cap
KR100343221B1 (en) * 1999-11-09 2002-07-10 윤종용 cooling device with cooling fin of micro structure
US7035864B1 (en) * 2000-05-18 2006-04-25 Endeca Technologies, Inc. Hierarchical data-driven navigation system and method for information retrieval
KR100455724B1 (en) 2001-10-08 2004-11-12 주식회사 하이닉스반도체 Method for forming plug in semiconductor device
KR100491420B1 (en) * 2002-11-06 2005-05-25 매그나칩 반도체 유한회사 Method of forming a capacitor in a semiconductor device
US7105431B2 (en) * 2003-08-22 2006-09-12 Micron Technology, Inc. Masking methods
US7354631B2 (en) 2003-11-06 2008-04-08 Micron Technology, Inc. Chemical vapor deposition apparatus and methods
US7115524B2 (en) * 2004-05-17 2006-10-03 Micron Technology, Inc. Methods of processing a semiconductor substrate
US7927335B2 (en) 2004-09-27 2011-04-19 Depuy Products, Inc. Instrument for preparing an implant support surface and associated method
US7922769B2 (en) 2004-09-27 2011-04-12 Depuy Products, Inc. Modular glenoid prosthesis and associated method
US7892287B2 (en) 2004-09-27 2011-02-22 Depuy Products, Inc. Glenoid augment and associated method
US7371361B2 (en) * 2004-11-03 2008-05-13 Kellogg Brown & Root Llc Maximum reaction rate converter system for exothermic reactions
US8241365B2 (en) * 2008-12-23 2012-08-14 Depuy Products, Inc. Shoulder prosthesis with vault-filling structure having bone-sparing configuration
US8231683B2 (en) 2009-12-08 2012-07-31 Depuy Products, Inc. Shoulder prosthesis assembly having glenoid rim replacement structure
US8465548B2 (en) 2010-11-24 2013-06-18 DePuy Synthes Products, LLC Modular glenoid prosthesis
WO2015050982A1 (en) 2013-10-01 2015-04-09 E1023 Corporation Magnetically enhanced energy storage system and methods

Family Cites Families (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4568565A (en) 1984-05-14 1986-02-04 Allied Corporation Light induced chemical vapor deposition of conductive titanium silicide films
US4558509A (en) 1984-06-29 1985-12-17 International Business Machines Corporation Method for fabricating a gallium arsenide semiconductor device
JPH0736437B2 (en) 1985-11-29 1995-04-19 株式会社日立製作所 Method of manufacturing semiconductor memory
EP0750347B1 (en) 1987-06-17 2002-05-08 Fujitsu Limited Dynamic random access memory device and method of producing the same
JPH01154551A (en) 1987-12-11 1989-06-16 Oki Electric Ind Co Ltd Semiconductor storage integrated circuit device and manufacture thereof
JP2633650B2 (en) 1988-09-30 1997-07-23 株式会社東芝 Semiconductor memory device and method of manufacturing the same
US5130172A (en) 1988-10-21 1992-07-14 The Regents Of The University Of California Low temperature organometallic deposition of metals
US5216267A (en) 1989-05-10 1993-06-01 Samsung Electronics Co., Ltd. Stacked capacitor dynamic random access memory with a sloped lower electrode
US5160987A (en) 1989-10-26 1992-11-03 International Business Machines Corporation Three-dimensional semiconductor structures formed from planar layers
US5164337A (en) 1989-11-01 1992-11-17 Matsushita Electric Industrial Co., Ltd. Method of fabricating a semiconductor device having a capacitor in a stacked memory cell
US5116776A (en) 1989-11-30 1992-05-26 Sgs-Thomson Microelectronics, Inc. Method of making a stacked copacitor for dram cell
US5139825A (en) 1989-11-30 1992-08-18 President And Fellows Of Harvard College Process for chemical vapor deposition of transition metal nitrides
JPH03173176A (en) 1989-11-30 1991-07-26 Sharp Corp Semiconductor storage device
US5006481A (en) 1989-11-30 1991-04-09 Sgs-Thomson Microelectronics, Inc. Method of making a stacked capacitor DRAM cell
US5005072A (en) 1990-01-29 1991-04-02 Micron Technology, Inc. Stacked cell design for 16-megabit DRAM array having a pair of interconnected poly layers which enfold a single field plate layer and connect to the cell's storage node junction
KR930002292B1 (en) 1990-06-02 1993-03-29 삼성전자 주식회사 Semiconductor device and method for manufacturing thereof
KR920001760A (en) 1990-06-29 1992-01-30 김광호 Manufacturing method of stacked capacitor of DRAM cell
US5223729A (en) 1990-09-26 1993-06-29 Matsushita Electric Industrial Co., Ltd. Semiconductor device and a method of producing the same
KR920017248A (en) 1991-02-18 1992-09-26 문정환 Capacitor Manufacturing Method of Semiconductor Memory Device
US5053351A (en) 1991-03-19 1991-10-01 Micron Technology, Inc. Method of making stacked E-cell capacitor DRAM cell
US5170233A (en) 1991-03-19 1992-12-08 Micron Technology, Inc. Method for increasing capacitive surface area of a conductive material in semiconductor processing and stacked memory cell capacitor
TW243541B (en) * 1991-08-31 1995-03-21 Samsung Electronics Co Ltd
US5168073A (en) 1991-10-31 1992-12-01 Micron Technology, Inc. Method for fabricating storage node capacitor having tungsten and etched tin storage node capacitor plate
US5573967A (en) * 1991-12-20 1996-11-12 Industrial Technology Research Institute Method for making dynamic random access memory with fin-type stacked capacitor
US5320878A (en) 1992-01-10 1994-06-14 Martin Marietta Energy Systems, Inc. Method of chemical vapor deposition of boron nitride using polymeric cyanoborane
US5631184A (en) 1992-03-13 1997-05-20 Fujitsu Limited Method of producing a semiconductor device having a fin type capacitor
JPH05311445A (en) 1992-05-12 1993-11-22 Kawasaki Steel Corp Production of tin film
JPH06209085A (en) 1992-07-23 1994-07-26 Texas Instr Inc <Ti> Stack-type dram capacitor structure and its manufacture
US5403620A (en) 1992-10-13 1995-04-04 Regents Of The University Of California Catalysis in organometallic CVD of thin metal films
KR100199351B1 (en) 1993-05-13 1999-06-15 김영환 Method for forming stack capacitor of semiconductor device
US5383088A (en) * 1993-08-09 1995-01-17 International Business Machines Corporation Storage capacitor with a conducting oxide electrode for metal-oxide dielectrics
US5508218A (en) * 1993-12-28 1996-04-16 Lg Semicon Co., Ltd. Method for fabricating a semiconductor memory
KR0135803B1 (en) 1994-05-13 1998-04-24 김광호 Semiconductor memory device and manufacture therefor
US5464786A (en) 1994-10-24 1995-11-07 Micron Technology, Inc. Method for forming a capacitor having recessed lateral reaction barrier layer edges
US5622882A (en) 1994-12-30 1997-04-22 Lsi Logic Corporation Method of making a CMOS dynamic random-access memory (DRAM)
US5981992A (en) 1995-06-07 1999-11-09 International Business Machines Corporation Mechanical supports for very thin stacked capacitor plates
JP2830854B2 (en) 1996-08-15 1998-12-02 日本電気株式会社 Electron beam mask and exposure method
US5953254A (en) 1996-09-09 1999-09-14 Azalea Microelectronics Corp. Serial flash memory
US5677222A (en) 1996-10-11 1997-10-14 Vanguard International Semiconductor Corporation Method for forming a DRAM capacitor
US6150687A (en) 1997-07-08 2000-11-21 Micron Technology, Inc. Memory cell having a vertical transistor with buried source/drain and dual gates
US5907170A (en) 1997-10-06 1999-05-25 Micron Technology, Inc. Circuit and method for an open bit line memory cell with a vertical transistor and trench plate trench capacitor
US6025248A (en) 1997-10-07 2000-02-15 Samsung Electronics Co., Ltd. Methods of forming capacitor electrodes including a capacitor electrode etch
US5945704A (en) 1998-04-06 1999-08-31 Siemens Aktiengesellschaft Trench capacitor with epi buried layer
US6037620A (en) 1998-06-08 2000-03-14 International Business Machines Corporation DRAM cell with transfer device extending along perimeter of trench storage capacitor
US6025624A (en) 1998-06-19 2000-02-15 Micron Technology, Inc. Shared length cell for improved capacitance

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070082492A1 (en) * 2005-10-12 2007-04-12 Samsung Electronics Co., Ltd. Semiconductor memory device and method of fabricating the same
US7763542B2 (en) * 2005-10-12 2010-07-27 Samsung Electronics Co., Ltd. Semiconductor memory device and method of fabricating the same
US8564039B2 (en) 2010-04-07 2013-10-22 Micron Technology, Inc. Semiconductor devices including gate structures comprising colossal magnetocapacitive materials
US9245923B2 (en) 2010-04-07 2016-01-26 Micron Technology, Inc. Method of fabricating a semiconductor device having a colossal magneto-capacitive material being formed close to a channel region of a transistor

Also Published As

Publication number Publication date
US20010030339A1 (en) 2001-10-18
US6218237B1 (en) 2001-04-17
US6900496B1 (en) 2005-05-31
US6762450B2 (en) 2004-07-13
US6395602B2 (en) 2002-05-28

Similar Documents

Publication Publication Date Title
US6218237B1 (en) Method of forming a capacitor
US5604147A (en) Method of forming a cylindrical container stacked capacitor
US6300213B1 (en) Semiconductor processing methods of forming a storage node of a capacitor
KR940006682B1 (en) Method of fabricating a semiconductor memory device
US6323080B1 (en) Conductive electrical contacts, capacitors, DRAMs, and integrated circuitry, and methods of forming conductive electrical contacts, capacitors, DRAMs, and integrated circuitry
US5843822A (en) Double-side corrugated cylindrical capacitor structure of high density DRAMs
US6153527A (en) Semiconductor processing method of making electrical contact to a node received within a mass of insulating dielectric material
US7419865B2 (en) Methods of forming memory circuitry
US6624018B1 (en) Method of fabricating a DRAM device featuring alternate fin type capacitor structures
US6187621B1 (en) Semiconductor processing methods of forming capacitor constructions and semiconductor processing methods of forming DRAM constructions
US5208180A (en) Method of forming a capacitor
US6548348B1 (en) Method of forming a storage node contact hole in a porous insulator layer
US5792688A (en) Method to increase the surface area of a storage node electrode, of an STC structure, for DRAM devices, via formation of polysilicon columns
US6214687B1 (en) Method of forming a capacitor and a capacitor construction
JPH077088A (en) Capacitor semiconductor device and its manufacture
US6291293B1 (en) Method for fabricating an open can-type stacked capacitor on an uneven surface
US6400022B1 (en) Semiconductor device and fabrication process therefor and capacitor structure
KR960015526B1 (en) Semiconductor device and the manufacturing method
KR100384793B1 (en) Method for manufacturing capacitor
KR0132856B1 (en) Capacitor of semiconductor &amp; manufacturing method thereof
JPH11307743A (en) Semiconductor memory and manufacture thereof

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: MOSAID TECHNOLOGIES INCORPORATED, CANADA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023220/0243

Effective date: 20090609

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: MOSAID TECHNOLOGIES INCORPORATED,CANADA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE ASSIGNEES' ADDRESS PREVIOUSLY RECORDED ON REEL 023220 FRAME 0243. ASSIGNOR(S) HEREBY CONFIRMS THE MOSAID TECHNOLOGIES INCORPORATED 6 SAUBLE DRIVE, SUITE 203, OTTAWA,ONTARIO, CANADA K2K 2X1;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:024225/0878

Effective date: 20090609

AS Assignment

Owner name: ROYAL BANK OF CANADA, CANADA

Free format text: U.S. INTELLECTUAL PROPERTY SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) - SHORT FORM;ASSIGNORS:658276 N.B. LTD.;658868 N.B. INC.;MOSAID TECHNOLOGIES INCORPORATED;REEL/FRAME:027512/0196

Effective date: 20111223

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: CHANGE OF NAME;ASSIGNOR:MOSAID TECHNOLOGIES INCORPORATED;REEL/FRAME:032439/0638

Effective date: 20140101

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344

Effective date: 20140611

Owner name: CONVERSANT IP N.B. 276 INC., CANADA

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344

Effective date: 20140611

Owner name: CONVERSANT IP N.B. 868 INC., CANADA

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344

Effective date: 20140611

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA

Free format text: CHANGE OF ADDRESS;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033678/0096

Effective date: 20140820

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: CHANGE OF ADDRESS;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033678/0096

Effective date: 20140820

AS Assignment

Owner name: CPPIB CREDIT INVESTMENTS INC., AS LENDER, CANADA

Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033706/0367

Effective date: 20140611

Owner name: ROYAL BANK OF CANADA, AS LENDER, CANADA

Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033706/0367

Effective date: 20140611

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA

Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424

Effective date: 20180731

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424

Effective date: 20180731