US20010011729A1 - Self-aligned bipolar junction silicon carbide transistors - Google Patents

Self-aligned bipolar junction silicon carbide transistors Download PDF

Info

Publication number
US20010011729A1
US20010011729A1 US09/788,689 US78868901A US2001011729A1 US 20010011729 A1 US20010011729 A1 US 20010011729A1 US 78868901 A US78868901 A US 78868901A US 2001011729 A1 US2001011729 A1 US 2001011729A1
Authority
US
United States
Prior art keywords
layer
silicon carbide
conductivity type
pillar
region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/788,689
Other versions
US6329675B2 (en
Inventor
Ranbir Singh
Anant Agarwal
Sei-Hyung Ryu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/369,991 external-priority patent/US6262446B1/en
Priority claimed from US09/401,602 external-priority patent/US6218254B1/en
Application filed by Individual filed Critical Individual
Priority to US09/788,689 priority Critical patent/US6329675B2/en
Publication of US20010011729A1 publication Critical patent/US20010011729A1/en
Application granted granted Critical
Publication of US6329675B2 publication Critical patent/US6329675B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66053Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide
    • H01L29/66068Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/73Bipolar junction transistors
    • H01L29/732Vertical transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System
    • H01L29/1608Silicon carbide

Definitions

  • the present invention relates to a method of fabricating a bipolar junction transistor in silicon carbide, and in particular relates to a method of fabricating a bipolar junction transistor in silicon carbide wherein the base and emitter contacts are self-aligned, and devices resulting therefrom.
  • bipolar junction transistor is a well-known and frequently used semiconductor electronic device.
  • a bipolar junction transistor is generally defined as a device formed of a semiconductor material having two opposing p-n junctions in close proximity to one another. Because of their respective structures and conductivity types, bipolar junction transistors are generally referred to as n-p-n or p-n-p transistors.
  • n-p-n BJT In the operation of an n-p-n BJT, current carriers enters a region of the semiconductor material adjacent one of the p-n junctions which is called the emitter. Most of the charge carriers exit the device from a region of the semiconductor material adjacent the other p-n junction which is called the collector.
  • the collector and emitter have the same conductivity type, either p or n.
  • the BJT's two p-n junctions are formed where the collector meets the base and where the base meets the emitter.
  • One of the requirements for an operable and useful bipolar junction transistor is an appropriate semiconductor material from which it can be formed.
  • the most commonly used semiconductor material is silicon (Si), although attention has been given to other semiconductor materials such as gallium arsenide (GaAs) and indium phosphide (InP). For given circumstances and operations, these materials all have appropriate applications.
  • Silicon carbide has well-known advantageous semiconductor characteristics: a wide bandgap, a high electric field breakdown strength, a reasonably high electron mobility, a high thermal conductivity, a high melting point, and a high saturated electron drift velocity. Taken together, these qualities mean that, as compared to devices formed in other semiconductor materials, electronic devices formed in silicon carbide have the capability of operating at higher temperatures, at high power densities, at high speeds, at high power levels and even under high radiation densities.
  • silicon carbide transistors Due to their ability to function at high frequencies, high temperatures, and high power levels, silicon carbide transistors are highly desirable for use in applications such as high power radio frequency transmitters for radar and communications, for high power switching applications, and for high temperature operations such as jet engine control. Accordingly, methods of producing device quality silicon carbide and devices formed from silicon carbide have been of interest to scientists and engineers for several decades.
  • Silicon carbide crystallizes in over 150 different polytypes, or crystal structures, of which the most common are designated 3C, 4H and 6H where “C” stands for “cubic” and “H” for “hexagonal.”
  • C stands for “cubic” and “H” for “hexagonal.”
  • H for “hexagonal.”
  • 6H polytype is the most thoroughly characterized, but the 4H polytype is more attractive for power devices because of its higher electron mobility.
  • silicon carbide is a difficult material to fabricate devices with. Silicon carbide's high melting point renders techniques such as alloying and diffusion of dopants more difficult, usually because a number of the other materials necessary to perform such operations tend to break down at the high temperatures required to affect silicon carbide. Silicon carbide is also an extremely hard material, and indeed its most common use is as an abrasive.
  • Palmour et al. U.S. Pat. No. 4,945,394, which is incorporated herein by reference in its entirety. Palmour et al. disclose a bipolar junction transistor formed in silicon carbide wherein the base and emitter are formed as wells using high temperature ion implantation.
  • the precision with which the base and emitter regions may be spaced is limited; typically the spacing must be about 1-5 ⁇ m or more using conventional lithographic techniques (with about 2 ⁇ m being most typical), which may result in undesirably high base resistance, and also in unwanted base-collector capacitance, both of which reduce the ability of the device to operate at high frequencies.
  • bipolar devices in silicon carbide exhibit relatively short minority carrier lifetimes, typically 40 nsec-3 s e c, it is imperative that the physical dimensions of such devices be tightly controlled.
  • Self alignment techniques i.e. manufacturing techniques through which device features automatically and inherently align as a result of the manufacturing process, have been used to produce silicon carbide MOSFETs.
  • U.S. Pat. No. 5,726,463 which is incorporated herein by reference in its entirety, discloses a silicon carbide MOSFET having a self-aligned gate structure in which self-alignment of the gate contacts is achieved by filling steep-walled grooves with conductive gate material over a thin oxide layer, and applying contacts to the gate material through windows opened in a dielectric layer.
  • Such techniques are designed to reduce stray capacitance by reducing the overlap of the gate contacts with the drain and source regions, and are thus not applicable to the fabrication of bipolar junction transistors.
  • a still further object of the invention is to reduce the number of photolithographic steps required to fabricate a bipolar junction transistor in silicon carbide.
  • the method comprises forming a trench in the second silicon carbide layer, the trench having a bottom wall and opposing side walls, forming an oxide spacer layer having a predetermined thickness on the second semiconductor layer, including the bottom wall and side walls of the trench.
  • the oxide spacer layer on a portion of the bottom wall of the trench between the side walls is anisotropically etched while at least a portion of the oxide spacer layer remains on the side walls, thereby exposing a portion of the bottom wall of the trench.
  • a portion of the second layer below the exposed portion of the bottom wall is then doped with a dopant of the first conductivity type to create a doped well region in the second layer.
  • a self-aligned bipolar junction transistor may be manufactured using a semiconductor structure having a first layer of silicon carbide generally having a first conductivity type and a second layer of silicon carbide generally having a second conductivity type, opposite to the first conductivity type and epitaxially deposited on the first layer.
  • the invention comprises etching the second silicon carbide layer to form at least one pillar having a top wall and opposing side walls, and a horizontal surface adjacent thereto, forming an oxide spacer layer having a predetermined thickness on the structure, including the top wall and side walls of the pillar and the horizontal surface adjacent the pillar; anisotropically etching the dielectric spacer layer from the horizontal surfaces adjacent the pillar while a portion of the oxide spacer layer remains on the side walls of the pillar, thereby exposing the horizontal surface; doping a portion of the first layer below the exposed portion of the horizontal surface using a dopant of the first conductivity type to create a doped well region in the first layer; and removing the oxide spacer layer.
  • the invention includes a bipolar junction transistor fabricated in silicon carbide and comprising a substrate having a first conductivity type, having a first surface and a second surface opposite the first surface and forming a collector of the transistor; an epitaxial layer of silicon carbide formed on the substrate, having a second conductivity type, and forming a base of the transistor; a pillar having a top wall and opposing side walls formed above the epitaxial layer, the pillar forming a base or emitter region of the transistor; a doped well region in the epitaxial layer adjacent the pillar spaced a distance from the pillar defined by a thickness of an oxide spacer layer formed on one of the opposing sidewalls and removed after formation of the doped well region, wherein the doped well region has the first conductivity type and forms an emitter or base region of the transistor.
  • FIG. 1 depicts, in cross section, a semiconductor structure comprising a silicon carbide substrate having a plurality of epitaxial layers deposited thereon.
  • FIG. 2 is a cross section of the semiconductor structure depicted in FIG. 1 on which a layer of oxide has been deposited.
  • FIG. 3 is a cross section of the semiconductor structure depicted in FIG. 2 which has been etched to form a series of pillars.
  • FIG. 3A is a plan view of a semiconductor structure fabricated in accordance with the present invention.
  • FIG. 4 is a cross section of the semiconductor structure depicted in FIG. 3 on which a second layer of oxide has been deposited.
  • FIG. 5 depicts the semiconductor structure shown in FIG. 4 after an anisotropic etch has removed the horizontal oxide surfaces, and well regions have been implanted.
  • FIG. 6 depicts the semiconductor structure shown in FIG. 5 following removal of the remaining oxide surfaces and isolation of the mesa in which a bipolar junction transistor is fabricated.
  • FIG. 7 is a cross section of the structure depicted in FIG. 6 following JTE implantation.
  • FIG. 8 depicts the structure shown in FIG. 7 after deposition of another oxide layer.
  • FIG. 9 depicts the structure shown in FIG. 8 after removal of the horizontal oxide surfaces with an anisotropic etch.
  • FIG. 10 is a cross section of a completed device including ohmic contacts to the collector, emitter and base regions of the transistor.
  • FIG. 11 is a cross section of a second semiconductor structure comprising a silicon carbide substrate having a plurality of epitaxial layers deposited thereon.
  • FIG. 12 depicts the semiconductor structure shown in FIG. 11 following formation of pillars and implantation of well regions.
  • FIG. 13 is a cross section of a completed device formed using the structure depicted in FIG. 11.
  • FIG. 14 depicts an embodiment of the present invention wherein the substrate is semi-insulating.
  • FIG. 15 depicts a second embodiment of the present invention wherein the substrate is semi-insulating.
  • the present invention is directed to a method of fabricating a bipolar junction transistor in silicon carbide.
  • silicon carbide is a difficult material to work with because of its high melting point and the difficulty of growing large, device quality single crystals.
  • the characteristics of silicon carbide i.e. wide bandgap, high thermal conductivity, high melting point, high electric field breakdown strength, low dielectric constant, and high saturated electron drift velocity
  • BJT bipolar junction transistor
  • n-p-n or p-n-p depending on the conductivity types of their respective bases, collectors and emitters.
  • n-p-n BJT the same method could be used to manufacture a p-n-p transistor by reversing the described conductivity types.
  • the method of the present invention introduces a novel self-alignment technique for aligning the base and emitter contacts of a bipolar junction transistor formed in silicon carbide.
  • the method of the present invention may be implemented using as a starting structure a silicon carbide substrate on which there is deposited one or more epitaxial layers of silicon carbide. Epitaxial layers of silicon carbide may be applied as described in U.S. Pat. Nos. 5,011,549 and 4,912,064 to Kong, et al., the disclosures of which are incorporated herein by reference.
  • FIG. 1 depicts a semiconductor structure 1 comprising a heavily doped silicon carbide substrate 2 (with conductivity designated as n+).
  • substrate 2 may be formed from any of a number of different silicon carbide polytypes (i.e. crystal structures), substrate 2 preferably comprises a single crystal 4H alpha-SiC material (Si-face).
  • substrate 2 may be doped during the growth phase with a donor dopant such as nitrogen.
  • a first epitaxial layer 4 having the same conductivity type as substrate 2 is disposed on substrate 2 .
  • Layer 4 is doped with a donor dopant such as nitrogen at a concentration of between about 1E14 cm 3 and 1E16 cm ⁇ 3 .
  • a donor dopant such as nitrogen
  • doping is performed during the epitaxial growth process.
  • Layer 4 has a thickness of approximately 3 ⁇ m to approximately 200 ⁇ m, and most preferably from about 6 ⁇ m to about 20 ⁇ m. Together, substrate 2 and layer 4 form the collector region of the transistor under fabrication.
  • a second epitaxial layer 6 having a conductivity type opposite that of substrate 2 and layer 4 is formed on layer 4 .
  • Layer 6 is doped with an acceptor dopant such as boron or aluminum at a concentration of about 5E17 to 5E18 cm ⁇ 3 .
  • Layer 6 has a thickness of approximately 0.3 ⁇ m to approximately 5 ⁇ m, and most preferably from about 0.7 ⁇ m to about 1 ⁇ m.
  • epitaxial layer 8 having a conductivity type the same as layer 6 , is formed on layer 6 .
  • Layer 8 is a heavily doped layer having a thickness of approximately 0.05 ⁇ m to approximately 2 ⁇ m, and most preferably from about 0.2 ⁇ m to about 0.5 ⁇ m.
  • Layer 8 is doped with an acceptor dopant such as boron or aluminum at a concentration above 1E18 cm ⁇ 3 and preferably of about 1E20 cm ⁇ 3 to 1E21 cm ⁇ 3 .
  • Layers 6 and 8 form the base region of the transistor under fabrication.
  • opposite conductivity type merely refers to whether a given region of semiconductor material demonstrates opposite n-type or p-type conductivity in comparison with another region of material, without regard to the doping concentration of either sample of material.
  • n+ material and p-type material have opposite conductivity types
  • p+ material and p-type material are considered to have the same conductivity types, albeit with different doping concentrations.
  • a dielectric layer 10 preferably silicon dioxide, is formed on the exposed surface of layer 8 , preferably using the Chemical Vapor Deposition (CVD) process.
  • CVD Chemical Vapor Deposition
  • An example of the CVD process is the Plasma Enhanced CVD (PECVD) growth technique.
  • PECVD Plasma Enhanced CVD
  • the PECVD process is described in Chapter 6 of S. M. Sze, VLSI TECHNOLOGY, 2nd Ed., McGraw-Hill 1988. Methods of forming high quality silicon dioxide layers on silicon carbide are described in U.S. Pat. No. 5,459,107.
  • Oxide layer 10 preferably has a thickness between 0.2 and 3 ⁇ m, and most preferably has a thickness between 0.6 and 1.5 ⁇ m.
  • oxide layer 10 is patterned using an etch mask in accordance with conventional photolithographic techniques, and portions of the oxide layer 10 and layer 8 are etched away to form pillars 12 , shown in cross section in FIG. 3.
  • Each pillar 12 comprises a raised portion 16 formed from layer 8 and a cap portion 13 formed from oxide layer 10 .
  • the etching process is stopped once layer 8 is etched completely down to the surface 6 B of layer 6 (thereby exposing the surface 6 B of layer 6 ). Pillars 12 define trenches 14 having bottom walls 14 B along the surface 6 B of layer 6 and side walls 14 A. Raised portions 16 will ultimately form the base region in the completed BJT device.
  • FIG. 3A is a top view of one embodiment of the structure shown in FIG. 3.
  • pillars 12 actually may have a linear structure.
  • Other configurations, such as circular configurations, are possible and will be appreciated by those having skill in the art as being within the scope of the present invention.
  • an oxide spacer layer 18 is formed across the top surface of structure 1 including side walls 14 A of trenches 14 , preferably using the PECVD process.
  • Oxide spacer layer 18 preferably has a thickness of between about 0.05 ⁇ m and 0.5 ⁇ m, and most preferably has a thickness of about 0.1-0.25 ⁇ m.
  • the thickness of oxide spacer layer 18 will determine the spacing of the base and collector contacts of the bipolar junction transistor manufactured according to the present invention.
  • the thickness of oxide spacer layer 18 is determined by the amount of time the layer is deposited. Typical deposition rates vary from machine to machine. In general, however, the thickness of oxide spacer layer 18 may be carefully controlled to better than +/ ⁇ 0.1 ⁇ m. The thickness of the layer as deposited may be confirmed through measurement with an ellipsometer.
  • Oxide spacer layer 18 includes portions 18 C disposed on an exposed surface of pillars 12 substantially parallel to the exposed surface 6 B of layer 6 , portions 18 A disposed on the side walls of pillars 12 , and portions 18 B disposed on the exposed surface 6 B of layer 6 , including bottom walls 14 B of trenches 14 .
  • layer 18 is described in reference to the preferred embodiments as an oxide layer, it will be understood that layer 18 may be formed of any material that is may be controllably deposited on a layer of silicon carbide and which is suitably susceptible to anisotropic etching such that it will permit the alignment and formation of adjacent well regions as described more fully hereinafter.
  • an anisotropic etch is next performed to remove portions of the oxide spacer layer 18 .
  • an anisotropic process is one which affects a material along certain axes or planes and not others.
  • an anisotropic etch may remove material along one surface more efficiently than another surface.
  • an anisotropic etch may remove material from a horizontal surface and not a vertical surface of a structure.
  • the horizontal portions 18 B and 18 C of the oxide spacer layer 18 have been removed to expose layers 10 C of the pillars 12 and the surface 6 B of layer 6 including bottom walls 14 B of trenches 14 , while the vertical portions 18 A of the oxide spacer layer 18 disposed on the side walls of pillars 12 remain substantially intact.
  • heavily doped well regions 20 of n-type conductivity, which will ultimately form the emitter in the completed device, are formed in layer 6 .
  • Such well regions may be formed using high temperature ion implantation techniques described in U.S. Pat. Nos. 4,945,394 and 5,087,576. Ion implantation is typically necessary since thermal diffusion is impractical in silicon carbide, as dopant diffusion rates are too small.
  • silicon carbide can be implanted with impurities to a concentration of 1E18 to 1E21 cm ⁇ 3 .
  • the implantation is conducted with the wafer at an elevated temperature, and the implants are activated at 1200 to 1700C in a suitable ambient.
  • Well regions 20 extend preferably between about 0.25 ⁇ m and 1 ⁇ m deep into layer 6 , and are most preferably about 0.3-0.6 ⁇ m deep. In the embodiment illustrated in FIG. 5, well regions 20 do not extend all the way through layer 6 into layer 4 . Well regions 20 preferably have a doping density from about 1E18 cm ⁇ 3 to about 1E21 cm ⁇ 3 , with a range of 1E20-1E21 cm ⁇ 3 being most preferable.
  • the edges 20 A of well regions 20 are spaced from the side walls 16 A of raised portions 16 by a distance equal to the thickness of the oxide spacer layer 18 .
  • the spacing of the base contacts and the emitter contacts is determined by oxide thickness, and not by lithography, permitting much closer alignment of the base and emitter contacts. Spacing of 0.1-0.25 ⁇ m can be achieved using the method of the present invention, whereas a spacing of at least 1 ⁇ m is required using conventional lithography techniques.
  • the improved spacing achieved with the method of the present invention reduces base resistance and base collector capacitance, and enables the production of devices which operate at higher frequencies.
  • the remaining oxide layers 18 A and 10 are stripped using conventional wet etching techniques.
  • the periphery of layer 6 is etched away by reactive ion etching to form a mesa 24 comprising layer 6 , well regions 20 , and raised portions 16 .
  • Mesa isolation is performed in order to isolate the base-collector junction and to isolate devices fabricated on the same substrate.
  • peripheral surface 4 C of layer 4 is exposed.
  • junction termination extension (JTE) implantation is next performed to create p-type regions 22 beneath the exposed peripheral surface 4 C of layer 4 .
  • the p-type regions 22 serve to spread the depletion region of the transistor in a controlled manner.
  • the entire structure 1 is then annealed to activate implanted dopant atoms.
  • the anneal temperature is preferably between about 1200C and 1800C.
  • the device may be annealed for a time period ranging from one minute to eighteen hours, and preferably from three minutes to fourteen minutes.
  • a PECVD oxide layer 26 is formed along the top surface of the structure 1 (FIG. 8) followed by an anisotropic etch to remove the horizontal portions 26 C of the oxide layer 26 from mesa 24 , but not from peripheral surface 4 C (FIG. 9). Following the anisotropic etch, surfaces 14 C of raised portions 14 are exposed, as are surfaces 14 B of well regions 20 . Finally, emitter contacts 28 are applied to the surfaces 14 B of well regions 20 and base contacts 30 are applied to the surfaces 14 C of raised portions 14 .
  • a number of metals and metal composites are appropriate for these ohmic contacts.
  • nickel or nickel-titanium combinations are appropriate ohmic contacts to n-type silicon carbide while aluminum or aluminum-titanium combinations are useful ohmic contacts to p-type silicon carbide.
  • cobalt silicide CoSi 2
  • Appropriate ohmic contact structures are described in U.S. Pat. No. 5,323,022 and 5,409,859.
  • the contacts 28 , 30 , 32 are high temperature annealed in a conventional manner to create ohmic contacts, and a wet etch is performed to remove unreacted metal.
  • a collector contact 32 is applied to the bottom surface of substrate 2 .
  • a non-conducting substrate such as semi-insulating silicon carbide or sapphire (Al 2 O 3 ), in which case the collector contact 32 would not be applied to the bottom surface of substrate 2 , but rather would be applied to another surface of layer 4 as illustrated, for example, in FIG. 14.
  • n+ region 50 should have a thickness of from about 1-20 ⁇ m (preferably about 1-5 ⁇ m) and is preferably doped at a concentration of about 1E18 cm ⁇ 3 .
  • Such an embodiment is expected to have a lower pad capacitance and therefore a better high frequency performance.
  • FIGS. 11 - 13 Another embodiment of the present invention is illustrated in FIGS. 11 - 13 in which the epitaxial structure 11 shown in FIG. 11 is used as the starting structure.
  • structure 11 includes a heavily doped n-type substrate 2 of 4H silicon carbide on which is deposited an n-type epitaxial layer 4 , also of silicon carbide.
  • substrate 2 and layer 4 form the collector of the bipolar transistor, and a p-type epitaxial layer 6 is formed on layer 4 .
  • a heavily doped epitaxial layer 7 of n-type conductivity is deposited on layer 6 .
  • Layer 7 is doped with a donor dopant such as nitrogen at a concentration of about 1E18 to 1E21 cm ⁇ 3 .
  • Layer 7 has a thickness of approximately 0.05 ⁇ m to approximately 2 ⁇ m, and most preferably from about 0.2 ⁇ m to about 0.5 ⁇ m.
  • the steps for processing structure 10 are similar to that described above with respect to FIGS. 1 - 4 , i.e., the structure is coated with an oxide mask which is etched away to form pillars 12 including raised portions 15 formed out of the top epitaxial layer (in this case layer 7 ), after which oxide layer 18 is formed over the top surface of the structure 10 by, for example, PECVD.
  • well regions 21 are formed in the structure such that the edges of well regions 21 are spaced a distance from the pillars 12 approximately equal to the thickness of the oxide layer 18 .
  • the well regions 21 are doped to have a p-type conductivity.
  • well regions 21 extend through layer 6 and partially into layer 4 . Consequently, well regions 21 , together with the p-type regions 23 from layer 6 , form the base of the transistor.
  • the embodiment described in FIGS. 11 - 13 may be implemented using a non-conductive or semi-insulating substrate, in which case collector contacts 32 ′ to the n-type layer 4 may be made on the top surface of the device over n+ well regions 50 formed in layer 4 .
  • a preferred technique for performing the etching steps described above comprises reactive ion etching with nitrogen trifluoride (NF 3 ).
  • Nitrogen trifluoride has demonstrated a number of advantages in silicon carbide etching processes.
  • a more complete discussion of reactive ion etching using NF 3 is provided Palmour et al., Surface Characteristics of Monocrystalline Beta-SiC Dry Etched in Fluorinated Gases, Mat. Res. Soc. Symp. Proc., Vol. 76, 1987, p. 185., the techniques of which are incorporated herein by reference.
  • Appropriate techniques for etching silicon carbide are also described in U.S. Pat. Nos. 4,865,685 and 4,981,551.
  • the invention which has been set forth is a method of fabricating a bipolar junction transistor (BJT) in silicon carbide (all polytypes) as opposed to silicon, gallium arsenide, or other semiconductor materials.
  • BJT bipolar junction transistor
  • the disclosed embodiments align the base and emitter contacts of the transistor by means of oxide formation rather than lithographic techniques, permitting closer and more precise positioning of the base and emitter contacts with respect to one another.
  • silicon carbide is a wide bandgap semiconductor that has the ability to operate at much higher temperatures than other common semiconductors
  • transistors fabricated according to the present invention likewise demonstrate superior operating characteristics at high temperatures.
  • transistors fabricated according to the present invention also have the ability to operate at higher power levels and higher frequencies.
  • the inventive method can be used to fabricate either n-p-n or p-n-p transistors.

Abstract

A method of fabricating a self-aligned bipolar junction transistor in a semiconductor structure having a first layer of silicon carbide generally having a first conductivity type and a second layer of silicon carbide generally having a second conductivity type, opposite to the first conductivity type. The method comprises forming a pillar in the second silicon carbide layer, the pillar having a side wall and defining an adjacent horizontal surface on the second layer, forming a dielectric layer having a predetermined thickness on the second semiconductor layer, including the side wall and the horizontal surface. After formation of the dielectric layer, the dielectric layer on a portion of the horizontal surface adjacent the side wall is anisotropically etched while at least a portion of the dielectric layer remains on the side wall, thereby exposing a portion of the horizontal surface. A portion of the second layer below the exposed portion of the horizontal surface is then doped with a dopant of the first conductivity type to create a doped well region in the second layer which is spaced from the side wall by a distance defined by the thickness of the dielectric layer. Resulting devices are likewise disclosed.

Description

    BACKGROUND
  • 1. Field of the Invention [0001]
  • The present invention relates to a method of fabricating a bipolar junction transistor in silicon carbide, and in particular relates to a method of fabricating a bipolar junction transistor in silicon carbide wherein the base and emitter contacts are self-aligned, and devices resulting therefrom. [0002]
  • 2. Description of the Related Art [0003]
  • The bipolar junction transistor (BJT) is a well-known and frequently used semiconductor electronic device. A bipolar junction transistor is generally defined as a device formed of a semiconductor material having two opposing p-n junctions in close proximity to one another. Because of their respective structures and conductivity types, bipolar junction transistors are generally referred to as n-p-n or p-n-p transistors. [0004]
  • In the operation of an n-p-n BJT, current carriers enters a region of the semiconductor material adjacent one of the p-n junctions which is called the emitter. Most of the charge carriers exit the device from a region of the semiconductor material adjacent the other p-n junction which is called the collector. The collector and emitter have the same conductivity type, either p or n. A small portion of semiconductor material known as the base, having the opposite conductivity type (either p or n) from the collector and the emitter, is positioned between the collector and the emitter. The BJT's two p-n junctions are formed where the collector meets the base and where the base meets the emitter. [0005]
  • When current is injected into or extracted from the base, depending upon whether the BJT is n-p-n or p-n-p, the flow of charge carriers (i.e. electrons or holes) which can move from the collector to the emitter is greatly affected. Typically, small currents applied to the base can control proportionally larger currents passing through the BJT, giving it its usefulness as a component of electronic circuits. The structure and operation of BJTs are described in detail in B. Streetman, SOLID STATE ELECTRONIC DEVICES, 2d ed. (1980), chapter 7. [0006]
  • One of the requirements for an operable and useful bipolar junction transistor is an appropriate semiconductor material from which it can be formed. The most commonly used semiconductor material is silicon (Si), although attention has been given to other semiconductor materials such as gallium arsenide (GaAs) and indium phosphide (InP). For given circumstances and operations, these materials all have appropriate applications. [0007]
  • Another candidate material for bipolar junction transistors is silicon carbide (SiC). Silicon carbide has well-known advantageous semiconductor characteristics: a wide bandgap, a high electric field breakdown strength, a reasonably high electron mobility, a high thermal conductivity, a high melting point, and a high saturated electron drift velocity. Taken together, these qualities mean that, as compared to devices formed in other semiconductor materials, electronic devices formed in silicon carbide have the capability of operating at higher temperatures, at high power densities, at high speeds, at high power levels and even under high radiation densities. [0008]
  • Due to their ability to function at high frequencies, high temperatures, and high power levels, silicon carbide transistors are highly desirable for use in applications such as high power radio frequency transmitters for radar and communications, for high power switching applications, and for high temperature operations such as jet engine control. Accordingly, methods of producing device quality silicon carbide and devices formed from silicon carbide have been of interest to scientists and engineers for several decades. [0009]
  • Silicon carbide crystallizes in over 150 different polytypes, or crystal structures, of which the most common are designated 3C, 4H and 6H where “C” stands for “cubic” and “H” for “hexagonal.” At the present time, the 6H polytype is the most thoroughly characterized, but the 4H polytype is more attractive for power devices because of its higher electron mobility. [0010]
  • At present time, silicon carbide is a difficult material to fabricate devices with. Silicon carbide's high melting point renders techniques such as alloying and diffusion of dopants more difficult, usually because a number of the other materials necessary to perform such operations tend to break down at the high temperatures required to affect silicon carbide. Silicon carbide is also an extremely hard material, and indeed its most common use is as an abrasive. [0011]
  • Attempts have been made with some success in manufacturing junctions, diodes, transistors and other devices from silicon carbide. One example of a bipolar junction transistor is disclosed in Palmour et al., U.S. Pat. No. 4,945,394, which is incorporated herein by reference in its entirety. Palmour et al. disclose a bipolar junction transistor formed in silicon carbide wherein the base and emitter are formed as wells using high temperature ion implantation. However, since the emitter and base regions are formed using photolithographic techniques, the precision with which the base and emitter regions may be spaced is limited; typically the spacing must be about 1-5 μm or more using conventional lithographic techniques (with about 2 μm being most typical), which may result in undesirably high base resistance, and also in unwanted base-collector capacitance, both of which reduce the ability of the device to operate at high frequencies. Moreover, since bipolar devices in silicon carbide exhibit relatively short minority carrier lifetimes, typically 40 nsec-3 s e c, it is imperative that the physical dimensions of such devices be tightly controlled. [0012]
  • Self alignment techniques, i.e. manufacturing techniques through which device features automatically and inherently align as a result of the manufacturing process, have been used to produce silicon carbide MOSFETs. For example, U.S. Pat. No. 5,726,463, which is incorporated herein by reference in its entirety, discloses a silicon carbide MOSFET having a self-aligned gate structure in which self-alignment of the gate contacts is achieved by filling steep-walled grooves with conductive gate material over a thin oxide layer, and applying contacts to the gate material through windows opened in a dielectric layer. Such techniques are designed to reduce stray capacitance by reducing the overlap of the gate contacts with the drain and source regions, and are thus not applicable to the fabrication of bipolar junction transistors. [0013]
  • Accordingly, there is a need in the art for a method of fabricating a bipolar junction transistor in silicon carbide which enables precise and close spacing of the base and emitter contacts. [0014]
  • OBJECTS AND SUMMARY OF THE INVENTION
  • It is an object of the present invention to enable precise and close spacing of the base and emitter contacts in a bipolar junction transistor formed in silicon carbide. [0015]
  • It is a further object of the present invention to simplify the process of fabricating a bipolar junction transistor in silicon carbide. [0016]
  • A still further object of the invention is to reduce the number of photolithographic steps required to fabricate a bipolar junction transistor in silicon carbide. [0017]
  • According to the present invention, the foregoing and other objects are attained by a method of fabricating a self-aligned bipolar junction transistor in a semiconductor structure having a first layer of silicon carbide generally having a first conductivity type and a second layer of silicon carbide generally having a second conductivity type, opposite to the first conductivity type. [0018]
  • The method comprises forming a trench in the second silicon carbide layer, the trench having a bottom wall and opposing side walls, forming an oxide spacer layer having a predetermined thickness on the second semiconductor layer, including the bottom wall and side walls of the trench. After formation of the oxide spacer layer, the oxide spacer layer on a portion of the bottom wall of the trench between the side walls is anisotropically etched while at least a portion of the oxide spacer layer remains on the side walls, thereby exposing a portion of the bottom wall of the trench. A portion of the second layer below the exposed portion of the bottom wall is then doped with a dopant of the first conductivity type to create a doped well region in the second layer. The oxide spacer layer may then be removed. This method of fabrication is particularly attractive because the sidewall oxide (dielectric) thickness can be accurately controlled using CVD techniques. The thickness of this conformally deposited dielectric determines the emitter-base spacing, which is instrumental in increasing the frequency of operation of the device. [0019]
  • In accordance with another aspect of the invention, a self-aligned bipolar junction transistor may be manufactured using a semiconductor structure having a first layer of silicon carbide generally having a first conductivity type and a second layer of silicon carbide generally having a second conductivity type, opposite to the first conductivity type and epitaxially deposited on the first layer. In this aspect, the invention comprises etching the second silicon carbide layer to form at least one pillar having a top wall and opposing side walls, and a horizontal surface adjacent thereto, forming an oxide spacer layer having a predetermined thickness on the structure, including the top wall and side walls of the pillar and the horizontal surface adjacent the pillar; anisotropically etching the dielectric spacer layer from the horizontal surfaces adjacent the pillar while a portion of the oxide spacer layer remains on the side walls of the pillar, thereby exposing the horizontal surface; doping a portion of the first layer below the exposed portion of the horizontal surface using a dopant of the first conductivity type to create a doped well region in the first layer; and removing the oxide spacer layer. [0020]
  • In another aspect, the invention includes a bipolar junction transistor fabricated in silicon carbide and comprising a substrate having a first conductivity type, having a first surface and a second surface opposite the first surface and forming a collector of the transistor; an epitaxial layer of silicon carbide formed on the substrate, having a second conductivity type, and forming a base of the transistor; a pillar having a top wall and opposing side walls formed above the epitaxial layer, the pillar forming a base or emitter region of the transistor; a doped well region in the epitaxial layer adjacent the pillar spaced a distance from the pillar defined by a thickness of an oxide spacer layer formed on one of the opposing sidewalls and removed after formation of the doped well region, wherein the doped well region has the first conductivity type and forms an emitter or base region of the transistor. [0021]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 depicts, in cross section, a semiconductor structure comprising a silicon carbide substrate having a plurality of epitaxial layers deposited thereon. [0022]
  • FIG. 2 is a cross section of the semiconductor structure depicted in FIG. 1 on which a layer of oxide has been deposited. [0023]
  • FIG. 3 is a cross section of the semiconductor structure depicted in FIG. 2 which has been etched to form a series of pillars. [0024]
  • FIG. 3A is a plan view of a semiconductor structure fabricated in accordance with the present invention. [0025]
  • FIG. 4 is a cross section of the semiconductor structure depicted in FIG. 3 on which a second layer of oxide has been deposited. [0026]
  • FIG. 5 depicts the semiconductor structure shown in FIG. 4 after an anisotropic etch has removed the horizontal oxide surfaces, and well regions have been implanted. [0027]
  • FIG. 6 depicts the semiconductor structure shown in FIG. 5 following removal of the remaining oxide surfaces and isolation of the mesa in which a bipolar junction transistor is fabricated. [0028]
  • FIG. 7 is a cross section of the structure depicted in FIG. 6 following JTE implantation. [0029]
  • FIG. 8 depicts the structure shown in FIG. 7 after deposition of another oxide layer. [0030]
  • FIG. 9 depicts the structure shown in FIG. 8 after removal of the horizontal oxide surfaces with an anisotropic etch. [0031]
  • FIG. 10 is a cross section of a completed device including ohmic contacts to the collector, emitter and base regions of the transistor. [0032]
  • FIG. 11 is a cross section of a second semiconductor structure comprising a silicon carbide substrate having a plurality of epitaxial layers deposited thereon. [0033]
  • FIG. 12 depicts the semiconductor structure shown in FIG. 11 following formation of pillars and implantation of well regions. [0034]
  • FIG. 13 is a cross section of a completed device formed using the structure depicted in FIG. 11. [0035]
  • FIG. 14 depicts an embodiment of the present invention wherein the substrate is semi-insulating. [0036]
  • FIG. 15 depicts a second embodiment of the present invention wherein the substrate is semi-insulating. [0037]
  • DETAILED DESCRIPTION
  • The present invention is directed to a method of fabricating a bipolar junction transistor in silicon carbide. As discussed above, silicon carbide is a difficult material to work with because of its high melting point and the difficulty of growing large, device quality single crystals. However, the characteristics of silicon carbide (i.e. wide bandgap, high thermal conductivity, high melting point, high electric field breakdown strength, low dielectric constant, and high saturated electron drift velocity) make it an ideal material for fabricating electronic devices for use in high-temperature, high frequency applications in products ranging from cellular base stations to jet aircraft engines. [0038]
  • As discussed above, a bipolar junction transistor (BJT) is an active, three terminal semiconductor device comprising two p-n junctions in close proximity. BJTs are broadly characterized as n-p-n or p-n-p depending on the conductivity types of their respective bases, collectors and emitters. For simplicity, only the manufacture of an n-p-n BJT will be described in detail. However, it will be immediately realized by those having skill in the art that the same method could be used to manufacture a p-n-p transistor by reversing the described conductivity types. [0039]
  • The method of the present invention introduces a novel self-alignment technique for aligning the base and emitter contacts of a bipolar junction transistor formed in silicon carbide. The method of the present invention may be implemented using as a starting structure a silicon carbide substrate on which there is deposited one or more epitaxial layers of silicon carbide. Epitaxial layers of silicon carbide may be applied as described in U.S. Pat. Nos. 5,011,549 and 4,912,064 to Kong, et al., the disclosures of which are incorporated herein by reference. [0040]
  • The present invention will now be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like numbers refer to like elements throughout. Furthermore, the various layers and regions illustrated in the figures are illustrated schematically. As will also be appreciated by those of skill in the art, references herein to a layer formed “on” a substrate or other layer may refer to the layer formed directly on the substrate or other layer or on an intervening layer or layers formed on the substrate or other layer. As will also be appreciated by those having skill in the art, while the present invention is described with respect to layers, such layers may be formed epitaxially, by ion implantation, or by other suitable means. The present invention is not limited to the relative size and spacing illustrated in the accompanying figures. [0041]
  • Accordingly, FIG. 1 depicts a [0042] semiconductor structure 1 comprising a heavily doped silicon carbide substrate 2 (with conductivity designated as n+). Although substrate 2 may be formed from any of a number of different silicon carbide polytypes (i.e. crystal structures), substrate 2 preferably comprises a single crystal 4H alpha-SiC material (Si-face). To obtain n-type material, substrate 2 may be doped during the growth phase with a donor dopant such as nitrogen.
  • A first epitaxial layer [0043] 4 having the same conductivity type as substrate 2 is disposed on substrate 2. Layer 4 is doped with a donor dopant such as nitrogen at a concentration of between about 1E14 cm3 and 1E16 cm−3. Preferably, doping is performed during the epitaxial growth process. Layer 4 has a thickness of approximately 3 μm to approximately 200 μm, and most preferably from about 6 μm to about 20 μm. Together, substrate 2 and layer 4 form the collector region of the transistor under fabrication.
  • A [0044] second epitaxial layer 6 having a conductivity type opposite that of substrate 2 and layer 4 is formed on layer 4. Layer 6 is doped with an acceptor dopant such as boron or aluminum at a concentration of about 5E17 to 5E18 cm−3. Layer 6 has a thickness of approximately 0.3 μm to approximately 5 μm, and most preferably from about 0.7 μm to about 1 μm. Finally, epitaxial layer 8, having a conductivity type the same as layer 6, is formed on layer 6. Layer 8 is a heavily doped layer having a thickness of approximately 0.05 μm to approximately 2 μm, and most preferably from about 0.2 μm to about 0.5 μm. Layer 8 is doped with an acceptor dopant such as boron or aluminum at a concentration above 1E18 cm−3 and preferably of about 1E20 cm−3 to 1E21 cm−3. Layers 6 and 8 form the base region of the transistor under fabrication.
  • As used herein, the descriptive phrase “opposite conductivity type” merely refers to whether a given region of semiconductor material demonstrates opposite n-type or p-type conductivity in comparison with another region of material, without regard to the doping concentration of either sample of material. Thus, for example, n+ material and p-type material have opposite conductivity types, while p+ material and p-type material are considered to have the same conductivity types, albeit with different doping concentrations. [0045]
  • Referring to FIG. 2, a [0046] dielectric layer 10, preferably silicon dioxide, is formed on the exposed surface of layer 8, preferably using the Chemical Vapor Deposition (CVD) process. An example of the CVD process is the Plasma Enhanced CVD (PECVD) growth technique. The PECVD process is described in Chapter 6 of S. M. Sze, VLSI TECHNOLOGY, 2nd Ed., McGraw-Hill 1988. Methods of forming high quality silicon dioxide layers on silicon carbide are described in U.S. Pat. No. 5,459,107.
  • [0047] Oxide layer 10 preferably has a thickness between 0.2 and 3 μm, and most preferably has a thickness between 0.6 and 1.5 μm.
  • Next, [0048] oxide layer 10 is patterned using an etch mask in accordance with conventional photolithographic techniques, and portions of the oxide layer 10 and layer 8 are etched away to form pillars 12, shown in cross section in FIG. 3. Each pillar 12 comprises a raised portion 16 formed from layer 8 and a cap portion 13 formed from oxide layer 10. The etching process is stopped once layer 8 is etched completely down to the surface 6B of layer 6 (thereby exposing the surface 6B of layer 6). Pillars 12 define trenches 14 having bottom walls 14B along the surface 6B of layer 6 and side walls 14A. Raised portions 16 will ultimately form the base region in the completed BJT device.
  • FIG. 3A is a top view of one embodiment of the structure shown in FIG. 3. As is apparent from FIG. 3A, [0049] pillars 12 actually may have a linear structure. Other configurations, such as circular configurations, are possible and will be appreciated by those having skill in the art as being within the scope of the present invention.
  • Referring now to FIG. 4, an [0050] oxide spacer layer 18 is formed across the top surface of structure 1 including side walls 14A of trenches 14, preferably using the PECVD process. Oxide spacer layer 18 preferably has a thickness of between about 0.05 μm and 0.5 μm, and most preferably has a thickness of about 0.1-0.25 μm. As will be apparent from the discussion below, the thickness of oxide spacer layer 18 will determine the spacing of the base and collector contacts of the bipolar junction transistor manufactured according to the present invention. The thickness of oxide spacer layer 18 is determined by the amount of time the layer is deposited. Typical deposition rates vary from machine to machine. In general, however, the thickness of oxide spacer layer 18 may be carefully controlled to better than +/−0.1 μm. The thickness of the layer as deposited may be confirmed through measurement with an ellipsometer.
  • [0051] Oxide spacer layer 18 includes portions 18C disposed on an exposed surface of pillars 12 substantially parallel to the exposed surface 6B of layer 6, portions 18A disposed on the side walls of pillars 12, and portions 18B disposed on the exposed surface 6B of layer 6, including bottom walls 14B of trenches 14.
  • Although [0052] layer 18 is described in reference to the preferred embodiments as an oxide layer, it will be understood that layer 18 may be formed of any material that is may be controllably deposited on a layer of silicon carbide and which is suitably susceptible to anisotropic etching such that it will permit the alignment and formation of adjacent well regions as described more fully hereinafter.
  • As illustrated in FIG. 5, an anisotropic etch is next performed to remove portions of the [0053] oxide spacer layer 18. As is familiar to those skilled in the art, an anisotropic process is one which affects a material along certain axes or planes and not others. Thus, an anisotropic etch may remove material along one surface more efficiently than another surface. For example, as illustrated in FIG. 5, an anisotropic etch may remove material from a horizontal surface and not a vertical surface of a structure.
  • As seen in FIG. 5, following the anisotropic etch, the [0054] horizontal portions 18B and 18C of the oxide spacer layer 18 have been removed to expose layers 10C of the pillars 12 and the surface 6B of layer 6 including bottom walls 14B of trenches 14, while the vertical portions 18A of the oxide spacer layer 18 disposed on the side walls of pillars 12 remain substantially intact.
  • Next, heavily doped well [0055] regions 20 of n-type conductivity, which will ultimately form the emitter in the completed device, are formed in layer 6. Such well regions may be formed using high temperature ion implantation techniques described in U.S. Pat. Nos. 4,945,394 and 5,087,576. Ion implantation is typically necessary since thermal diffusion is impractical in silicon carbide, as dopant diffusion rates are too small. Using ion implantation, silicon carbide can be implanted with impurities to a concentration of 1E18 to 1E21 cm−3. In preferred embodiments, the implantation is conducted with the wafer at an elevated temperature, and the implants are activated at 1200 to 1700C in a suitable ambient.
  • [0056] Well regions 20 extend preferably between about 0.25 μm and 1 μm deep into layer 6, and are most preferably about 0.3-0.6 μm deep. In the embodiment illustrated in FIG. 5, well regions 20 do not extend all the way through layer 6 into layer 4. Well regions 20 preferably have a doping density from about 1E18 cm−3 to about 1E21 cm−3, with a range of 1E20-1E21 cm−3 being most preferable.
  • Because the [0057] side wall portions 18A of the oxide spacer layer 18 are present during creation of the well regions 20, the edges 20A of well regions 20 are spaced from the side walls 16A of raised portions 16 by a distance equal to the thickness of the oxide spacer layer 18. Thus, the spacing of the base contacts and the emitter contacts is determined by oxide thickness, and not by lithography, permitting much closer alignment of the base and emitter contacts. Spacing of 0.1-0.25 μm can be achieved using the method of the present invention, whereas a spacing of at least 1 μm is required using conventional lithography techniques. The improved spacing achieved with the method of the present invention reduces base resistance and base collector capacitance, and enables the production of devices which operate at higher frequencies.
  • Referring now to FIG. 6, the remaining [0058] oxide layers 18A and 10 are stripped using conventional wet etching techniques. Next, the periphery of layer 6 is etched away by reactive ion etching to form a mesa 24 comprising layer 6, well regions 20, and raised portions 16. Mesa isolation is performed in order to isolate the base-collector junction and to isolate devices fabricated on the same substrate.
  • Following these steps, [0059] peripheral surface 4C of layer 4 is exposed. As illustrated in FIG. 7, junction termination extension (JTE) implantation is next performed to create p-type regions 22 beneath the exposed peripheral surface 4C of layer 4. The p-type regions 22 serve to spread the depletion region of the transistor in a controlled manner.
  • The [0060] entire structure 1 is then annealed to activate implanted dopant atoms. The anneal temperature is preferably between about 1200C and 1800C. The device may be annealed for a time period ranging from one minute to eighteen hours, and preferably from three minutes to fourteen minutes.
  • Having described the fabrication of the basic structure of a bipolar junction transistor, formation of ohmic contacts on the device will now be described with reference to FIGS. [0061] 8-10. First, a PECVD oxide layer 26 is formed along the top surface of the structure 1 (FIG. 8) followed by an anisotropic etch to remove the horizontal portions 26C of the oxide layer 26 from mesa 24, but not from peripheral surface 4C (FIG. 9). Following the anisotropic etch, surfaces 14C of raised portions 14 are exposed, as are surfaces 14B of well regions 20. Finally, emitter contacts 28 are applied to the surfaces 14B of well regions 20 and base contacts 30 are applied to the surfaces 14C of raised portions 14.
  • A number of metals and metal composites are appropriate for these ohmic contacts. For example, nickel or nickel-titanium combinations are appropriate ohmic contacts to n-type silicon carbide while aluminum or aluminum-titanium combinations are useful ohmic contacts to p-type silicon carbide. In addition, cobalt silicide (CoSi[0062] 2) has shown promise as an ohmic contact material to p-type silicon carbide. Appropriate ohmic contact structures are described in U.S. Pat. No. 5,323,022 and 5,409,859. The contacts 28, 30, 32 are high temperature annealed in a conventional manner to create ohmic contacts, and a wet etch is performed to remove unreacted metal.
  • Since the [0063] substrate 2 in the embodiment illustrated in FIGS. 1-10 is conductive, a collector contact 32 is applied to the bottom surface of substrate 2. However, it will be readily understood by those skilled in the art that the present invention could be implemented using a non-conducting substrate such as semi-insulating silicon carbide or sapphire (Al2O3), in which case the collector contact 32 would not be applied to the bottom surface of substrate 2, but rather would be applied to another surface of layer 4 as illustrated, for example, in FIG. 14. In that case, n+ region 50 should have a thickness of from about 1-20 μm (preferably about 1-5 μm) and is preferably doped at a concentration of about 1E18 cm−3. Such an embodiment is expected to have a lower pad capacitance and therefore a better high frequency performance.
  • Another embodiment of the present invention is illustrated in FIGS. [0064] 11-13 in which the epitaxial structure 11 shown in FIG. 11 is used as the starting structure. As shown in FIG. 11, structure 11 includes a heavily doped n-type substrate 2 of 4H silicon carbide on which is deposited an n-type epitaxial layer 4, also of silicon carbide. As with the structure shown in FIG. 1, substrate 2 and layer 4 form the collector of the bipolar transistor, and a p-type epitaxial layer 6 is formed on layer 4. Unlike the structure shown in FIG. 1, however, a heavily doped epitaxial layer 7 of n-type conductivity is deposited on layer 6. Layer 7 is doped with a donor dopant such as nitrogen at a concentration of about 1E18 to 1E21 cm−3. Layer 7 has a thickness of approximately 0.05 μm to approximately 2 μm, and most preferably from about 0.2 μm to about 0.5 μm.
  • The steps for processing [0065] structure 10 are similar to that described above with respect to FIGS. 1-4, i.e., the structure is coated with an oxide mask which is etched away to form pillars 12 including raised portions 15 formed out of the top epitaxial layer (in this case layer 7), after which oxide layer 18 is formed over the top surface of the structure 10 by, for example, PECVD.
  • Following an anisotropic etch of the [0066] oxide layer 18, and as illustrated in FIG. 12, heavily doped well regions 21 are formed in the structure such that the edges of well regions 21 are spaced a distance from the pillars 12 approximately equal to the thickness of the oxide layer 18. In the embodiment illustrated in FIGS. 11-13, however, the well regions 21 are doped to have a p-type conductivity. In one embodiment, well regions 21 extend through layer 6 and partially into layer 4. Consequently, well regions 21, together with the p-type regions 23 from layer 6, form the base of the transistor.
  • The remainder of the processing is similar to that described with respect to FIGS. [0067] 6-10, except that as shown in FIG. 13, the emitter contacts are formed on exposed surfaces of raised portions 15, while the base contacts are made to the top surfaces of well regions 21.
  • As illustrated in FIG. 15, the embodiment described in FIGS. [0068] 11-13 may be implemented using a non-conductive or semi-insulating substrate, in which case collector contacts 32′ to the n-type layer 4 may be made on the top surface of the device over n+ well regions 50 formed in layer 4.
  • A preferred technique for performing the etching steps described above comprises reactive ion etching with nitrogen trifluoride (NF[0069] 3). Nitrogen trifluoride has demonstrated a number of advantages in silicon carbide etching processes. A more complete discussion of reactive ion etching using NF3 is provided Palmour et al., Surface Characteristics of Monocrystalline Beta-SiC Dry Etched in Fluorinated Gases, Mat. Res. Soc. Symp. Proc., Vol. 76, 1987, p. 185., the techniques of which are incorporated herein by reference. Appropriate techniques for etching silicon carbide are also described in U.S. Pat. Nos. 4,865,685 and 4,981,551.
  • The invention which has been set forth is a method of fabricating a bipolar junction transistor (BJT) in silicon carbide (all polytypes) as opposed to silicon, gallium arsenide, or other semiconductor materials. The disclosed embodiments align the base and emitter contacts of the transistor by means of oxide formation rather than lithographic techniques, permitting closer and more precise positioning of the base and emitter contacts with respect to one another. Because silicon carbide is a wide bandgap semiconductor that has the ability to operate at much higher temperatures than other common semiconductors, transistors fabricated according to the present invention likewise demonstrate superior operating characteristics at high temperatures. Moreover, transistors fabricated according to the present invention also have the ability to operate at higher power levels and higher frequencies. The inventive method can be used to fabricate either n-p-n or p-n-p transistors. [0070]
  • In the specification and drawings, there have been set forth preferred and exemplary embodiments of the invention which have been included by way of example and not by way of limitation, the scope of the invention being set forth in the accompanying claims. [0071]

Claims (22)

We claim:
1. A method of fabricating a self-aligned bipolar junction transistor in a semiconductor structure having a first layer of silicon carbide and a second layer of silicon carbide, the method comprising:
forming a trench in the second silicon carbide layer, the trench having a bottom wall and opposing side walls;
conformally depositing a spacer layer having a predetermined thickness on the second semiconductor layer, including the bottom wall and side walls of the trench;
anisotropically etching the spacer layer from a portion of the bottom wall of the trench between the side walls, thereby exposing a portion of the bottom wall of the trench while at least a portion of the spacer layer remains on the side walls;
doping a region below the exposed portion of the bottom wall with a dopant to create a doped well region below the bottom wall; and
removing the spacer layer.
2. The method of
claim 1
, wherein the second layer comprises a base region, the well region comprises an emitter region, and the first layer comprises a collector region of the bipolar junction transistor.
3. The method of
claim 1
, wherein the second layer comprises an emitter region, the well region comprises a base region, and the first layer comprises a collector region of the bipolar junction transistor.
4. The method of
claim 1
, wherein the step of forming a trench in the second silicon carbide layer comprises etching a portion of the second layer.
5. The method of
claim 1
, wherein the step of doping a region below the exposed portion of the bottom wall comprises high temperature ion implantation.
6. The method of
claim 1
, further comprising:
etching a portion of the second layer to form a mesa containing the transistor.
7. The method of
claim 6
, wherein the step of etching a portion of the second layer is followed by the steps of:
forming a dielectric layer on the mesa, and
anisotropically etching the dielectric layer to reveal contact surfaces.
8. The method of
claim 2
or
3
, further comprising:
providing ohmic contacts to the base, emitter and collector regions.
9. The method of
claim 1
, wherein the second layer comprises a layer of heavily doped, p-type silicon carbide.
10. A method of fabricating a self-aligned bipolar junction transistor in a semiconductor structure having a first layer of silicon carbide of a first conductivity type and a second layer of silicon carbide of a second conductivity type, opposite to the first conductivity type and epitaxially deposited on the first layer, the method comprising:
etching the second semiconductor layer to form at least one pillar having a first surface opposite the first silicon carbide layer and opposing side walls, and a horizontal surface adjacent the pillar;
forming a spacer layer having a predetermined thickness on the first surface of the pillar, the opposing side walls and the horizontal surface adjacent the pillar;
anisotropically etching the spacer layer from the horizontal surfaces adjacent the pillar while at least a portion of the spacer layer remains on the side walls of the pillar, thereby exposing the horizontal surface;
doping a portion of the second layer below the exposed portion of the horizontal surface with a dopant of the first conductivity type to create a doped well region in the second layer; and
removing the spacer layer.
11. The method of
claim 10
, wherein the second layer comprises a base region, the well region comprises an emitter region, and the first layer comprises a collector region of the bipolar junction transistor.
12. The method of
claim 10
, wherein the second layer comprises an emitter region, the well region comprises a base region, and the first layer comprises a collector region of the bipolar junction transistor.
13. The method of
claim 10
, wherein the step of forming a pillar in the second silicon carbide layer comprises etching a portion of the second layer.
14. The method of
claim 10
, wherein the step of doping a portion of the first layer comprises high temperature ion implantation.
15. The method of
claim 10
, further comprising:
etching a portion of the second layer to form a mesa containing the transistor.
16. The method of
claim 15
, wherein the step of etching a portion of the second layer is followed by the steps of:
forming a dielectric layer on the mesa, and
anisotropically etching the dielectric layer to reveal contact surfaces.
17. The method of
claim 11
or
12
, further comprising:
providing ohmic contacts to the base, emitter and collector regions.
18. The method of
claim 10
, wherein the second layer comprises a layer of heavily doped, p-type silicon carbide.
19. A method of fabricating a self-aligned bipolar junction transistor in a semiconductor structure having a first layer of silicon carbide of a first conductivity type, a second layer of silicon carbide of a second conductivity type, opposite to the first conductivity type and epitaxially deposited on the first layer, and a second layer of silicon carbide of the first conductivity type epitaxially deposited on the second layer, the method comprising:
forming a trench in the second silicon carbide layer, the trench having a bottom wall and opposing side walls;
depositing a spacer layer having a predetermined thickness on the second semiconductor layer, including the bottom wall and side walls of the trench;
anisotropically etching the spacer layer from a portion of the bottom wall of the trench between the side walls while at least a portion of the spacer layer remains on the side walls, thereby exposing a portion of the bottom wall of the trench;
doping a portion of the second layer below the exposed portion of the bottom wall with a dopant of the first conductivity type to create a doped well region in the second layer; and
removing the spacer layer.
20. A method of fabricating a self-aligned bipolar junction transistor in a semiconductor structure having a first layer of silicon carbide of a first conductivity type, a second layer of silicon carbide of a second conductivity type, opposite to the first conductivity type and epitaxially deposited on the first layer, and a second layer of silicon carbide of the first conductivity type epitaxially deposited on the second layer, the method comprising:
etching the second semiconductor layer to form at least one pillar having a top wall and opposing side walls, and a horizontal surface adjacent the pillar;
depositing a spacer layer having a predetermined thickness on structure, including top wall and side walls of the pillar and the horizontal surface adjacent the pillar;
anisotropically etching the spacer layer from the horizontal surfaces adjacent the pillar while at least a portion of the spacer layer remains on the side walls of the pillar, thereby exposing the horizontal surface;
doping a portion of the second layer below the exposed portion of the horizontal surface with a dopant of the first conductivity type to create a doped well region in the second layer; and
removing the spacer layer.
21. A bipolar junction transistor fabricated in silicon carbide, comprising:
a substrate having a first conductivity type, having a top surface and a bottom surface and forming a collector region of the transistor;
an epitaxial layer of silicon carbide deposited above the substrate, having a second conductivity type opposite the first conductivity type;
a pillar having a top wall and opposing side walls formed above the epitaxial layer, the pillar forming a base region of the transistor;
a doped well region in the epitaxial layer adjacent the pillar a distance from the pillar defined by a thickness of a spacer layer deposited on one of the opposing sidewalls and removed after formation of the doped well region, the doped well region having the first conductivity type and forming an emitter region of the transistor.
22. A bipolar junction transistor fabricated in silicon carbide, comprising:
a substrate having a first conductivity type, having a top surface and a bottom surface and forming a collector region of the transistor;
an epitaxial layer of silicon carbide deposited above the substrate, having a second conductivity type opposite the first conductivity type;
a pillar having a top wall and opposing side walls formed above the epitaxial layer, the pillar having the first conductivity type and forming an emitter region of the transistor;
a doped well region in the epitaxial layer adjacent the pillar a distance from the pillar defined by a thickness of a spacer layer deposited on one of the opposing sidewalls and removed after formation of the doped well region, the doped well region having the second conductivity type and forming a base region of the transistor.
US09/788,689 1999-08-06 2001-02-19 Self-aligned bipolar junction silicon carbide transistors Expired - Lifetime US6329675B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/788,689 US6329675B2 (en) 1999-08-06 2001-02-19 Self-aligned bipolar junction silicon carbide transistors

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US09/369,991 US6262446B1 (en) 1998-08-07 1999-08-06 Methods of forming multilevel conductive interconnections including capacitor electrodes for integrated circuit devices
US09/401,602 US6218254B1 (en) 1999-09-22 1999-09-22 Method of fabricating a self-aligned bipolar junction transistor in silicon carbide and resulting devices
US09/788,689 US6329675B2 (en) 1999-08-06 2001-02-19 Self-aligned bipolar junction silicon carbide transistors

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US09/369,991 Division US6262446B1 (en) 1998-08-07 1999-08-06 Methods of forming multilevel conductive interconnections including capacitor electrodes for integrated circuit devices
US09/401,602 Division US6218254B1 (en) 1999-08-06 1999-09-22 Method of fabricating a self-aligned bipolar junction transistor in silicon carbide and resulting devices

Publications (2)

Publication Number Publication Date
US20010011729A1 true US20010011729A1 (en) 2001-08-09
US6329675B2 US6329675B2 (en) 2001-12-11

Family

ID=27004775

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/788,689 Expired - Lifetime US6329675B2 (en) 1999-08-06 2001-02-19 Self-aligned bipolar junction silicon carbide transistors

Country Status (1)

Country Link
US (1) US6329675B2 (en)

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060202209A1 (en) * 2005-03-09 2006-09-14 Kelman Maxim B Limiting net curvature in a wafer
US20070235757A1 (en) * 2005-09-16 2007-10-11 Cree, Inc. Silicon carbide bipolar junction transistors having epitaxial base regions and multilayer emitters and methods of fabricating the same
US20070284654A1 (en) * 2006-06-08 2007-12-13 Rubino Judith M Metal alloy layer over conductive region of transistor device of different conductive material than conductive region
US7396731B1 (en) * 2004-10-15 2008-07-08 Hrl Laboratories, Llc Method for preparing a non-self-aligned heterojunction bipolar transistor with a small emitter-to-base spacing
US7598148B1 (en) 2004-10-15 2009-10-06 Fields Charles H Non-self-aligned heterojunction bipolar transistor and a method for preparing a non-self-aligned heterojunction bipolar transistor
US7875523B1 (en) 2004-10-15 2011-01-25 Hrl Laboratories, Llc HBT with emitter electrode having planar side walls
US8710510B2 (en) * 2006-08-17 2014-04-29 Cree, Inc. High power insulated gate bipolar transistors
US20140193965A1 (en) * 2009-08-20 2014-07-10 The Government Of The United States Of America, As Represented By The Secretary Of The Navy REDUCTION OF BASAL PLANE DISLOCATIONS IN EPITAXIAL SiC USING AN IN-SITU ETCH PROCESS
US8785945B2 (en) 2011-01-31 2014-07-22 Fairchild Semiconductor Corporation SiC bipolar junction transistor with overgrown emitter
US9029945B2 (en) 2011-05-06 2015-05-12 Cree, Inc. Field effect transistor devices with low source resistance
US9142662B2 (en) 2011-05-06 2015-09-22 Cree, Inc. Field effect transistor devices with low source resistance
US9373617B2 (en) 2011-09-11 2016-06-21 Cree, Inc. High current, low switching loss SiC power module
US9640617B2 (en) 2011-09-11 2017-05-02 Cree, Inc. High performance power module
US9673283B2 (en) 2011-05-06 2017-06-06 Cree, Inc. Power module for supporting high current densities
US20170178989A1 (en) * 2013-04-04 2017-06-22 Monolith Semiconductor Inc. Semiconductor devices comprising getter layers and methods of making and using the same
CN109979989A (en) * 2017-12-27 2019-07-05 三星电子株式会社 Vertical bipolar transistor
US20190245035A1 (en) * 2018-02-06 2019-08-08 General Electric Company High energy ion implantation for junction isolation in silicon carbide devices
US11777019B2 (en) 2021-09-28 2023-10-03 Globalfoundries U.S. Inc. Lateral heterojunction bipolar transistor with improved breakdown voltage and method

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001085463A (en) * 1999-09-09 2001-03-30 Rohm Co Ltd Semiconductor chip and semiconductor device using the same
US6503782B2 (en) * 2001-03-02 2003-01-07 Mississippi State University Research And Technology Corporation (Rtc) Complementary accumulation-mode JFET integrated circuit topology using wide (>2eV) bandgap semiconductors
US7132701B1 (en) 2001-07-27 2006-11-07 Fairchild Semiconductor Corporation Contact method for thin silicon carbide epitaxial layer and semiconductor devices formed by those methods
US6870204B2 (en) * 2001-11-21 2005-03-22 Astralux, Inc. Heterojunction bipolar transistor containing at least one silicon carbide layer
US6982440B2 (en) * 2002-02-19 2006-01-03 Powersicel, Inc. Silicon carbide semiconductor devices with a regrown contact layer
US6764907B2 (en) * 2002-02-19 2004-07-20 Bart J. Van Zeghbroeck Method of fabricating self-aligned silicon carbide semiconductor devices
US7241699B2 (en) * 2002-07-30 2007-07-10 Microsemi Corp. Wide bandgap semiconductor device construction
US8432012B2 (en) 2006-08-01 2013-04-30 Cree, Inc. Semiconductor devices including schottky diodes having overlapping doped regions and methods of fabricating same
US7728402B2 (en) 2006-08-01 2010-06-01 Cree, Inc. Semiconductor devices including schottky diodes with controlled breakdown
US8835987B2 (en) 2007-02-27 2014-09-16 Cree, Inc. Insulated gate bipolar transistors including current suppressing layers
US7795716B2 (en) * 2008-03-21 2010-09-14 Integra Technologies, Inc. RF transistor output impedance technique for improved efficiency, output power, and bandwidth
US8232558B2 (en) 2008-05-21 2012-07-31 Cree, Inc. Junction barrier Schottky diodes with current surge capability
US8105911B2 (en) * 2008-09-30 2012-01-31 Northrop Grumman Systems Corporation Bipolar junction transistor guard ring structures and method of fabricating thereof
US8188482B2 (en) * 2008-12-22 2012-05-29 Infineon Technologies Austria Ag SiC semiconductor device with self-aligned contacts, integrated circuit and manufacturing method
US8106487B2 (en) 2008-12-23 2012-01-31 Pratt & Whitney Rocketdyne, Inc. Semiconductor device having an inorganic coating layer applied over a junction termination extension
US8294507B2 (en) 2009-05-08 2012-10-23 Cree, Inc. Wide bandgap bipolar turn-off thyristor having non-negative temperature coefficient and related control circuits
US8629509B2 (en) 2009-06-02 2014-01-14 Cree, Inc. High voltage insulated gate bipolar transistors with minority carrier diverter
US8193848B2 (en) 2009-06-02 2012-06-05 Cree, Inc. Power switching devices having controllable surge current capabilities
US8541787B2 (en) 2009-07-15 2013-09-24 Cree, Inc. High breakdown voltage wide band-gap MOS-gated bipolar junction transistors with avalanche capability
US8354690B2 (en) 2009-08-31 2013-01-15 Cree, Inc. Solid-state pinch off thyristor circuits
US9117739B2 (en) 2010-03-08 2015-08-25 Cree, Inc. Semiconductor devices with heterojunction barrier regions and methods of fabricating same
US8415671B2 (en) 2010-04-16 2013-04-09 Cree, Inc. Wide band-gap MOSFETs having a heterojunction under gate trenches thereof and related methods of forming such devices
US8618582B2 (en) 2011-09-11 2013-12-31 Cree, Inc. Edge termination structure employing recesses for edge termination elements
US8680587B2 (en) 2011-09-11 2014-03-25 Cree, Inc. Schottky diode
US8664665B2 (en) 2011-09-11 2014-03-04 Cree, Inc. Schottky diode employing recesses for elements of junction barrier array
US8552532B2 (en) 2012-01-04 2013-10-08 International Business Machines Corporation Self aligned structures and design structure thereof

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4945394A (en) 1987-10-26 1990-07-31 North Carolina State University Bipolar junction transistor on silicon carbide
GB8926414D0 (en) * 1989-11-18 1990-01-10 Lsi Logic Europ Bipolar junction transistors
US5726463A (en) 1992-08-07 1998-03-10 General Electric Company Silicon carbide MOSFET having self-aligned gate structure
DE4301333C2 (en) * 1993-01-20 2003-05-15 Daimler Chrysler Ag Process for the preparation of silicon germanium heterobipolar transistors
US5318915A (en) 1993-01-25 1994-06-07 North Carolina State University At Raleigh Method for forming a p-n junction in silicon carbide
US5539217A (en) 1993-08-09 1996-07-23 Cree Research, Inc. Silicon carbide thyristor
US5510281A (en) 1995-03-20 1996-04-23 General Electric Company Method of fabricating a self-aligned DMOS transistor device using SiC and spacers
US5967795A (en) 1995-08-30 1999-10-19 Asea Brown Boveri Ab SiC semiconductor device comprising a pn junction with a voltage absorbing edge
KR100205017B1 (en) 1995-12-20 1999-07-01 이계철 Method for manufacturing heterojunction bipolar transistor
US6143593A (en) 1998-09-29 2000-11-07 Conexant Systems, Inc. Elevated channel MOSFET
SE516338C2 (en) * 1999-05-31 2001-12-17 Ericsson Telefon Ab L M RF power transistor with collector up

Cited By (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8435852B1 (en) 2004-10-15 2013-05-07 Hrl Laboratories, Llc HBT with configurable emitter
US7396731B1 (en) * 2004-10-15 2008-07-08 Hrl Laboratories, Llc Method for preparing a non-self-aligned heterojunction bipolar transistor with a small emitter-to-base spacing
US7598148B1 (en) 2004-10-15 2009-10-06 Fields Charles H Non-self-aligned heterojunction bipolar transistor and a method for preparing a non-self-aligned heterojunction bipolar transistor
US7851319B1 (en) 2004-10-15 2010-12-14 Hrl Laboratories, Llc Method for preparing a non-self-aligned heterojunction bipolar transistor with a small emitter-to-base spacing
US7875523B1 (en) 2004-10-15 2011-01-25 Hrl Laboratories, Llc HBT with emitter electrode having planar side walls
US8169001B1 (en) 2004-10-15 2012-05-01 Hrl Laboratories, Llc Method for preparing a non-self-aligned heterojunction bipolar transistor with a small emitter-to-base spacing
US8574994B1 (en) 2004-10-15 2013-11-05 Hrl Laboratories, Llc HBT with emitter electrode having planar side walls
US20060202209A1 (en) * 2005-03-09 2006-09-14 Kelman Maxim B Limiting net curvature in a wafer
US20070235757A1 (en) * 2005-09-16 2007-10-11 Cree, Inc. Silicon carbide bipolar junction transistors having epitaxial base regions and multilayer emitters and methods of fabricating the same
US7304334B2 (en) * 2005-09-16 2007-12-04 Cree, Inc. Silicon carbide bipolar junction transistors having epitaxial base regions and multilayer emitters and methods of fabricating the same
US20070284654A1 (en) * 2006-06-08 2007-12-13 Rubino Judith M Metal alloy layer over conductive region of transistor device of different conductive material than conductive region
US9548374B2 (en) 2006-08-17 2017-01-17 Cree, Inc. High power insulated gate bipolar transistors
US8710510B2 (en) * 2006-08-17 2014-04-29 Cree, Inc. High power insulated gate bipolar transistors
US10256094B2 (en) * 2009-08-20 2019-04-09 The Government Of The United States Of America, As Represented By The Secretary Of The Navy Reduction of basal plane dislocations in epitaxial SiC using an in-situ etch process
US20140193965A1 (en) * 2009-08-20 2014-07-10 The Government Of The United States Of America, As Represented By The Secretary Of The Navy REDUCTION OF BASAL PLANE DISLOCATIONS IN EPITAXIAL SiC USING AN IN-SITU ETCH PROCESS
US9515176B2 (en) 2011-01-31 2016-12-06 Fairchild Semiconductor Corporation Silicon carbide bipolar junction transistor including shielding regions
US8785945B2 (en) 2011-01-31 2014-07-22 Fairchild Semiconductor Corporation SiC bipolar junction transistor with overgrown emitter
US9673283B2 (en) 2011-05-06 2017-06-06 Cree, Inc. Power module for supporting high current densities
US9142662B2 (en) 2011-05-06 2015-09-22 Cree, Inc. Field effect transistor devices with low source resistance
US9029945B2 (en) 2011-05-06 2015-05-12 Cree, Inc. Field effect transistor devices with low source resistance
US10141302B2 (en) 2011-09-11 2018-11-27 Cree, Inc. High current, low switching loss SiC power module
US9640617B2 (en) 2011-09-11 2017-05-02 Cree, Inc. High performance power module
US10153364B2 (en) 2011-09-11 2018-12-11 Cree, Inc. Power module having a switch module for supporting high current densities
US9373617B2 (en) 2011-09-11 2016-06-21 Cree, Inc. High current, low switching loss SiC power module
US11024731B2 (en) 2011-09-11 2021-06-01 Cree, Inc. Power module for supporting high current densities
US11171229B2 (en) 2011-09-11 2021-11-09 Cree, Inc. Low switching loss high performance power module
US20170178989A1 (en) * 2013-04-04 2017-06-22 Monolith Semiconductor Inc. Semiconductor devices comprising getter layers and methods of making and using the same
US10804175B2 (en) * 2013-04-04 2020-10-13 Monolith Semiconductor, Inc. Semiconductor devices comprising getter layers and methods of making and using the same
US11315845B2 (en) 2013-04-04 2022-04-26 Monolith Semiconductor, Inc. Semiconductor devices comprising getter layers and methods of making and using the same
CN109979989A (en) * 2017-12-27 2019-07-05 三星电子株式会社 Vertical bipolar transistor
US20190245035A1 (en) * 2018-02-06 2019-08-08 General Electric Company High energy ion implantation for junction isolation in silicon carbide devices
US10608079B2 (en) * 2018-02-06 2020-03-31 General Electric Company High energy ion implantation for junction isolation in silicon carbide devices
US11777019B2 (en) 2021-09-28 2023-10-03 Globalfoundries U.S. Inc. Lateral heterojunction bipolar transistor with improved breakdown voltage and method

Also Published As

Publication number Publication date
US6329675B2 (en) 2001-12-11

Similar Documents

Publication Publication Date Title
US6329675B2 (en) Self-aligned bipolar junction silicon carbide transistors
US6218254B1 (en) Method of fabricating a self-aligned bipolar junction transistor in silicon carbide and resulting devices
US4945394A (en) Bipolar junction transistor on silicon carbide
US7345310B2 (en) Silicon carbide bipolar junction transistors having a silicon carbide passivation layer on the base region thereof
US5656514A (en) Method for making heterojunction bipolar transistor with self-aligned retrograde emitter profile
US6251738B1 (en) Process for forming a silicon-germanium base of heterojunction bipolar transistor
US6767783B2 (en) Self-aligned transistor and diode topologies in silicon carbide through the use of selective epitaxy or selective implantation
CN1322564C (en) Silicon germanium bipolar transistor
JP4774196B2 (en) Silicon carbide bipolar junction transistor with grown base region
EP0386413A2 (en) Complementary transistor structure and method for manufacture
US6573539B2 (en) Heterojunction bipolar transistor with silicon-germanium base
EP1342271B1 (en) Method of fabricating a self-aligned bipolar junction transistor in silicon carbide and resulting devices
US5969402A (en) Reduction of depletion spreading sideways utilizing slots
US5640025A (en) High frequency semiconductor transistor
WO2004077570A1 (en) Bipolar transistor and integrated circuit device
CA1312148C (en) Metal-semiconductor field-effect transistor formed in silicon carbide
EP0868749A1 (en) Silicon bipolar junction transistor having reduced emitter line width

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12