US20010013599A1 - Method of manufacturing mask read-only memory cell - Google Patents

Method of manufacturing mask read-only memory cell Download PDF

Info

Publication number
US20010013599A1
US20010013599A1 US09/756,587 US75658701A US2001013599A1 US 20010013599 A1 US20010013599 A1 US 20010013599A1 US 75658701 A US75658701 A US 75658701A US 2001013599 A1 US2001013599 A1 US 2001013599A1
Authority
US
United States
Prior art keywords
voltage
cell
rom
dram
breakdown
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/756,587
Other versions
US6392930B2 (en
Inventor
Le-Tein Jung
Ming-Jing Ho
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/756,587 priority Critical patent/US6392930B2/en
Publication of US20010013599A1 publication Critical patent/US20010013599A1/en
Application granted granted Critical
Publication of US6392930B2 publication Critical patent/US6392930B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B20/00Read-only memory [ROM] devices
    • H10B20/20Programmable ROM [PROM] devices comprising field-effect components

Landscapes

  • Semiconductor Memories (AREA)
  • Read Only Memory (AREA)

Abstract

A method of manufacturing a ROM cell. A DRAM cell is provided. An ONO (oxide-nitride-oxide) stacked layer is used as a dielectric film of a capacitor of the DRAM cell. When a supply power is over 6 volts, the dielectric layer would be breakdown so that leakage is occurred between a lower electrode and an upper electrode of the capacitor. The DRAM cell, which can be used as a ROM cell, is thus readout as a stock at fault to stock a logic state of “1” or “0”. The stored data as “1” or “0” is depended on voltage of the upper electrode (VPL) and a voltage of the bit line (VBL). If VPL>VBL, the breakdown of the dielectric film would make the cell stock at “1”, and a normal DRAM cell is stocked at “0”, and vice versa.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims the priority benefit of Taiwan application Ser. no. 89102403, filed Feb. 14, 2000. [0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • The invention relates in general to a method of manufacturing mask read-only memory (ROM) cell, and more particularly to a method of manufacturing a ROM cell from a fabrication of a dynamics random access memory (DRAM). [0003]
  • 2. Description of the Related Art [0004]
  • Memory cells of a read-only memory (ROM) are generally made using channel transistors. Programming of the ROM is achieved by selectively implanting ions into the channels of these transistors. By implanting ions into the channel regions of specified transistors, threshold voltage of the devices changes. Hence, the “on” or “off” state of the memory cell is coded. A mask ROM cell is formed by laying a polysilicon word line (WL) over a bit line (BL), and the memory cell channel is formed in the region underneath the word line between neighboring bit lines. Normally, each ROM cell is in a logic state of “1” or “0” depending on whether ions are implanted into the channel region or not. The advantage of being able to program the state of each ROM cell by an ion implant operation is that semi-finished ROM products can be made. Once the required program codes arrive, a mask can be made and then the final ion implant operation can be carried out, thereby shortening customers' delivery date. However, the method requires the production of one more photomask to carry out an ion implant operation. Moreover, reliability of the final ROM product is very much dependent upon the quality of the ion implant operation. [0005]
  • An alternative method is to decide which channels are to be conductive prior to the production of the channel transistors. If a particular channel in a memory cell is designed to be non-conductive, a field oxide (FOX) layer is formed in the channel region of the transistor. Since the programming pattern is already established prior to production, no additional photomask and ion implant operation is need. Hence, higher reliability can be attained. However, as the level of device integration continues to increase, the available space for accommodating a memory cell decreases correspondingly. Because the edge of a FOX layer includes a bird's beak structure, the ultimate level of integration is affected. Moreover, the upper surface of a FOX layer is higher than the level of the surrounding substrate surface after thermal oxidation. Consequently, the substrate has a lower degree of surface planarity. [0006]
  • Programmable ROM is one kind of the ROM. A structure of the programmable ROM is like a structure of semi-finished ROM product, in which a metal line connects to each transistor of a memory cell array. There is a fuse between the metal line and the transistor. The fuse is burnt to short by a high current while programming a memory cell. The short of the fuse presents the memory cell is in a logic state as “1”. On the other hand, a memory cell is in a logic state as “o” when the fuse is ok. [0007]
  • DRAM is a kind of volatile memory. When a power supply is turn off, date stored in the DRAM would disappear. ROM is a kind of non-volatile memory. Date stored in the ROM would keep even when the power supply is turn off. The fabrication of DRAM and the fabrication of ROM are quite different. Requirements are also different so that it's complicated to forming ROM and DRAM on one chip. [0008]
  • SUMMARY OF THE INVENTION
  • The invention provides a method of manufacturing a ROM cell. A DRAM structure is provided. A high voltage is applied to make a dielectric film between an upper electrode and a lower electrode of a capacitor is breakdown to store a logic date as “1”. [0009]
  • The DRAM cell comprises a capacitor. An ONO (oxide-nitride-oxide) stacked layer is used as a dielectric film of the capacitor. When a supply power is over 6 volts, the dielectric layer would be breakdown so that leakage is occurred between a lower electrode and an upper electrode of the capacitor. The DRAM cell as a ROM cell is thus readout as a stock at fault to stock a logic state of “1” or “0”. The stored data as “1” or “0” is depended on voltage of the upper electrode (V[0010] PL) and a voltage of the bit line (VBL). If VPL>VBL, the breakdown of the dielectric film would make the cell stock at “1”, and a normal DRAM cell is stocked at “0”, and vice versa.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Other objects, features, and advantages of the invention will become apparent from the following detailed description of the preferred but non-limiting embodiments. The description is made with reference to the accompanying drawings in which: [0011]
  • FIG. 1 is a diagram showing a relation of current versus voltage of a ON film of a capacitor; and [0012]
  • FIG. 2 is a circuit diagram of the DRAM cell. [0013]
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • FIG. 1 is a diagram showing a relation of current versus voltage of an ONO film of a capacitor. The x-coordinate of the diagram presents voltage and the unit of the x-coordinate is volt (V). The y-coordinate of the diagram presents current and the unit of the y-coordinate is ampere (A). [0014]
  • Referring to the diagram of FIG. 1, a normal operating region of a DRAM cell is shown. An ONO (oxide-nitride-oxide) stacked layer is used as a dielectric film of the capacitor. When a voltage bias is over 6 volts, the dielectric layer would be breakdown so that leakage is occurred between a lower electrode and an upper electrode of the capacitor and the DRAM cell is stressed into a short circuit. The breakdown of the dielectric layer forms an F-N tunneling current and makes the DRAM cell fail. [0015]
  • After breakdown, the DRAM cell is broken so that a function of storing charge is destroyed. At this time, even a light voltage bias is applied on the cell, a high current is formed as a curve after voltage breakdown shown in FIG. 1. The DRAM cell thus can be used as a ROM cell and is readout as a stock at fault to stock a logic state of “1” or “0”. The stored data as “1” or “0” is depended on voltage of the upper electrode (V[0016] PL) and a voltage of the bit line (VBL). If VPL>VBL, the breakdown of the dielectric film would make the cell stock at “1”, and a normal DRAM cell is stocked at “0”, and vice versa.
  • Referring to FIG. 2, a circuit diagram of the DRAM cell is shown. The DRAM cell comprises a [0017] transistor 10 and a capacitor having an ONO film. A gate 12 of the transistor 10 is electrically connected to a word line (WL), and a source 14 of the transistor 10 is electrically connected to a bit line (BL).
  • The invention provides a method for manufacturing a ROM cell form a breakdown DRAM cell. According an actually requirement, date of “1” or “0” is stored in DRAM cells to performing a programming. If a voltage of the upper electrode is higher than a voltage of the bit line at a circuit design, a high voltage over 6 volts is applied to the bit line to program the cell store a data as “1”. On the other hand, a low voltage between 1-6 volts is applied to the bit line to precharge the cell store a data as “0”. Furthermore, if a breakdown cell is designed as store a data as “0”, then a normal cell is designed as store a data as “1”. [0018]
  • The invention provides a method for fabricating a ROM cell. The ROM cell is formed from breakdown of a DRAM cell so that a DRAM cell and a ROM cell can be integrated into a fabrication of DRAM and formed on one chip. [0019]
  • While the invention has been described by way of example and in terms of a preferred embodiment, it is to be understood that the invention is not limited thereto. To the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures. [0020]

Claims (10)

What is claimed is:
1. A method of manufacturing a ROM cell, comprising the steps of:
providing a plural of capacitors of DRAM cells, each of the capacitors comprising a dielectric film and the dielectric film having a breakdown voltage;
applying a first voltage at a bit line, which is connected to a source of one of the DRAN cells, to make the dielectric film of one of the DRAM cells leakage to store a data as “1”; and
applying a second voltage another bit line, which is connected to a source of another one of the DRAM cells, to store another data as “0’.
2. The method according to
claim 1
, wherein the breakdown voltage is about 6 volts.
3. The method according to
claim 1
, wherein the first voltage is higher than the breakdown voltage.
4. The method according to
claim 3
, wherein the first voltage is about 7 volts.
5. The method according to
claim 1
, wherein the second voltage is lower than the breakdown voltage.
6. A method of manufacturing a ROM cell, comprising the steps of:
providing a plural of capacitors of DRAM cells, each of the capacitors comprising a dielectric film and the dielectric film having a breakdown voltage;
applying a first voltage at a bit line, which is connected to a source of one of the DRAN cells, to make the dielectric film of one of the DRAM cells leakage to store a data as “0”; and
applying a second voltage another bit line, which is connected to a source of another one of the DRAM cells, to store another data as “1’.
7. The method according to
claim 6
, wherein the breakdown voltage is about 6 volts.
8. The method according to
claim 6
, wherein the first voltage is higher than the breakdown voltage.
9. The method according to
claim 8
, wherein the first voltage is about 7 volts.
10. The method according to
claim 6
, wherein the second voltage is lower than the breakdown voltage.
US09/756,587 2000-02-14 2001-01-09 Method of manufacturing mask read-only memory cell Expired - Lifetime US6392930B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/756,587 US6392930B2 (en) 2000-02-14 2001-01-09 Method of manufacturing mask read-only memory cell

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
TW89102403A 2000-02-14
TW089102403A TW439276B (en) 2000-02-14 2000-02-14 Fabricating method of read only memory
TW89102403 2000-02-14
US09/513,266 US6327174B1 (en) 2000-02-14 2000-02-24 Method of manufacturing mask read-only memory cell
US09/756,587 US6392930B2 (en) 2000-02-14 2001-01-09 Method of manufacturing mask read-only memory cell

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/513,266 Division US6327174B1 (en) 2000-02-14 2000-02-24 Method of manufacturing mask read-only memory cell

Publications (2)

Publication Number Publication Date
US20010013599A1 true US20010013599A1 (en) 2001-08-16
US6392930B2 US6392930B2 (en) 2002-05-21

Family

ID=21658773

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/513,266 Expired - Lifetime US6327174B1 (en) 2000-02-14 2000-02-24 Method of manufacturing mask read-only memory cell
US09/756,587 Expired - Lifetime US6392930B2 (en) 2000-02-14 2001-01-09 Method of manufacturing mask read-only memory cell

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/513,266 Expired - Lifetime US6327174B1 (en) 2000-02-14 2000-02-24 Method of manufacturing mask read-only memory cell

Country Status (2)

Country Link
US (2) US6327174B1 (en)
TW (1) TW439276B (en)

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6853587B2 (en) * 2002-06-21 2005-02-08 Micron Technology, Inc. Vertical NROM having a storage density of 1 bit per 1F2
AU2003263748A1 (en) 2002-06-21 2004-01-06 Micron Technology, Inc. Nrom memory cell, memory array, related devices and methods
US6735108B2 (en) * 2002-07-08 2004-05-11 Micron Technology, Inc. ROM embedded DRAM with anti-fuse programming
JP2005024665A (en) * 2003-06-30 2005-01-27 Ricoh Co Ltd Powder transport device, image forming apparatus, toner storage part, and process cartridge
US7095075B2 (en) 2003-07-01 2006-08-22 Micron Technology, Inc. Apparatus and method for split transistor memory having improved endurance
US6979857B2 (en) 2003-07-01 2005-12-27 Micron Technology, Inc. Apparatus and method for split gate NROM memory
US6873550B2 (en) 2003-08-07 2005-03-29 Micron Technology, Inc. Method for programming and erasing an NROM cell
US7085170B2 (en) 2003-08-07 2006-08-01 Micron Technology, Ind. Method for erasing an NROM cell
US6977412B2 (en) 2003-09-05 2005-12-20 Micron Technology, Inc. Trench corner effect bidirectional flash memory cell
US6830963B1 (en) 2003-10-09 2004-12-14 Micron Technology, Inc. Fully depleted silicon-on-insulator CMOS logic
US7184315B2 (en) 2003-11-04 2007-02-27 Micron Technology, Inc. NROM flash memory with self-aligned structural charge separation
US7202523B2 (en) 2003-11-17 2007-04-10 Micron Technology, Inc. NROM flash memory devices on ultrathin silicon
US7050330B2 (en) 2003-12-16 2006-05-23 Micron Technology, Inc. Multi-state NROM device
US7269071B2 (en) 2003-12-16 2007-09-11 Micron Technology, Inc. NROM memory cell, memory array, related devices and methods
US7241654B2 (en) 2003-12-17 2007-07-10 Micron Technology, Inc. Vertical NROM NAND flash memory array
US7157769B2 (en) * 2003-12-18 2007-01-02 Micron Technology, Inc. Flash memory having a high-permittivity tunnel dielectric
US6878991B1 (en) 2004-01-30 2005-04-12 Micron Technology, Inc. Vertical device 4F2 EEPROM memory
US7221018B2 (en) 2004-02-10 2007-05-22 Micron Technology, Inc. NROM flash memory with a high-permittivity gate dielectric
US6952366B2 (en) * 2004-02-10 2005-10-04 Micron Technology, Inc. NROM flash memory cell with integrated DRAM
US7075146B2 (en) 2004-02-24 2006-07-11 Micron Technology, Inc. 4F2 EEPROM NROM memory arrays with vertical devices
US7072217B2 (en) 2004-02-24 2006-07-04 Micron Technology, Inc. Multi-state memory cell with asymmetric charge trapping
US7102191B2 (en) 2004-03-24 2006-09-05 Micron Technologies, Inc. Memory device with high dielectric constant gate dielectrics and metal floating gates
US7274068B2 (en) * 2004-05-06 2007-09-25 Micron Technology, Inc. Ballistic direct injection NROM cell on strained silicon structures

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4949154A (en) * 1983-02-23 1990-08-14 Texas Instruments, Incorporated Thin dielectrics over polysilicon
US5357459A (en) * 1985-07-15 1994-10-18 Texas Instruments Incorporated Nonvolatile capacitor random access memory
US4916524A (en) * 1987-03-16 1990-04-10 Texas Instruments Incorporated Dram cell and method
US5268319A (en) * 1988-06-08 1993-12-07 Eliyahou Harari Highly compact EPROM and flash EEPROM devices
US5768182A (en) * 1991-05-21 1998-06-16 The Regents Of The University Of California Ferroelectric nonvolatile dynamic random access memory device
US5148391A (en) * 1992-02-14 1992-09-15 Micron Technology, Inc. Nonvolatile, zero-power memory cell constructed with capacitor-like antifuses operable at less than power supply voltage
US5849624A (en) * 1996-07-30 1998-12-15 Mircon Technology, Inc. Method of fabricating a bottom electrode with rounded corners for an integrated memory cell capacitor
US5981404A (en) * 1996-11-22 1999-11-09 United Microelectronics Corp. Multilayer ONO structure
US5995409A (en) * 1998-03-20 1999-11-30 Silicon Aquarius, Inc. Electrically-programmable read-only memory fabricated using a dynamic random access memory fabrication process and methods for programming same
US6018484A (en) * 1998-10-30 2000-01-25 Stmicroelectronics, Inc. Method and apparatus for testing random access memory devices
US6177703B1 (en) * 1999-05-28 2001-01-23 Vlsi Technology, Inc. Method and apparatus for producing a single polysilicon flash EEPROM having a select transistor and a floating gate transistor

Also Published As

Publication number Publication date
US6392930B2 (en) 2002-05-21
US6327174B1 (en) 2001-12-04
TW439276B (en) 2001-06-07

Similar Documents

Publication Publication Date Title
US6392930B2 (en) Method of manufacturing mask read-only memory cell
US6803804B2 (en) Programmable latch array using antifuses
US6924522B2 (en) EEPROM transistor for a DRAM
US6766960B2 (en) Smart card having memory using a breakdown phenomena in an ultra-thin dielectric
US6330190B1 (en) Semiconductor structure for flash memory enabling low operating potentials
US6436768B1 (en) Source drain implant during ONO formation for improved isolation of SONOS devices
US6174759B1 (en) Method of manufacturing a semiconductor device
US20060067118A1 (en) Nonvolatile memory structure
US20080123430A1 (en) Non-volatile memory unit and array
JP2005501403A (en) Nonvolatile semiconductor memory and method of operating the same
US6707078B1 (en) Dummy wordline for erase and bitline leakage
US20060245280A1 (en) Integrated circuit having a non-volatile memory cell transistor as a fuse device
US6713839B2 (en) Antifuse structure with low resistance
US20120087170A1 (en) Single Polysilicon Non-Volatile Memory
US8546222B1 (en) Electrically erasable programmable non-volatile memory
JP2005175411A (en) Semiconductor device and its manufacturing method
US20090027942A1 (en) Semiconductor memory unit and array
JP4252464B2 (en) Refresh method for dynamic page program
US7072210B2 (en) Memory array
US7554840B2 (en) Semiconductor device and fabrication thereof
US6215701B1 (en) Nonvolatile memory cell structure for integration with semiconductor logic devices and method of using same
US10008267B2 (en) Method for operating flash memory
JP3954368B2 (en) Erasable programmable read-only memory
US20030123285A1 (en) Flash memory cell and method of manufacturing the same, and programming/erasing/reading method in the flash memory cell
US6690057B1 (en) EPROM structure for a semiconductor memory

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12