US20010043083A1 - Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks - Google Patents

Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks Download PDF

Info

Publication number
US20010043083A1
US20010043083A1 US09/460,285 US46028599A US2001043083A1 US 20010043083 A1 US20010043083 A1 US 20010043083A1 US 46028599 A US46028599 A US 46028599A US 2001043083 A1 US2001043083 A1 US 2001043083A1
Authority
US
United States
Prior art keywords
super
block
blocks
logic
conductors
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/460,285
Other versions
US6396304B2 (en
Inventor
Richard G. Cliff
Cameron McClintock
William Leong
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US08/442,832 external-priority patent/US5543732A/en
Priority claimed from US08/442,802 external-priority patent/US5541530A/en
Application filed by Individual filed Critical Individual
Priority to US09/460,285 priority Critical patent/US6396304B2/en
Publication of US20010043083A1 publication Critical patent/US20010043083A1/en
Application granted granted Critical
Publication of US6396304B2 publication Critical patent/US6396304B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17736Structural details of routing resources
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17704Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17724Structural details of logic blocks
    • H03K19/17728Reconfigurable logic blocks, e.g. lookup tables
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/1778Structural details for adapting physical parameters
    • H03K19/17796Structural details for adapting physical parameters for physical disposition of blocks
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/04Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using gas-filled tubes

Definitions

  • This invention relates to programmable logic array integrated circuits, and more particularly to improved organizations of the logic regions and interconnection conductors of such devices.
  • Pedersen et al. U.S. Pat. No. 5,260,610 shows programmable logic array devices in which blocks of programmable logic regions are disposed on the device in a two-dimensional array of intersecting rows and columns of such blocks.
  • Each block includes a plurality of logic regions and a plurality of local feedback conductors for making the output of any logic region in the block selectively available as an input to any logic region in that block.
  • Global horizontal conductors are associated with each row of blocks for conveying signals between the blocks in that row.
  • Global vertical conductors are associated with each column of blocks for conveying signals from row to row.
  • the Pedersen et al. architecture has many advantages such as relatively high-speed signal conduction due to the continuous, long, global horizontal and vertical conductors. In some applications, however, this architecture may have certain disadvantages.
  • the blocks are relatively large (e.g., 16 logic regions each), so that relatively large numbers of programmable switches or connectors are required in the local feedback circuitry in each block to make the output of each region available as a possible input to any logic region in the block.
  • any interconnection between blocks uses up at least one global conductor, even though the interconnection may be relatively short (e.g., just to an adjacent block).
  • each global horizontal conductor has many programmably switchable taps along its length. These taps cause significant loading of the global horizontal conductor circuits, which tends to increase the power required to drive those circuits, and which also tends to make those circuits not as fast as they would be with fewer programmable taps.
  • the Cliff et al. architecture offers some possible improvements over the Pedersen et al. architecture, it does not improve on the Pedersen et al. architecture in other respects.
  • the Cliff et al. architecture still requires an entire global horizontal or vertical conductor to be used for even relatively short interconnections between blocks.
  • the Cliff et al. architecture still requires that relatively large programmable connector matrices be provided in each block to make the output of each logic region in the block, as well as each block input conductor, available as an input to any logic region in the block.
  • one-time-only programmable connection elements that tend to be smaller and have less circuit loading and signal delay than typical reprogrammable connection elements.
  • excess interconnection capacity e.g., regions of interconnection which are very densely or even fully populated with programmable connection elements
  • piecing together multiple short conductors to make longer conductors e.g., regions of interconnection which are very densely or even fully populated with programmable connection elements
  • the larger size, loading, and delay of reprogrammable connection elements puts much greater pressure on the device designer to economize as much as possible on the use of such elements, without, of course, unduly sacrificing flexibility in the use of the resulting device. Similar economies are also of interest in connection with one-time-only programmable devices, especially as the logic capacity of those devices increases.
  • programmable logic array integrated circuit devices in which the blocks of logic regions are grouped together in super-blocks of several (e.g., four) blocks each.
  • the super-blocks are typically disposed on the integrated circuit in a two-dimensional array of intersecting rows and columns.
  • Global horizontal conductors are associated with each row of super-blocks for making interconnections between super-blocks in the associated row.
  • Global vertical conductors are associated with each column of super-blocks for making interconnections between the rows.
  • Each block has local feedback conductors for making the outputs of the logic regions in that block available to the inputs of the logic regions in the block.
  • the outputs of the logic regions in each super-block are also applied to inter-block conductors associated with that super-block in order to facilitate application of the outputs of the logic regions of each block to the logic regions of other blocks in the same super-block.
  • Super-block feeding conductors associated with each super-block allow signals on the associated global horizontal conductors to enter the super-block. These super-block feeding conductors can also receive the signals on the inter-block conductors associated with the super-block.
  • Programmable switch or logic connector matrices are associated with each super-block for selectively connecting the inputs of each logic region in the super-block to the associated super-block feeding conductors and also to the local feedback conductors of the block which includes that logic region.
  • the inter-block conductors are additionally used to convey signals out of each super-block to the global horizontal and vertical conductors.
  • the programmable logic connector matrices connecting the logic region inputs to the associated local feedback conductors can be less than fully populated. This saves a considerable number of programmable logic connectors.
  • the provision of the inter-block conductors greatly reduces the need for global conductors to make connections between blocks.
  • the use of one set of super-block feeding conductors to feed several blocks makes more efficient use of this type of resource.
  • FIG. 1 is a simplified schematic block diagram of a portion of an illustrative programmable logic array integrated circuit device constructed in accordance with the principles of this invention.
  • FIG. 2 is a more detailed, but still simplified, schematic block diagram of a representative portion of the apparatus shown in FIG. 1.
  • FIG. 3 is a more detailed, but still simplified, schematic block diagram of a representative portion of the apparatus shown in FIG. 2.
  • an illustrative programmable logic array integrated circuit device 10 constructed in accordance with the principles of this invention includes a two-dimensional array of super-blocks 20 of regions of programmable logic.
  • Super-blocks 20 are disposed on device 10 in three intersecting rows and columns of three super-blocks each.
  • a plurality of global horizontal conductors 30 is associated with each row. In the illustrative embodiment shown, there are 66 such global horizontal conductors 30 associated with each row.
  • a plurality of global vertical conductors 40 is associated with each column. In the illustrative embodiment shown, there are 22 global vertical conductors 40 associated with each column.
  • each super-block 20 includes four programmable logic region blocks 50 , a representative one of which is shown in more detail in FIG. 3.
  • Each block 50 includes eight regions 60 of programmable logic.
  • each region 60 includes a universal logic block (“ULB”) (e.g., a look-up table) which is programmable to produce as an output signal 64 any logical combination of four inputs 62 to the ULB.
  • ULB universal logic block
  • Each region 60 may also include a flip-flop-type device for registering the output of the ULB, and programmable circuitry for allowing the final output of the logic region to be either the unregistered output of the ULB or the output of the flip-flop-type device.
  • the flip-flop-type device may have clock, clear, and preset inputs, and the logic region may include specialized circuitry to perform arithmetic and/or counter functions associated with some or all of the ULB inputs.
  • An example of a logic region having all of the foregoing characteristics is shown in Cliff et al. U.S. Pat. No. 5,274,581.
  • logic regions 60 are only illustrative, and those skilled in the art will appreciate that many other logic region constructions are possible.
  • logic regions 60 could alternatively be implemented as product-term-based macrocells.
  • each block 50 includes local feedback conductors 66 for making the outputs 64 of the logic regions in that block available as inputs to the logic regions in the block.
  • Programmable logic connectors (“PLCs”) 68 (controlled by programmable memory elements such as random access memory (“RAM”) cells on device 10 ) are provided for selectively connecting local feedback conductors 66 to logic region input conductors 62 .
  • PLCs Programmable logic connectors
  • RAM random access memory
  • PLC 68 inputs for an entire block are preferably distributed evenly among all the conductors 66 associated with that block.
  • each conductor 66 has two chances for connection to the inputs to each logic region 60
  • each logic region is input conductor 62 is connectable to four of the eight local feedback conductors 66 .
  • the crosspoint region between conductors 66 and conductors 62 may therefore be referred to as “half populated”. This greatly reduces the number of PLC inputs in the local feedback circuitry of block 50 as compared to the fully populated interconnection in the feedback circuitry of such prior architectures as are shown in Pedersen et al. U.S. Pat. No. 5,260,610 and Cliff et al. U.S. Pat. No. 5,260,611.
  • PLCs 68 can be implemented in any of many different ways.
  • each PLC can be a relatively simple programmable connector such as a switch or a plurality of switches for connecting an input or any one of several inputs to an output.
  • each PLC can be a somewhat more complex element which is capable of performing logic (e.g., by logically combining several of its inputs) as well as making a connection.
  • each PLC can be product term logic, implementing functions such as AND, NAND, OR, or NOR.
  • PLCs connection capabilities of PLCs tend to be of basic importance in relation to the present invention, these devices will sometimes be referred to herein as switches or the like, even though it will be understood that in some embodiments the PLCs may additionally perform logic as has been explained.
  • Examples of components suitable for implementing PLCs are EPROMs, EEPROMs, pass transistors, transmission gates, antifuses, laser fuses, metal optional links, etc.
  • the components of PLCs can be controlled by various, programmable, function control elements (“FCEs”), which are not separately shown in the drawings. (With certain PLC implementations (e.g., fuses and metal optional links) separate FCE devices are not required.) FCEs can also be implemented in any of several different ways.
  • FCEs can be SRAMS, DRAMs, first-in first-out (“FIFO”) memories, EPROMs, EEPROMs, function control registers (e.g., as in Wahlstrom U.S. Pat. No. 3,473,160), ferro-electric memories, fuses, antifuses, or the like. Any of these various technologies can also be used for the programmable memories of the ULBs. Thus this invention is applicable both to one-time-only programmable devices and to reprogrammable devices. However, the especially preferred embodiments are reprogrammable because reprogrammable devices tend to benefit more from the economies of interconnection resources which result from use of this invention.
  • FIG. 3 further shows that the outputs 64 of logic regions 60 in each block 50 are also applied to inter-block conductors 70 that are associated with the super-block 20 which includes that block.
  • each super-block 20 receives signals from the associated global horizontal conductors 30 via 44 super-block feeding conductors 80 that serve that super-block.
  • Conductors 80 receive signals from conductors 30 via PLCs 32 .
  • each conductor 30 has four chances for connection to the conductors 80 feeding each super-block 20 associated with that conductor. These possible connections are distributed evenly over the conductors 80 associated with each super-block.
  • Super-block feeding conductors 80 are selectively connectable to logic region input conductors 62 by PLCs 82 .
  • the density of the inputs to PLCs 82 is similar to the density previously described for PLCs 68 (although PLCs 82 could have a different input density if desired).
  • the intersections of conductors 80 and 62 are 50% populated with possible interconnections 82 .
  • Each of conductors 80 therefore has two chances to get into each of the 32 logic regions 60 in the associated super-block 20 .
  • the interconnections that PLCs 82 can make are preferably distributed uniformly among the 128 logic region input conductors 62 and the 44 super-block feeding conductors 80 in the super-block.
  • Super-block feeding conductors 80 can also receive output signals of the logic regions 60 in the super-block associated with those conductors. This is accomplished via the above-mentioned inter-block conductors 70 and PLCs 72 , which selectively connect conductors 70 to conductors 80 .
  • This signal routing allows the output of any logic region 60 in a super-block 20 to be made available as an input to any logic region in that super-block without having to go outside the super-block to make the interconnection.
  • different densities of PLCs 72 can be used if desired, but in the depicted preferred embodiment each of the 32 inter-block conductors 70 is connectable to a respective one of conductors 80 via a switch 72 .
  • Inter-block conductors 70 are also used as the conduit by which the output signals of the logic regions 60 in each super-block 20 can exit from the super-block.
  • each of the 16 logic region output signals of the two left-hand blocks 50 can be applied to any one of the 11 conductors 90 that extend to the left from the left-hand PLC 74 in FIG. 2.
  • each of the 16 logic region output signals of the two right-hand blocks 50 can be applied to any one of the 11 conductors 90 that extend to the right from the right-hand PLC 74 in FIG. 2.
  • Each of conductors 90 can drive a respective one of the 22 global vertical conductors 40 associated with the super-block that includes those conductors 90 via tri-state drivers 92 (which are a form of PLC) and conductors 93 .
  • the states of drivers 92 are programmably controlled in the same way that the various PLCs are controlled.
  • Each of conductors 90 can alternatively or additionally drive a respective one of the global horizontal conductors 30 associated with the super-block that includes those conductors 90 via a PLC 94 , a tri-state driver 96 , and a conductor 97 .
  • Drivers 96 are programmably controlled in the same manner as drivers 92 .
  • Elements 94 and 96 can alternatively be used to connect global vertical conductors 30 associated with a super-block to global horizontal conductors 40 that are also associated with that super-block. (Connections 98 from conductors 30 are used as part of these circuit paths.) This permits communication of signals between the rows on device 10 . (It will be understood that each element 92 , 94 , and 96 shown in FIG. 2 actually represents 11 such elements. Each of elements 94 has two inputs 98 in addition to its one input 90 .)
  • connections to and from chip 10 are made via PLCs and/or programmable tri-state drivers connected between conductors 30 and 40 and input and/or output pads disposed along the edges of the chip. This is not shown herein, but it may be similar to what is shown, for example, in FIGS. 6 a and 6 b of Cliff et al. U.S. Pat. No. 5,260,611. Also, although not shown herein, it will be apparent to those skilled in the art that additional conductors can be provided on device 10 to supply various clock, clear, preset, etc. signals to logic regions 60 .
  • the density of the population of PLCs 68 between local feedback conductors 66 and logic region input conductors 62 can be much less (illustratively one-half) the density of the approximately analogous PLCs in the above-mentioned Pedersen et al. and Cliff et al. architectures.
  • the PLC population density between conductors 80 and 62 is similarly reduced as compared to the functionally approximately similar portions of the Cliff et al. architecture.
  • Conductors 80 serve multiple blocks 50 of logic regions, rather than just one block as in the Cliff et al. architecture. This makes more efficient use of these conductors and the PLCs 32 that drive them. Conductors 80 are also put to additional uses including (1) providing additional paths for local feedback within a block, and (2) providing interconnections between the blocks 50 in a super-block 20 . As has been said, this latter feature reduces the need to use long global conductors 30 and 40 to make interconnections between adjacent blocks 50 .
  • Still another advantage of the structures of this invention is the greater sharing of the resources used to selectively connect the logic region outputs 64 to global conductors 30 and 40 . Instead of each logic region having its own dedicated set of output circuits, many of these components are now shared by several logic regions. Thus, for example, 11 drivers 92 and 96 are shared by 16 logic regions, thereby reducing the number of such drivers that must be provided.
  • the number of logic regions 60 per block 50 can be changed if desired.
  • the number of blocks 50 per super-block 20 can also be changed if desired.
  • the total number of super-blocks 20 can also be changed, as can the numbers of rows and columns of super-blocks. Changes of the type suggested above may necessitate different numbers of global conductors 30 and/or 40 , different numbers of super-block feeding conductors 80 , different numbers of inter-block conductors 70 , different numbers of local feedback lines 66 , etc. Different PLC population densities may also be used.
  • Logic regions 60 may also be constructed differently than has been described for the illustrative embodiment.

Abstract

A programmable logic array integrated circuit device has logic regions grouped in blocks, which are in turn grouped in super-blocks. The super-blocks are disposed on the device in a two-dimensional array of intersecting rows and columns. Global conductors are associated with each row and column. Super-block feeding conductors associated with each super-block feed signals from the global conductors to any logic region in the super-block. Local feedback conductors feed back logic region output signals to all logic regions in a block. The super-block feeding conductors are also used to interconnect the logic regions in a super-block so that the global conductors do not have to be used for that purpose.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application claims the benefit of U.S. provisional patent application No. 60/015,267, filed Apr. 11, 1996. [0001]
  • This is a continuation of application Ser. No. 09/208,124, filed Dec. 9, 1998, which is a division of application Ser. No. 08/672,676, filed Jun. 28, 1996, which is a continuation-in-part of application Ser. No. 08/442,832, filed May 17, 1995, and application Ser. No. 08/442,802, filed May 17, 1995, all of which are hereby incorporated by reference herein in their entireties.[0002]
  • BACKGROUND OF THE INVENTION
  • This invention relates to programmable logic array integrated circuits, and more particularly to improved organizations of the logic regions and interconnection conductors of such devices. [0003]
  • Several different “architectures” for programmable logic array devices are known. Pedersen et al. U.S. Pat. No. 5,260,610, for example, shows programmable logic array devices in which blocks of programmable logic regions are disposed on the device in a two-dimensional array of intersecting rows and columns of such blocks. Each block includes a plurality of logic regions and a plurality of local feedback conductors for making the output of any logic region in the block selectively available as an input to any logic region in that block. Global horizontal conductors are associated with each row of blocks for conveying signals between the blocks in that row. Global vertical conductors are associated with each column of blocks for conveying signals from row to row. [0004]
  • The Pedersen et al. architecture has many advantages such as relatively high-speed signal conduction due to the continuous, long, global horizontal and vertical conductors. In some applications, however, this architecture may have certain disadvantages. For example, the blocks are relatively large (e.g., 16 logic regions each), so that relatively large numbers of programmable switches or connectors are required in the local feedback circuitry in each block to make the output of each region available as a possible input to any logic region in the block. [0005]
  • Another possible disadvantage is that any interconnection between blocks uses up at least one global conductor, even though the interconnection may be relatively short (e.g., just to an adjacent block). Also, because the logic region inputs are fed directly from the global horizontal conductors, each global horizontal conductor has many programmably switchable taps along its length. These taps cause significant loading of the global horizontal conductor circuits, which tends to increase the power required to drive those circuits, and which also tends to make those circuits not as fast as they would be with fewer programmable taps. [0006]
  • An architecture which addresses some of the possible disadvantages of the Pedersen et al. architecture is shown in Cliff et al. U.S. Pat. No. 5,260,611. The Cliff et al. architecture reduces the number of switchable taps on the global horizontal conductors by tapping those conductors to block input conductors associated with each block, the number of taps and the number of block input conductors associated with each block being less than the total number of inputs to the logic regions in the block. Each block input conductor is programmably selectively connectable to any logic region in the block, although the number of logic regions in each block is reduced from 16 to eight as compared to the Pedersen et al. architecture. [0007]
  • While the Cliff et al. architecture offers some possible improvements over the Pedersen et al. architecture, it does not improve on the Pedersen et al. architecture in other respects. The Cliff et al. architecture still requires an entire global horizontal or vertical conductor to be used for even relatively short interconnections between blocks. And the Cliff et al. architecture still requires that relatively large programmable connector matrices be provided in each block to make the output of each logic region in the block, as well as each block input conductor, available as an input to any logic region in the block. For example, to make any of eight logic region output signals and any of 24 block input conductors available as inputs to any of the four adjacent conductors to make longer conductors is shown in El Gamal et al., “An Architecture for Electrically Configurable Gate Arrays,” IEEE Journal of Solid-State Circuits, Vol. 24, No. 2, April 1989, pp. 394-98; El-Ayat et al., “A CMOS Electrically Configurable Gate Array,” IEEE Journal of Solid-State Circuits, Vol. 24, No. 3, June 1989, pp. 752-62; and Elgamal et al. U.S. Pat. No. 4,758,745). This architecture is not reprogrammable. Thus it uses one-time-only programmable connection elements that tend to be smaller and have less circuit loading and signal delay than typical reprogrammable connection elements. With such small one-time-only programmable elements it may be acceptable to provide excess interconnection capacity (e.g., regions of interconnection which are very densely or even fully populated with programmable connection elements) and to rely extensively on piecing together multiple short conductors to make longer conductors. But when a device is to be made reprogrammable, the larger size, loading, and delay of reprogrammable connection elements puts much greater pressure on the device designer to economize as much as possible on the use of such elements, without, of course, unduly sacrificing flexibility in the use of the resulting device. Similar economies are also of interest in connection with one-time-only programmable devices, especially as the logic capacity of those devices increases. [0008]
  • In view of the foregoing, it is an object of this invention to provide improved organizations for the logic regions and interconnection conductors of programmable logic array integrated circuit devices. [0009]
  • It is another object of this invention to provide programmable logic array integrated circuit devices having more effective signal routing, high speed, and greater logic capacity per unit of silicon area. [0010]
  • It is still another object of this invention to reduce the number of programmable switches or connectors that must be provided in programmable logic array devices, to reduce the number of global conductors that must be provided in such devices, and to avoid the piecing together of large numbers of short interconnections conductors that is characteristic of some prior devices. [0011]
  • SUMMARY OF THE INVENTION
  • These and other objects of the invention are accomplished in accordance with the principles of the invention by providing programmable logic array integrated circuit devices in which the blocks of logic regions are grouped together in super-blocks of several (e.g., four) blocks each. The super-blocks are typically disposed on the integrated circuit in a two-dimensional array of intersecting rows and columns. Global horizontal conductors are associated with each row of super-blocks for making interconnections between super-blocks in the associated row. Global vertical conductors are associated with each column of super-blocks for making interconnections between the rows. [0012]
  • Each block has local feedback conductors for making the outputs of the logic regions in that block available to the inputs of the logic regions in the block. The outputs of the logic regions in each super-block are also applied to inter-block conductors associated with that super-block in order to facilitate application of the outputs of the logic regions of each block to the logic regions of other blocks in the same super-block. [0013]
  • Super-block feeding conductors associated with each super-block allow signals on the associated global horizontal conductors to enter the super-block. These super-block feeding conductors can also receive the signals on the inter-block conductors associated with the super-block. Programmable switch or logic connector matrices are associated with each super-block for selectively connecting the inputs of each logic region in the super-block to the associated super-block feeding conductors and also to the local feedback conductors of the block which includes that logic region. The inter-block conductors are additionally used to convey signals out of each super-block to the global horizontal and vertical conductors. [0014]
  • Because of the availability of alternate local feedback routes through the inter-block and super-block feeding conductors, the programmable logic connector matrices connecting the logic region inputs to the associated local feedback conductors can be less than fully populated. This saves a considerable number of programmable logic connectors. The provision of the inter-block conductors greatly reduces the need for global conductors to make connections between blocks. The use of one set of super-block feeding conductors to feed several blocks (e.g., the four blocks in a super-block) makes more efficient use of this type of resource. [0015]
  • Further features of the invention, its nature and various advantages will be more apparent from the accompanying drawings and the following detailed description of the preferred embodiments.[0016]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a simplified schematic block diagram of a portion of an illustrative programmable logic array integrated circuit device constructed in accordance with the principles of this invention. [0017]
  • FIG. 2 is a more detailed, but still simplified, schematic block diagram of a representative portion of the apparatus shown in FIG. 1. [0018]
  • FIG. 3 is a more detailed, but still simplified, schematic block diagram of a representative portion of the apparatus shown in FIG. 2.[0019]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • As shown in FIG. 1, an illustrative programmable logic array [0020] integrated circuit device 10 constructed in accordance with the principles of this invention includes a two-dimensional array of super-blocks 20 of regions of programmable logic. Super-blocks 20 are disposed on device 10 in three intersecting rows and columns of three super-blocks each. A plurality of global horizontal conductors 30 is associated with each row. In the illustrative embodiment shown, there are 66 such global horizontal conductors 30 associated with each row. A plurality of global vertical conductors 40 is associated with each column. In the illustrative embodiment shown, there are 22 global vertical conductors 40 associated with each column.
  • The construction of a [0021] representative super-block 20 is shown in more detail in FIG. 2. As FIG. 2 shows, each super-block includes four programmable logic region blocks 50, a representative one of which is shown in more detail in FIG. 3. Each block 50 includes eight regions 60 of programmable logic. Although other constructions of logic regions 60 are possible, in the depicted preferred embodiment each region 60 includes a universal logic block (“ULB”) (e.g., a look-up table) which is programmable to produce as an output signal 64 any logical combination of four inputs 62 to the ULB. Each region 60 may also include a flip-flop-type device for registering the output of the ULB, and programmable circuitry for allowing the final output of the logic region to be either the unregistered output of the ULB or the output of the flip-flop-type device. The flip-flop-type device may have clock, clear, and preset inputs, and the logic region may include specialized circuitry to perform arithmetic and/or counter functions associated with some or all of the ULB inputs. An example of a logic region having all of the foregoing characteristics is shown in Cliff et al. U.S. Pat. No. 5,274,581.
  • The above-described construction of [0022] logic regions 60 is only illustrative, and those skilled in the art will appreciate that many other logic region constructions are possible. For example, logic regions 60 could alternatively be implemented as product-term-based macrocells.
  • As FIG. 3 shows, each [0023] block 50 includes local feedback conductors 66 for making the outputs 64 of the logic regions in that block available as inputs to the logic regions in the block. Programmable logic connectors (“PLCs”) 68 (controlled by programmable memory elements such as random access memory (“RAM”) cells on device 10) are provided for selectively connecting local feedback conductors 66 to logic region input conductors 62. Although other population densities are possible for the inputs to PLCs 68, in the depicted preferred embodiments each PLC 68 has a sufficient number of inputs to make half the possible connections between the eight local feedback conductors 66 and the associated region input conductor 62. These PLC 68 inputs for an entire block are preferably distributed evenly among all the conductors 66 associated with that block. Thus each conductor 66 has two chances for connection to the inputs to each logic region 60, and each logic region is input conductor 62 is connectable to four of the eight local feedback conductors 66. The crosspoint region between conductors 66 and conductors 62 may therefore be referred to as “half populated”. This greatly reduces the number of PLC inputs in the local feedback circuitry of block 50 as compared to the fully populated interconnection in the feedback circuitry of such prior architectures as are shown in Pedersen et al. U.S. Pat. No. 5,260,610 and Cliff et al. U.S. Pat. No. 5,260,611.
  • PLCs [0024] 68 (and other PLCs used throughout device 10) can be implemented in any of many different ways. For example, each PLC can be a relatively simple programmable connector such as a switch or a plurality of switches for connecting an input or any one of several inputs to an output. Or each PLC can be a somewhat more complex element which is capable of performing logic (e.g., by logically combining several of its inputs) as well as making a connection. In the latter case, for example, each PLC can be product term logic, implementing functions such as AND, NAND, OR, or NOR. Because the connection capabilities of PLCs tend to be of basic importance in relation to the present invention, these devices will sometimes be referred to herein as switches or the like, even though it will be understood that in some embodiments the PLCs may additionally perform logic as has been explained. Examples of components suitable for implementing PLCs are EPROMs, EEPROMs, pass transistors, transmission gates, antifuses, laser fuses, metal optional links, etc. The components of PLCs can be controlled by various, programmable, function control elements (“FCEs”), which are not separately shown in the drawings. (With certain PLC implementations (e.g., fuses and metal optional links) separate FCE devices are not required.) FCEs can also be implemented in any of several different ways. For example, FCEs can be SRAMS, DRAMs, first-in first-out (“FIFO”) memories, EPROMs, EEPROMs, function control registers (e.g., as in Wahlstrom U.S. Pat. No. 3,473,160), ferro-electric memories, fuses, antifuses, or the like. Any of these various technologies can also be used for the programmable memories of the ULBs. Thus this invention is applicable both to one-time-only programmable devices and to reprogrammable devices. However, the especially preferred embodiments are reprogrammable because reprogrammable devices tend to benefit more from the economies of interconnection resources which result from use of this invention.
  • FIG. 3 further shows that the [0025] outputs 64 of logic regions 60 in each block 50 are also applied to inter-block conductors 70 that are associated with the super-block 20 which includes that block.
  • Returning to the discussion of FIGS. 1 and 2, each super-block [0026] 20 receives signals from the associated global horizontal conductors 30 via 44 super-block feeding conductors 80 that serve that super-block. Conductors 80 receive signals from conductors 30 via PLCs 32. Again, although other densities of interconnections 32 are possible, in the depicted preferred embodiment each conductor 30 has four chances for connection to the conductors 80 feeding each super-block 20 associated with that conductor. These possible connections are distributed evenly over the conductors 80 associated with each super-block.
  • [0027] Super-block feeding conductors 80 are selectively connectable to logic region input conductors 62 by PLCs 82. The density of the inputs to PLCs 82 is similar to the density previously described for PLCs 68 (although PLCs 82 could have a different input density if desired). Thus the intersections of conductors 80 and 62 are 50% populated with possible interconnections 82. Each of conductors 80 therefore has two chances to get into each of the 32 logic regions 60 in the associated super-block 20. The interconnections that PLCs 82 can make are preferably distributed uniformly among the 128 logic region input conductors 62 and the 44 super-block feeding conductors 80 in the super-block.
  • [0028] Super-block feeding conductors 80 can also receive output signals of the logic regions 60 in the super-block associated with those conductors. This is accomplished via the above-mentioned inter-block conductors 70 and PLCs 72, which selectively connect conductors 70 to conductors 80. This signal routing allows the output of any logic region 60 in a super-block 20 to be made available as an input to any logic region in that super-block without having to go outside the super-block to make the interconnection. In particular, it is not necessary to use any of global conductors 30 and 40 to make interconnections among the logic regions 60 in a super-block 20. Again, different densities of PLCs 72 can be used if desired, but in the depicted preferred embodiment each of the 32 inter-block conductors 70 is connectable to a respective one of conductors 80 via a switch 72.
  • [0029] Inter-block conductors 70 are also used as the conduit by which the output signals of the logic regions 60 in each super-block 20 can exit from the super-block. As viewed in FIG. 2, each of the 16 logic region output signals of the two left-hand blocks 50 can be applied to any one of the 11 conductors 90 that extend to the left from the left-hand PLC 74 in FIG. 2. Similarly, each of the 16 logic region output signals of the two right-hand blocks 50 can be applied to any one of the 11 conductors 90 that extend to the right from the right-hand PLC 74 in FIG. 2. Each of conductors 90 can drive a respective one of the 22 global vertical conductors 40 associated with the super-block that includes those conductors 90 via tri-state drivers 92 (which are a form of PLC) and conductors 93. The states of drivers 92 are programmably controlled in the same way that the various PLCs are controlled. Each of conductors 90 can alternatively or additionally drive a respective one of the global horizontal conductors 30 associated with the super-block that includes those conductors 90 via a PLC 94, a tri-state driver 96, and a conductor 97. Drivers 96 are programmably controlled in the same manner as drivers 92. Elements 94 and 96 can alternatively be used to connect global vertical conductors 30 associated with a super-block to global horizontal conductors 40 that are also associated with that super-block. (Connections 98 from conductors 30 are used as part of these circuit paths.) This permits communication of signals between the rows on device 10. (It will be understood that each element 92, 94, and 96 shown in FIG. 2 actually represents 11 such elements. Each of elements 94 has two inputs 98 in addition to its one input 90.)
  • Connections to and from [0030] chip 10 are made via PLCs and/or programmable tri-state drivers connected between conductors 30 and 40 and input and/or output pads disposed along the edges of the chip. This is not shown herein, but it may be similar to what is shown, for example, in FIGS. 6a and 6 b of Cliff et al. U.S. Pat. No. 5,260,611. Also, although not shown herein, it will be apparent to those skilled in the art that additional conductors can be provided on device 10 to supply various clock, clear, preset, etc. signals to logic regions 60.
  • The operation and advantages of the foregoing structure will be apparent from what has been said regarding it. The formation of the super-blocks uses many fewer FCE bits and interconnection wires than four blocks not formed into a super-block as in the above-mentioned Cliff et al. architecture. This translates to a smaller layout area for the same amount of programmable logic. The trade off for this is some reduction in the flexibility of interconnect within the super-block. This is compensated for by creating more flexibility in getting signals to the super-block by allowing each global [0031] horizontal conductor 30 four ways into the super-block. The FCE and interconnection cost for this increased flexibility is small compared to savings by using the super-block.
  • Because communication within the super-block does not require the use of global horizontal conductors, fewer such conductors are needed as compared to the above-mentioned Pedersen et al. and Cliff et al. architectures. This communication, on shorter [0032] inter-block conductors 70, is faster than if a global horizontal conductor were needed as in the prior architectures. In comparison to the above-mentioned Freeman et al. architecture, the present architecture is faster because there is no stitching of lines together, which adds RC loading and losses, and which slows signal propagation. The same is true of a comparison between the present architecture and the architecture shown in the above-mentioned El Gamal, El-Ayat, and Elgamal references.
  • The density of the population of [0033] PLCs 68 between local feedback conductors 66 and logic region input conductors 62 can be much less (illustratively one-half) the density of the approximately analogous PLCs in the above-mentioned Pedersen et al. and Cliff et al. architectures. The PLC population density between conductors 80 and 62 is similarly reduced as compared to the functionally approximately similar portions of the Cliff et al. architecture.
  • [0034] Conductors 80 serve multiple blocks 50 of logic regions, rather than just one block as in the Cliff et al. architecture. This makes more efficient use of these conductors and the PLCs 32 that drive them. Conductors 80 are also put to additional uses including (1) providing additional paths for local feedback within a block, and (2) providing interconnections between the blocks 50 in a super-block 20. As has been said, this latter feature reduces the need to use long global conductors 30 and 40 to make interconnections between adjacent blocks 50.
  • Still another advantage of the structures of this invention is the greater sharing of the resources used to selectively connect the logic region outputs [0035] 64 to global conductors 30 and 40. Instead of each logic region having its own dedicated set of output circuits, many of these components are now shared by several logic regions. Thus, for example, 11 drivers 92 and 96 are shared by 16 logic regions, thereby reducing the number of such drivers that must be provided.
  • It will be understood that the foregoing is only illustrative of the principles of the invention, and that various modifications can be made by those skilled in the art without departing from the scope and spirit of the invention. For example, the number of [0036] logic regions 60 per block 50 can be changed if desired. The number of blocks 50 per super-block 20 can also be changed if desired. The total number of super-blocks 20 can also be changed, as can the numbers of rows and columns of super-blocks. Changes of the type suggested above may necessitate different numbers of global conductors 30 and/or 40, different numbers of super-block feeding conductors 80, different numbers of inter-block conductors 70, different numbers of local feedback lines 66, etc. Different PLC population densities may also be used. Logic regions 60 may also be constructed differently than has been described for the illustrative embodiment.

Claims (7)

The invention claimed is:
1. A programmable logic array integrated circuit device comprising:
a plurality of logic regions, each of which has a plurality of input terminals and at least one output terminal, and each of which is programmable to produce at its output terminal an output logic signal which is any of a plurality of logic functions of input logic signals applied to its input terminals, said logic regions being grouped in a plurality of blocks such that each of said blocks includes a respective sub-plurality of adjacent ones of said logic regions, and said blocks being grouped in a plurality of super-blocks such that each of said super-blocks includes a respective sub-plurality of adjacent ones of said blocks;
a plurality of inter-super-block circuits configured to convey signals between the super-blocks;
a plurality of super-block-feeding circuits associated with each of said super-blocks and disposed adjacent the logic regions of the associated super-block;
a first programmable logic connector array associated with each of said pluralities of super-block-feeding circuits and configured to selectively connect said super-block-feeding circuits to the inter-super-block circuits; and
a second programmable logic connector array associated with each of said pluralities of super-block-feeding circuits and configured to selectively connect said super-block-feeding circuits to the input terminals of the logic regions in the super-block with which said super-block-feeding circuits are associated.
2. The device defined in
claim 1
further comprising:
a plurality of local feedback circuits associated with each of said super-blocks and configured to locally feed back to input terminals of the logic regions in said super-block the output logic signals of the logic regions in said super-block.
3. The device defined in
claim 1
further comprising:
a third programmable logic connector array associated with each of said super-blocks and configured to selectively connect the output terminals of the logic regions in said super-block to the inter-super-block circuits.
4. The device defined in
claim 1
wherein the super-blocks are disposed on the device in a two-dimensional array of intersecting rows and columns of said super-blocks.
5. A programmable logic device comprising:
a plurality of repetitions of all elements defined in
claim 1
; and
interconnection circuitry configured to convey signals between said repetitions.
6. The device defined in
claim 5
wherein each of said repetitions is disposed on the device in a respective one of a plurality of rows, and wherein the interconnection circuitry includes conductors that extend transverse to said rows.
7. The device defined in
claim 6
wherein the inter-super-block circuits in each of said repetitions include additional conductors that extend substantially parallel to the rows.
US09/460,285 1995-05-17 1999-12-09 Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks Expired - Fee Related US6396304B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/460,285 US6396304B2 (en) 1995-05-17 1999-12-09 Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
US08/442,832 US5543732A (en) 1995-05-17 1995-05-17 Programmable logic array devices with interconnect lines of various lengths
US08/442,802 US5541530A (en) 1995-05-17 1995-05-17 Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks
US1526796P 1996-04-11 1996-04-11
US08/672,676 US5909126A (en) 1995-05-17 1996-06-28 Programmable logic array integrated circuit devices with interleaved logic array blocks
US09/208,124 US6204688B1 (en) 1995-05-17 1998-12-09 Programmable logic array integrated circuit devices with interleaved logic array blocks
US09/460,285 US6396304B2 (en) 1995-05-17 1999-12-09 Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/208,124 Continuation US6204688B1 (en) 1995-05-17 1998-12-09 Programmable logic array integrated circuit devices with interleaved logic array blocks

Publications (2)

Publication Number Publication Date
US20010043083A1 true US20010043083A1 (en) 2001-11-22
US6396304B2 US6396304B2 (en) 2002-05-28

Family

ID=26687155

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/672,676 Expired - Lifetime US5909126A (en) 1995-05-17 1996-06-28 Programmable logic array integrated circuit devices with interleaved logic array blocks
US09/208,124 Expired - Lifetime US6204688B1 (en) 1995-05-17 1998-12-09 Programmable logic array integrated circuit devices with interleaved logic array blocks
US09/460,285 Expired - Fee Related US6396304B2 (en) 1995-05-17 1999-12-09 Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/672,676 Expired - Lifetime US5909126A (en) 1995-05-17 1996-06-28 Programmable logic array integrated circuit devices with interleaved logic array blocks
US09/208,124 Expired - Lifetime US6204688B1 (en) 1995-05-17 1998-12-09 Programmable logic array integrated circuit devices with interleaved logic array blocks

Country Status (2)

Country Link
US (3) US5909126A (en)
GB (1) GB2312065B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030196184A1 (en) * 2000-03-06 2003-10-16 Sinan Kaptanoglu Turn architecture for routing resources in a field programmable gate array
US20070080710A1 (en) * 1999-03-04 2007-04-12 Altera Corporation Interconnection resources for programmable logic integrated circuit devices
US20090033359A1 (en) * 2007-07-31 2009-02-05 Broadcom Corporation Programmable logic device with millimeter wave interface and method for use therewith
WO2011146309A1 (en) * 2010-05-19 2011-11-24 Xldyn, Llc Spreadsheet-based graphical user interface for dynamic system modeling and simulation

Families Citing this family (62)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5963049A (en) 1995-05-17 1999-10-05 Altera Corporation Programmable logic array integrated circuit architectures
US6300794B1 (en) 1996-10-10 2001-10-09 Altera Corporation Programmable logic device with hierarchical interconnection resources
US6184710B1 (en) 1997-03-20 2001-02-06 Altera Corporation Programmable logic array devices with enhanced interconnectivity between adjacent logic regions
US6069487A (en) 1997-10-14 2000-05-30 Altera Corporation Programmable logic device circuitry for improving multiplier speed and/or efficiency
US6121790A (en) 1997-10-16 2000-09-19 Altera Corporation Programmable logic device with enhanced multiplexing capabilities in interconnect resources
US6107824A (en) 1997-10-16 2000-08-22 Altera Corporation Circuitry and methods for internal interconnection of programmable logic devices
US6084427A (en) 1998-05-19 2000-07-04 Altera Corporation Programmable logic devices with enhanced multiplexing capabilities
US6107825A (en) 1997-10-16 2000-08-22 Altera Corporation Input/output circuitry for programmable logic devices
US6453382B1 (en) 1998-11-05 2002-09-17 Altera Corporation Content addressable memory encoded outputs
US6215326B1 (en) 1998-11-18 2001-04-10 Altera Corporation Programmable logic device architecture with super-regions having logic regions and a memory region
US6218876B1 (en) 1999-01-08 2001-04-17 Altera Corporation Phase-locked loop circuitry for programmable logic devices
US6407576B1 (en) * 1999-03-04 2002-06-18 Altera Corporation Interconnection and input/output resources for programmable logic integrated circuit devices
US6480027B1 (en) 1999-03-04 2002-11-12 Altera Corporation Driver circuitry for programmable logic devices
EP1465345A3 (en) * 1999-03-04 2006-04-12 Altera Corporation Interconnection resources for programmable logic integrated circuit devices
US6323680B1 (en) 1999-03-04 2001-11-27 Altera Corporation Programmable logic device configured to accommodate multiplication
US6359468B1 (en) 1999-03-04 2002-03-19 Altera Corporation Programmable logic device with carry look-ahead
US7333570B2 (en) * 2000-03-14 2008-02-19 Altera Corporation Clock data recovery circuitry associated with programmable logic device circuitry
US7227918B2 (en) * 2000-03-14 2007-06-05 Altera Corporation Clock data recovery circuitry associated with programmable logic device circuitry
US6515508B1 (en) 2000-06-05 2003-02-04 Altera Corporation Differential interconnection circuits in programmable logic devices
US20040199522A1 (en) * 2001-01-25 2004-10-07 Hanna Edpalm Method and apparatus for optimised indexing records of static data with different lengths
US7366267B1 (en) 2001-03-07 2008-04-29 Altera Corporation Clock data recovery with double edge clocking based phase detector and serializer/deserializer
US6630842B1 (en) 2001-05-06 2003-10-07 Altera Corporation Routing architecture for a programmable logic device
US6970014B1 (en) 2001-05-06 2005-11-29 Altera Corporation Routing architecture for a programmable logic device
US6653862B2 (en) * 2001-05-06 2003-11-25 Altera Corporation Use of dangling partial lines for interfacing in a PLD
US6605962B2 (en) * 2001-05-06 2003-08-12 Altera Corporation PLD architecture for flexible placement of IP function blocks
US6895570B2 (en) 2001-05-06 2005-05-17 Altera Corporation System and method for optimizing routing lines in a programmable logic device
JP3580785B2 (en) * 2001-06-29 2004-10-27 株式会社半導体理工学研究センター Look-up table, programmable logic circuit device having look-up table, and method of configuring look-up table
US6594810B1 (en) 2001-10-04 2003-07-15 M2000 Reconfigurable integrated circuit with a scalable architecture
US6633185B2 (en) * 2001-10-16 2003-10-14 Altera Corporation PLL/DLL circuitry programmable for high bandwidth and low bandwidth applications
AU2003256699A1 (en) * 2002-07-23 2004-02-09 Gatechange Technologies, Inc. Self-configuring processing element
AU2003252157A1 (en) * 2002-07-23 2004-02-09 Gatechange Technologies, Inc. Interconnect structure for electrical devices
US20040019765A1 (en) * 2002-07-23 2004-01-29 Klein Robert C. Pipelined reconfigurable dynamic instruction set processor
US7650545B1 (en) * 2002-09-30 2010-01-19 Agere Systems Inc. Programmable interconnect for reconfigurable system-on-chip
US6798240B1 (en) * 2003-01-24 2004-09-28 Altera Corporation Logic circuitry with shared lookup table
US6943580B2 (en) * 2003-02-10 2005-09-13 Altera Corporation Fracturable lookup table and logic element
US7800401B1 (en) 2003-02-10 2010-09-21 Altera Corporation Fracturable lookup table and logic element
US6888373B2 (en) * 2003-02-11 2005-05-03 Altera Corporation Fracturable incomplete look up table for area efficient logic elements
US7272677B1 (en) 2003-08-08 2007-09-18 Altera Corporation Multi-channel synchronization for programmable logic device serial interface
US6888376B1 (en) 2003-09-24 2005-05-03 Altera Corporation Multiple data rates in programmable logic device serial interface
US7131024B1 (en) 2003-09-24 2006-10-31 Altera Corporation Multiple transmit data rates in programmable logic device serial interface
US7185035B1 (en) 2003-10-23 2007-02-27 Altera Corporation Arithmetic structures for programmable logic devices
US7565388B1 (en) 2003-11-21 2009-07-21 Altera Corporation Logic cell supporting addition of three binary words
US7143312B1 (en) 2003-12-17 2006-11-28 Altera Corporation Alignment of recovered clock with data signal
US6970020B1 (en) 2003-12-17 2005-11-29 Altera Corporation Half-rate linear quardrature phase detector for clock recovery
US7486752B1 (en) 2003-12-17 2009-02-03 Altera Corporation Alignment of clock signal with data signal
US7098707B2 (en) * 2004-03-09 2006-08-29 Altera Corporation Highly configurable PLL architecture for programmable logic
US7167022B1 (en) 2004-03-25 2007-01-23 Altera Corporation Omnibus logic element including look up table based logic elements
US7439152B2 (en) * 2004-08-27 2008-10-21 Micron Technology, Inc. Methods of forming a plurality of capacitors
US7262634B2 (en) * 2005-01-19 2007-08-28 Altera Corporation Methods of reducing power in programmable logic devices using low voltage swing for routing signals
US7176718B1 (en) 2005-01-21 2007-02-13 Altera Corporation Organizations of logic modules in programmable logic devices
US7292070B1 (en) 2005-07-14 2007-11-06 Altera Corporation Programmable PPM detector
US7848318B2 (en) * 2005-08-03 2010-12-07 Altera Corporation Serializer circuitry for high-speed serial data transmitters on programmable logic device integrated circuits
US7659838B2 (en) 2005-08-03 2010-02-09 Altera Corporation Deserializer circuitry for high-speed serial data receivers on programmable logic device integrated circuits
US8189729B2 (en) 2005-08-03 2012-05-29 Altera Corporation Wide range and dynamically reconfigurable clock data recovery architecture
US8010826B2 (en) * 2005-09-13 2011-08-30 Meta Systems Reconfigurable circuit with redundant reconfigurable cluster(s)
US7478261B2 (en) * 2005-09-13 2009-01-13 M2000 Reconfigurable circuit with redundant reconfigurable cluster(s)
US7268582B1 (en) 2005-11-22 2007-09-11 Altera Corporation DPRIO for embedded hard IP
US7275196B2 (en) 2005-11-23 2007-09-25 M2000 S.A. Runtime reconfiguration of reconfigurable circuits
US7576570B1 (en) 2006-08-22 2009-08-18 Altera Corporation Signal amplitude detection circuitry without pattern dependencies for high-speed serial links
US8811555B2 (en) 2010-02-04 2014-08-19 Altera Corporation Clock and data recovery circuitry with auto-speed negotiation and other possible features
US8890567B1 (en) 2010-09-30 2014-11-18 Altera Corporation High speed testing of integrated circuits including resistive elements
US9166598B1 (en) 2012-05-08 2015-10-20 Altera Corporation Routing and programming for resistive switch arrays

Family Cites Families (51)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3473160A (en) * 1966-10-10 1969-10-14 Stanford Research Inst Electronically controlled microelectronic cellular logic array
USRE34363E (en) * 1984-03-12 1993-08-31 Xilinx, Inc. Configurable electrical circuit having configurable logic elements and configurable interconnects
US4713792A (en) * 1985-06-06 1987-12-15 Altera Corporation Programmable macrocell using eprom or eeprom transistors for architecture control in programmable logic circuits
US4617479B1 (en) * 1984-05-03 1993-09-21 Altera Semiconductor Corp. Programmable logic array device using eprom technology
US4774421A (en) * 1984-05-03 1988-09-27 Altera Corporation Programmable logic array device using EPROM technology
US4609986A (en) * 1984-06-14 1986-09-02 Altera Corporation Programmable logic array device using EPROM technology
US4642487A (en) * 1984-09-26 1987-02-10 Xilinx, Inc. Special interconnect for configurable logic array
US5225719A (en) * 1985-03-29 1993-07-06 Advanced Micro Devices, Inc. Family of multiple segmented programmable logic blocks interconnected by a high speed centralized switch matrix
US4677318A (en) * 1985-04-12 1987-06-30 Altera Corporation Programmable logic storage element for programmable logic devices
US4758745B1 (en) * 1986-09-19 1994-11-15 Actel Corp User programmable integrated circuit interconnect architecture and test method
US5023606A (en) * 1988-01-13 1991-06-11 Plus Logic, Inc. Programmable logic device with ganged output pins
US4871930A (en) * 1988-05-05 1989-10-03 Altera Corporation Programmable logic device with array blocks connected via programmable interconnect
US4912342A (en) * 1988-05-05 1990-03-27 Altera Corporation Programmable logic device with array blocks with programmable clocking
US4899067A (en) * 1988-07-22 1990-02-06 Altera Corporation Programmable logic devices with spare circuits for use in replacing defective circuits
US5212652A (en) * 1989-08-15 1993-05-18 Advanced Micro Devices, Inc. Programmable gate array with improved interconnect structure
US5231588A (en) * 1989-08-15 1993-07-27 Advanced Micro Devices, Inc. Programmable gate array with logic cells having symmetrical input/output structures
US5255203A (en) * 1989-08-15 1993-10-19 Advanced Micro Devices, Inc. Interconnect structure for programmable logic device
US5073729A (en) * 1990-06-22 1991-12-17 Actel Corporation Segmented routing architecture
US5132571A (en) * 1990-08-01 1992-07-21 Actel Corporation Programmable interconnect architecture having interconnects disposed above function modules
US5218240A (en) * 1990-11-02 1993-06-08 Concurrent Logic, Inc. Programmable logic cell and array with bus repeaters
US5144166A (en) * 1990-11-02 1992-09-01 Concurrent Logic, Inc. Programmable logic cell and array
US5122685A (en) * 1991-03-06 1992-06-16 Quicklogic Corporation Programmable application specific integrated circuit and logic cell therefor
US5121006A (en) * 1991-04-22 1992-06-09 Altera Corporation Registered logic macrocell with product term allocation and adjacent product term stealing
US5220214A (en) * 1991-04-22 1993-06-15 Altera Corporation Registered logic macrocell with product term allocation and adjacent product term stealing
US5317209A (en) * 1991-08-29 1994-05-31 National Semiconductor Corporation Dynamic three-state bussing capability in a configurable logic array
US5260610A (en) * 1991-09-03 1993-11-09 Altera Corporation Programmable logic element interconnections for programmable logic array integrated circuits
US5371422A (en) * 1991-09-03 1994-12-06 Altera Corporation Programmable logic device having multiplexers and demultiplexers randomly connected to global conductors for interconnections between logic elements
US5260611A (en) * 1991-09-03 1993-11-09 Altera Corporation Programmable logic array having local and long distance conductors
US5208491A (en) * 1992-01-07 1993-05-04 Washington Research Foundation Field programmable gate array
US5258668A (en) * 1992-05-08 1993-11-02 Altera Corporation Programmable logic array integrated circuits with cascade connections between logic modules
US5274581A (en) * 1992-05-08 1993-12-28 Altera Corporation Look up table implementation of fast carry for adders and counters
US5317698A (en) * 1992-08-18 1994-05-31 Actel Corporation FPGA architecture including direct logic function circuit to I/O interconnections
GB9223226D0 (en) * 1992-11-05 1992-12-16 Algotronix Ltd Improved configurable cellular array (cal ii)
US5302865A (en) * 1993-02-16 1994-04-12 Intel Corporation High-speed comparator logic for wide compares in programmable logic devices
JPH06276086A (en) * 1993-03-18 1994-09-30 Fuji Xerox Co Ltd Field programmable gate array
US5483178A (en) * 1993-03-29 1996-01-09 Altera Corporation Programmable logic device with logic block outputs coupled to adjacent logic block output multiplexers
US5350954A (en) * 1993-03-29 1994-09-27 Altera Corporation Macrocell with flexible product term allocation
US5381058A (en) * 1993-05-21 1995-01-10 At&T Corp. FPGA having PFU with programmable output driver inputs
GB9312674D0 (en) * 1993-06-18 1993-08-04 Pilkington Micro Electronics Configurabel logic array
US5457410A (en) * 1993-08-03 1995-10-10 Btr, Inc. Architecture and interconnect scheme for programmable logic circuits
US5467029A (en) * 1993-10-28 1995-11-14 Cypress Semiconductor Corp. OR array architecture for a programmable logic device
US5455525A (en) * 1993-12-06 1995-10-03 Intelligent Logic Systems, Inc. Hierarchically-structured programmable logic array and system for interconnecting logic elements in the logic array
WO1995022205A1 (en) * 1994-02-15 1995-08-17 Xilinx, Inc. Tile based architecture for fpga
JP3570724B2 (en) * 1994-05-04 2004-09-29 アトメル・コーポレイション Programmable logic device with area signal routing and universal signal routing
US5689195A (en) * 1995-05-17 1997-11-18 Altera Corporation Programmable logic array integrated circuit devices
US5614840A (en) 1995-05-17 1997-03-25 Altera Corporation Programmable logic array integrated circuits with segmented, selectively connectable, long interconnection conductors
US5543732A (en) 1995-05-17 1996-08-06 Altera Corporation Programmable logic array devices with interconnect lines of various lengths
US5592106A (en) 1995-05-17 1997-01-07 Altera Corporation Programmable logic array integrated circuits with interconnection conductors of overlapping extent
US5652529A (en) * 1995-06-02 1997-07-29 International Business Machines Corporation Programmable array clock/reset resource
US5631576A (en) * 1995-09-01 1997-05-20 Altera Corporation Programmable logic array integrated circuit devices with flexible carry chains
US5835998A (en) * 1996-04-04 1998-11-10 Altera Corporation Logic cell for programmable logic devices

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070080710A1 (en) * 1999-03-04 2007-04-12 Altera Corporation Interconnection resources for programmable logic integrated circuit devices
US7262635B2 (en) * 1999-03-04 2007-08-28 Altera Corporation Interconnection resources for programmable logic integrated circuit devices
US20030196184A1 (en) * 2000-03-06 2003-10-16 Sinan Kaptanoglu Turn architecture for routing resources in a field programmable gate array
US6934927B2 (en) * 2000-03-06 2005-08-23 Actel Corporation Turn architecture for routing resources in a field programmable gate array
US20050273750A1 (en) * 2000-03-06 2005-12-08 Actel Corporation, A California Corporation Turn architecture for routing resources in a field programmable gate array
US7279930B2 (en) 2000-03-06 2007-10-09 Actel Corporation Architecture for routing resources in a field programmable gate array
US20070285126A1 (en) * 2000-03-06 2007-12-13 Actel Corporation Architecture for routing resources in a field programmable gate array
US7579868B2 (en) 2000-03-06 2009-08-25 Actel Corporation Architecture for routing resources in a field programmable gate array
US20090033359A1 (en) * 2007-07-31 2009-02-05 Broadcom Corporation Programmable logic device with millimeter wave interface and method for use therewith
WO2011146309A1 (en) * 2010-05-19 2011-11-24 Xldyn, Llc Spreadsheet-based graphical user interface for dynamic system modeling and simulation

Also Published As

Publication number Publication date
US5909126A (en) 1999-06-01
GB2312065B (en) 2000-08-16
GB2312065A (en) 1997-10-15
GB9706583D0 (en) 1997-05-21
US6396304B2 (en) 2002-05-28
US6204688B1 (en) 2001-03-20

Similar Documents

Publication Publication Date Title
US6396304B2 (en) Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks
US5541530A (en) Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks
US5614840A (en) Programmable logic array integrated circuits with segmented, selectively connectable, long interconnection conductors
US6181160B1 (en) Programmable logic device with hierarchical interconnection resources
US5764080A (en) Input/output interface circuitry for programmable logic array integrated circuit devices
US6636070B1 (en) Driver circuitry for programmable logic devices with hierarchical interconnection resources
US6154055A (en) Programmable logic array integrated circuit devices
US5543732A (en) Programmable logic array devices with interconnect lines of various lengths
US6798242B2 (en) Programmable logic device with hierarchical interconnection resources
US5999016A (en) Architectures for programmable logic devices
US5900743A (en) Programmable logic array devices with interconnect lines of various lengths
US6670825B1 (en) Efficient arrangement of interconnection resources on programmable logic devices
US6184710B1 (en) Programmable logic array devices with enhanced interconnectivity between adjacent logic regions
US5872463A (en) Routing in programmable logic devices using shared distributed programmable logic connectors
US6759870B2 (en) Programmable logic array integrated circuits
US6278288B1 (en) Programmable logic device with enhanced multiplexing capabilities in interconnect resources
US5963051A (en) Segmented localized conductors for programmable logic devices
US6819135B2 (en) Fast signal conductor networks for programmable logic devices
GB2346724A (en) Programmable logic
GB2333872A (en) Programmable logic array

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20100528