US20020053734A1 - Probe card assembly and kit, and methods of making same - Google Patents

Probe card assembly and kit, and methods of making same Download PDF

Info

Publication number
US20020053734A1
US20020053734A1 US10/034,528 US3452801A US2002053734A1 US 20020053734 A1 US20020053734 A1 US 20020053734A1 US 3452801 A US3452801 A US 3452801A US 2002053734 A1 US2002053734 A1 US 2002053734A1
Authority
US
United States
Prior art keywords
probe card
space transformer
contact structures
resilient contact
top surface
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/034,528
Inventor
Benjamin Eldridge
Gary Grube
Igor Khandros
Gaetan Mathieu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
FormFactor Inc
Original Assignee
FormFactor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US08/152,812 external-priority patent/US5476211A/en
Priority claimed from US08/452,255 external-priority patent/US6336269B1/en
Priority claimed from US08/533,584 external-priority patent/US5772451A/en
Priority claimed from US08/554,902 external-priority patent/US5974662A/en
Priority claimed from US09/156,957 external-priority patent/US6246247B1/en
Application filed by FormFactor Inc filed Critical FormFactor Inc
Priority to US10/034,528 priority Critical patent/US20020053734A1/en
Publication of US20020053734A1 publication Critical patent/US20020053734A1/en
Priority to US12/535,070 priority patent/US8373428B2/en
Assigned to HSBC BANK USA, NATIONAL ASSOCIATION reassignment HSBC BANK USA, NATIONAL ASSOCIATION SECURITY INTEREST IN UNITED STATES PATENTS AND TRADEMARKS Assignors: Astria Semiconductor Holdings, Inc., CASCADE MICROTECH, INC., FORMFACTOR, INC., MICRO-PROBE INCORPORATED
Abandoned legal-status Critical Current

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B23MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
    • B23KSOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
    • B23K20/00Non-electric welding by applying impact or other pressure, with or without the application of heat, e.g. cladding or plating
    • B23K20/002Non-electric welding by applying impact or other pressure, with or without the application of heat, e.g. cladding or plating specially adapted for particular articles or work
    • B23K20/004Wire welding
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D7/00Electroplating characterised by the article coated
    • C25D7/12Semiconductors
    • C25D7/123Semiconductors first coated with a seed layer or a conductive layer
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R1/00Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
    • G01R1/02General constructional details
    • G01R1/06Measuring leads; Measuring probes
    • G01R1/067Measuring probes
    • G01R1/073Multiple probes
    • G01R1/07307Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card
    • G01R1/07342Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card the body of the probe being at an angle other than perpendicular to test object, e.g. probe card
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R1/00Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
    • G01R1/02General constructional details
    • G01R1/06Measuring leads; Measuring probes
    • G01R1/067Measuring probes
    • G01R1/073Multiple probes
    • G01R1/07307Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card
    • G01R1/07364Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card with provisions for altering position, number or connection of probe tips; Adapting to differences in pitch
    • G01R1/07378Multiple probes with individual probe elements, e.g. needles, cantilever beams or bump contacts, fixed in relation to each other, e.g. bed of nails fixture or probe card with provisions for altering position, number or connection of probe tips; Adapting to differences in pitch using an intermediate adapter, e.g. space transformers
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • G01R31/2884Testing of integrated circuits [IC] using dedicated test connectors, test elements or test circuits on the IC under test
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4853Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4885Wire-like parts or pins
    • H01L21/4889Connection or disconnection of other leads to or from wire-like parts, e.g. wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/20Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/71Means for bonding not being attached to, or not being formed on, the surface to be connected
    • H01L24/72Detachable connecting means consisting of mechanical auxiliary parts connecting the device, e.g. pressure contacts using springs or clips
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/306Lead-in-hole components, e.g. affixing or retention before soldering, spacing means
    • H05K3/308Adaptations of leads
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/325Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by abutting or pinching, i.e. without alloying process; mechanical auxiliary parts therefor
    • H05K3/326Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by abutting or pinching, i.e. without alloying process; mechanical auxiliary parts therefor the printed circuit having integral resilient or deformable parts, e.g. tabs or parts of flexible circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/34Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
    • H05K3/341Surface mounted components
    • H05K3/3421Leaded components
    • H05K3/3426Leaded components characterised by the leads
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/4007Surface contacts, e.g. bumps
    • H05K3/4015Surface contacts, e.g. bumps using auxiliary conductive elements, e.g. pieces of metal foil, metallic spheres
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B23MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
    • B23KSOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
    • B23K2101/00Articles made by soldering, welding or cutting
    • B23K2101/36Electric or electronic devices
    • B23K2101/40Semiconductor devices
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D21/00Processes for servicing or operating cells for electrolytic coating
    • C25D21/02Heating or cooling
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/22Electroplating combined with mechanical treatment during the deposition
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/60Electroplating characterised by the structure or texture of the layers
    • C25D5/605Surface topography of the layers, e.g. rough, dendritic or nodular layers
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • G01R31/2886Features relating to contacting the IC under test, e.g. probe heads; chucks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/113Manufacturing methods by local deposition of the material of the bump connector
    • H01L2224/1133Manufacturing methods by local deposition of the material of the bump connector in solid form
    • H01L2224/1134Stud bumping, i.e. using a wire-bonding apparatus
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06527Special adaptation of electrical connections, e.g. rewiring, engineering changes, pressure contacts, layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06572Auxiliary carrier between devices, the carrier having an electrical connection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00013Fully indexed content
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01012Magnesium [Mg]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01022Titanium [Ti]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01042Molybdenum [Mo]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01045Rhodium [Rh]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01046Palladium [Pd]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01051Antimony [Sb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1032III-V
    • H01L2924/10329Gallium arsenide [GaAs]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1532Connection portion the connection portion being formed on the die mounting surface of the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15787Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30107Inductance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3025Electromagnetic shielding
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/14Structural association of two or more printed circuits
    • H05K1/141One or more single auxiliary printed circuits mounted on a main printed circuit, e.g. modules, adapters
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/06Thermal details
    • H05K2201/068Thermal details wherein the coefficient of thermal expansion is important
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10227Other objects, e.g. metallic pieces
    • H05K2201/1031Surface mounted metallic connector elements
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10227Other objects, e.g. metallic pieces
    • H05K2201/1031Surface mounted metallic connector elements
    • H05K2201/10318Surface mounted metallic pins
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10742Details of leads
    • H05K2201/1075Shape details
    • H05K2201/10757Bent leads
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10742Details of leads
    • H05K2201/1075Shape details
    • H05K2201/10878Means for retention of a lead in a hole
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10742Details of leads
    • H05K2201/10886Other details
    • H05K2201/10909Materials of terminal, e.g. of leads or electrodes of components
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10742Details of leads
    • H05K2201/10886Other details
    • H05K2201/10946Leads attached onto leadless component after manufacturing the component
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/20Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/34Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
    • H05K3/341Surface mounted components
    • H05K3/3421Leaded components
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/36Assembling printed circuits with other printed circuits
    • H05K3/368Assembling printed circuits with other printed circuits parallel to each other
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49204Contact or terminal manufacturing
    • Y10T29/49208Contact or terminal manufacturing by assembling plural parts
    • Y10T29/49222Contact or terminal manufacturing by assembling plural parts forming array of contacts or terminals

Definitions

  • the invention relates to making temporary, pressure connections between electronic components and, more particularly, to techniques for performing test and burn-in procedures on semiconductor devices prior to their packaging, preferably prior to the individual semiconductor devices being singulated from a semiconductor wafer.
  • Individual semiconductor (integrated circuit) devices are typically produced by creating several identical devices on a semiconductor wafer, using know techniques of photolithography, deposition, and the like. Generally, these processes are intended to create a plurality of fully-functional integrated circuit devices, prior to singulating (severing) the individual dies from the semiconductor wafer. In practice, however, certain physical defects in the wafer itself and certain defects in the processing of the wafer inevitably lead to some of the dies being “good” (fully-functional) and some of the dies being “bad” (non-functional). It is generally desirable to be able to identify which of the plurality of dies on a wafer are good dies prior to their packaging, and preferably prior to their being singulated from the wafer.
  • a wafer “tester” or “prober” may advantageously be employed to make a plurality of discrete pressure connections to a like plurality of discrete connection pads (bond pads) on the dies.
  • the semiconductor dies can be tested and exercised, prior to singulating the dies from the wafer.
  • a conventional component of a wafer tester is a “probe card” to which a plurality of probe elements are connected—tips of the probe elements effecting the pressure connections to the respective bond pads of the semiconductor dies.
  • prior art probe card assemblies include a plurality of tungsten needles extending as cantilevers from a surface of a probe card.
  • the tungsten needles may be mounted in any suitable manner to the probe card, such as by the intermediary of an epoxy ring, as discussed hereinabove.
  • the needles are wired to terminals of the probe card through the intermediary of a separate and distinct wire connecting the needles to the terminals of the probe card.
  • Probe cards are typically formed as circular rings, with hundreds of probe elements (needles) extending from an inner periphery of the ring (and wired to terminals of the probe card). Circuit modules, and conductive traces (lines) of preferably equal length, are associated with each of the probe elements.
  • This ring-shape layout makes it difficult, and in some cases impossible, to probe a plurality of unsingulated semiconductor dies (multiple sites) on a wafer, especially when the bond pads of each semiconductor die are arranged in other than two linear arrays along two opposite edges of the semiconductor die.
  • Wafer testers may alternately employ a probe membrane having a central contact bump area, as is discussed in U.S. Pat. No. 5,422,574, entitled LARGE SCALE PROTRUSION MEMBRANE FOR SEMICONDUCTOR DEVICES UNDER TEST WITH VERY HIGH PIN COUNTS, incorporated by reference herein.
  • a test system typically comprises a test controller for executing and controlling a series of test programs, a wafer dispensing system for mechanically handling and positioning wafers in preparation for testing and a probe card for maintaining an accurate mechanical contact with the device-under-test (DUT).” (column 1 , lines 41 - 46 ).
  • interconnections between electronic components can be classified into the two broad categories of “relatively permanent” and “readily demountable”.
  • An example of a “relatively permanent” connection is a solder joint. Once two components are soldered to one another, a process of unsoldering must be used to separate the components. A wire bond is another example of a “relatively permanent” connection.
  • An example of a “readily demountable” connection is rigid pins of one electronic component being received by resilient socket elements of another electronic component.
  • the socket elements exert a contact force (pressure) on the pins in an amount sufficient to ensure a reliable electrical connection therebetween.
  • Interconnection elements intended to make pressure contact with terminals of an electronic component are referred to herein as “springs” or “spring elements”.
  • a certain minimum contact force is desired to effect reliable pressure contact to electronic components (e.g., to terminals on electronic components).
  • a contact (load) force of approximately 15 grams (including as little as 2 grams or less and as much as 150 grams or more, per contact) may be desired to ensure that a reliable electrical connection is made to a terminal of an electronic component which may be contaminated with films on its surface, or which has corrosion or oxidation products on its surface.
  • the minimum contact force required of each spring demands either that the yield strength of the spring material or that the size of the spring element are increased. As a general proposition, the higher the yield strength of a material, the more difficult it will be to work with (e.g., punch, bend, etc.). And the desire to make springs smaller essentially rules out making them larger in cross-section.
  • Probe elements are a class of spring elements of particular relevance to the present invention.
  • Prior art probe elements are commonly fabricated from tungsten, a relatively hard (high yield strength) material.
  • relatively “hostile” e.g., high temperature
  • Such “hostile” processes are generally not desirable (and often not feasible) in the context of certain relatively “fragile” electronic components such as semiconductor devices.
  • wire bonding is an example of a relatively “friendly” processes which is much less potentially damaging to fragile electronic components than brazing.
  • Soldering is another example of a relatively “friendly” process.
  • both solder and gold are relatively soft (low yield strength) materials which will not function well as spring elements.
  • a probe card assembly includes a probe card (electronic component) having a top surface, a bottom surface and a plurality of terminals on the top surface thereof; an interposer (electronic component) having a top surface, a bottom surface, a first plurality of resilient contact structures extending from terminals on the bottom surface thereof and a second plurality of contact structures extending from terminals on the top surface thereof; and a space transformer (electronic component) having a top surface, a bottom surface, a plurality of contact pads (terminals) disposed on the bottom surface thereof, and a third plurality of resilient contact structures (probe elements) extending from terminals on the top surface thereof.
  • the interposer is disposed between the top surface of the probe card and the bottom surface of the space transformer, and allows the orientation (planarity) of the space transformer to be adjusted without altering the orientation of the probe card.
  • a suitable mechanism for effecting this adjustment of space transformer orientation, and a technique for determining the correct orientation of the space transformer are disclosed herein. In this manner, the tips (distal ends) of the probe elements can be adjusted to ensure reliable pressure contact between the tips of the probe elements and corresponding bond pads (terminals) of a semiconductor device being probed.
  • a plurality of resilient contact structures are provided on the bottom surface of the space transformer component (i.e., fabricated on the terminals on the bottom surface of the space transformer), in lieu of the interposer component, for making contact directly (i.e., without the intermediary of the interposer) to the terminals on the top surface of the probe card.
  • the space transformer component permits a plurality of resilient contact structures extending from its top surface to make contact with terminals of an electronic component (i.e., bond pads on semiconductor devices) at a relatively fine pitch (spacing), while connections to the space transformer (i.e., to the bond pads or, alternatively, resilient contact structures) on its bottom surface are effected at a relatively coarser pitch.
  • the space transformer and interposer components of the probe card assembly may be provided as a “kit”, adapted for use with a probe card.
  • the mechanism for adjusting the orientation of the space transformer can be included in the “kit”.
  • the resilient contact structures (probe elements) extending from the top surface of the space transformer component are “composite interconnection elements” (defined hereinbelow). In the alternate case of resilient contact structures also extending from the bottom surface of the space transformer, these may be “composite interconnection elements” as well.
  • the resilient contact structures extending from the top and bottom surfaces of the interposer component are “composite interconnection elements” (defined hereinbelow).
  • the probe elements are preferably formed as “composite interconnection elements” which are fabricated directly upon the terminals of the space transformer component of the probe card assembly.
  • the “composite” (multilayer) interconnection element is fabricated by mounting an elongate element (“core”) to an electronic component, shaping the core to have a spring shape, and overcoating the core to enhance the physical (e.g., spring) characteristics of the resulting composite interconnection element and/or to securely anchor the resulting composite interconnection element to the electronic component.
  • the resilient contact structures of the interposer component may also be formed as composite interconnection elements.
  • spring shape refers to virtually any shape of an elongate element which will exhibit elastic (restorative) movement of an end (tip) of the elongate element with respect to a force applied to the tip. This includes elongate elements shaped to have one or more bends, as well as substantially straight elongate elements.
  • contact area As used herein, the terms “contact area”, “terminal”, “pad”, and the like refer to any conductive area on any electronic component to which an interconnection element is mounted or makes contact.
  • the core is shaped prior to mounting to an electronic component.
  • the core is mounted to or is a part of a sacrificial substrate which is not an electronic component.
  • the sacrificial substrate is removed after shaping, and either before or after overcoating.
  • tips having various topographies can be disposed at the contact ends of the interconnection elements. (See also FIGS. 11 A- 11 F of the PARENT CASE.)
  • the core is a “soft” material having a relatively low yield strength, and is overcoated with a “hard” material having a relatively high yield strength.
  • a soft material such as a gold wire is attached (e.g., by wire bonding) to a bond pad of a semiconductor device and is overcoated (e.g., by electrochemical plating) with a hard material such nickel and its alloys.
  • FIGS. 5C and 5D of the PARENT CASE Vis-a-vis overcoating the core, single and multi-layer overcoatings, “rough” overcoatings having microprotrusions (see also FIGS. 5C and 5D of the PARENT CASE), and overcoatings extending the entire length of or only a portion of the length of the core, are described.
  • the tip of the core may suitably be exposed for making contact to an electronic component (see also FIG. 5B of the PARENT CASE).
  • the term “plating” is used as exemplary of a number of techniques for overcoating the core. It is within the scope of this invention that the core can be overcoated by any suitable technique including, but not limited to: various processes involving deposition of materials out of aqueous solutions; electrolytic plating; electroless plating; chemical vapor deposition (CVD); physical vapor deposition (PVD); processes causing the deposition of materials through induced disintegration of liquid or solid precursors; and the like, all of these techniques for depositing materials being generally well known.
  • CVD chemical vapor deposition
  • PVD physical vapor deposition
  • electrochemical processes are preferred, especially electroless plating.
  • the core is an elongate element of a “hard” material, inherently suitable to functioning as a spring element, and is mounted at one end to a terminal of an electronic component.
  • the core, and at least an adjacent area of the terminal is overcoated with a material which will enhance anchoring the core to the terminal.
  • processes which are less potentially damaging to the electronic component may be employed to “tack” the core in place for subsequent overcoating.
  • These “friendly” processes include soldering, gluing, and piercing an end of the hard core into a soft portion of the terminal.
  • the core is in the form of a wire.
  • the core is a flat tab (conductive metallic ribbon).
  • a plurality of such composite interconnection elements can be arranged at a fine pitch (e.g., 10 mils), even though they have a length (e.g., 100 mils) which is much greater than the distance to a neighboring composite interconnection element (the distance between neighboring interconnection elements being termed “pitch”).
  • composite interconnection elements can be fabricated on a microminiature scale, for example as “microsprings” for connectors and sockets, having cross-sectional dimensions on the order of twenty-five microns ( ⁇ m), or less. This ability to manufacture reliable interconnection having dimensions measured in microns, rather than mils, squarely addresses the evolving needs of existing interconnection technology and future area array technology.
  • the composite interconnection elements of the present invention exhibit superior electrical characteristics, including electrical conductivity, solderability and low contact resistance. In many cases, deflection of the interconnection element in response to applied contact forces results in a “wiping” contact, which helps ensure that a reliable contact is made.
  • An additional advantage of the present invention is that connections made with the interconnection elements of the present invention are readily demountable. Soldering, to effect the interconnection to a terminal of an electronic component is optional, but is generally not preferred at a system level.
  • interconnection elements having controlled impedance are described. These techniques generally involve coating (e.g., electrophoretically) a conductive core or an entire composite interconnection element with a dielectric material (insulating layer), and overcoating the dielectric material with an outer layer of a conductive material. By grounding the outer conductive material layer, the resulting interconnection element can effectively be shielded, and its impedance can readily be controlled. (See also FIG. 10K of the PARENT CASE.)
  • interconnection elements can be pre-fabricated as individual units, for later attachment to electronic components.
  • Various techniques for accomplishing this objective are set forth herein. Although not specifically covered in this document, it is deemed to be relatively straightforward to fabricate a machine that will handle the mounting of a plurality of individual interconnection elements to a substrate or, alternatively, suspending a plurality of individual interconnection elements in an elastomer, or on a support substrate.
  • composite interconnection element of the present invention differs dramatically from interconnection elements of the prior art which have been coated to enhance their electrical conductivity characteristics or to enhance their resistance to corrosion.
  • the overcoating of the present invention is specifically intended to substantially enhance anchoring of the interconnection element to a terminal of an electronic component and/or to impart desired resilient characteristics to the resulting composite interconnection element. Stresses (contact forces) are directed to portions of the interconnection elements which are specifically intended to absorb the stresses.
  • the present invention provides essentially a new technique for making spring structures.
  • the operative structure of the resulting spring is a product of plating, rather than of bending and shaping. This opens the door to using a wide variety of materials to establish the spring shape, and a variety of “friendly” processes for attaching the “falsework” of the core to electronic components.
  • the overcoating functions as a “superstructure” over the “falsework” of the core, both of which terms have their origins in the field of civil engineering.
  • a distinct advantage of the present invention is that probe elements (resilient contact structures) can be fabricated directly on terminals of a space transformer substrate component of a probe card assembly without requiring additional materials, such as brazing or soldering.
  • any of the resilient contact structures may be formed as at least two composite interconnection elements.
  • FIG. 1A is a cross-sectional view of a longitudinal portion, including one end, of an interconnection element, according to an embodiment of the invention.
  • FIG. 1B is a cross-sectional view of a longitudinal portion, including one end, of an interconnection element, according to another embodiment of the invention.
  • FIG. 1C is a cross-sectional view of a longitudinal portion, including one end of an interconnection element, according to another embodiment of the invention.
  • FIG. 1D is a cross-sectional view of a longitudinal portion, including one end of an interconnection element, according to another embodiment of the invention.
  • FIG. 1E is a cross-sectional view of a longitudinal portion, including one end of an interconnection element, according to another embodiment of the invention.
  • FIG. 2A is a cross-sectional view of an interconnection element mounted to a terminal of an electronic component and having a multi-layered shell, according to the invention.
  • FIG. 2B is a cross-sectional view of an interconnection element having a multi-layered shell, wherein an intermediate layer is of a dielectric material, according to the invention.
  • FIG. 2C is a perspective view of a plurality of interconnection elements mounted to an electronic component (e.g., a probe card insert), according to the invention.
  • an electronic component e.g., a probe card insert
  • FIG. 2D is a cross-sectional view of an exemplary first step of a technique for manufacturing interconnection elements, according to the invention.
  • FIG. 2E is a cross-sectional view of an exemplary further step of the technique of FIG. 2D for manufacturing interconnection elements, according to the invention.
  • FIG. 2F is a cross-sectional view of an exemplary further step of the technique of FIG. 2E for manufacturing interconnection elements, according to the invention.
  • FIG. 2G is a cross-sectional view of an exemplary plurality of individual interconnection elements fabricated according to the technique of FIGS. 2 D- 2 F, according to the invention.
  • FIG. 2H is a cross-sectional view of an exemplary plurality of interconnection elements fabricated according to the technique of FIGS. 2 D- 2 F, and associated in a prescribed spatial relationship with one another, according to the invention.
  • FIG. 2I is a cross-sectional view of an alternate embodiment for manufacturing interconnection elements, showing a one end of one element, according to the invention.
  • FIG. 3A is a cross-sectional view of an embodiment of an interposer, according to the invention.
  • FIG. 3B is a cross-sectional view of another embodiment of an interposer, according to the invention.
  • FIG. 3C is a cross-sectional view of another embodiment of an interposer, according to the invention.
  • FIG. 4 is a cross-sectional view of an embodiment of a generic space transformer, according to the invention.
  • FIG. 5 is an exploded view, partially in cross-section, of the probe card assembly of the present invention.
  • FIG. 5A is a perspective view of a space transformer component suited for use in the probe card assembly of FIG. 5, according to the invention.
  • FIG. 5B is a perspective view of another space transformer component suited for use in the probe card assembly of FIG. 5, according to the invention.
  • FIG. 5C is a bottom plan view of a space transformer component suited for use in the probe card assembly of FIG. 5, according to the invention.
  • FIG. 6A is a bottom plan view of either the top or bottom surfaces of an exemplary interposer substrate for use in the probe card assembly of FIG. 5, according to the invention.
  • FIG. 6B is a partial cross-sectional view of the interposer component illustrated in FIG. 6A, according to the invention.
  • FIG. 7 is a view, partially in cross-section, and partially-schematic, of a probe card assembly similar to the probe card assembly illustrated in FIG. 5 being aligned for use in testing semiconductor wafers, according to the invention.
  • FIG. 7A is a view, partially in cross-section, and partially-schematic, of a technique for automatically adjusting the orientation of the space transformer component, according to the invention.
  • FIG. 8A is a cross-sectional view of a technique for fabricating tip structures for probe elements, according to the invention.
  • FIG. 8B is a cross-sectional view of further steps in the technique of FIG. 8A, according to the invention.
  • FIG. 8C is a side view, partially in cross-section and partially in full of a space transformer component, according to the invention.
  • FIG. 8D is a side view, partially in cross-section and partially in full of the space transformer component of FIG. 8C being joined with the tip structures of FIG. 8B, according to the invention.
  • FIG. 8E is a side view, partially in cross-section and partially in full of a further step in joining the space transformer component of FIG. 8C joined with the tip structures of FIG. 8B, according to the invention.
  • a “composite” interconnection element can be formed by starting with a core (which may be mounted to a terminal of an electronic component), then overcoating the core with an appropriate material to: (1) establish the mechanical properties of the resulting composite interconnection element; and/or (2) when the interconnection element is mounted to a terminal of an electronic component, securely anchor the interconnection element to the terminal.
  • a resilient interconnection element spring element
  • Such a “composite” interconnection element is generally the preferred form of resilient contact structure for use in the embodiments of the present invention.
  • FIGS. 1A, 1B, 1 C and 1 D illustrate, in a general manner, various shapes for composite interconnection elements, according to the present invention.
  • composite interconnection elements that have a soft (readily shaped, and amenable to affixing by friendly processes to electronic components) core, overcoated by hard (springy) materials are described. It is, however, within the scope of the invention that the core can be a hard material—the overcoat serving primarily to securely anchor the interconnection element to a terminal of an electronic component.
  • an electrical interconnection element 110 includes a core 112 of a “soft” material (e.g., a material having a yield strength of less than 40,000 psi), and a shell (overcoat) 114 of a “hard” material (e.g., a material having a yield strength of greater than 80,000 psi).
  • the shell 114 is applied over the already-shaped core 112 by any suitable process, such as by a suitable plating process (e.g., by electrochemical plating).
  • FIG. 1A illustrates what is perhaps the simplest of spring shapes for an interconnection element of the present invention—namely, a straight cantilever beam oriented at an angle to a force “F” applied at its tip 110 b.
  • a force “F” applied at its tip 110 b When such a force is applied by a terminal of an electronic component to which the interconnection element is making a pressure contact, the downward (as viewed) deflection of the tip will evidently result in the tip moving across the terminal, in a “wiping” motion.
  • Such a wiping contact ensures a reliable contact being made between the interconnection element and the contacted terminal of the electronic component.
  • the shell 114 imparts a desired resiliency to the overall interconnection element 110 .
  • a resilient interconnection between electronic components (not shown) can be effected between the two ends 110 a and 110 b of the interconnection element 110 .
  • the reference numeral 110 a indicates an end portion of the interconnection element 110 , and the actual end opposite the end 110 b is not shown.
  • the interconnection element 110 In contacting a terminal of an electronic component, the interconnection element 110 would be subjected to a contact force (pressure), as indicated by the arrow labelled “F”.
  • the interconnection element e.g., 110
  • the interconnection element will deflect in response to an applied contact force, said deflection (resiliency) being determined in part by the overall shape of the interconnection element, in part by the dominant (greater) yield strength of the overcoating material (versus that of the core), and in part by the thickness of the overcoating material.
  • the terms “cantilever” and “cantilever beam” are used to indicate that an elongate structure (e.g., the overcoated core 112 ) is mounted (fixed) at one end, and the other end is free to move, typically in response to a force acting generally transverse to the longitudinal axis of the elongate element. No other specific or limiting meaning is intended to be conveyed or connoted by the use of these terms.
  • an electrical interconnection element 120 similarly includes a soft core 122 (compare 112 ) and a hard shell 124 (compare 114 ).
  • the core 122 is shaped to have two bends, and thus may be considered to be S-shaped.
  • a resilient interconnection between electronic components can be effected between the two ends 120 a and 120 b of the interconnection element 120 .
  • reference numeral 120 a indicates an end portion of the interconnection element 120 , and the actual end opposite the end 120 b is not shown.
  • an electrical interconnection element 130 similarly includes a soft core 132 (compare 112 ) and a hard shell 134 (compare 114 ).
  • the core 132 is shaped to have one bend, and may be considered to be U-shaped.
  • a resilient interconnection between electronic components can be effected between the two ends 130 a and 130 b of the interconnection element 130 .
  • the reference numeral 130 a indicates an end portion of the interconnection element 130 , and the actual end opposite the end 130 b is not shown.
  • the interconnection element 130 In contacting a terminal of an electronic component, the interconnection element 130 could be subjected to a contact force (pressure), as indicated by the arrow labelled “F”.
  • the interconnection element 130 could be employed to make contact at other than its end 130 b , as indicated by the arrow labelled “F′”.
  • FIG. 1D illustrates another embodiment of a resilient interconnection element 140 having a soft core 142 and a hard shell 144 .
  • the interconnection element 140 is essentially a simple cantilever (compare FIG. 1A), with a curved tip 140 b , subject to a contact force “F” acting transverse to its longitudinal axis.
  • FIG. 1E illustrates another embodiment of a resilient interconnection element 150 having a soft core 152 and a hard shell 154 .
  • the interconnection element 150 is generally “C-shaped”, preferably with a slightly curved tip 150 b , and is suitable for making a pressure contact as indicated by the arrow labelled “F”.
  • the soft core can readily be formed into any springable shape—in other words, a shape that will cause a resulting interconnection element to deflect resiliently in response to a force applied at its tip.
  • the core could be formed into a conventional coil shape.
  • a coil shape would not be preferred, due to the overall length of the interconnection element and inductances (and the like) associated therewith and the adverse effect of same on circuitry operating at high frequencies (speeds).
  • the material of the shell, or at least one layer of a multi-layer shell has a significantly higher yield strength than the material of the core. Therefore, the shell overshadows the core in establishing the mechanical characteristics (e.g., resiliency) of the resulting interconnection structure.
  • Ratios of shell:core yield strengths are preferably at least 2:1, including at least 3:1 and at least 5:1, and may be as high as 10:1. It is also evident that the shell, or at least an outer layer of a multi-layer shell should be electrically conductive, notably in cases where the shell covers the end of the core. (The parent case, however, describes embodiments where the end of the core is exposed, in which case the core must be conductive.)
  • Suitable materials for the core include, but are not limited to: gold, aluminum, copper, and their alloys. These materials are typically alloyed with small amounts of other metals to obtain desired physical properties, such as with beryllium, cadmium, silicon, magnesium, and the like. It is also possible to use silver, palladium, platinum; metals or alloys such as metals of the platinum group of elements. Solder constituted from lead, tin, indium, bismuth, cadmium, antimony and their alloys can be used.
  • FIG. 1 Vis-a-vis attaching an end of the core (wire) to a terminal of an electronic component (discussed in greater detail hereinbelow), generally, a wire of any material (e.g., gold) that is amenable to bonding (using temperature, pressure and/or ultrasonic energy to effect the bonding) would be suitable for practicing the invention. It is within the scope of this invention that any material amenable to overcoating (e.g., plating), including non-metallic material, can be used for the core.
  • any material amenable to overcoating e.g., plating
  • non-metallic material can be used for the core.
  • Suitable materials for the shell include (and, as is discussed hereinbelow, for the individual layers of a multi-layer shell), but are not limited to: nickel, and its alloys; copper, cobalt, iron, and their alloys; gold (especially hard gold) and silver, both of which exhibit excellent current-carrying capabilities and good contact resistivity characteristics; elements of the platinum group; noble metals; semi-noble metals and their alloys, particularly elements of the platinum group and their alloys; tungsten and molybdenum. In cases where a solder-like finish is desired, tin, lead, bismuth, indium and their alloys can also be used.
  • Electroplating and electroless plating are generally preferred techniques. Generally, however, it would be counter-intuitive to plate over a gold core. According to an aspect of the invention, when plating (especially electroless plating) a nickel shell over a gold core, it is desirable to first apply a thin copper initiation layer over the gold wire stem, in order to facilitate plating initiation.
  • An exemplary interconnection element such as is illustrated in FIGS. 1 A- 1 E may have a core diameter of approximately 0.001 inches and a shell thickness of 0.001 inches —the interconnection element thus having an overall diameter of approximately 0.003 inches (i.e., core diameter plus two times the shell thickness). Generally, this thickness of the shell will be on the order of 0.2-5.0 (one-fifth to five) times the thickness (e.g., diameter) of the core.
  • the resulting composite interconnection element exhibits a spring constant (k) of approximately 3-5 grams/mil. In use, 3-5 mils of deflection will result in a contact force of 9-25 grams. This example is useful in the context of a spring element for an interposer.
  • the resulting composite interconnection element exhibits a spring constant (k) of approximately 3 grams/mil, and is useful in the context of a spring element for a probe.
  • the resulting composite interconnection element exhibits a spring constant (k) of approximately 2-3 grams/mil, and is useful in the context of a spring element for mounting on a semiconductor device.
  • the core need not have a round cross-section, but may rather be a flat tab (having a rectangular cross-section) extending from a sheet. It should be understood that, as used herein, the term “tab” is not to be confused with the term “TAB” (Tape Automated Bonding).
  • FIG. 2A illustrates an embodiment 200 of an interconnection element 210 mounted to an electronic component 212 which is provided with a terminal 214 .
  • a soft (e.g., gold) wire core 216 is bonded (attached) at one end 216 a to the terminal 214 , is configured to extend from the terminal and have a spring shape (compare the shape shown in FIG. 1B), and is severed to have a free end 216 b . Bonding, shaping and severing a wire in this manner is accomplished using wirebonding equipment. The bond at the end 216 a of the core covers only a relatively small portion of the exposed surface of the terminal 214 .
  • a shell is disposed over the wire core 216 which, in this example, is shown as being multi-layered, having an inner layer 218 and an outer layer 220 , both of which layers may suitably be applied by plating processes.
  • One or more layers of the multi-layer shell is (are) formed of a hard material (such as nickel and its alloys) to impart a desired resiliency to the interconnection element 210 .
  • the outer layer 220 may be of a hard material
  • the inner layer may be of a material that acts as a buffer or barrier layer (or as an activation layer, or as an adhesion layer) in plating the hard material 220 onto the core material 216 .
  • the inner layer 218 may be the hard material
  • the outer layer 220 may be a material (such as soft gold) that exhibits superior electrical characteristics, including electrical conductivity and solderability.
  • the outer layer of the interconnection element may be lead-tin solder or gold-tin braze material, respectively.
  • FIG. 2A illustrates, in a general manner, another key feature of the invention—namely, that resilient interconnection element can be securely anchored to a terminal on an electronic component.
  • the attached end 210 a of the interconnection element will be subject to significant mechanical stress, as a result of a compressive force (arrow “F”) applied to the free end 210 b of the interconnection element.
  • the overcoat covers not only the core 216 , but also the entire remaining (i.e., other than the bond 216 a ) exposed surface of the terminal 214 adjacent the core 216 in a continuous (non-interrupted) manner.
  • the overcoat material cover at least a portion of the terminal adjacent the core. It is generally preferred, however, that the overcoat material cover the entire remaining surface of the terminal.
  • each layer of the shell is metallic.
  • the relatively small area at which the core is attached (e.g., bonded) to the terminal is not well suited to accommodating stresses resulting from contact forces (“F”) imposed on the resulting composite interconnection element.
  • F contact forces
  • the shell covering the entire exposed surface of the terminal other than in the relatively small area comprising the attachment of the core end 216 a to the terminal
  • the overall interconnection structure is firmly anchored to the terminal.
  • the adhesion strength, and ability to react contact forces, of the overcoat will far exceed that of the core end ( 216 a ) itself.
  • the term “electronic component” includes, but is not limited to: interconnect and interposer substrates; semiconductor wafers and dies, made of any suitable semiconducting material such as silicon (Si) or gallium-arsenide (GaAs); production interconnect sockets; test sockets; sacrificial members, elements and substrates, as described in the parent case; semiconductor packages, including ceramic and plastic packages, and chip carriers; and connectors.
  • the interconnection element of the present invention is particularly well suited for use as:
  • interconnection elements mounted directly to silicon dies, eliminating the need for having a semiconductor package
  • interconnection elements extending as probes from substrates (described in greater detail hereinbelow) for testing electronic components
  • interconnection elements of interposers discussed in greater detail hereinbelow.
  • the interconnection element of the present invention is unique in that it benefits from the mechanical characteristics (e.g., high yield strength) of a hard material without being limited by the attendant typically poor bonding characteristic of hard materials. As elaborated upon in the parent case, this is made possible largely by the fact that the shell (overcoat) functions as a “superstructure” over the “falsework” of the core, two terms which are borrowed from the milieu of civil engineering. This is very different from plated interconnection elements of the prior art wherein the plating is used as a protective (e.g., anti-corrosive) coating, and is generally incapable of imparting the desired mechanical characteristic to the interconnection structure. And this is certainly in marked contrast to any non-metallic, anticorrosive coatings, such as benzotriazole (BTA) applied to electrical interconnects.
  • BTA benzotriazole
  • a plurality of free-standing interconnect structures are readily formed on substrates, from different levels thereof such as a PCB having a decoupling capacitor) to a common height above the substrate, so that their free ends are coplanar with one another.
  • both the electrical and mechanical (e.g., plastic and elastic) characteristics of an interconnection element formed according to the invention are readily tailored for particular applications. For example, it may be desirable in a given application that the interconnection elements exhibit both plastic and elastic deformation. (Plastic deformation may be desired to accommodate gross non-planarities in components being interconnected by the interconnection elements.) When elastic behavior is desired, it is necessary that the interconnection element generate a threshold minimum amount of contact force to effect a reliable contact. It is also advantageous that the tip of the interconnection element makes a wiping contact with a terminal of an electronic component, due to the occasional presence of contaminant films on the contacting surfaces.
  • the term “resilient”, as applied to contact structures, implies contact structures (interconnection elements) that exhibit primarily elastic behavior in response to an applied load (contact force), and the term “compliant” implies contact structures (interconnection elements) that exhibit both elastic and plastic behavior in response to an applied load (contact force).
  • a “compliant” contact structure is a “resilient” contact structure.
  • the composite interconnection elements of the present invention are a special case of either compliant or resilient contact structures.
  • FIG. 2B shows a composite interconnection element 220 having multiple layers.
  • An innermost portion (inner elongate conductive element) 222 of the interconnection element 220 is either an uncoated core or a core which has been overcoated, as described hereinabove.
  • the tip 222 b of the innermost portion 222 is masked with a suitable masking material (not shown).
  • a dielectric layer 224 is applied over the innermost portion 222 such as by an electrophoretic process.
  • An outer layer 226 of a conductive material is applied over the dielectric layer 224 .
  • An exemplary material for the dielectric layer 224 is a polymeric material, applied in any suitable manner and to any suitable thickness (e.g., 0.1-3.0 mils).
  • the outer layer 226 may be multi-layer.
  • at least one layer of the outer layer 226 is a spring material, when it is desired that the overall interconnection element exhibit resilience.
  • FIG. 2C illustrates an embodiment 250 wherein a plurality (six of many shown) of interconnection elements 251 . . . 256 are mounted on a surface of an electronic component 260 , such as a probe card insert (a subassembly mounted in a conventional manner to a probe card). Terminals and conductive traces of the probe card insert are omitted from this view, for illustrative clarity.
  • the attached ends 251 a . . . 256 a of the interconnection elements 251 . . . 256 originate at a first pitch (spacing), such as 0.05-0.10 inches.
  • 256 are shaped and/or oriented so that their free ends (tips) are at a second, finer pitch, such as 0.005-0.010 inches.
  • An interconnect assembly which makes interconnections from a one pitch to another pitch is typically referred to as a “space is transformer”.
  • the tips 251 b . . . 256 b of the interconnection elements are arranged in two parallel rows, such as for making contact to (for testing and/or burning in) a semiconductor device having two parallel rows of bond pads (contact points).
  • the interconnection elements can be arranged to have other tip patterns, for making contact to electronic components having other contact point patterns, such as arrays.
  • interconnection element may be shown, the invention is applicable to fabricating a plurality of interconnection components and arranging the plurality of interconnection elements in a prescribed spatial relationship with one another, such as in a peripheral pattern or in a rectangular array pattern.
  • interconnection elements directly to terminals of electronic components has been discussed hereinabove.
  • the interconnection elements of the present invention can be fabricated upon, or mounted to, any suitable surface of any suitable substrate, including sacrificial substrates.
  • FIGS. 11 A- 11 F fabricating a plurality of interconnection structures (e.g., resilient contact structures) as separate and distinct structures for subsequent mounting to electronic components, and which describes with respect to FIGS. 12 A- 12 C mounting a plurality of interconnection elements to a sacrificial substrate (carrier) then transferring the plurality of interconnection elements en masse to an electronic component.
  • interconnection structures e.g., resilient contact structures
  • FIGS. 12 A- 12 C mounting a plurality of interconnection elements to a sacrificial substrate (carrier) then transferring the plurality of interconnection elements en masse to an electronic component.
  • FIGS. 2 D- 2 F illustrate a technique for fabricating a plurality of interconnection elements having preformed tip structures, using a sacrificial substrate.
  • FIG. 2D illustrates a first step of the technique 250 , in which a patterned layer of masking material 252 is applied onto a surface of a sacrificial substrate 254 .
  • the sacrificial substrate 254 may be of thin (1-10 mil) copper or aluminum foil, by way of example, and the masking material 252 may be common photoresist.
  • the masking layer 252 is patterned to have a plurality (three of many shown) of openings at locations 256 a , 256 b , 256 c whereat it is desired to fabricate interconnection elements.
  • the locations 256 a , 256 b and 256 c are, in this sense, comparable to the terminals of an electronic component.
  • the locations 256 a , 256 b and 256 c are preferably treated at this stage to have a rough or featured surface texture. As shown, this may be accomplished mechanically with an embossing tool 257 forming depressions in the foil 254 at the locations 256 a , 256 b and 256 c . Alternatively, the surface of the foil at these locations can be chemically etched to have a surface texture. Any technique suitable for effecting this general purpose is within the scope of this invention, for example sand blasting, peening and the like.
  • a plurality (one of many shown) of conductive tip structures 258 are formed at each location (e.g., 256 b ), as illustrated by FIG. 2E. This may be accomplished using any suitable technique, such as electroplating, and may include tip structures having multiple layers of material.
  • the tip structure 258 may have a thin (e.g., 10-100 microinch) barrier layer of nickel applied onto the sacrificial substrate, followed by a thin (e.g., 10 microinch) layer of soft gold, followed by a thin (e.g., 20 microinch) layer of hard gold, followed by a relatively thick (e.g., 200 microinch) layer of nickel, followed by a final thin (e.g., 100 microinch) layer of soft gold.
  • a thin (e.g., 10-100 microinch) barrier layer of nickel applied onto the sacrificial substrate, followed by a thin (e.g., 10 microinch) layer of soft gold, followed by a thin (e.g., 20 microinch) layer of hard gold, followed by a relatively thick (e.g., 200 microinch) layer of nickel, followed by a final thin (e.g., 100 microinch) layer of soft gold.
  • the first thin barrier layer of nickel is provided to protect the subsequent layer of gold from being “poisoned” by the material (e.g., aluminum, copper) of the substrate 254 , the relatively thick layer of nickel is to provide strength to the tip structure, and the final thin layer of soft gold provides a surface which is readily bonded to.
  • the invention is not limited to any particulars of how the tip structures are formed on the sacrificial substrate, as these particulars would inevitably vary from application-to-application.
  • a plurality (one of many shown) of cores 260 for interconnection elements may be formed on the tip structures 258 , such as by any of the techniques of bonding a soft wire core to a terminal of an electronic component described hereinabove.
  • the cores 260 are then overcoated with a preferably hard material 262 in the manner described hereinabove, and the masking material 252 is then removed, resulting in a plurality (three of many shown) of freestanding interconnection elements 264 mounted to a surface of the sacrificial substrate, as illustrated by FIG. 2F.
  • the overcoat material 262 firmly anchors the cores 260 to their respective tip structures 258 and, if desired, imparts resilient characteristics to the resulting interconnection elements 264 .
  • the plurality of interconnection elements mounted to the sacrificial substrate may be gang-transferred to terminals of an electronic component. Alternatively, two widely divergent paths may be taken.
  • a silicon wafer can be used as the sacrificial substrate upon which tip structures are fabricated, and that tip structures so fabricated may be joined (e.g., soldered, brazed) to resilient contact structures which already have been mounted to an electronic component. Further discussion of these techniques are found in FIGS. 8 A- 8 E, hereinbelow.
  • the sacrificial substrate 254 may simply be removed, by any suitable process such as selective chemical etching. Since most selective chemical etching processes will etch one material at a much greater rate than an other material, and the other material may slightly be etched in the process, this phenomenon is advantageously employed to remove the thin barrier layer of nickel in the tip structure contemporaneously with removing the sacrificial substrate. However, if need be, the thin nickel barrier layer can be removed in a subsequent etch step.
  • the overcoat material may also be slightly thinned in the process of removing the sacrificial substrate and/or the thin barrier layer. However, it is preferred that this not occur.
  • Such an outer layer of gold is intended primarily for its superior conductivity, contact resistance, and solderability, and is generally highly impervious to most etching solutions contemplated to be used to remove the thin barrier layer and the sacrificial substrate.
  • the plurality (three of many shown) of interconnection elements 264 may be “fixed” in a desired spatial relationship with one another by any suitable support structure 266 , such as by a thin plate having a plurality of holes therein, whereupon the sacrificial substrate is removed.
  • the support structure 266 may be of a dielectric material, or of a conductive material overcoated with a dielectric material. Further processing steps (not illustrated) such as mounting the plurality of interconnection elements to an electronic component such as a silicon wafer or a printed circuit board may then proceed.
  • tip structures ( 258 ) may be formed of virtually any desired material and having virtually any desired texture.
  • gold is an example of a noble metal that exhibits excellent electrical characteristics of electrical conductivity, low contact resistance, solderability, and resistance to corrosion. Since gold is also malleable, it is extremely well-suited to be a final overcoat applied over any of the interconnection elements described herein, particularly the resilient interconnection elements described herein. Other noble metals exhibit similar desirable characteristics. However, certain materials such as rhodium which exhibit such excellent electrical characteristics would generally be inappropriate for overcoating an entire interconnection element.
  • Rhodium for example, is notably brittle, and would not perform well as a final overcoat on a resilient interconnection element.
  • techniques exemplified by the technique 250 readily overcome this limitation.
  • the first layer of a multi-layer tip structure can be rhodium (rather than gold, as described hereinabove), thereby exploiting its superior electrical characteristics for making contact to electronic components without having any impact whatsoever on the mechanical behavior of the resulting interconnection element.
  • FIG. 2I illustrates an alternate embodiment 270 for fabricating interconnection elements.
  • a masking material 272 is applied to the surface of a sacrificial substrate 274 , and is patterned to have a plurality (one of many shown) of openings 276 , in a manner similar to the technique described hereinabove with respect to FIG. 2D.
  • the openings 276 define areas whereat interconnection elements will be fabricated as free-standing structures.
  • an interconnection element is “free-standing” when is has a one end bonded to a terminal of an electronic component or to an area of a sacrificial substrate, and the opposite end of the interconnection element is not bonded to the electronic component or sacrificial substrate.
  • the area within the opening may be textured, in any suitable manner, such as to have one or more depressions, as indicated by the single depression 278 extending into the surface of the sacrificial substrate 274 .
  • a core (wire stem) 280 is bonded to the surface of the sacrificial substrate within the opening 276 , and may have any suitable shape. In this illustration, only a one end of one interconnection element is shown, for illustrative clarity. The other end (not shown) may be attached to an electronic component. It may now readily be observed that the technique 270 differs from the aforementioned technique 250 in that the core 280 is bonded directly to the sacrificial substrate 274 , rather than to a tip structure 258 .
  • a gold wire core ( 280 ) is readily bonded, using conventional wirebonding techniques, to the surface of an aluminum substrate ( 274 ).
  • a layer 282 of gold is applied (e.g., by plating) over the core 280 and onto the exposed area of the substrate 274 within the opening 276 , including within the depression 278 .
  • the primary purpose of this layer 282 is to form a contact surface at the end of the resulting interconnection element (i.e., once the sacrificial substrate is removed).
  • a relatively hard material such as nickel
  • one primary purpose of this layer 284 is to impart desired mechanical characteristics (e.g., resiliency) to the resulting composite interconnection element.
  • another primary purpose of the layer 284 is to enhance the durability of the contact surface being fabricated at the lower (as viewed) end of the resulting interconnection element.
  • a final layer of gold (not shown) may be applied over the layer 284 , to enhance the electrical characteristics of the resulting interconnection element.
  • the masking material 272 and sacrificial substrate 274 are removed, resulting in either a plurality of singulated interconnection elements (compare FIG. 2G) or in a plurality of interconnection elements having a predetermined spatial relationship with one another (compare FIG. 2H).
  • This embodiment 270 is exemplary of a technique for fabricating textured contact tips on the ends of interconnection elements. In this case, an excellent example of a “gold over nickel” contact tip has been described. It is, however, within the scope of the invention that other analogous contact tips could be fabricated at the ends of interconnection elements, according to the techniques described herein. Another feature of this embodiment 270 is that the contact tips are constructed entirely atop the sacrificial substrate ( 274 ), rather than within the surface of the sacrificial substrate ( 254 ) as contemplated by the previous embodiment 250 .
  • the composite interconnection elements of the present invention are readily mounted to (or fabricated upon) a substrate which will function as an interposer, disposed between and interconnecting two electronic components, one of the two electronic components disposed on each side of the interposer.
  • the fabrication and use of the composite interconnection elements in interposers is discussed, in detail, in the aforementioned commonly-owned, copending U.S. Patent Application Ser. No. 08/526,426.
  • the composite interconnection elements of the present invention are readily mounted to (or fabricated upon) a substrate in a manner in which the tips of the interconnection elements are arranged to make contact with selected areas (e.g., bond pads) of semiconductor devices.
  • the PARENT CASE discloses various techniques for probing semiconductor devices.
  • an “interposer” is a substrate having contacts on two opposite surfaces thereof, disposed between two electronic components to interconnect the two electronic components. Often, it is desirable that the interposer permit at least one of the two interconnected electronic components to be removed (e.g., for replacement, upgrading, and the like).
  • FIG. 3A illustrates an embodiment 300 of an interposer, using the interconnection elements of the invention.
  • an insulating substrate 302 such as a PCB-type substrate, is provided with a plurality (two of many shown) of electrically conductive through holes (e.g., plated vias) 306 , 308 , or the like, each having conductive portions exposed on the top (upper) 302 a and bottom (lower) 302 b surfaces of the insulating substrate 302 .
  • electrically conductive through holes e.g., plated vias
  • a pair of soft cores 311 and 312 are attached to the exposed portion of the through hole 306 on the top surface 302 a of the substrate 302 .
  • a pair of soft cores 313 and 314 are attached to the exposed portion of the through hole 306 on the bottom surface of the substrate 302 .
  • a pair of soft cores 315 and 316 are attached to the exposed portion of the through hole 308 on the top surface of the substrate 302
  • a pair of soft cores 317 and 318 are attached to the exposed portion of the through hole 308 on the bottom surface of the substrate 302 .
  • interconnect structures 322 and 324 are then overcoated with a hard material 320 to form interconnect structures 322 and 324 on the top surface 302 a of the substrate 302 and to form interconnect structures 326 and 328 on the bottom surface 302 b of the substrate 302 .
  • the individual cores 311 . . . 318 are securely anchored to the respective exposed portions of the through holes, the interconnecting structure 322 is electrically connected to the interconnecting structure 326 , and the interconnecting structure 324 is electrically connected to the interconnecting structure 328 .
  • each interconnecting structure e.g., 322
  • each interconnecting structure e.g., 322
  • a pair of interconnecting elements e.g., 311 , 312
  • more reliable connections to external components are effected (i.e., than with single interconnecting elements).
  • the top group of interconnection elements 311 , 312 , 315 and 316 are all formed with the same shape, and the bottom group of interconnection elements all have the same shape. It should be understood that the bottom group of interconnection elements can be provided with a shape which is different than the top group of interconnection elements, which would provide the opportunity to create interconnecting structures extending from the top surface of the insulating substrate having dissimilar mechanical characteristics from the interconnecting structures extending from the bottom surface of the substrate.
  • FIG. 3B illustrates another embodiment 330 of an interposer using the interconnection elements of the invention.
  • a plurality (one of many shown) of interconnection elements 332 are fabricated in a desired pattern (e.g., an array) on a sacrificial substrate (not shown).
  • a support substrate 334 is provided with a like plurality of holes 336 in a corresponding pattern.
  • the support substrate 334 is placed over the interconnection elements 332 so that the interconnection elements 332 extend through the holes 336 .
  • the interconnection elements 332 are loosely held within the support substrate by a suitable material 338 (such as an elastomer) filling the holes 336 , and extend from both the top and bottom surfaces of the support substrate.
  • a suitable material 338 such as an elastomer
  • the support substrate 334 (compare 266 ) can simply be “dropped” onto a plurality of interconnection elements (compare 264 ) which are mounted to a sacrificial substrate ( 254 ) in the process of fabricating this interposer assembly.
  • FIG. 3C illustrates another embodiment 360 of an interposer using the interconnection elements of the invention.
  • This embodiment 360 is similar to the previously-described embodiment 330 , with the exception that the interconnect structure 362 (compare 332 ) is supported within the holes 366 (compare 336 ) of the support substrate 364 (compare 334 ) by soldering middle portions of the interconnection structures 362 to plating 368 on the through holes 366 the support substrate.
  • the support substrate 364 (compare 266 ) can simply be “dropped” onto a plurality of interconnection elements (compare 264 ) which are mounted to a sacrificial substrate ( 254 ) in the process of fabricating this interposer assembly.
  • FIGS. 3B and 3C are illustrative of the fact that a single interconnection element ( 332 , 362 ) can be used to effect a single connection of respective terminals of two electronic components. It should be understood, and is within the scope of this invention, that any conductive element could be used in lieu of the interconnection element of the present invention, as illustrated by FIGS. 3B and 3C.
  • interconnection elements from soft wire cores which are shaped and overcoated with a hard material.
  • the present invention is also applicable to forming interconnection elements which are formed of soft metal sheets which are patterned (such as by stamping or etching), into flat elongate elements (tabs, ribbons) and overcoated with a hard material.
  • This subject is elaborated upon in the aforementioned U.S. Patent Application Ser. No. 08/526,246.
  • FIGS. 3 A- 3 C describe interposers and techniques for making same, as are applicable (suitable) to the present invention.
  • any resilient interconnection element spring
  • spring any resilient interconnection element (spring) can be employed, including spring structures made of monolithic materials that are inherently springy made of phosphor bronze and beryllium copper.
  • Space transforming (sometimes referred to as “pitch spreading”) is an important concept applicable to the present invention. Simply stated, it is important that the tips of the resilient contact structures be more closely spaced to one another (relatively fine pitch) than connections to their bases. As illustrated in FIG. 2C, discussed hereinabove, this can be accomplished by shaping and orienting the individual spring elements ( 251 . . . 256 ) to converge upon one another, resulting in a tendency for the individual resilient contact structures to have dissimilar lengths. Generally, in the context of a probe card assembly, it is very important for all of the probe elements (resilient contact structures) to have the same length as one another, to ensure constancy in the plurality of signal paths involved.
  • FIG. 4 illustrates an exemplary design of a space transformer 400 , according to the present invention, wherein the desired space-transforming is accomplished by the substrate 402 of the space transformer rather than in the shaping of the individual resilient contact structures (not shown) attached thereto.
  • the space transformer substrate 402 has a top (as viewed) surface 402 a and a bottom (as viewed) surface 402 b , and is preferably formed as a multi-layer component having alternating layers of insulating material (e.g., ceramic) and conductive material.
  • insulating material e.g., ceramic
  • one wiring layer is shown as including two (of many) conductive traces 404 a and 404 b.
  • a plurality (two of many shown) of terminals 406 a and 406 b are disposed on the top surface 402 a of the space transformer substrate 402 at a relatively fine pitch (relatively close to one another).
  • a plurality (two of many shown) of terminals 408 a and 408 b are disposed on the bottom surface 402 b of the space transformer substrate 402 at a relatively coarse pitch (relative to the terminals 406 a and 406 b , further apart from one another).
  • the bottom terminals 408 a and 408 b may be disposed at a 50-100 mil pitch (comparable to printed circuit board pitch constraints), and the top terminals 406 a and 406 b may be disposed as a 5-10 mil pitch (comparable to the center-to-center spacing of semiconductor die bond pads), resulting in a 10:1 pitch-transformation.
  • the top terminals 406 a and 406 b are connected to the corresponding bottom terminals 408 a and 408 b , respectively, by associated conductors 410 a / 412 a and 410 b / 412 b , respectively, connecting the terminals to the conductive traces 404 a and 404 b , respectively.
  • LGA multi-layer land grid array
  • FIG. 5 illustrates an embodiment of a probe card assembly 500 which includes as its major functional components a probe card 502 , an interposer 504 and a space transformer 506 , and which is suitable in use for making temporary interconnections to a semiconductor wafer 508 .
  • a probe card assembly 500 which includes as its major functional components a probe card 502 , an interposer 504 and a space transformer 506 , and which is suitable in use for making temporary interconnections to a semiconductor wafer 508 .
  • FIG. 5 illustrates an embodiment of a probe card assembly 500 which includes as its major functional components a probe card 502 , an interposer 504 and a space transformer 506 , and which is suitable in use for making temporary interconnections to a semiconductor wafer 508 .
  • the interconnection elements 514 , 516 , 524 , discussed in greater detail hereinbelow
  • the probe card 502 is generally a conventional circuit board substrate having a plurality (two of many shown) of contact areas (terminals) 510 disposed on the top (as viewed) surface thereof. Additional components (not shown) may be mounted to the probe card, such as active and passive electronic components, connectors, and the like.
  • the terminals 510 on the circuit board may typically be arranged at a 100 mil pitch (pitch is defined hereinabove).
  • the probe card 502 is suitably round, having a diameter on the order of 12 inches.
  • the interposer 504 includes a substrate 512 (compare the substrate 302 ).
  • a plurality (two of many shown) of resilient interconnection elements 514 are mounted (by their proximal ends) to and extend downward (as viewed) from the bottom (as viewed) surface of the substrate 512
  • a corresponding plurality (two of many shown) of resilient interconnection elements 516 are mounted (by their proximal ends) to and extend upward (as viewed) from the top (as viewed) surface of the substrate 512 .
  • Any of the aforementioned spring shapes are suitable for the resilient interconnection elements 514 and 516 , which are preferably the composite interconnection elements of the present invention.
  • the tips (distal ends) of both the lower plurality 514 and of the upper plurality 516 of interconnection elements 514 and 516 are at a pitch which matches that of the terminals 510 of the probe card 502 , for example 100 mils.
  • interconnection elements 514 and 516 are illustrated with exaggerated scale, for illustrative clarity. Typically, the interconnection elements 514 and 516 would extend to an overall height of 20-100 mils from respective bottom and top surfaces of the interposer substrate 512 . Generally, the height of the interconnection elements is dictated by the amount of compliance desired.
  • the space transformer 506 includes a suitable circuitized substrate 518 (compare 402 , described hereinabove), such as a multi-layer ceramic substrate having a plurality (two of many shown) of terminals (contact areas, pads) 520 disposed on the lower (as viewed) surface thereof and a plurality (two of many shown) of terminals (contact areas, pads) 522 disposed on the upper (as viewed) surface thereof.
  • the lower plurality of contact pads 520 is disposed at the pitch of the tips of the interconnection elements 516 (e.g., 100 mils)
  • the upper plurality of contact pads 522 is disposed at a finer (closer) pitch (e.g., 50 mils).
  • These resilient interconnection 514 and 516 elements are preferably, but not necessarily, the composite interconnection elements of the present invention (compare 210 , hereinabove).
  • a plurality (two of many shown) of resilient interconnection elements 524 (“probes”, “probe elements”) are mounted (by their proximal ends) directly (i.e., without the intermediary of additional materials such as wires connecting the probe elements to the terminals, or brazing or soldering the probe elements to the terminals) to the terminals (contact pads) 522 and extend upward (as viewed) from the top (as viewed) surface of the space transformer substrate 518 .
  • these resilient interconnection elements 524 are suitably arranged so that their tips (distal ends) are spaced at an even finer pitch (e.g., 10 mils) than their proximal ends, thereby augmenting the pitch reduction of the space transformer 506 .
  • These resilient contact structures (interconnection elements) 524 are preferably, but not necessarily, the composite interconnection elements of the present invention (compare 210 , hereinabove).
  • the probe elements ( 524 ) can be fabricated on a sacrificial substrate (compare FIGS. 2 D- 2 F) and subsequently individually mounted (compare FIG. 2G) or gang-transferred (compare FIG. 2H) to the terminals ( 522 ) of the space transformer component ( 506 ).
  • a semiconductor wafer 508 includes a plurality of die sites (not shown) formed by photolithography, deposition, diffusion, and the like, on its front (lower, as viewed) surface. Typically, these die sites are fabricated to be identical to one another. However, as is known, flaws in either the wafer itself or in any of the processes to which the wafer is subjected to form the die sites, can result in certain die sites being non-functional, according to well established test criteria. Often, due to the difficulties attendant probing die sites prior to singulating semiconductor dies from a semiconductor wafer, testing is performed after singulating and packaging the semiconductor dies. When a flaw is discovered after packaging the semiconductor die, the net loss is exacerbated by the costs attendant to packaging the die. Semiconductor wafers typically have a diameter of at least 6 inches, including at least 8 inches.
  • Each die site typically has a number of contact areas (e.g., bond pads), which may be disposed at any location and in any pattern on the surface of the die site. Two (of many) bond pads 526 of a one of the die sites are illustrated in the figure.
  • contact areas e.g., bond pads
  • a limited number of techniques are known for testing the die sites, prior to singulating the die sites into individual semiconductor dies.
  • a representative prior art technique involves fabricating a probe card insert having a plurality of tungsten “needles” embedded in and extending from a ceramic substrate, each needle making a temporary connection to a given one of the bond pads.
  • Such probe card inserts are expensive and somewhat complex to manufacture, resulting in their relatively high cost and in a significant lead time to obtain. Given the wide variety of bond pad arrangements that are possible in semiconductor dies, each unique arrangement requires a distinct probe card insert.
  • the interposer 504 is disposed on the top (as viewed) surface of the probe card 502 , and the space transformer 506 is stacked atop (as viewed) the interposer 504 so that the interconnection elements 514 make a reliable pressure contact with the contact terminals 510 of the probe card 502 , and so that the interconnection elements 516 make a reliable pressure contact with the contact pads 520 of the space transformer 506 .
  • Any suitable mechanism for stacking these components and for ensuring such reliable pressure contacts may be employed, a suitable one of which is described hereinbelow.
  • the probe card assembly 500 includes the following major components for stacking the interposer 506 and the space transformer 506 onto the probe card 502 :
  • a rear mounting plate 530 made of a rigid material such as stainless steel,
  • an actuator mounting plate 532 made of a rigid material such as stainless steel,
  • a front mounting plate 534 made of a rigid material such as stainless steel,
  • differential screws including an outer differential screw element 536 and an inner differential screw element 538 ,
  • a mounting ring 540 which is preferably made of a springy material such as phosphor bronze and which has a pattern of springy tabs (not shown) extending therefrom,
  • a spacer ring 544 disposed between the mounting ring 540 and the space transformer 506 to accommodate manufacturing tolerances
  • the rear mounting plate 530 is a metal plate or ring (shown as a ring) disposed on the bottom (as shown) surface of the probe card 502 .
  • a plurality (one of many shown) of holes 548 extend through the rear mounting plate.
  • the actuator mounting plate 532 is a metal plate or ring (shown as a ring) disposed on the bottom (as shown) surface of the rear mounting plate 530 .
  • a plurality (one of many shown) of holes 550 extend through the actuator mounting plate.
  • the actuator mounting plate 532 is affixed to the rear mounting plate 530 in any suitable manner, such as with screws (omitted from the figure for illustrative clarity).
  • the front mounting plate 534 is a rigid, preferably metal ring.
  • the front mounting plate 534 is affixed to the rear mounting plate 530 in any suitable manner, such as with screws (omitted from the figure for illustrative clarity) extending through corresponding holes (omitted from the figure for illustrative clarity) through the probe card 502 , thereby capturing the probe card 502 securely between the front mounting plate 534 and rear mounting plate 530 .
  • the front mounting plate 534 has a flat bottom (as viewed) surface disposed against the top (as viewed) surface of the probe card 502 .
  • the front mounting plate 534 has a large central opening therethrough, defined by an inner edge 552 the thereof, which is sized to permit the plurality of contact terminals 510 of the probe card 502 to reside within the central opening of the front mounting plate 534 , as shown.
  • the front mounting plate 534 is a ring-like structure having a flat bottom (as viewed) surface.
  • the top (as viewed) surface of the front mounting plate 534 is stepped, the front mounting plate being thicker (vertical extent, as viewed) in an outer region thereof than in an inner region thereof.
  • the step, or shoulder is located at the position of the dashed line (labelled 554 ), and is sized to permit the space transformer 506 to clear the outer region of the front mounting plate and rest upon the inner region of the front mounting plate 534 (although, as will be seen, the space transformer actually rests upon the pivot spheres 546 ).
  • a plurality (one of many shown) of holes 554 extend into the outer region of the front mounting plate 534 from the top (as viewed) surface thereof at least partially through the front mounting plate 534 (these holes are shown extending only partially through the front mounting plate 534 in the figure) which, as will be seen, receive the ends of a corresponding plurality of the screws 542 .
  • the holes 554 are threaded holes. This permits the space transformer 506 to be secured to the front mounting plate by the mounting ring 540 , hence urged against the probe card 502 .
  • a plurality (one of many shown) of holes 558 extend completely through the thinner, inner region of the front mounting plate 534 , and are aligned with a plurality (one of many shown) of corresponding holes 560 extending through the probe card 502 which, in turn, are aligned with the holes 548 in the rear mounting plate and the holes 550 in the actuator mounting plate 538 .
  • the pivot spheres 546 are loosely disposed within the aligned holes 558 and 560 , at the top (as viewed) end of the inner differential screw elements 538 .
  • the outer differential screw elements 536 thread into the (threaded) holes 550 of the actuator mounting plate 532
  • the inner differential screw elements 538 thread into a threaded bore of the outer differential screw elements 536 .
  • very fine adjustments can be made in the positions of the individual pivot spheres 546 .
  • the outer differential screw elements 536 have an external thread of 72 threads-per-inch
  • the inner differential screw elements 538 have an external thread of 80 threads-per inch.
  • the interposer 504 ensures that electrical connections are maintained between the space transformer 506 and the probe card 502 throughout the space transformer's range of adjustment, by virtue of the resilient or compliant contact structures disposed on the two surfaces of the interposer.
  • the probe card assembly 500 is simply assembled by placing the interposer 504 within the opening 552 of the front mounting plate 534 so that the tips of the interconnection elements 514 contact the contact terminals 510 of the probe card 502 , placing the space transformer 506 on top of the interposer 504 so that the tips of the interconnection elements 516 contact the contact pads 520 of the space transformer 506 , optionally placing a spacer 544 atop the space transformer 506 , placing the mounting ring 540 over the spacer 544 , and inserting the screws 542 through the mounting ring 540 through the spacer 544 and into the holes 554 of the front mounting plate 534 , and mounting this “subassembly” to the probe card 502 by inserting screws (one shown partially as 555 ) through the rear mounting plate 530 and through the probe card 502 into threaded holes (not shown) in the bottom (as viewed) surface of the front mounting plate 534 .
  • the actuator mounting plate 538 can then be assembled (e.g., with screws, on of which is shown partially as 556 ) to the rear mounting plate 530 , pivot spheres 560 dropped into the holes 550 of the actuator mounting plate 532 , and the differential screw elements 536 and 538 inserted into the holes 550 of the actuator mounting plate 532 .
  • a probe card assembly having a plurality of resilient contact structures ( 524 ) extending therefrom for making contact with a plurality of bond pads (contact areas) on semiconductor dies, prior to their singulation from a semiconductor wafer, at a fine pitch which is commensurate with today's bond pad spacing.
  • the assembly 500 would be employed upside down from what is shown in the figure, with the semiconductor wafer being pushed (by external mechanisms, not shown) up onto the tips of the resilient contact structures ( 524 ).
  • the front mounting plate (baseplate) 534 determined the position of the interposer 504 vis-a-vis the probe card 502 .
  • a plurality of alignment features such as pins extending from the front mounting plate
  • holes extending into the probe card 502 may be provided.
  • any suitable resilient contact structures ( 514 , 516 , 524 ) be employed on the interposer ( 504 ) and/or the space transformer ( 506 ), including tabs (ribbons) of phosphor bronze material or the like brazed or soldered to contact areas on the respective interposer or space transformer.
  • interposer ( 504 ) and the space transformer ( 506 ) can be pre-assembled with one another, such as with spring clips, described as element 486 of FIG. 29 of the aforementioned copending, commonly-owned PCT/US94/13373, extending from the interposer substrate.
  • interposer ( 504 ) be omitted, and in its stead, a plurality of resilient contact structures comparable to 514 be mounted directly to the contact pads ( 520 ) on the lower surface of the space transformer.
  • a principal function of the interposer is to provide compliance to ensure such coplanarity.
  • FIG. 5A illustrates, in perspective view, a suitable space transformer substrate 518 for the probe card assembly 500 of FIG. 5.
  • the space transformer substrate 518 is suitably a rectangular solid, having a length “L” a width “W” and a thickness “T”.
  • the top surface 518 a of the space transformer substrate 518 is visible, to which the probing interconnection elements (compare 524 ) are mounted.
  • a plurality (such as several hundred) of contact pads 522 are disposed on the top surface 518 a of the space transformer substrate 518 in a given area thereof.
  • the given area is indicated by the dashed lines labelled 570 and, as is evident, the contact pads 522 may be arranged in any suitable pattern within the given area 570 .
  • the space transformer substrate 518 is suitably formed as a multi-layer ceramic substrate, having alternating layers of ceramic and patterned conductive material.
  • FIG. 5A illustrates a preferred feature of the space transformer substrate 518 .
  • the substrate 518 is a rectangular solid having a top surface 518 a , a bottom surface (hidden from view in this figure), and four side edges 518 b , 518 c , 518 d and 518 e .
  • notches 572 b , 572 c , 572 d and 572 e are provided along the intersections of the respective side edges 518 b , 518 c , 518 d and 518 e and the top surface 518 a of the substrate 518 along nearly the entire length (exclusive of the corners) of the respective side edges 518 b . . . 518 e .
  • notches 572 b . . . 572 e generally facilitate the manufacture of the space transformer substrate 518 as a multi-layer ceramic structure, and are also visible in the illustration of FIG. 5. It should be understood that the notches are not a necessity. Evidently, since the four corners of the substrate 518 are not notched (which is basically dictated by the process of making a ceramic, multilayer substrate), the mounting plate ( 540 of FIG. 5) must evidently accommodate these corner “features”.
  • FIG. 5B illustrates an embodiment of a space transformer substrate 574 which is comparable to the space transformer substrate 518 of the previous illustration, and which can similarly be employed in the probe card assembly 500 of FIG. 5.
  • a plurality (four of many shown) of areas 570 a , 570 b , 570 c and 570 d are defined, within each of which a plurality of contact pads 522 a , 522 b , 522 c can readily be disposed in any desired pattern. It is generally intended that the spacing of the areas 570 a . . . 570 d correspond to the spacing of die sites on a semiconductor wafer so that a plurality of die sites can simultaneously be probed with a single “pass” of the probe card.
  • the pattern of the contact pads 522 a . . . 522 d within the respective areas 570 a . . . 570 d of the substrate 574 will be identical to one another, although this is not absolutely necessary.
  • FIG. 5B clearly demonstrates that a single space transformer can be provided with probe elements for probing (making pressure contacts with) a plurality (e.g., four, as illustrated) of adjacent die sites on a semiconductor wafer. This is beneficial in reducing the number of setdowns (steps) required to probe all of the die sites on a wafer. For example, if there are one hundred die sites on a wafer, and four sets of probe elements on the space transformer, the wafer need only be positioned against the space transformer twenty-five times (ignoring, for purposes of this example, that efficiency at the edge (periphery) of the wafer would be somewhat attenuated).
  • the arrangement of probe sites e.g., 570 a . . . 570 d
  • the orientation of the individual probe elements e.g., staggered
  • the probe elements can be arranged on the surface of the space transformer in a manner that alternate probe elements make contact with different ones of two adjacent die sites on the wafer.
  • the unconstrained manner in which the probe elements can be attached (mounted) directly to any point on the two-dimensional surface of the space transformer is superior to any technique which constrains the location whereat the probe elements are attached to a probe card (e.g., ring arrangements, as described hereinabove). It is also within the scope of this invention that a plurality of non-adjacent die sites on a wafer could be probed in this manner.
  • the present invention is particularly beneficial to probing unsingulated memory devices on a wafer, and is useful for probing die sites having any aspect ratio.
  • FIG. 5C illustrates an exemplary layout of contact pads 520 on the bottom surface of the space transformer substrate 518 , wherein the pads 520 are arranged in a pattern having a 100 mil pitch, each row of pads being staggered from the adjacent row of pads, and each pad having a diameter of approximately 55 mils.
  • FIG. 6A is a plan view of either of the top or bottom surfaces of an exemplary interposer substrate 580 (compare 512 ), showing an exemplary layout of conductive areas (not illustrated in FIG. 5, compare FIG. 3A) to which the interconnection elements ( 514 , 516 ) are mounted.
  • FIG. 6B is a cross-sectional view of a portion of the same interposer substrate 580 . As illustrated in FIG. 6B, a plurality of plated through holes 582 extend through the substrate 580 , from a one surface 580 a to an opposite surface 580 b thereof.
  • the substrate (board) itself is formed of conventional circuit board materials, using conventional techniques for fabricating plated through holes.
  • the “base” board 584 is initially covered with an extremely thin (e.g., 100 microinch) “blanket” layer 586 layer of copper.
  • a layer of photoresist 588 is applied to both surfaces of the board, and patterned to have openings permitting the plating up of the through holes 582 .
  • the through holes 582 are plated with an approximately 1 mil thick layer 590 of copper, over which is deposited a thin (e.g., at least 100 microinch) barrier layer 592 layer of nickel, over which is deposited a thin (e.g., at least 50 microinch) layer 594 of soft (pure) gold.
  • each contact area formed by a plated through hole 582 is that of a circular ring, with a tab extending therefrom.
  • the tab defines the orientation of the conductive area (pad) of the through hole exposed (for mounting interconnection elements) on the surface of the substrate 580 .
  • the pads are arranged at a 100 mil pitch, in staggered rows, with their orientations (as determined by their tabs) reversing at a centerline of the substrate surface.
  • the space transformer substrate 518 has a length (L) of 2.5 inches, a width (W) of 2.5 inches, and a thickness (T) of 0.25 inches, and has at least three alternating layers of ceramic and patterned conductor.
  • the interconnection elements 524 extending from the space transformer substrate 518 are the composite interconnection elements of the present invention, having a gold wire core with a diameter of 1.0 mils, overcoated by 1.5 mils of nickel, for an overall diameter of 4.0 mils.
  • the overall height of the interconnection elements 524 is 40 mils.
  • the interposer substrate 512 is formed of conventional circuit board materials, has side dimensions of 1.850 inches and a thickness of 16 mils.
  • the interconnection elements 514 and 516 extending from the interposer substrate 512 are the composite interconnection elements of the present invention, having a gold wire core with a diameter of 1.0 mils, overcoated by 1.5 mils of nickel, for an overall diameter of 4.0 mils.
  • the overall height of the interconnection elements 524 is 60 mils.
  • interconnection elements 514 and 516 are illustrated in FIG. 5 as single interconnection elements, each illustrated element is readily implemented as an interconnection structure having two or more interconnection elements in the manner described hereinabove with respect to FIG. 3A, to ensure that reliable pressure contacts are made to the respective contact terminals 510 of the probe card 502 and contact pads 520 of the space transformer 506 .
  • the space transformer ( 506 , 518 , 574 ) and interposer ( 504 , 580 ) can be supplied to an end user as a “kit” (or “subassembly”), in which case the end user would supply the probe card and associated mounting hardware (e.g., 530 , 532 , 534 , 536 , 538 , 540 , 544 ).
  • FIG. 7 illustrates a technique 700 of aligning a probe card assembly such as the probe card assembly 500 of FIG. 5. To this end, several of the elements of the probe card assembly 500 of FIG. 5 bear the same numbering ( 5 xx) in this figure. The view of FIG. 7 is partially assembled, with the major components in contact with one another.
  • a problem addressed head on by this invention is that it is often difficult to align the contact tips of a probe card (or probe card insert) with respect to a semiconductor wafer being tested. It is essential that tolerances on the coplanarity of the tips of the probes and the surface of the wafer be held to a minimum, to ensure uniform reliable contact pressure at each the tip 524 a (top ends, as viewed) of each probe (i.e, the resilient contact structures 524 ).
  • a mechanism e.g., differential screws 536 and 538
  • the space transformer substrate 506 is illustrated with internal connection between the top terminals and the bottom terminals thereof, in the manner illustrated in FIG. 4, described hereinabove.
  • the alignment of the probe tips is measured and, if necessary, adjusted to ensure that the probe tips 524 a will be coplanar with semiconductor wafers that are subsequently presented to the probe card assembly (i.e., urged against the probe tips).
  • a wafer tester in which the probe card assembly is mounted, will have a mechanism (not shown) for conveying semiconductor wafers into the region of the probe card assembly and urging the semiconductor wafers against the probe tips 524 a .
  • semiconductor wafers are held by a chuck mechanism (not shown).
  • the tester and chuck mechanism are capable of moving wafer-after-wafer into a precise, repeatable location and orientation—the precise location of the wafer functioning as a “reference plane”.
  • a flat electrically-conductive metal plate 702 is mounted in the tester in lieu of a semiconductor wafer.
  • the flat metal plate 702 functions as an “ersatz” or “virtual” wafer, for purposes of aligning the tips 524 a of the probes.
  • Each probe 524 is associated with a one of a plurality of terminals (not shown) on the probe card 502 , a conductive path therebetween being constituted by a selected one of the probes 524 , an associated selected one of the resilient contact structures 516 and an associated selected one of the resilient contact structures 514 , and wiring layers (not shown) within the probe card 502 .
  • the probe card terminals may be in the form of surface terminals, terminals of a socket, or the like.
  • a cable 704 connects between the probe card 502 and a computer (tester) 706 which has a display monitor 708 .
  • the present invention is not limited to using a computing device, nor to a display monitor.
  • the flat metal plate 702 is carried by the chuck (not shown) and urged (advanced, as indicated by the arrow labelled “A”) against the probe tips 524 a . This is done in a relatively gradual manner, so that it can be ascertained whether the probe tips 524 a all contact the flat metal plate in unison (not likely), or whether certain ones of the probe tips 524 a are contacted by the flat metal plate 702 prior to remaining ones of the probe tips 524 a .
  • the seventy-one filled circles (dots) within the area 710 on the monitor 708 indicate that seventy-one of the probe tips 524 a have been contacted by the flat metal plate 702 prior to the remaining twenty-nine of the probe tips 524 a (illustrated as empty circles) having been contacted by the flat metal plate 702 .
  • the space transformer 506 or, possibly, the metal plate 702 ) is tilted (canted) to the left (as viewed) downwards (out of the page, as viewed), and the orientation of the space transformer 506 can readily be adjusted by suitable adjustments of the differential screws 536 and 538 .
  • the “go/no-go” (contact/no contact) type of testing discussed in the previous paragraph is illustrative of a first “order” of alignment that is facilitated by the probe card assembly of the present invention.
  • a second “order” of alignment is readily performed by recording (e.g., in the computer memory) the sequence (order) in which the probe element tips contact the metal plate.
  • the first tip to contact the metal plate generally will generally represent a corner of the space transformer that is too “high”, and needs to be lowered (e.g., by adjusting the differential screws).
  • the last tip to contact the metal plate will generally represent a corner of the space transformer that is too “low”, and needs to be heightened (e.g., by adjusting the differential screws).
  • any suitable algorithm can be employed to determine the adjustments required to be made, based on the sequence of tips contacting the metal plate.
  • a resistance e.g., to ground
  • a resistance can be measured and displayed as a numeral, or symbol, or dot color, or the like, indicative of the measured resistance, rather than merely as a filled circle versus an unfilled circle on the display monitor, although such is generally not preferred.
  • any suitable mechanism can be employed for adjusting the orientation of the space transformer 506 —in other words, planarizing the tips 524 a of probes 524 .
  • Alternatives to using the differential screws ( 536 , 538 ) arrangement discussed hereinabove would be to use servo mechanisms, piezoelectric drivers or actuators, magnetostrictive devices, combinations thereof (e.g., for gross and fine adjustments), or the like to accomplish such planarizing.
  • FIG. 7A illustrates an automated technique 750 for adjusting the spatial orientation of the space transformer (not shown in this view).
  • an actuator mechanism 552 (labelled “ACT”) is substituted for the differential screws ( 536 , 538 ) and operates in response to signals from the computer 706 .
  • Three such mechanisms 552 can be substituted for the three pairs of differential screw elements in a straightforward manner. Similar elements in FIG. 7A are labelled with identical numbers as appear in FIG. 7, and several elements appearing in FIG. 7 are omitted from the view of FIG. 7A, for illustrative clarity.
  • the mechanism (particularly an automated mechanism as illustrated in FIG. 7A) for planarizing the space transformer ( 506 ) can be disposed other than as shown in the exemplary embodiments described herein.
  • a suitable mechanism could be located between the top (as viewed) surface of the probe card ( 502 ) and the front mounting plate ( 534 ), or incorporated into the front mounting plate ( 534 ).
  • the key feature of using any of these mechanisms is the ability to alter the angle (orientation) of the space transformer (e.g., 506 ) without requiring the orientation of the probe card ( 502 ) to be altered.
  • FIGS. 2 D- 2 F disclose a technique for fabricating tip structures ( 258 ) on a sacrificial substrate ( 254 ), and fabricating composite interconnection elements 264 on the tip structures ( 258 ) for subsequent mounting to terminals of an electronic component. Such a technique can certainly be employed with respect to mounting composite interconnection elements having fabricated tip structures on the top surface of the space transformer ( 518 ).
  • FIG. 8A illustrates an alternate technique 800 for fabricating composite interconnection elements having fabricated tip structures, particularly useful as the resilient contact structures residing atop the space transformer is now discussed.
  • a silicon substrate (wafer) 802 having a top (as viewed) surface is used as the sacrificial substrate.
  • a layer 806 of aluminum is deposited (e.g., by sputtering) atop the titanium layer 804 , and has a thickness of approximately 10,000 ⁇ .
  • the titanium layer 804 is optional and serves as an adhesion layer for the aluminum layer 806 .
  • a layer 808 of copper is deposited (e.g., by sputtering) atop the aluminum layer 806 , and has a thickness of approximately 5,000 ⁇ .
  • a layer 810 of masking material e.g., photoresist
  • the masking layer 810 is processed in any suitable manner to have a plurality (three of many shown) of holes 812 extending through the photoresist layer 810 to the underlying copper layer 808 .
  • each hole 812 may be 6 mils in diameter, and the holes 812 may be arranged at a pitch (center-to-center) of 10 mils.
  • the sacrificial substrate 802 has, in this manner, been prepared for fabricating a plurality of multi-layer contact tips within the holes 812 , as follows:
  • a layer 814 of nickel is deposited, such as by plating, onto the copper layer 808 , and has a thickness of approximately 1.0-1.5 mils.
  • a thin layer (not shown) of a noble metal such as rhodium can be deposited onto the copper layer prior to depositing the nickel.
  • a layer 816 of gold is deposited, such as by plating, onto the nickel 814 .
  • the multi-layer structure of nickel and aluminum (and, optionally, rhodium) will serve as a fabricated tip structure ( 820 , as shown in FIG. 8B).
  • the photoresist 810 is stripped away (using any suitable solvent), leaving a plurality of fabricated tip structures 820 sitting atop the copper layer 808 .
  • the copper ( 808 ) is subjected to a quick etch process, thereby exposing the aluminum layer 806 .
  • aluminum is useful in subsequent steps since it is substantially non-wettable with respect to solder and braze materials.
  • ersatz tip structures 822 may be fabricated in the same process steps employed to fabricate the tip structures 820 .
  • These ersatz tip structures 822 will serve to uniformize the aforementioned plating steps in a manner that is well known and understood, by reducing abrupt gradients (non-uniformities) from manifesting themselves across the surface being plated.
  • Such structures ( 822 ) are known in the field of plating as “robbers”.
  • solder or brazing paste (“joining material”) 824 is deposited onto the top (as viewed) surfaces of the tip structures 820 . (There is no need to deposit the paste onto the tops of the ersatz tip structures 822 ). This is implemented in any suitable manner, such as with a stainless steel screen or stencil.
  • a typical paste (joining material) 824 would contain gold-tin alloy (in a flux matrix) exhibiting, for example, 1 mil spheres (balls).
  • the tip structures 820 are now ready to be mounted (e.g., brazed) to ends (tips) of resilient contact structures, preferably the composite interconnect elements of the present invention. However, it is preferred that the composite interconnect elements first be specially “prepared” to receive the tip structures 820 .
  • FIG. 8C illustrates a technique 850 for preparing a space transformer substrate 830 (compare 506 ) with a plurality (two of many shown) of composite interconnection elements 832 (compare 524 ) in anticipation of tip structures ( 820 ) being mounted to the ends of the composite interconnection elements 832 .
  • the composite interconnections elements (probe elements) 832 are shown in full (rather than in cross section).
  • the composite interconnection elements 832 are multilayer (compare FIG. 2A) and have a gold (wire) core overcoated with a layer (not shown) of copper and further overcoated with a layer (not shown) of nickel (preferably a nickel-cobalt alloy having proportions 90:10 of Ni:Co), and further overcoated with a layer (not shown) of copper.
  • nickel preferably a nickel-cobalt alloy having proportions 90:10 of Ni:Co
  • the nickel layer be deposited to only a substantial portion (e.g., 80%) of its desired final thickness, the remaining small portion (e.g., 20%) of the nickel thickness being deposited in a subsequent step, described hereinbelow.
  • the space transformer substrate 830 is provided with a plurality (two of many shown) of pillar-like structures 834 extending from its top (as viewed) surface which, as will be evident, will function as polishing “stops”. It is not necessary to have a large number of these polishing stops, and they are readily formed with and of the same material as the substrate (e.g., ceramic).
  • the space transformer substrate 830 is then “cast” with a suitable casting material 836 , such as thermally-meltable, solution-soluble polymer, which serves to support the composite interconnection elements 832 extending from the top surface of the space transformer substrate.
  • a suitable casting material 836 such as thermally-meltable, solution-soluble polymer, which serves to support the composite interconnection elements 832 extending from the top surface of the space transformer substrate.
  • the top (as viewed) surface of the overmolded substrate is then subjected to polishing, such as with a polishing wheel 838 which is urged down (as viewed) onto the top surface of the casting material.
  • the aforementioned polishing stops 834 determine the final position of the polishing wheel, as indicated by the dashed line labelled “P”. In this manner, the tips (top ends, as viewed) of the composite interconnection elements 832 are polished to be substantially perfectly coplanar with one another.
  • a mechanism e.g., differential screws or an automated mechanism
  • the overall probe card assembly ( 500 ) to orient the space transformer to ensure that the tips of resilient contact structures are coplanar with a semiconductor wafer being tested, and that the tips are planarized to make substantially simultaneous contact with the wafer.
  • the casting material 836 is removed with a suitable solvent.
  • the polishing stops 834 will be removed at this time.
  • Casting materials are well known, as are their solvents. It is within the scope of this invention that casting materials such as wax, which can simply be melted away, can be used to support the probe elements ( 832 ) for polishing.
  • the space transformer has, in this manner, been prepared to receive the aforementioned tip structures ( 820 ).
  • a beneficial side effect of the polishing operation is that the material overcoating the gold wire stem (core) of the composite interconnection element 832 will be removed at the tip, leaving the gold core exposed. Inasmuch as it is desired to braze tip structures ( 820 ) to the tips of the composite interconnection elements, having exposed gold material to braze to is desireable.
  • the space transformer for receiving the tip structures by first performing one additional plating step—namely, nickel plating the composite interconnection elements 832 to provide the composite interconnection elements with the aforementioned remaining small portion (e.g., 20%) of their desired, overall nickel thickness.
  • the prepared substrate shown in FIG. 8B is now brought to bear upon the prepared space transformer.
  • the tip structures 820 are aligned with the tips of the composite interconnection elements 832 , using standard flip-chip techniques (e.g., split prism), and the assembly is passed through a brazing furnace to reflow the joining material 824 , thereby joining (e.g., brazing) the prefabricated tip structures 820 to the ends of the contact structures 832 .
  • this technique can be used to join (e.g., braze) pre-fabricated tip structures to ends of non-resilient contact structures, resilient contact structures, composite interconnection elements, and the like.
  • the exposed aluminum layer ( 806 ) being non-wettable, prevents solder (i.e., braze) from flowing between the tip structures 820 , i.e., prevents solder bridges from forming between adjacent tip structures.
  • the aluminum layer also serves as a release layer.
  • the aluminum is preferentially (to the other materials of the assembly) etched away, and the silicon substrate 802 simply “pops” off, resulting in a space transformer having composite interconnection elements (probe elements) each having a prefabricated tip structure, as illustrated in FIG. 8E.
  • the joining material 824 has reflowed as “fillets” on end portions of the probe elements 832 .
  • the residual copper ( 808 ) is etched away, leaving the tip structure 820 with nickel (or rhodium, as discussed hereinabove) exposed for making contact to terminals of an electronic component being probed.
  • composite interconnection elements (such as 832 ) can first be fabricated on the tip structures themselves, in the “spirit” of the technique described with respect to FIGS. 2 D- 2 F, utilizing the tip structure metallurgy described with respect to FIG. 8A, and subsequently mounted to the space transformer substrate.
  • brazing (soldering) paste 824 is omitted, and in its stead, a layer of eutectic material (e.g., gold-tin) is plated onto the resilient contact structures prior to mounting the contact tips ( 820 ) thereto.
  • eutectic material e.g., gold-tin
  • a masking material e.g., photoresist
  • alternate techniques including directing a suitable collimated light beam (e.g., from an excimer laser) at portions of the masking material (e.g., blanket hardened photoresist) sought to be removed, thereby ablating these portions of the masking material, or directly (without the use of a mask) hardening portions of the masking material with a suitable collimated light beam then chemically washing off the non-hardened masking material.
  • the composite interconnection elements of the present invention are but an example of suitable resilient contact structures that can be mounted directly to terminals of a space transformer component of a probe card assembly.
  • needles of an inherently resilient (relatively high yield strength) material such as tungsten
  • a material such as solder or gold

Abstract

A probe card assembly includes a probe card, a space transformer having resilient contact structures (probe elements) mounted directly to (i.e., without the need for additional connecting wires or the like) and extending from terminals on a surface thereof, and an interposer disposed between the space transformer and the probe card. The space transformer and interposer are “stacked up” so that the orientation of the space transformer, hence the orientation of the tips of the probe elements, can be adjusted without changing the orientation of the probe card. Suitable mechanisms for adjusting the orientation of the space transformer, and for determining what adjustments to make, are disclosed. The interposer has resilient contact structures extending from both the top and bottom surfaces thereof, and ensures that electrical connections are maintained between the space transformer and the probe card throughout the space transformer's range of adjustment, by virtue of the interposer's inherent compliance. Multiple die sites on a semiconductor wafer are readily probed using the disclosed techniques, and the probe elements can be arranged to optimize probing of an entire wafer. Composite interconnection elements having a relatively soft core overcoated by a relatively hard shell, as the resilient contact structures are described.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This patent application is a continuation-in-part of commonly-owned, copending U.S. patent application Ser. No. 08/452,255 (hereinafter “PARENT CASE”), filed May 26, 1995 (status: pending), which is a continuation-in-part of commonly-owned, copending U.S. patent application Ser. No. 08/340,144 filed Nov. 15, 1994 (status: pending) and its counterpart PCT patent application number PCT/US94/13373 filed Nov. 16, 1994 (published May 26, 1995 as WO 95/14314), both of which are continuations-in-part of commonly-owned, copending U.S. patent application Ser. No. 08/152,812, filed Nov. 16, 1993 (status: pending/allowed). [0001]
  • This patent application is also a continuation-in-part of commonly-owned, copending U.S. patent application Ser. No. 08/526,246, filed Sep. 21, 1995 (status: pending), and of commonly-owned, copending U.S. patent application Ser. No. 08/533,584, filed Oct. 18, 1995 (status: pending).[0002]
  • TECHNICAL FIELD OF THE INVENTION
  • The invention relates to making temporary, pressure connections between electronic components and, more particularly, to techniques for performing test and burn-in procedures on semiconductor devices prior to their packaging, preferably prior to the individual semiconductor devices being singulated from a semiconductor wafer. [0003]
  • BACKGROUND OF THE INVENTION
  • Individual semiconductor (integrated circuit) devices (dies) are typically produced by creating several identical devices on a semiconductor wafer, using know techniques of photolithography, deposition, and the like. Generally, these processes are intended to create a plurality of fully-functional integrated circuit devices, prior to singulating (severing) the individual dies from the semiconductor wafer. In practice, however, certain physical defects in the wafer itself and certain defects in the processing of the wafer inevitably lead to some of the dies being “good” (fully-functional) and some of the dies being “bad” (non-functional). It is generally desirable to be able to identify which of the plurality of dies on a wafer are good dies prior to their packaging, and preferably prior to their being singulated from the wafer. To this end, a wafer “tester” or “prober” may advantageously be employed to make a plurality of discrete pressure connections to a like plurality of discrete connection pads (bond pads) on the dies. In this manner, the semiconductor dies can be tested and exercised, prior to singulating the dies from the wafer. A conventional component of a wafer tester is a “probe card” to which a plurality of probe elements are connected—tips of the probe elements effecting the pressure connections to the respective bond pads of the semiconductor dies. [0004]
  • Certain difficulties are inherent in any technique for probing semiconductor dies. For example, modern integrated circuits include many thousands of transistor elements requiring many hundreds of bond pads disposed in close proximity to one another (e.g., 5 mils center-to-center). Moreover, the layout of the bond pads need not be limited to single rows of bond pads disposed close to the peripheral edges of the die (See, e.g., U.S. Pat. No. 5,453,583). [0005]
  • To effect reliable pressure connections between the probe elements and the semiconductor die one must be concerned with several parameters including, but not limited to: alignment, probe force, overdrive, contact force, balanced contact force, scrub, contact resistance, and planarization. A general discussion of these parameters may be found in U.S. Pat. No. 4,837,622, entitled HIGH DENSITY PROBE CARD, incorporated by reference herein, which discloses a high density epoxy ring probe card including a unitary printed circuit board having a central opening adapted to receive a preformed epoxy ring array of probe elements. [0006]
  • Generally, prior art probe card assemblies include a plurality of tungsten needles extending as cantilevers from a surface of a probe card. The tungsten needles may be mounted in any suitable manner to the probe card, such as by the intermediary of an epoxy ring, as discussed hereinabove. Generally, in any case, the needles are wired to terminals of the probe card through the intermediary of a separate and distinct wire connecting the needles to the terminals of the probe card. [0007]
  • Probe cards are typically formed as circular rings, with hundreds of probe elements (needles) extending from an inner periphery of the ring (and wired to terminals of the probe card). Circuit modules, and conductive traces (lines) of preferably equal length, are associated with each of the probe elements. This ring-shape layout makes it difficult, and in some cases impossible, to probe a plurality of unsingulated semiconductor dies (multiple sites) on a wafer, especially when the bond pads of each semiconductor die are arranged in other than two linear arrays along two opposite edges of the semiconductor die. [0008]
  • Wafer testers may alternately employ a probe membrane having a central contact bump area, as is discussed in U.S. Pat. No. 5,422,574, entitled LARGE SCALE PROTRUSION MEMBRANE FOR SEMICONDUCTOR DEVICES UNDER TEST WITH VERY HIGH PIN COUNTS, incorporated by reference herein. As noted in this patent, “A test system typically comprises a test controller for executing and controlling a series of test programs, a wafer dispensing system for mechanically handling and positioning wafers in preparation for testing and a probe card for maintaining an accurate mechanical contact with the device-under-test (DUT).” ([0009] column 1, lines 41-46).
  • Additional references, incorporated by reference herein, as indicative of the state of the art in testing semiconductor devices, include U.S. Pat, No. 5,442,282 (TESTING AND EXERCISING INDIVIDUAL UNSINGULATED DIES ON A WAFER); U.S. Pat. No. 5,382,898 (HIGH DENSITY PROBE CARD FOR TESTING ELECTRICAL CIRCUITS); U.S. Pat. No. 5,378,982 TEST PROBE FOR PANEL HAVING AN OVERLYING PROTECTIVE MEMBER ADJACENT PANEL CONTACTS); U.S. Pat. No. 5,339,027 (RIGID-FLEX CIRCUITS WITH RAISED FEATURES AS IC TEST PROBES); U.S. Pat. No. 5,180,977 (MEMBRANE PROBE CONTACT BUMP COMPLIANCY SYSTEM); U.S. Pat. No. 5,066,907 (PROBE SYSTEM FOR DEVICE AND CIRCUIT TESTING); U.S. Pat. No. 4,757,256 (HIGH DENSITY PROBE CARD); U.S. Pat. No. 4,161,692 (PROBE DEVICE FOR INTEGRATED CIRCUIT WAFERS); and U.S. Pat. No. 3,990,689 (ADJUSTABLE HOLDER ASSEMBLY FOR POSITIONING A VACUUM CHUCK). [0010]
  • Generally, interconnections between electronic components can be classified into the two broad categories of “relatively permanent” and “readily demountable”. [0011]
  • An example of a “relatively permanent” connection is a solder joint. Once two components are soldered to one another, a process of unsoldering must be used to separate the components. A wire bond is another example of a “relatively permanent” connection. [0012]
  • An example of a “readily demountable” connection is rigid pins of one electronic component being received by resilient socket elements of another electronic component. The socket elements exert a contact force (pressure) on the pins in an amount sufficient to ensure a reliable electrical connection therebetween. [0013]
  • Interconnection elements intended to make pressure contact with terminals of an electronic component are referred to herein as “springs” or “spring elements”. Generally, a certain minimum contact force is desired to effect reliable pressure contact to electronic components (e.g., to terminals on electronic components). For example, a contact (load) force of approximately 15 grams (including as little as 2 grams or less and as much as 150 grams or more, per contact) may be desired to ensure that a reliable electrical connection is made to a terminal of an electronic component which may be contaminated with films on its surface, or which has corrosion or oxidation products on its surface. The minimum contact force required of each spring demands either that the yield strength of the spring material or that the size of the spring element are increased. As a general proposition, the higher the yield strength of a material, the more difficult it will be to work with (e.g., punch, bend, etc.). And the desire to make springs smaller essentially rules out making them larger in cross-section. [0014]
  • Probe elements are a class of spring elements of particular relevance to the present invention. Prior art probe elements are commonly fabricated from tungsten, a relatively hard (high yield strength) material. When it is desired to mount such relatively hard materials to terminals of an electronic component, relatively “hostile” (e.g., high temperature) processes such as brazing are required. Such “hostile” processes are generally not desirable (and often not feasible) in the context of certain relatively “fragile” electronic components such as semiconductor devices. In contrast thereto, wire bonding is an example of a relatively “friendly” processes which is much less potentially damaging to fragile electronic components than brazing. Soldering is another example of a relatively “friendly” process. However, both solder and gold are relatively soft (low yield strength) materials which will not function well as spring elements. [0015]
  • A subtle problem associated with interconnection elements, including spring contacts, is that, often, the terminals of an electronic component are not perfectly coplanar. Interconnection elements lacking in some mechanism incorporated therewith for accommodating these “tolerances” (gross non-planarities) will be hard pressed to make consistent contact pressure contact with the terminals of the electronic component. [0016]
  • The following U.S. Patents, incorporated by reference herein, are cited as being of general interest vis-a-vis making connections, particularly pressure connections, to electronic components: U.S. Pat. No. 5,386,344 (FLEX CIRCUIT CARD ELASTOMERIC CABLE CONNECTOR ASSEMBLY); U.S. Pat. No. 5,336,380 (SPRING BIASED TAPERED CONTACT ELEMENTS FOR ELECTRICAL CONNECTORS AND INTEGRATED CIRCUIT PACKAGES); U.S. Pat. No. 5,317,479 (PLATED COMPLIANT LEAD); U.S. Pat. No. 5,086,337 (CONNECTING STRUCTURE OF ELECTRONIC PART AND ELECTRONIC DEVICE USING THE STRUCTURE); U.S. Pat. No. 5,067,007 (SEMICONDUCTOR DEVICE HAVING LEADS FOR MOUNTING TO A SURFACE OF A PRINTED CIRCUIT BOARD); U.S. Pat. No. 4,989,069 (SEMICONDUCTOR PACKAGE HAVING LEADS THAT BREAK-AWAY FROM SUPPORTS); U.S. Pat. No. 4,893,172 (CONNECTING STRUCTURE FOR ELECTRONIC PART AND METHOD OF MANUFACTURING THE SAME); U.S. Pat. No. 4,793,814 (ELECTRICAL CIRCUIT BOARD INTERCONNECT); U.S. Pat. No. 4,777,564 (LEADFORM FOR USE WITH SURFACE MOUNTED COMPONENTS); U.S. Pat. No. 4,764,848 (SURFACE MOUNTED ARRAY STRAIN RELIEF DEVICE); U.S. Pat. No. 4,667,219 (SEMICONDUCTOR CHIP INTERFACE); U.S. Pat. No. 4,642,889 (COMPLIANT INTERCONNECTION AND METHOD THEREFOR); U.S. Pat. No. 4,330,165 (PRESS-CONTACT TYPE INTERCONNECTORS); U.S. Pat. No. 4,295,700 (INTERCONNECTORS); U.S. Pat. No. 4,067,104 (METHOD OF FABRICATING AN ARRAY OF FLEXIBLE METALLIC INTERCONNECTS FOR COUPLING MICROELECTRONICS COMPONENTS); U.S. Pat. No. 3,795,037 (ELECTRICAL CONNECTOR DEVICES); U.S. Pat. No. 3,616,532 (MULTILAYER PRINTED CIRCUIT ELECTRICAL INTERCONNECTION DEVICE); and U.S. Pat. No. 3,509,270 (INTERCONNECTION FOR PRINTED CIRCUITS AND METHOD OF MAKING SAME). [0017]
  • BRIEF DESCRIPTION (SUMMARY) OF THE INVENTION
  • It is an object of the present invention to provide a technique for probing semiconductor devices, particularly while they are resident on a semiconductor wafer. [0018]
  • It is another object of the present invention to provide a technique for probing semiconductor devices that allows the tips of the probe elements to be oriented without changing the position of the probe card. [0019]
  • It is another object of the present invention to provide an improved spring element (resilient contact structure) that can be mounted directly to a terminal of an electronic component. [0020]
  • It is another object of the invention to provide interconnection elements that are suitable for making pressure contact to electronic components. [0021]
  • According to the invention, a probe card assembly includes a probe card (electronic component) having a top surface, a bottom surface and a plurality of terminals on the top surface thereof; an interposer (electronic component) having a top surface, a bottom surface, a first plurality of resilient contact structures extending from terminals on the bottom surface thereof and a second plurality of contact structures extending from terminals on the top surface thereof; and a space transformer (electronic component) having a top surface, a bottom surface, a plurality of contact pads (terminals) disposed on the bottom surface thereof, and a third plurality of resilient contact structures (probe elements) extending from terminals on the top surface thereof. [0022]
  • The interposer is disposed between the top surface of the probe card and the bottom surface of the space transformer, and allows the orientation (planarity) of the space transformer to be adjusted without altering the orientation of the probe card. A suitable mechanism for effecting this adjustment of space transformer orientation, and a technique for determining the correct orientation of the space transformer are disclosed herein. In this manner, the tips (distal ends) of the probe elements can be adjusted to ensure reliable pressure contact between the tips of the probe elements and corresponding bond pads (terminals) of a semiconductor device being probed. [0023]
  • Alternatively, a plurality of resilient contact structures are provided on the bottom surface of the space transformer component (i.e., fabricated on the terminals on the bottom surface of the space transformer), in lieu of the interposer component, for making contact directly (i.e., without the intermediary of the interposer) to the terminals on the top surface of the probe card. [0024]
  • Generally, the space transformer component permits a plurality of resilient contact structures extending from its top surface to make contact with terminals of an electronic component (i.e., bond pads on semiconductor devices) at a relatively fine pitch (spacing), while connections to the space transformer (i.e., to the bond pads or, alternatively, resilient contact structures) on its bottom surface are effected at a relatively coarser pitch. [0025]
  • According to an aspect of the invention, the space transformer and interposer components of the probe card assembly may be provided as a “kit”, adapted for use with a probe card. optionally, the mechanism for adjusting the orientation of the space transformer can be included in the “kit”. [0026]
  • According to an aspect of the invention, the resilient contact structures (probe elements) extending from the top surface of the space transformer component are “composite interconnection elements” (defined hereinbelow). In the alternate case of resilient contact structures also extending from the bottom surface of the space transformer, these may be “composite interconnection elements” as well. [0027]
  • According to an aspect of the invention, the resilient contact structures extending from the top and bottom surfaces of the interposer component are “composite interconnection elements” (defined hereinbelow). [0028]
  • According to an aspect of the invention, the probe elements (resilient contact structures extending from the top surface of the space transformer component) are preferably formed as “composite interconnection elements” which are fabricated directly upon the terminals of the space transformer component of the probe card assembly. The “composite” (multilayer) interconnection element is fabricated by mounting an elongate element (“core”) to an electronic component, shaping the core to have a spring shape, and overcoating the core to enhance the physical (e.g., spring) characteristics of the resulting composite interconnection element and/or to securely anchor the resulting composite interconnection element to the electronic component. The resilient contact structures of the interposer component may also be formed as composite interconnection elements. [0029]
  • The use of the term “composite”, throughout the description set forth herein, is consistent with a ‘generic’ meaning of the term (e.g., formed of two or more elements), and is not to be confused with any usage of the term “composite” in other fields of endeavor, for example, as it may be applied to materials such as glass, carbon or other fibers supported in a matrix of resin or the like. [0030]
  • As used herein, the term “spring shape” refers to virtually any shape of an elongate element which will exhibit elastic (restorative) movement of an end (tip) of the elongate element with respect to a force applied to the tip. This includes elongate elements shaped to have one or more bends, as well as substantially straight elongate elements. [0031]
  • As used herein, the terms “contact area”, “terminal”, “pad”, and the like refer to any conductive area on any electronic component to which an interconnection element is mounted or makes contact. [0032]
  • Alternatively, the core is shaped prior to mounting to an electronic component. [0033]
  • Alternatively, the core is mounted to or is a part of a sacrificial substrate which is not an electronic component. The sacrificial substrate is removed after shaping, and either before or after overcoating. According to an aspect of the invention, tips having various topographies can be disposed at the contact ends of the interconnection elements. (See also FIGS. [0034] 11A-11F of the PARENT CASE.)
  • In an embodiment of the invention, the core is a “soft” material having a relatively low yield strength, and is overcoated with a “hard” material having a relatively high yield strength. For example, a soft material such as a gold wire is attached (e.g., by wire bonding) to a bond pad of a semiconductor device and is overcoated (e.g., by electrochemical plating) with a hard material such nickel and its alloys. [0035]
  • Vis-a-vis overcoating the core, single and multi-layer overcoatings, “rough” overcoatings having microprotrusions (see also FIGS. 5C and 5D of the PARENT CASE), and overcoatings extending the entire length of or only a portion of the length of the core, are described. In the latter case, the tip of the core may suitably be exposed for making contact to an electronic component (see also FIG. 5B of the PARENT CASE). [0036]
  • Generally, throughout the description set forth herein, the term “plating” is used as exemplary of a number of techniques for overcoating the core. It is within the scope of this invention that the core can be overcoated by any suitable technique including, but not limited to: various processes involving deposition of materials out of aqueous solutions; electrolytic plating; electroless plating; chemical vapor deposition (CVD); physical vapor deposition (PVD); processes causing the deposition of materials through induced disintegration of liquid or solid precursors; and the like, all of these techniques for depositing materials being generally well known. [0037]
  • Generally, for overcoating the core with a metallic material such as nickel, electrochemical processes are preferred, especially electroless plating. [0038]
  • In another embodiment of the invention, the core is an elongate element of a “hard” material, inherently suitable to functioning as a spring element, and is mounted at one end to a terminal of an electronic component. The core, and at least an adjacent area of the terminal, is overcoated with a material which will enhance anchoring the core to the terminal. In this manner, it is not necessary that the core be well-mounted to the terminal prior to overcoating, and processes which are less potentially damaging to the electronic component may be employed to “tack” the core in place for subsequent overcoating. These “friendly” processes include soldering, gluing, and piercing an end of the hard core into a soft portion of the terminal. [0039]
  • Preferably, the core is in the form of a wire. Alternatively, the core is a flat tab (conductive metallic ribbon). [0040]
  • Representative materials, both for the core and for the overcoatings, are disclosed. [0041]
  • In the main hereinafter, techniques involving beginning with a relatively soft (low yield strength) core, which is generally of very small dimension (e.g., 3.0 mil or less) are described. Soft materials, such as gold, which attach easily to semiconductor devices, generally lack sufficient resiliency to function as springs. (Such soft, metallic materials exhibit primarily plastic, rather than elastic deformation.) Other soft materials which may attach easily to semiconductor devices and possess appropriate resiliency are often electrically nonconductive, as in the case of most elastomeric materials. In either case, desired structural and electrical characteristics can be imparted to the resulting composite interconnection element by the overcoating applied over the core. The resulting composite interconnection element can be made very small, yet can exhibit appropriate contact forces. Moreover, a plurality of such composite interconnection elements can be arranged at a fine pitch (e.g., 10 mils), even though they have a length (e.g., 100 mils) which is much greater than the distance to a neighboring composite interconnection element (the distance between neighboring interconnection elements being termed “pitch”). [0042]
  • It is within the scope of this invention that composite interconnection elements can be fabricated on a microminiature scale, for example as “microsprings” for connectors and sockets, having cross-sectional dimensions on the order of twenty-five microns (μm), or less. This ability to manufacture reliable interconnection having dimensions measured in microns, rather than mils, squarely addresses the evolving needs of existing interconnection technology and future area array technology. [0043]
  • The composite interconnection elements of the present invention exhibit superior electrical characteristics, including electrical conductivity, solderability and low contact resistance. In many cases, deflection of the interconnection element in response to applied contact forces results in a “wiping” contact, which helps ensure that a reliable contact is made. [0044]
  • An additional advantage of the present invention is that connections made with the interconnection elements of the present invention are readily demountable. Soldering, to effect the interconnection to a terminal of an electronic component is optional, but is generally not preferred at a system level. [0045]
  • According to an aspect of the invention, techniques are described for making interconnection elements having controlled impedance. These techniques generally involve coating (e.g., electrophoretically) a conductive core or an entire composite interconnection element with a dielectric material (insulating layer), and overcoating the dielectric material with an outer layer of a conductive material. By grounding the outer conductive material layer, the resulting interconnection element can effectively be shielded, and its impedance can readily be controlled. (See also FIG. 10K of the PARENT CASE.) [0046]
  • According to an aspect of the invention, interconnection elements can be pre-fabricated as individual units, for later attachment to electronic components. Various techniques for accomplishing this objective are set forth herein. Although not specifically covered in this document, it is deemed to be relatively straightforward to fabricate a machine that will handle the mounting of a plurality of individual interconnection elements to a substrate or, alternatively, suspending a plurality of individual interconnection elements in an elastomer, or on a support substrate. [0047]
  • It should clearly be understood that the composite interconnection element of the present invention differs dramatically from interconnection elements of the prior art which have been coated to enhance their electrical conductivity characteristics or to enhance their resistance to corrosion. [0048]
  • The overcoating of the present invention is specifically intended to substantially enhance anchoring of the interconnection element to a terminal of an electronic component and/or to impart desired resilient characteristics to the resulting composite interconnection element. Stresses (contact forces) are directed to portions of the interconnection elements which are specifically intended to absorb the stresses. [0049]
  • It should also be appreciated that the present invention provides essentially a new technique for making spring structures. Generally, the operative structure of the resulting spring is a product of plating, rather than of bending and shaping. This opens the door to using a wide variety of materials to establish the spring shape, and a variety of “friendly” processes for attaching the “falsework” of the core to electronic components. The overcoating functions as a “superstructure” over the “falsework” of the core, both of which terms have their origins in the field of civil engineering. [0050]
  • A distinct advantage of the present invention is that probe elements (resilient contact structures) can be fabricated directly on terminals of a space transformer substrate component of a probe card assembly without requiring additional materials, such as brazing or soldering. [0051]
  • According to an aspect of the invention, any of the resilient contact structures may be formed as at least two composite interconnection elements. [0052]
  • Other objects, features and advantages of the invention will become apparent in light of the following description thereof. [0053]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Reference will be made in detail to preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Although the invention will be described in the context of these preferred embodiments, it should be understood that it is not intended to limit the spirit and scope of the invention to these particular embodiments. [0054]
  • FIG. 1A is a cross-sectional view of a longitudinal portion, including one end, of an interconnection element, according to an embodiment of the invention. [0055]
  • FIG. 1B is a cross-sectional view of a longitudinal portion, including one end, of an interconnection element, according to another embodiment of the invention. [0056]
  • FIG. 1C is a cross-sectional view of a longitudinal portion, including one end of an interconnection element, according to another embodiment of the invention. [0057]
  • FIG. 1D is a cross-sectional view of a longitudinal portion, including one end of an interconnection element, according to another embodiment of the invention. [0058]
  • FIG. 1E is a cross-sectional view of a longitudinal portion, including one end of an interconnection element, according to another embodiment of the invention. [0059]
  • FIG. 2A is a cross-sectional view of an interconnection element mounted to a terminal of an electronic component and having a multi-layered shell, according to the invention. [0060]
  • FIG. 2B is a cross-sectional view of an interconnection element having a multi-layered shell, wherein an intermediate layer is of a dielectric material, according to the invention. [0061]
  • FIG. 2C is a perspective view of a plurality of interconnection elements mounted to an electronic component (e.g., a probe card insert), according to the invention. [0062]
  • FIG. 2D is a cross-sectional view of an exemplary first step of a technique for manufacturing interconnection elements, according to the invention. [0063]
  • FIG. 2E is a cross-sectional view of an exemplary further step of the technique of FIG. 2D for manufacturing interconnection elements, according to the invention. [0064]
  • FIG. 2F is a cross-sectional view of an exemplary further step of the technique of FIG. 2E for manufacturing interconnection elements, according to the invention. [0065]
  • FIG. 2G is a cross-sectional view of an exemplary plurality of individual interconnection elements fabricated according to the technique of FIGS. [0066] 2D-2F, according to the invention.
  • FIG. 2H is a cross-sectional view of an exemplary plurality of interconnection elements fabricated according to the technique of FIGS. [0067] 2D-2F, and associated in a prescribed spatial relationship with one another, according to the invention.
  • FIG. 2I is a cross-sectional view of an alternate embodiment for manufacturing interconnection elements, showing a one end of one element, according to the invention. [0068]
  • FIG. 3A is a cross-sectional view of an embodiment of an interposer, according to the invention. [0069]
  • FIG. 3B is a cross-sectional view of another embodiment of an interposer, according to the invention. [0070]
  • FIG. 3C is a cross-sectional view of another embodiment of an interposer, according to the invention. [0071]
  • FIG. 4 is a cross-sectional view of an embodiment of a generic space transformer, according to the invention. [0072]
  • FIG. 5 is an exploded view, partially in cross-section, of the probe card assembly of the present invention. [0073]
  • FIG. 5A is a perspective view of a space transformer component suited for use in the probe card assembly of FIG. 5, according to the invention. [0074]
  • FIG. 5B is a perspective view of another space transformer component suited for use in the probe card assembly of FIG. 5, according to the invention. [0075]
  • FIG. 5C is a bottom plan view of a space transformer component suited for use in the probe card assembly of FIG. 5, according to the invention. [0076]
  • FIG. 6A is a bottom plan view of either the top or bottom surfaces of an exemplary interposer substrate for use in the probe card assembly of FIG. 5, according to the invention. [0077]
  • FIG. 6B is a partial cross-sectional view of the interposer component illustrated in FIG. 6A, according to the invention. [0078]
  • FIG. 7 is a view, partially in cross-section, and partially-schematic, of a probe card assembly similar to the probe card assembly illustrated in FIG. 5 being aligned for use in testing semiconductor wafers, according to the invention. [0079]
  • FIG. 7A is a view, partially in cross-section, and partially-schematic, of a technique for automatically adjusting the orientation of the space transformer component, according to the invention. [0080]
  • FIG. 8A is a cross-sectional view of a technique for fabricating tip structures for probe elements, according to the invention. [0081]
  • FIG. 8B is a cross-sectional view of further steps in the technique of FIG. 8A, according to the invention. [0082]
  • FIG. 8C is a side view, partially in cross-section and partially in full of a space transformer component, according to the invention. [0083]
  • FIG. 8D is a side view, partially in cross-section and partially in full of the space transformer component of FIG. 8C being joined with the tip structures of FIG. 8B, according to the invention. [0084]
  • FIG. 8E is a side view, partially in cross-section and partially in full of a further step in joining the space transformer component of FIG. 8C joined with the tip structures of FIG. 8B, according to the invention. [0085]
  • DETAILED DESCRIPTION OF THE INVENTION
  • This patent application is directed to probe card assemblies, components thereof, and methods of using same. As will be evident from the description that follows, the use of resilient contact structures to effect pressure connections to terminals of an electronic component is essential. Preferably, the resilient contact structures are implemented as “composite interconnection elements”, such as have been described in the disclosure of the aforementioned U.S. patent application Ser. No. 08/452,255, filed May 26, 1995 (“PARENT CASE”), incorporated by reference herein. This patent application summarizes several of the techniques disclosed in the PARENT CASE in the discussions of FIGS. [0086] 1A-1E and 2A-2I.
  • An important aspect of the preferred technique for practicing the present invention is that a “composite” interconnection element can be formed by starting with a core (which may be mounted to a terminal of an electronic component), then overcoating the core with an appropriate material to: (1) establish the mechanical properties of the resulting composite interconnection element; and/or (2) when the interconnection element is mounted to a terminal of an electronic component, securely anchor the interconnection element to the terminal. In this manner, a resilient interconnection element (spring element) can be fabricated, starting with a core of a soft material which is readily shaped into a springable shape and which is readily attached to even the most fragile of electronic components. In light of prior art techniques of forming spring elements from hard materials, is not readily apparent, and is arguably counter-intuitive, that soft materials can form the basis of spring elements. Such a “composite” interconnection element is generally the preferred form of resilient contact structure for use in the embodiments of the present invention. [0087]
  • FIGS. 1A, 1B, [0088] 1C and 1D illustrate, in a general manner, various shapes for composite interconnection elements, according to the present invention.
  • In the main, hereinafter, composite interconnection elements which exhibit resiliency are described. However, it should be understood that non-resilient composite interconnection elements fall within the scope of the invention. [0089]
  • Further, in the main hereinafter, composite interconnection elements that have a soft (readily shaped, and amenable to affixing by friendly processes to electronic components) core, overcoated by hard (springy) materials are described. It is, however, within the scope of the invention that the core can be a hard material—the overcoat serving primarily to securely anchor the interconnection element to a terminal of an electronic component. [0090]
  • In FIG. 1A, an [0091] electrical interconnection element 110 includes a core 112 of a “soft” material (e.g., a material having a yield strength of less than 40,000 psi), and a shell (overcoat) 114 of a “hard” material (e.g., a material having a yield strength of greater than 80,000 psi). The core 112 is an elongate element shaped (configured) as a substantially straight cantilever beam, and may be a wire having a diameter of 0.00050-0.0030 inches (0.001 inch=1 mil≅25 microns (μm)). The shell 114 is applied over the already-shaped core 112 by any suitable process, such as by a suitable plating process (e.g., by electrochemical plating).
  • FIG. 1A illustrates what is perhaps the simplest of spring shapes for an interconnection element of the present invention—namely, a straight cantilever beam oriented at an angle to a force “F” applied at its [0092] tip 110 b. When such a force is applied by a terminal of an electronic component to which the interconnection element is making a pressure contact, the downward (as viewed) deflection of the tip will evidently result in the tip moving across the terminal, in a “wiping” motion. Such a wiping contact ensures a reliable contact being made between the interconnection element and the contacted terminal of the electronic component.
  • By virtue of its “hardness”, and by controlling its thickness (0.00025-0.00500 inches), the [0093] shell 114 imparts a desired resiliency to the overall interconnection element 110. In this manner, a resilient interconnection between electronic components (not shown) can be effected between the two ends 110 a and 110 b of the interconnection element 110. (In FIG. 1A, the reference numeral 110 a indicates an end portion of the interconnection element 110, and the actual end opposite the end 110 b is not shown.) In contacting a terminal of an electronic component, the interconnection element 110 would be subjected to a contact force (pressure), as indicated by the arrow labelled “F”.
  • The interconnection element (e.g., [0094] 110) will deflect in response to an applied contact force, said deflection (resiliency) being determined in part by the overall shape of the interconnection element, in part by the dominant (greater) yield strength of the overcoating material (versus that of the core), and in part by the thickness of the overcoating material.
  • As used herein, the terms “cantilever” and “cantilever beam” are used to indicate that an elongate structure (e.g., the overcoated core [0095] 112) is mounted (fixed) at one end, and the other end is free to move, typically in response to a force acting generally transverse to the longitudinal axis of the elongate element. No other specific or limiting meaning is intended to be conveyed or connoted by the use of these terms.
  • In FIG. 1B, an [0096] electrical interconnection element 120 similarly includes a soft core 122 (compare 112) and a hard shell 124 (compare 114). In this example, the core 122 is shaped to have two bends, and thus may be considered to be S-shaped. As in the example of FIG. 1A, in this manner, a resilient interconnection between electronic components (not shown) can be effected between the two ends 120 a and 120 b of the interconnection element 120. (In FIG. 1B, reference numeral 120 a indicates an end portion of the interconnection element 120, and the actual end opposite the end 120 b is not shown.) In contacting a terminal of an electronic component, the interconnection element 120 would be subjected to a contact force (pressure), as indicated by the arrow labelled “F.”.
  • In FIG. 1C, an [0097] electrical interconnection element 130 similarly includes a soft core 132 (compare 112) and a hard shell 134 (compare 114). In this example, the core 132 is shaped to have one bend, and may be considered to be U-shaped. As in the example of FIG. 1A, in this manner, a resilient interconnection between electronic components (not shown) can be effected between the two ends 130 a and 130 b of the interconnection element 130. (In FIG. 1C, the reference numeral 130 a indicates an end portion of the interconnection element 130, and the actual end opposite the end 130 b is not shown.) In contacting a terminal of an electronic component, the interconnection element 130 could be subjected to a contact force (pressure), as indicated by the arrow labelled “F”. Alternatively, the interconnection element 130 could be employed to make contact at other than its end 130 b, as indicated by the arrow labelled “F′”.
  • FIG. 1D illustrates another embodiment of a [0098] resilient interconnection element 140 having a soft core 142 and a hard shell 144. In this example, the interconnection element 140 is essentially a simple cantilever (compare FIG. 1A), with a curved tip 140 b, subject to a contact force “F” acting transverse to its longitudinal axis.
  • FIG. 1E illustrates another embodiment of a [0099] resilient interconnection element 150 having a soft core 152 and a hard shell 154. In this example, the interconnection element 150 is generally “C-shaped”, preferably with a slightly curved tip 150 b, and is suitable for making a pressure contact as indicated by the arrow labelled “F”.
  • It should be understood that the soft core can readily be formed into any springable shape—in other words, a shape that will cause a resulting interconnection element to deflect resiliently in response to a force applied at its tip. For example, the core could be formed into a conventional coil shape. However, a coil shape would not be preferred, due to the overall length of the interconnection element and inductances (and the like) associated therewith and the adverse effect of same on circuitry operating at high frequencies (speeds). [0100]
  • The material of the shell, or at least one layer of a multi-layer shell (described hereinbelow) has a significantly higher yield strength than the material of the core. Therefore, the shell overshadows the core in establishing the mechanical characteristics (e.g., resiliency) of the resulting interconnection structure. Ratios of shell:core yield strengths are preferably at least 2:1, including at least 3:1 and at least 5:1, and may be as high as 10:1. It is also evident that the shell, or at least an outer layer of a multi-layer shell should be electrically conductive, notably in cases where the shell covers the end of the core. (The parent case, however, describes embodiments where the end of the core is exposed, in which case the core must be conductive.) [0101]
  • From an academic viewpoint, it is only necessary that the springing (spring shaped) portion of the resulting composite interconnection element be overcoated with the hard material. From this viewpoint, it is generally not essential that both of the two ends of the core be overcoated. As a practical matter, however, it is preferred to overcoat the entire core. Particular reasons for and advantages accruing to overcoating an end of the core which is anchored (attached) to an electronic component are discussed in greater detail hereinbelow. [0102]
  • Suitable materials for the core ([0103] 112, 122, 132, 142) include, but are not limited to: gold, aluminum, copper, and their alloys. These materials are typically alloyed with small amounts of other metals to obtain desired physical properties, such as with beryllium, cadmium, silicon, magnesium, and the like. It is also possible to use silver, palladium, platinum; metals or alloys such as metals of the platinum group of elements. Solder constituted from lead, tin, indium, bismuth, cadmium, antimony and their alloys can be used.
  • Vis-a-vis attaching an end of the core (wire) to a terminal of an electronic component (discussed in greater detail hereinbelow), generally, a wire of any material (e.g., gold) that is amenable to bonding (using temperature, pressure and/or ultrasonic energy to effect the bonding) would be suitable for practicing the invention. It is within the scope of this invention that any material amenable to overcoating (e.g., plating), including non-metallic material, can be used for the core. [0104]
  • Suitable materials for the shell ([0105] 114, 124, 134, 144) include (and, as is discussed hereinbelow, for the individual layers of a multi-layer shell), but are not limited to: nickel, and its alloys; copper, cobalt, iron, and their alloys; gold (especially hard gold) and silver, both of which exhibit excellent current-carrying capabilities and good contact resistivity characteristics; elements of the platinum group; noble metals; semi-noble metals and their alloys, particularly elements of the platinum group and their alloys; tungsten and molybdenum. In cases where a solder-like finish is desired, tin, lead, bismuth, indium and their alloys can also be used.
  • The technique selected for applying these coating materials over the various core materials set forth hereinabove will, of course, vary from application-to-application. Electroplating and electroless plating are generally preferred techniques. Generally, however, it would be counter-intuitive to plate over a gold core. According to an aspect of the invention, when plating (especially electroless plating) a nickel shell over a gold core, it is desirable to first apply a thin copper initiation layer over the gold wire stem, in order to facilitate plating initiation. [0106]
  • An exemplary interconnection element, such as is illustrated in FIGS. [0107] 1A-1E may have a core diameter of approximately 0.001 inches and a shell thickness of 0.001 inches —the interconnection element thus having an overall diameter of approximately 0.003 inches (i.e., core diameter plus two times the shell thickness). Generally, this thickness of the shell will be on the order of 0.2-5.0 (one-fifth to five) times the thickness (e.g., diameter) of the core.
  • Some exemplary parameters for composite interconnection elements are: [0108]
  • (a) A gold wire core having a diameter of 1.5 mils is shaped to have an overall height of 40 mils and a generally C-shape curve (compare FIG. 1E) of 9 mils radius, is plated with 0.75 mils of nickel (overall diameter=1.5+2×0.75=3 mils), and optionally receives a final overcoat of 50 microinches of gold (e.g., to lower and enhance contact resistance). The resulting composite interconnection element exhibits a spring constant (k) of approximately 3-5 grams/mil. In use, 3-5 mils of deflection will result in a contact force of 9-25 grams. This example is useful in the context of a spring element for an interposer. [0109]
  • (b) A gold wire core having a diameter of 1.0 mils is shaped to have an overall height of 35 mils, is plated with 1.25 mils of nickel (overall diameter =1.0+2×1.25=3.5 mils), and optionally receives a final overcoat of 50 microinches of gold. The resulting composite interconnection element exhibits a spring constant (k) of approximately 3 grams/mil, and is useful in the context of a spring element for a probe. [0110]
  • (c) A gold wire core having a diameter of 1.5 mils is shaped to have an overall height of 20 mils and a generally S-shape curve with radii of approximately 5 mils, is plated with 0.75 mils of nickel or copper (overall diameter =1.5+2×0.75=3 mils). The resulting composite interconnection element exhibits a spring constant (k) of approximately 2-3 grams/mil, and is useful in the context of a spring element for mounting on a semiconductor device. [0111]
  • As will be illustrated in greater detail hereinbelow, the core need not have a round cross-section, but may rather be a flat tab (having a rectangular cross-section) extending from a sheet. It should be understood that, as used herein, the term “tab” is not to be confused with the term “TAB” (Tape Automated Bonding). [0112]
  • Multi-Layer Shells [0113]
  • FIG. 2A illustrates an [0114] embodiment 200 of an interconnection element 210 mounted to an electronic component 212 which is provided with a terminal 214. In this example, a soft (e.g., gold) wire core 216 is bonded (attached) at one end 216 a to the terminal 214, is configured to extend from the terminal and have a spring shape (compare the shape shown in FIG. 1B), and is severed to have a free end 216 b. Bonding, shaping and severing a wire in this manner is accomplished using wirebonding equipment. The bond at the end 216 a of the core covers only a relatively small portion of the exposed surface of the terminal 214.
  • A shell (overcoat) is disposed over the [0115] wire core 216 which, in this example, is shown as being multi-layered, having an inner layer 218 and an outer layer 220, both of which layers may suitably be applied by plating processes. One or more layers of the multi-layer shell is (are) formed of a hard material (such as nickel and its alloys) to impart a desired resiliency to the interconnection element 210. For example, the outer layer 220 may be of a hard material, and the inner layer may be of a material that acts as a buffer or barrier layer (or as an activation layer, or as an adhesion layer) in plating the hard material 220 onto the core material 216. Alternatively, the inner layer 218 may be the hard material, and the outer layer 220 may be a material (such as soft gold) that exhibits superior electrical characteristics, including electrical conductivity and solderability. When a solder or braze type contact is desired, the outer layer of the interconnection element may be lead-tin solder or gold-tin braze material, respectively.
  • Anchoring to a Terminal [0116]
  • FIG. 2A illustrates, in a general manner, another key feature of the invention—namely, that resilient interconnection element can be securely anchored to a terminal on an electronic component. The [0117] attached end 210 a of the interconnection element will be subject to significant mechanical stress, as a result of a compressive force (arrow “F”) applied to the free end 210 b of the interconnection element.
  • As illustrated in FIG. 2A, the overcoat ([0118] 218, 220) covers not only the core 216, but also the entire remaining (i.e., other than the bond 216 a) exposed surface of the terminal 214 adjacent the core 216 in a continuous (non-interrupted) manner. This securely and reliably anchors the interconnection element 210 to the terminal, the overcoat material providing a substantial (e.g., greater than 50%) contribution to anchoring the resulting interconnection element to the terminal. Generally, it is only required that the overcoat material cover at least a portion of the terminal adjacent the core. It is generally preferred, however, that the overcoat material cover the entire remaining surface of the terminal. Preferably, each layer of the shell is metallic.
  • As a general proposition, the relatively small area at which the core is attached (e.g., bonded) to the terminal is not well suited to accommodating stresses resulting from contact forces (“F”) imposed on the resulting composite interconnection element. By virtue of the shell covering the entire exposed surface of the terminal (other than in the relatively small area comprising the attachment of the [0119] core end 216 a to the terminal), the overall interconnection structure is firmly anchored to the terminal. The adhesion strength, and ability to react contact forces, of the overcoat will far exceed that of the core end (216 a) itself.
  • As used herein, the term “electronic component” (e.g., [0120] 212) includes, but is not limited to: interconnect and interposer substrates; semiconductor wafers and dies, made of any suitable semiconducting material such as silicon (Si) or gallium-arsenide (GaAs); production interconnect sockets; test sockets; sacrificial members, elements and substrates, as described in the parent case; semiconductor packages, including ceramic and plastic packages, and chip carriers; and connectors.
  • The interconnection element of the present invention is particularly well suited for use as: [0121]
  • interconnection elements mounted directly to silicon dies, eliminating the need for having a semiconductor package; [0122]
  • interconnection elements extending as probes from substrates (described in greater detail hereinbelow) for testing electronic components; and [0123]
  • interconnection elements of interposers (discussed in greater detail hereinbelow). [0124]
  • The interconnection element of the present invention is unique in that it benefits from the mechanical characteristics (e.g., high yield strength) of a hard material without being limited by the attendant typically poor bonding characteristic of hard materials. As elaborated upon in the parent case, this is made possible largely by the fact that the shell (overcoat) functions as a “superstructure” over the “falsework” of the core, two terms which are borrowed from the milieu of civil engineering. This is very different from plated interconnection elements of the prior art wherein the plating is used as a protective (e.g., anti-corrosive) coating, and is generally incapable of imparting the desired mechanical characteristic to the interconnection structure. And this is certainly in marked contrast to any non-metallic, anticorrosive coatings, such as benzotriazole (BTA) applied to electrical interconnects. [0125]
  • Among the numerous advantages of the present invention are that a plurality of free-standing interconnect structures are readily formed on substrates, from different levels thereof such as a PCB having a decoupling capacitor) to a common height above the substrate, so that their free ends are coplanar with one another. Additionally, both the electrical and mechanical (e.g., plastic and elastic) characteristics of an interconnection element formed according to the invention are readily tailored for particular applications. For example, it may be desirable in a given application that the interconnection elements exhibit both plastic and elastic deformation. (Plastic deformation may be desired to accommodate gross non-planarities in components being interconnected by the interconnection elements.) When elastic behavior is desired, it is necessary that the interconnection element generate a threshold minimum amount of contact force to effect a reliable contact. It is also advantageous that the tip of the interconnection element makes a wiping contact with a terminal of an electronic component, due to the occasional presence of contaminant films on the contacting surfaces. [0126]
  • As used-herein, the term “resilient”, as applied to contact structures, implies contact structures (interconnection elements) that exhibit primarily elastic behavior in response to an applied load (contact force), and the term “compliant” implies contact structures (interconnection elements) that exhibit both elastic and plastic behavior in response to an applied load (contact force). As used herein, a “compliant” contact structure is a “resilient” contact structure. The composite interconnection elements of the present invention are a special case of either compliant or resilient contact structures. [0127]
  • A number of features are elaborated upon in detail, in the parent case, including, but not limited to: fabricating the interconnection elements on sacrificial substrates; gang-transferring a plurality of interconnection elements to an electronic component; providing the interconnection elements with contact tips, preferably with a rough surface finish; employing the interconnection elements on an electronic component to make temporary, then permanent connections to the electronic component; arranging the interconnection elements to have different spacing at their one ends than at their opposite ends; fabricating spring clips and alignment pins in the same process steps as fabricating the interconnection elements; employing the interconnection elements to accommodate differences in thermal expansion between connected components; eliminating the need for discrete semiconductor packages (such as for SIMMs); and optionally soldering resilient interconnection elements (resilient contact structures). [0128]
  • Controlled Impedance [0129]
  • FIG. 2B shows a [0130] composite interconnection element 220 having multiple layers. An innermost portion (inner elongate conductive element) 222 of the interconnection element 220 is either an uncoated core or a core which has been overcoated, as described hereinabove. The tip 222 b of the innermost portion 222 is masked with a suitable masking material (not shown). A dielectric layer 224 is applied over the innermost portion 222 such as by an electrophoretic process. An outer layer 226 of a conductive material is applied over the dielectric layer 224.
  • In use, electrically grounding the [0131] outer layer 226 will result in the interconnection element 220 having controlled impedance. An exemplary material for the dielectric layer 224 is a polymeric material, applied in any suitable manner and to any suitable thickness (e.g., 0.1-3.0 mils).
  • The [0132] outer layer 226 may be multi-layer. For example, in instances wherein the innermost portion 222 is an uncoated core, at least one layer of the outer layer 226 is a spring material, when it is desired that the overall interconnection element exhibit resilience.
  • Altering Pitch [0133]
  • FIG. 2C illustrates an [0134] embodiment 250 wherein a plurality (six of many shown) of interconnection elements 251 . . . 256 are mounted on a surface of an electronic component 260, such as a probe card insert (a subassembly mounted in a conventional manner to a probe card). Terminals and conductive traces of the probe card insert are omitted from this view, for illustrative clarity. The attached ends 251 a. . . 256 a of the interconnection elements 251 . . . 256 originate at a first pitch (spacing), such as 0.05-0.10 inches. The interconnection elements 251 . . . 256 are shaped and/or oriented so that their free ends (tips) are at a second, finer pitch, such as 0.005-0.010 inches. An interconnect assembly which makes interconnections from a one pitch to another pitch is typically referred to as a “space is transformer”.
  • As illustrated, the [0135] tips 251 b. . . 256 b of the interconnection elements are arranged in two parallel rows, such as for making contact to (for testing and/or burning in) a semiconductor device having two parallel rows of bond pads (contact points). The interconnection elements can be arranged to have other tip patterns, for making contact to electronic components having other contact point patterns, such as arrays.
  • Generally, throughout the embodiments disclosed herein, although only one interconnection element may be shown, the invention is applicable to fabricating a plurality of interconnection components and arranging the plurality of interconnection elements in a prescribed spatial relationship with one another, such as in a peripheral pattern or in a rectangular array pattern. [0136]
  • Use of Sacrificial Substrates [0137]
  • The mounting of interconnection elements directly to terminals of electronic components has been discussed hereinabove. Generally speaking, the interconnection elements of the present invention can be fabricated upon, or mounted to, any suitable surface of any suitable substrate, including sacrificial substrates. [0138]
  • Attention is directed to the PARENT CASE, which describes, for example with respect to FIGS. [0139] 11A-11F fabricating a plurality of interconnection structures (e.g., resilient contact structures) as separate and distinct structures for subsequent mounting to electronic components, and which describes with respect to FIGS. 12A-12C mounting a plurality of interconnection elements to a sacrificial substrate (carrier) then transferring the plurality of interconnection elements en masse to an electronic component.
  • FIGS. [0140] 2D-2F illustrate a technique for fabricating a plurality of interconnection elements having preformed tip structures, using a sacrificial substrate.
  • FIG. 2D illustrates a first step of the [0141] technique 250, in which a patterned layer of masking material 252 is applied onto a surface of a sacrificial substrate 254. The sacrificial substrate 254 may be of thin (1-10 mil) copper or aluminum foil, by way of example, and the masking material 252 may be common photoresist. The masking layer 252 is patterned to have a plurality (three of many shown) of openings at locations 256 a, 256 b, 256 c whereat it is desired to fabricate interconnection elements. The locations 256 a, 256 b and 256 c are, in this sense, comparable to the terminals of an electronic component. The locations 256 a, 256 b and 256 c are preferably treated at this stage to have a rough or featured surface texture. As shown, this may be accomplished mechanically with an embossing tool 257 forming depressions in the foil 254 at the locations 256 a, 256 b and 256 c. Alternatively, the surface of the foil at these locations can be chemically etched to have a surface texture. Any technique suitable for effecting this general purpose is within the scope of this invention, for example sand blasting, peening and the like.
  • Next, a plurality (one of many shown) of [0142] conductive tip structures 258 are formed at each location (e.g., 256 b), as illustrated by FIG. 2E. This may be accomplished using any suitable technique, such as electroplating, and may include tip structures having multiple layers of material. For example, the tip structure 258 may have a thin (e.g., 10-100 microinch) barrier layer of nickel applied onto the sacrificial substrate, followed by a thin (e.g., 10 microinch) layer of soft gold, followed by a thin (e.g., 20 microinch) layer of hard gold, followed by a relatively thick (e.g., 200 microinch) layer of nickel, followed by a final thin (e.g., 100 microinch) layer of soft gold. Generally, the first thin barrier layer of nickel is provided to protect the subsequent layer of gold from being “poisoned” by the material (e.g., aluminum, copper) of the substrate 254, the relatively thick layer of nickel is to provide strength to the tip structure, and the final thin layer of soft gold provides a surface which is readily bonded to. The invention is not limited to any particulars of how the tip structures are formed on the sacrificial substrate, as these particulars would inevitably vary from application-to-application.
  • As illustrated by FIG. 2E, a plurality (one of many shown) of [0143] cores 260 for interconnection elements may be formed on the tip structures 258, such as by any of the techniques of bonding a soft wire core to a terminal of an electronic component described hereinabove. The cores 260 are then overcoated with a preferably hard material 262 in the manner described hereinabove, and the masking material 252 is then removed, resulting in a plurality (three of many shown) of freestanding interconnection elements 264 mounted to a surface of the sacrificial substrate, as illustrated by FIG. 2F.
  • In a manner analogous to the overcoat material covering at least the adjacent area of a terminal ([0144] 214) described with respect to FIG. 2A, the overcoat material 262 firmly anchors the cores 260 to their respective tip structures 258 and, if desired, imparts resilient characteristics to the resulting interconnection elements 264. As noted in the PARENT CASE, the plurality of interconnection elements mounted to the sacrificial substrate may be gang-transferred to terminals of an electronic component. Alternatively, two widely divergent paths may be taken.
  • It is within the scope of this invention that a silicon wafer can be used as the sacrificial substrate upon which tip structures are fabricated, and that tip structures so fabricated may be joined (e.g., soldered, brazed) to resilient contact structures which already have been mounted to an electronic component. Further discussion of these techniques are found in FIGS. [0145] 8A-8E, hereinbelow.
  • As illustrated by FIG. 2G, the [0146] sacrificial substrate 254 may simply be removed, by any suitable process such as selective chemical etching. Since most selective chemical etching processes will etch one material at a much greater rate than an other material, and the other material may slightly be etched in the process, this phenomenon is advantageously employed to remove the thin barrier layer of nickel in the tip structure contemporaneously with removing the sacrificial substrate. However, if need be, the thin nickel barrier layer can be removed in a subsequent etch step. This results in a plurality (three of many shown) of individual, discrete, singulated interconnection elements 264, as indicated by the dashed line 266, which may later be mounted (such as by soldering or brazing) to terminals on electronic components.
  • It bears mention that the overcoat material may also be slightly thinned in the process of removing the sacrificial substrate and/or the thin barrier layer. However, it is preferred that this not occur. [0147]
  • To prevent thinning of the overcoat, it is preferred that a thin layer of gold or, for example, approximately 10 microinches of soft gold applied over approximately 20 microinches of hard gold, be applied as a final layer over the [0148] overcoat material 262. Such an outer layer of gold is intended primarily for its superior conductivity, contact resistance, and solderability, and is generally highly impervious to most etching solutions contemplated to be used to remove the thin barrier layer and the sacrificial substrate.
  • Alternatively, as illustrated by FIG. 2H, prior to removing the [0149] sacrificial substrate 254, the plurality (three of many shown) of interconnection elements 264 may be “fixed” in a desired spatial relationship with one another by any suitable support structure 266, such as by a thin plate having a plurality of holes therein, whereupon the sacrificial substrate is removed. The support structure 266 may be of a dielectric material, or of a conductive material overcoated with a dielectric material. Further processing steps (not illustrated) such as mounting the plurality of interconnection elements to an electronic component such as a silicon wafer or a printed circuit board may then proceed. Additionally, in some applications, it may be desireable to stabilize the tips (opposite the tip structures) of the interconnection elements 264 from moving, especially when contact forces are applied thereto. To this end, it may also be desirable to constrain movement of the tips of the interconnection elements with a suitable sheet 268 having a plurality of holes, such as a mesh formed of a dielectric material.
  • A distinct advantage of the [0150] technique 250 described hereinabove is that tip structures (258) may be formed of virtually any desired material and having virtually any desired texture. As mentioned hereinabove, gold is an example of a noble metal that exhibits excellent electrical characteristics of electrical conductivity, low contact resistance, solderability, and resistance to corrosion. Since gold is also malleable, it is extremely well-suited to be a final overcoat applied over any of the interconnection elements described herein, particularly the resilient interconnection elements described herein. Other noble metals exhibit similar desirable characteristics. However, certain materials such as rhodium which exhibit such excellent electrical characteristics would generally be inappropriate for overcoating an entire interconnection element. Rhodium, for example, is notably brittle, and would not perform well as a final overcoat on a resilient interconnection element. In this regard, techniques exemplified by the technique 250 readily overcome this limitation. For example, the first layer of a multi-layer tip structure (see 258) can be rhodium (rather than gold, as described hereinabove), thereby exploiting its superior electrical characteristics for making contact to electronic components without having any impact whatsoever on the mechanical behavior of the resulting interconnection element.
  • FIG. 2I illustrates an [0151] alternate embodiment 270 for fabricating interconnection elements. In this embodiment, a masking material 272 is applied to the surface of a sacrificial substrate 274, and is patterned to have a plurality (one of many shown) of openings 276, in a manner similar to the technique described hereinabove with respect to FIG. 2D. The openings 276 define areas whereat interconnection elements will be fabricated as free-standing structures. (As used throughout the descriptions set forth herein, an interconnection element is “free-standing” when is has a one end bonded to a terminal of an electronic component or to an area of a sacrificial substrate, and the opposite end of the interconnection element is not bonded to the electronic component or sacrificial substrate.)
  • The area within the opening may be textured, in any suitable manner, such as to have one or more depressions, as indicated by the [0152] single depression 278 extending into the surface of the sacrificial substrate 274.
  • A core (wire stem) [0153] 280 is bonded to the surface of the sacrificial substrate within the opening 276, and may have any suitable shape. In this illustration, only a one end of one interconnection element is shown, for illustrative clarity. The other end (not shown) may be attached to an electronic component. It may now readily be observed that the technique 270 differs from the aforementioned technique 250 in that the core 280 is bonded directly to the sacrificial substrate 274, rather than to a tip structure 258. By way of example, a gold wire core (280) is readily bonded, using conventional wirebonding techniques, to the surface of an aluminum substrate (274).
  • In a next step of the process ([0154] 270), a layer 282 of gold is applied (e.g., by plating) over the core 280 and onto the exposed area of the substrate 274 within the opening 276, including within the depression 278. The primary purpose of this layer 282 is to form a contact surface at the end of the resulting interconnection element (i.e., once the sacrificial substrate is removed).
  • Next, a [0155] layer 284 of a relatively hard material, such as nickel, is applied over the layer 282. As mentioned hereinabove, one primary purpose of this layer 284 is to impart desired mechanical characteristics (e.g., resiliency) to the resulting composite interconnection element. In this embodiment, another primary purpose of the layer 284 is to enhance the durability of the contact surface being fabricated at the lower (as viewed) end of the resulting interconnection element. A final layer of gold (not shown) may be applied over the layer 284, to enhance the electrical characteristics of the resulting interconnection element.
  • In a final step, the masking [0156] material 272 and sacrificial substrate 274 are removed, resulting in either a plurality of singulated interconnection elements (compare FIG. 2G) or in a plurality of interconnection elements having a predetermined spatial relationship with one another (compare FIG. 2H).
  • This [0157] embodiment 270 is exemplary of a technique for fabricating textured contact tips on the ends of interconnection elements. In this case, an excellent example of a “gold over nickel” contact tip has been described. It is, however, within the scope of the invention that other analogous contact tips could be fabricated at the ends of interconnection elements, according to the techniques described herein. Another feature of this embodiment 270 is that the contact tips are constructed entirely atop the sacrificial substrate (274), rather than within the surface of the sacrificial substrate (254) as contemplated by the previous embodiment 250.
  • Interposers, Generally [0158]
  • The techniques described hereinabove generally set forth a novel technique for fabricating composite interconnection elements, the physical characteristics of which are readily tailored to exhibit a desired degree of resiliency. [0159]
  • Generally, the composite interconnection elements of the present invention are readily mounted to (or fabricated upon) a substrate which will function as an interposer, disposed between and interconnecting two electronic components, one of the two electronic components disposed on each side of the interposer. The fabrication and use of the composite interconnection elements in interposers is discussed, in detail, in the aforementioned commonly-owned, copending U.S. Patent Application Ser. No. 08/526,426. [0160]
  • The techniques described hereinabove generally set forth a novel technique for fabricating composite interconnection elements, the physical characteristics of which are readily tailored to exhibit a desired degree of resiliency, and the ability to fabricate interposers using such composite interconnection elements. [0161]
  • Generally, the composite interconnection elements of the present invention are readily mounted to (or fabricated upon) a substrate in a manner in which the tips of the interconnection elements are arranged to make contact with selected areas (e.g., bond pads) of semiconductor devices. [0162]
  • The PARENT CASE discloses various techniques for probing semiconductor devices. [0163]
  • The subject of using the interconnection elements of the invention in interposers has been mentioned hereinabove. Generally, as used herein, an “interposer” is a substrate having contacts on two opposite surfaces thereof, disposed between two electronic components to interconnect the two electronic components. Often, it is desirable that the interposer permit at least one of the two interconnected electronic components to be removed (e.g., for replacement, upgrading, and the like). [0164]
  • Interposer [0165] Embodiment #1
  • FIG. 3A illustrates an [0166] embodiment 300 of an interposer, using the interconnection elements of the invention. Generally, an insulating substrate 302, such as a PCB-type substrate, is provided with a plurality (two of many shown) of electrically conductive through holes (e.g., plated vias) 306, 308, or the like, each having conductive portions exposed on the top (upper) 302 a and bottom (lower) 302 b surfaces of the insulating substrate 302.
  • A pair of [0167] soft cores 311 and 312 are attached to the exposed portion of the through hole 306 on the top surface 302 a of the substrate 302. A pair of soft cores 313 and 314 are attached to the exposed portion of the through hole 306 on the bottom surface of the substrate 302. Similarly, a pair of soft cores 315 and 316 are attached to the exposed portion of the through hole 308 on the top surface of the substrate 302, and a pair of soft cores 317 and 318 are attached to the exposed portion of the through hole 308 on the bottom surface of the substrate 302. The cores 311 . . . 318 are then overcoated with a hard material 320 to form interconnect structures 322 and 324 on the top surface 302 a of the substrate 302 and to form interconnect structures 326 and 328 on the bottom surface 302 b of the substrate 302. In this manner, the individual cores 311 . . . 318 are securely anchored to the respective exposed portions of the through holes, the interconnecting structure 322 is electrically connected to the interconnecting structure 326, and the interconnecting structure 324 is electrically connected to the interconnecting structure 328. It will be understood that by providing each interconnecting structure (e.g., 322) as a pair of interconnecting elements (e.g., 311, 312), that more reliable connections to external components (not shown) are effected (i.e., than with single interconnecting elements).
  • As is shown, the top group of [0168] interconnection elements 311, 312, 315 and 316 are all formed with the same shape, and the bottom group of interconnection elements all have the same shape. It should be understood that the bottom group of interconnection elements can be provided with a shape which is different than the top group of interconnection elements, which would provide the opportunity to create interconnecting structures extending from the top surface of the insulating substrate having dissimilar mechanical characteristics from the interconnecting structures extending from the bottom surface of the substrate.
  • Interposer Embodiment #2 [0169]
  • FIG. 3B illustrates another [0170] embodiment 330 of an interposer using the interconnection elements of the invention. In this embodiment, a plurality (one of many shown) of interconnection elements 332 are fabricated in a desired pattern (e.g., an array) on a sacrificial substrate (not shown). A support substrate 334 is provided with a like plurality of holes 336 in a corresponding pattern. The support substrate 334 is placed over the interconnection elements 332 so that the interconnection elements 332 extend through the holes 336. The interconnection elements 332 are loosely held within the support substrate by a suitable material 338 (such as an elastomer) filling the holes 336, and extend from both the top and bottom surfaces of the support substrate. The sacrificial substrate is then removed. Evidently, the support substrate 334 (compare 266) can simply be “dropped” onto a plurality of interconnection elements (compare 264) which are mounted to a sacrificial substrate (254) in the process of fabricating this interposer assembly.
  • Interposer Embodiment #3 [0171]
  • FIG. 3C illustrates another [0172] embodiment 360 of an interposer using the interconnection elements of the invention. This embodiment 360 is similar to the previously-described embodiment 330, with the exception that the interconnect structure 362 (compare 332) is supported within the holes 366 (compare 336) of the support substrate 364 (compare 334) by soldering middle portions of the interconnection structures 362 to plating 368 on the through holes 366 the support substrate. Again, the support substrate 364 (compare 266) can simply be “dropped” onto a plurality of interconnection elements (compare 264) which are mounted to a sacrificial substrate (254) in the process of fabricating this interposer assembly.
  • FIGS. 3B and 3C are illustrative of the fact that a single interconnection element ([0173] 332, 362) can be used to effect a single connection of respective terminals of two electronic components. It should be understood, and is within the scope of this invention, that any conductive element could be used in lieu of the interconnection element of the present invention, as illustrated by FIGS. 3B and 3C.
  • It should be understood that, in the interposer embodiments of FIGS. 3A, 3B and [0174] 3C, electronic components (not shown) would be disposed on both sides of the interposer (300, 330, 360) in order that the interposer make electrical connection between terminals (not shown) thereof.
  • Forming Interconnection Elements from Sheets [0175]
  • The discussion hereinabove has focused mainly on forming interconnection elements from soft wire cores which are shaped and overcoated with a hard material. The present invention is also applicable to forming interconnection elements which are formed of soft metal sheets which are patterned (such as by stamping or etching), into flat elongate elements (tabs, ribbons) and overcoated with a hard material. This subject is elaborated upon in the aforementioned U.S. Patent Application Ser. No. 08/526,246. [0176]
  • Space Transformer [0177]
  • FIGS. [0178] 3A-3C, set forth immediately hereinabove, describe interposers and techniques for making same, as are applicable (suitable) to the present invention. Although, in the main, the composite interconnection elements of the present invention have been discussed, it should clearly be understood that any resilient interconnection element (spring) can be employed, including spring structures made of monolithic materials that are inherently springy made of phosphor bronze and beryllium copper.
  • “Space transforming” (sometimes referred to as “pitch spreading”) is an important concept applicable to the present invention. Simply stated, it is important that the tips of the resilient contact structures be more closely spaced to one another (relatively fine pitch) than connections to their bases. As illustrated in FIG. 2C, discussed hereinabove, this can be accomplished by shaping and orienting the individual spring elements ([0179] 251 . . . 256) to converge upon one another, resulting in a tendency for the individual resilient contact structures to have dissimilar lengths. Generally, in the context of a probe card assembly, it is very important for all of the probe elements (resilient contact structures) to have the same length as one another, to ensure constancy in the plurality of signal paths involved.
  • FIG. 4 illustrates an exemplary design of a [0180] space transformer 400, according to the present invention, wherein the desired space-transforming is accomplished by the substrate 402 of the space transformer rather than in the shaping of the individual resilient contact structures (not shown) attached thereto.
  • The [0181] space transformer substrate 402 has a top (as viewed) surface 402 a and a bottom (as viewed) surface 402 b, and is preferably formed as a multi-layer component having alternating layers of insulating material (e.g., ceramic) and conductive material. In this example, one wiring layer is shown as including two (of many) conductive traces 404 a and 404 b.
  • A plurality (two of many shown) of [0182] terminals 406 a and 406 b are disposed on the top surface 402 a of the space transformer substrate 402 at a relatively fine pitch (relatively close to one another). A plurality (two of many shown) of terminals 408 a and 408 b are disposed on the bottom surface 402 b of the space transformer substrate 402 at a relatively coarse pitch (relative to the terminals 406 a and 406 b, further apart from one another). For example, the bottom terminals 408 a and 408 b may be disposed at a 50-100 mil pitch (comparable to printed circuit board pitch constraints), and the top terminals 406 a and 406 b may be disposed as a 5-10 mil pitch (comparable to the center-to-center spacing of semiconductor die bond pads), resulting in a 10:1 pitch-transformation. The top terminals 406 a and 406 b are connected to the corresponding bottom terminals 408 a and 408 b, respectively, by associated conductors 410 a/412 a and 410 b/412 b, respectively, connecting the terminals to the conductive traces 404 a and 404 b, respectively. This is all generally well known, in the context of multi-layer land grid array (LGA) support substrates, and the like.
  • Probe Card Assembly [0183]
  • FIG. 5 illustrates an embodiment of a [0184] probe card assembly 500 which includes as its major functional components a probe card 502, an interposer 504 and a space transformer 506, and which is suitable in use for making temporary interconnections to a semiconductor wafer 508. In this exploded, cross-sectional view, certain elements of certain components are shown exaggerated, for illustrative clarity. However, the vertical (as shown) alignment of the various components is properly indicated by the dashed lines in the figure. It should be noted that the interconnection elements (514, 516, 524, discussed in greater detail hereinbelow) are shown in full, rather than in section.
  • The [0185] probe card 502 is generally a conventional circuit board substrate having a plurality (two of many shown) of contact areas (terminals) 510 disposed on the top (as viewed) surface thereof. Additional components (not shown) may be mounted to the probe card, such as active and passive electronic components, connectors, and the like. The terminals 510 on the circuit board may typically be arranged at a 100 mil pitch (pitch is defined hereinabove). The probe card 502 is suitably round, having a diameter on the order of 12 inches.
  • The [0186] interposer 504 includes a substrate 512 (compare the substrate 302). In the manner described hereinabove, a plurality (two of many shown) of resilient interconnection elements 514 are mounted (by their proximal ends) to and extend downward (as viewed) from the bottom (as viewed) surface of the substrate 512, and a corresponding plurality (two of many shown) of resilient interconnection elements 516 are mounted (by their proximal ends) to and extend upward (as viewed) from the top (as viewed) surface of the substrate 512. Any of the aforementioned spring shapes are suitable for the resilient interconnection elements 514 and 516, which are preferably the composite interconnection elements of the present invention. As a general proposition, the tips (distal ends) of both the lower plurality 514 and of the upper plurality 516 of interconnection elements 514 and 516 are at a pitch which matches that of the terminals 510 of the probe card 502, for example 100 mils.
  • The [0187] interconnection elements 514 and 516 are illustrated with exaggerated scale, for illustrative clarity. Typically, the interconnection elements 514 and 516 would extend to an overall height of 20-100 mils from respective bottom and top surfaces of the interposer substrate 512. Generally, the height of the interconnection elements is dictated by the amount of compliance desired.
  • The [0188] space transformer 506 includes a suitable circuitized substrate 518 (compare 402, described hereinabove), such as a multi-layer ceramic substrate having a plurality (two of many shown) of terminals (contact areas, pads) 520 disposed on the lower (as viewed) surface thereof and a plurality (two of many shown) of terminals (contact areas, pads) 522 disposed on the upper (as viewed) surface thereof. In this example, the lower plurality of contact pads 520 is disposed at the pitch of the tips of the interconnection elements 516 (e.g., 100 mils), and the upper plurality of contact pads 522 is disposed at a finer (closer) pitch (e.g., 50 mils). These resilient interconnection 514 and 516 elements are preferably, but not necessarily, the composite interconnection elements of the present invention (compare 210, hereinabove).
  • A plurality (two of many shown) of resilient interconnection elements [0189] 524 (“probes”, “probe elements”) are mounted (by their proximal ends) directly (i.e., without the intermediary of additional materials such as wires connecting the probe elements to the terminals, or brazing or soldering the probe elements to the terminals) to the terminals (contact pads) 522 and extend upward (as viewed) from the top (as viewed) surface of the space transformer substrate 518. As illustrated, these resilient interconnection elements 524 are suitably arranged so that their tips (distal ends) are spaced at an even finer pitch (e.g., 10 mils) than their proximal ends, thereby augmenting the pitch reduction of the space transformer 506. These resilient contact structures (interconnection elements) 524 are preferably, but not necessarily, the composite interconnection elements of the present invention (compare 210, hereinabove).
  • It is within the scope of the invention that the probe elements ([0190] 524) can be fabricated on a sacrificial substrate (compare FIGS. 2D-2F) and subsequently individually mounted (compare FIG. 2G) or gang-transferred (compare FIG. 2H) to the terminals (522) of the space transformer component (506).
  • As is known, a [0191] semiconductor wafer 508 includes a plurality of die sites (not shown) formed by photolithography, deposition, diffusion, and the like, on its front (lower, as viewed) surface. Typically, these die sites are fabricated to be identical to one another. However, as is known, flaws in either the wafer itself or in any of the processes to which the wafer is subjected to form the die sites, can result in certain die sites being non-functional, according to well established test criteria. Often, due to the difficulties attendant probing die sites prior to singulating semiconductor dies from a semiconductor wafer, testing is performed after singulating and packaging the semiconductor dies. When a flaw is discovered after packaging the semiconductor die, the net loss is exacerbated by the costs attendant to packaging the die. Semiconductor wafers typically have a diameter of at least 6 inches, including at least 8 inches.
  • Each die site typically has a number of contact areas (e.g., bond pads), which may be disposed at any location and in any pattern on the surface of the die site. Two (of many) [0192] bond pads 526 of a one of the die sites are illustrated in the figure.
  • A limited number of techniques are known for testing the die sites, prior to singulating the die sites into individual semiconductor dies. A representative prior art technique involves fabricating a probe card insert having a plurality of tungsten “needles” embedded in and extending from a ceramic substrate, each needle making a temporary connection to a given one of the bond pads. Such probe card inserts are expensive and somewhat complex to manufacture, resulting in their relatively high cost and in a significant lead time to obtain. Given the wide variety of bond pad arrangements that are possible in semiconductor dies, each unique arrangement requires a distinct probe card insert. [0193]
  • The rapidity with which unique semiconductor dies are manufactured highlights the urgent need for probe card inserts that are simple and inexpensive to manufacture, with a short turnaround time. The use of an interposer ([0194] 504), and a space transformer (506) as a probe card insert, squarely addresses this compelling need.
  • In use, the [0195] interposer 504 is disposed on the top (as viewed) surface of the probe card 502, and the space transformer 506 is stacked atop (as viewed) the interposer 504 so that the interconnection elements 514 make a reliable pressure contact with the contact terminals 510 of the probe card 502, and so that the interconnection elements 516 make a reliable pressure contact with the contact pads 520 of the space transformer 506. Any suitable mechanism for stacking these components and for ensuring such reliable pressure contacts may be employed, a suitable one of which is described hereinbelow.
  • The [0196] probe card assembly 500 includes the following major components for stacking the interposer 506 and the space transformer 506 onto the probe card 502:
  • a [0197] rear mounting plate 530 made of a rigid material such as stainless steel,
  • an [0198] actuator mounting plate 532 made of a rigid material such as stainless steel,
  • a [0199] front mounting plate 534 made of a rigid material such as stainless steel,
  • a plurality (two of many shown, three is preferred) of differential screws including an outer [0200] differential screw element 536 and an inner differential screw element 538,
  • a mounting [0201] ring 540 which is preferably made of a springy material such as phosphor bronze and which has a pattern of springy tabs (not shown) extending therefrom,
  • a plurality (two of many shown) of [0202] screws 542 for holding the mounting ring 538 to the front mounting plate 534 with the space transformer 506 captured therebetween,
  • optionally, a [0203] spacer ring 544 disposed between the mounting ring 540 and the space transformer 506 to accommodate manufacturing tolerances, and
  • a plurality (two of many shown) of [0204] pivot spheres 546 disposed atop (as viewed) the differential screws (e.g., atop the inner differential screw element 538).
  • The [0205] rear mounting plate 530 is a metal plate or ring (shown as a ring) disposed on the bottom (as shown) surface of the probe card 502. A plurality (one of many shown) of holes 548 extend through the rear mounting plate.
  • The [0206] actuator mounting plate 532 is a metal plate or ring (shown as a ring) disposed on the bottom (as shown) surface of the rear mounting plate 530. A plurality (one of many shown) of holes 550 extend through the actuator mounting plate. In use, the actuator mounting plate 532 is affixed to the rear mounting plate 530 in any suitable manner, such as with screws (omitted from the figure for illustrative clarity).
  • The [0207] front mounting plate 534 is a rigid, preferably metal ring. In use, the front mounting plate 534 is affixed to the rear mounting plate 530 in any suitable manner, such as with screws (omitted from the figure for illustrative clarity) extending through corresponding holes (omitted from the figure for illustrative clarity) through the probe card 502, thereby capturing the probe card 502 securely between the front mounting plate 534 and rear mounting plate 530.
  • The [0208] front mounting plate 534 has a flat bottom (as viewed) surface disposed against the top (as viewed) surface of the probe card 502. The front mounting plate 534 has a large central opening therethrough, defined by an inner edge 552 the thereof, which is sized to permit the plurality of contact terminals 510 of the probe card 502 to reside within the central opening of the front mounting plate 534, as shown.
  • As mentioned, the [0209] front mounting plate 534 is a ring-like structure having a flat bottom (as viewed) surface. The top (as viewed) surface of the front mounting plate 534 is stepped, the front mounting plate being thicker (vertical extent, as viewed) in an outer region thereof than in an inner region thereof. The step, or shoulder is located at the position of the dashed line (labelled 554), and is sized to permit the space transformer 506 to clear the outer region of the front mounting plate and rest upon the inner region of the front mounting plate 534 (although, as will be seen, the space transformer actually rests upon the pivot spheres 546).
  • A plurality (one of many shown) of [0210] holes 554 extend into the outer region of the front mounting plate 534 from the top (as viewed) surface thereof at least partially through the front mounting plate 534 (these holes are shown extending only partially through the front mounting plate 534 in the figure) which, as will be seen, receive the ends of a corresponding plurality of the screws 542. To this end, the holes 554 are threaded holes. This permits the space transformer 506 to be secured to the front mounting plate by the mounting ring 540, hence urged against the probe card 502.
  • A plurality (one of many shown) of holes [0211] 558 extend completely through the thinner, inner region of the front mounting plate 534, and are aligned with a plurality (one of many shown) of corresponding holes 560 extending through the probe card 502 which, in turn, are aligned with the holes 548 in the rear mounting plate and the holes 550 in the actuator mounting plate 538.
  • The [0212] pivot spheres 546 are loosely disposed within the aligned holes 558 and 560, at the top (as viewed) end of the inner differential screw elements 538. The outer differential screw elements 536 thread into the (threaded) holes 550 of the actuator mounting plate 532, and the inner differential screw elements 538 thread into a threaded bore of the outer differential screw elements 536. In this manner, very fine adjustments can be made in the positions of the individual pivot spheres 546. For example, the outer differential screw elements 536 have an external thread of 72 threads-per-inch, and the inner differential screw elements 538 have an external thread of 80 threads-per inch. By advancing an outer differential screw element 536 one turn into the actuator mounting plate 532 and by holding the corresponding inner differential screw element 538 stationary (with respect to the actuator mounting plate 532), the net change in the position of the corresponding pivot sphere 546 will be ‘plus’ {fraction (1/72)} (0.0139) ‘minus’ {fraction (1/80)} (0.0125) inches, or 0.0014 inches. This permits facile and precise adjustment of the planarity of the space transformer 506 vis-a-vis the probe card 502. Hence, the positions of the tips (top ends, as viewed) of the probes (interconnection elements) 524 can be changed, without changing the orientation of the probe card 502. The importance of this feature, a technique for performing alignment of the tips of the probes, and alternate mechanisms (means) for adjusting the planarity of the space transformer are discussed in greater detail hereinbelow, with respect to FIG. 7. Evidently, the interposer 504 ensures that electrical connections are maintained between the space transformer 506 and the probe card 502 throughout the space transformer's range of adjustment, by virtue of the resilient or compliant contact structures disposed on the two surfaces of the interposer.
  • The [0213] probe card assembly 500 is simply assembled by placing the interposer 504 within the opening 552 of the front mounting plate 534 so that the tips of the interconnection elements 514 contact the contact terminals 510 of the probe card 502, placing the space transformer 506 on top of the interposer 504 so that the tips of the interconnection elements 516 contact the contact pads 520 of the space transformer 506, optionally placing a spacer 544 atop the space transformer 506, placing the mounting ring 540 over the spacer 544, and inserting the screws 542 through the mounting ring 540 through the spacer 544 and into the holes 554 of the front mounting plate 534, and mounting this “subassembly” to the probe card 502 by inserting screws (one shown partially as 555) through the rear mounting plate 530 and through the probe card 502 into threaded holes (not shown) in the bottom (as viewed) surface of the front mounting plate 534. The actuator mounting plate 538 can then be assembled (e.g., with screws, on of which is shown partially as 556) to the rear mounting plate 530, pivot spheres 560 dropped into the holes 550 of the actuator mounting plate 532, and the differential screw elements 536 and 538 inserted into the holes 550 of the actuator mounting plate 532.
  • In this manner, a probe card assembly is provided having a plurality of resilient contact structures ([0214] 524) extending therefrom for making contact with a plurality of bond pads (contact areas) on semiconductor dies, prior to their singulation from a semiconductor wafer, at a fine pitch which is commensurate with today's bond pad spacing. Generally, in use, the assembly 500 would be employed upside down from what is shown in the figure, with the semiconductor wafer being pushed (by external mechanisms, not shown) up onto the tips of the resilient contact structures (524).
  • As is evident from the figure, the front mounting plate (baseplate) [0215] 534 determined the position of the interposer 504 vis-a-vis the probe card 502. To ensure accurate positioning of the front mounting plate 534 vis-a-vis the probe card 502, a plurality of alignment features (omitted from the figure for illustrative clarity) such as pins extending from the front mounting plate) and holes extending into the probe card 502 may be provided.
  • It is within the scope of this invention that any suitable resilient contact structures ([0216] 514, 516, 524) be employed on the interposer (504) and/or the space transformer (506), including tabs (ribbons) of phosphor bronze material or the like brazed or soldered to contact areas on the respective interposer or space transformer.
  • It is within the scope of this invention that the interposer ([0217] 504) and the space transformer (506) can be pre-assembled with one another, such as with spring clips, described as element 486 of FIG. 29 of the aforementioned copending, commonly-owned PCT/US94/13373, extending from the interposer substrate.
  • It is within the scope of this invention that the interposer ([0218] 504) be omitted, and in its stead, a plurality of resilient contact structures comparable to 514 be mounted directly to the contact pads (520) on the lower surface of the space transformer. However, achieving coplanarity between the probe card and the space transformer would be difficult. A principal function of the interposer is to provide compliance to ensure such coplanarity.
  • FIG. 5A illustrates, in perspective view, a suitable [0219] space transformer substrate 518 for the probe card assembly 500 of FIG. 5. As shown therein, the space transformer substrate 518 is suitably a rectangular solid, having a length “L” a width “W” and a thickness “T”. In this figure, the top surface 518 a of the space transformer substrate 518 is visible, to which the probing interconnection elements (compare 524) are mounted. As shown, a plurality (such as several hundred) of contact pads 522 are disposed on the top surface 518 a of the space transformer substrate 518 in a given area thereof. The given area is indicated by the dashed lines labelled 570 and, as is evident, the contact pads 522 may be arranged in any suitable pattern within the given area 570.
  • As mentioned hereinabove, the [0220] space transformer substrate 518 is suitably formed as a multi-layer ceramic substrate, having alternating layers of ceramic and patterned conductive material.
  • The fabrication of such multi-layer ceramic substrates is well known and is employed, for example, in the manufacture of Land Grid Array (LGA) semiconductor packages. By appropriately routing the patterned conductive material within such a multi-layer substrate, it is simple and straightforward to dispose contact pads (not visible in this view, compare [0221] 520) on the bottom surface (not visible in this view) of the substrate 518 at a pitch which is different than (e.g., larger than) the pitch of the contact pads 522 on the top surface 518 a of the substrate 518, and to connect the contact pads 520 with the contact pads 522 to one another internally within the substrate 518. Achieving a pitch of approximately 10 mils between the contact pads 522 on such a substrate is very feasible.
  • FIG. 5A illustrates a preferred feature of the [0222] space transformer substrate 518. As mentioned, the substrate 518 is a rectangular solid having a top surface 518 a, a bottom surface (hidden from view in this figure), and four side edges 518 b, 518 c, 518 d and 518 e. As is shown, notches 572 b, 572 c, 572 d and 572 e are provided along the intersections of the respective side edges 518 b, 518 c, 518 d and 518 e and the top surface 518 a of the substrate 518 along nearly the entire length (exclusive of the corners) of the respective side edges 518 b . . . 518 e. These notches 572 b . . . 572 e generally facilitate the manufacture of the space transformer substrate 518 as a multi-layer ceramic structure, and are also visible in the illustration of FIG. 5. It should be understood that the notches are not a necessity. Evidently, since the four corners of the substrate 518 are not notched (which is basically dictated by the process of making a ceramic, multilayer substrate), the mounting plate (540 of FIG. 5) must evidently accommodate these corner “features”.
  • FIG. 5B illustrates an embodiment of a [0223] space transformer substrate 574 which is comparable to the space transformer substrate 518 of the previous illustration, and which can similarly be employed in the probe card assembly 500 of FIG. 5. In this case, a plurality (four of many shown) of areas 570 a, 570 b, 570 c and 570 d are defined, within each of which a plurality of contact pads 522 a, 522 b, 522 c can readily be disposed in any desired pattern. It is generally intended that the spacing of the areas 570 a . . . 570 d correspond to the spacing of die sites on a semiconductor wafer so that a plurality of die sites can simultaneously be probed with a single “pass” of the probe card. (This is especially useful for probing multiple memory chips resident on a semiconductor wafer.) Typically, the pattern of the contact pads 522 a . . . 522 d within the respective areas 570 a . . . 570 d of the substrate 574 will be identical to one another, although this is not absolutely necessary.
  • The illustration of FIG. 5B clearly demonstrates that a single space transformer can be provided with probe elements for probing (making pressure contacts with) a plurality (e.g., four, as illustrated) of adjacent die sites on a semiconductor wafer. This is beneficial in reducing the number of setdowns (steps) required to probe all of the die sites on a wafer. For example, if there are one hundred die sites on a wafer, and four sets of probe elements on the space transformer, the wafer need only be positioned against the space transformer twenty-five times (ignoring, for purposes of this example, that efficiency at the edge (periphery) of the wafer would be somewhat attenuated). It is within the scope of this invention that the arrangement of probe sites (e.g., [0224] 570 a . . . 570 d), as well as the orientation of the individual probe elements (e.g., staggered) can be optimized to minimize the number of touchdowns required to probe an entire wafer. It is also within the scope of this invention that the probe elements can be arranged on the surface of the space transformer in a manner that alternate probe elements make contact with different ones of two adjacent die sites on the wafer. Given that it is generally desirable that the probe elements all have the same overall length, it is evident that the unconstrained manner in which the probe elements can be attached (mounted) directly to any point on the two-dimensional surface of the space transformer is superior to any technique which constrains the location whereat the probe elements are attached to a probe card (e.g., ring arrangements, as described hereinabove). It is also within the scope of this invention that a plurality of non-adjacent die sites on a wafer could be probed in this manner. The present invention is particularly beneficial to probing unsingulated memory devices on a wafer, and is useful for probing die sites having any aspect ratio.
  • FIG. 5C illustrates an exemplary layout of [0225] contact pads 520 on the bottom surface of the space transformer substrate 518, wherein the pads 520 are arranged in a pattern having a 100 mil pitch, each row of pads being staggered from the adjacent row of pads, and each pad having a diameter of approximately 55 mils.
  • FIG. 6A is a plan view of either of the top or bottom surfaces of an exemplary interposer substrate [0226] 580 (compare 512), showing an exemplary layout of conductive areas (not illustrated in FIG. 5, compare FIG. 3A) to which the interconnection elements (514, 516) are mounted. FIG. 6B is a cross-sectional view of a portion of the same interposer substrate 580. As illustrated in FIG. 6B, a plurality of plated through holes 582 extend through the substrate 580, from a one surface 580 a to an opposite surface 580 b thereof. The substrate (board) itself is formed of conventional circuit board materials, using conventional techniques for fabricating plated through holes. In this example, the “base” board 584 is initially covered with an extremely thin (e.g., 100 microinch) “blanket” layer 586 layer of copper. A layer of photoresist 588 is applied to both surfaces of the board, and patterned to have openings permitting the plating up of the through holes 582. The through holes 582 are plated with an approximately 1 mil thick layer 590 of copper, over which is deposited a thin (e.g., at least 100 microinch) barrier layer 592 layer of nickel, over which is deposited a thin (e.g., at least 50 microinch) layer 594 of soft (pure) gold. The photoresist 588 is then removed, and vestiges of the initial extremely thin layer 586 of copper are removed from areas outside of the plated through hole 582. As illustrated in FIG. 6A, the plan view of each contact area formed by a plated through hole 582 is that of a circular ring, with a tab extending therefrom. The tab defines the orientation of the conductive area (pad) of the through hole exposed (for mounting interconnection elements) on the surface of the substrate 580. The pads are arranged at a 100 mil pitch, in staggered rows, with their orientations (as determined by their tabs) reversing at a centerline of the substrate surface.
  • With regard to the exemplary [0227] probe card assembly 500 described hereinabove, the following dimensions and materials are exemplary, for a given application:
  • a. the [0228] space transformer substrate 518 has a length (L) of 2.5 inches, a width (W) of 2.5 inches, and a thickness (T) of 0.25 inches, and has at least three alternating layers of ceramic and patterned conductor.
  • b. The [0229] interconnection elements 524 extending from the space transformer substrate 518 are the composite interconnection elements of the present invention, having a gold wire core with a diameter of 1.0 mils, overcoated by 1.5 mils of nickel, for an overall diameter of 4.0 mils. The overall height of the interconnection elements 524 is 40 mils.
  • c. The [0230] interposer substrate 512 is formed of conventional circuit board materials, has side dimensions of 1.850 inches and a thickness of 16 mils.
  • d. The [0231] interconnection elements 514 and 516 extending from the interposer substrate 512 are the composite interconnection elements of the present invention, having a gold wire core with a diameter of 1.0 mils, overcoated by 1.5 mils of nickel, for an overall diameter of 4.0 mils. The overall height of the interconnection elements 524 is 60 mils.
  • It is within the scope of the invention, and is generally preferred, that although the [0232] interconnection elements 514 and 516 are illustrated in FIG. 5 as single interconnection elements, each illustrated element is readily implemented as an interconnection structure having two or more interconnection elements in the manner described hereinabove with respect to FIG. 3A, to ensure that reliable pressure contacts are made to the respective contact terminals 510 of the probe card 502 and contact pads 520 of the space transformer 506.
  • It should clearly be understood that the space transformer ([0233] 506, 518, 574) and interposer (504, 580) can be supplied to an end user as a “kit” (or “subassembly”), in which case the end user would supply the probe card and associated mounting hardware (e.g., 530, 532, 534, 536, 538, 540, 544).
  • Although the invention has been illustrated and described in detail in the drawings and foregoing description, the same is to be considered as illustrative and not restrictive in character—it being understood that only preferred embodiments have been shown and described, and that all changes and modifications that come within the spirit of the invention are desired to be protected. Undoubtedly, many other “variations” on the “themes” set forth hereinabove will occur to one having ordinary skill in the art to which the present invention most nearly pertains, and such variations are intended to be within the scope of the invention, as disclosed herein. Several of these variations are set forth in the parent case. [0234]
  • Aligning the Probe Card Assembly [0235]
  • FIG. 7 illustrates a [0236] technique 700 of aligning a probe card assembly such as the probe card assembly 500 of FIG. 5. To this end, several of the elements of the probe card assembly 500 of FIG. 5 bear the same numbering (5xx) in this figure. The view of FIG. 7 is partially assembled, with the major components in contact with one another.
  • A problem addressed head on by this invention is that it is often difficult to align the contact tips of a probe card (or probe card insert) with respect to a semiconductor wafer being tested. It is essential that tolerances on the coplanarity of the tips of the probes and the surface of the wafer be held to a minimum, to ensure uniform reliable contact pressure at each the [0237] tip 524 a (top ends, as viewed) of each probe (i.e, the resilient contact structures 524). As discussed hereinabove, a mechanism (e.g., differential screws 536 and 538) is provided in the probe card assembly for adjusting the planarity of the tips 524 a of the probes by acting upon the space transformer 506. In this figure, the space transformer substrate 506 is illustrated with internal connection between the top terminals and the bottom terminals thereof, in the manner illustrated in FIG. 4, described hereinabove.
  • Prior to employing the probe card assembly to perform testing on a semiconductor wafer, the alignment of the probe tips is measured and, if necessary, adjusted to ensure that the [0238] probe tips 524 a will be coplanar with semiconductor wafers that are subsequently presented to the probe card assembly (i.e., urged against the probe tips).
  • Generally, a wafer tester (not shown) in which the probe card assembly is mounted, will have a mechanism (not shown) for conveying semiconductor wafers into the region of the probe card assembly and urging the semiconductor wafers against the [0239] probe tips 524 a. To this end, semiconductor wafers are held by a chuck mechanism (not shown). For purposes of this discussion, it is assumed that the tester and chuck mechanism are capable of moving wafer-after-wafer into a precise, repeatable location and orientation—the precise location of the wafer functioning as a “reference plane”.
  • According to the invention, in order to align the [0240] tips 524 a vis-a-vis the expected orientation of a semiconductor wafer, in other words vis-a-vis the reference plane, a flat electrically-conductive metal plate 702 is mounted in the tester in lieu of a semiconductor wafer. The flat metal plate 702 functions as an “ersatz” or “virtual” wafer, for purposes of aligning the tips 524 a of the probes.
  • Each [0241] probe 524 is associated with a one of a plurality of terminals (not shown) on the probe card 502, a conductive path therebetween being constituted by a selected one of the probes 524, an associated selected one of the resilient contact structures 516 and an associated selected one of the resilient contact structures 514, and wiring layers (not shown) within the probe card 502. The probe card terminals may be in the form of surface terminals, terminals of a socket, or the like. A cable 704 connects between the probe card 502 and a computer (tester) 706 which has a display monitor 708. The present invention is not limited to using a computing device, nor to a display monitor.
  • In this example, it is assumed that one hundred pressure contacts are sought to be effected between one hundred [0242] probe tips 524 a arranged in a 10×10 rectangular array and one hundred terminals (e.g., bond pads) of a semiconductor wafer. The present invention is not, however, limited to any particular number of probe tips or any particular layout of bond pads.
  • The [0243] flat metal plate 702 is carried by the chuck (not shown) and urged (advanced, as indicated by the arrow labelled “A”) against the probe tips 524 a. This is done in a relatively gradual manner, so that it can be ascertained whether the probe tips 524 a all contact the flat metal plate in unison (not likely), or whether certain ones of the probe tips 524 a are contacted by the flat metal plate 702 prior to remaining ones of the probe tips 524 a. In the illustration, the seventy-one filled circles (dots) within the area 710 on the monitor 708 indicate that seventy-one of the probe tips 524 a have been contacted by the flat metal plate 702 prior to the remaining twenty-nine of the probe tips 524 a (illustrated as empty circles) having been contacted by the flat metal plate 702. Based on this visual representation, it is evident that the space transformer 506 (or, possibly, the metal plate 702) is tilted (canted) to the left (as viewed) downwards (out of the page, as viewed), and the orientation of the space transformer 506 can readily be adjusted by suitable adjustments of the differential screws 536 and 538.
  • The adjustments necessary to achieve the desired goal of planar, simultaneous contact of all of the [0244] tips 524 a with the flat metal plate 702, without altering the orientation of the probe card 502, so that all of the probe tips 524 a make substantially simultaneous contact with the flat metal plate 702 are readily calculated, either on-line or off-line. By making the calculated adjustments, the tips 524 a of the probes 524 will subsequently make substantially simultaneous contact with bond pads on semiconductor wafers being tested.
  • The “go/no-go” (contact/no contact) type of testing discussed in the previous paragraph is illustrative of a first “order” of alignment that is facilitated by the probe card assembly of the present invention. A second “order” of alignment is readily performed by recording (e.g., in the computer memory) the sequence (order) in which the probe element tips contact the metal plate. The first tip to contact the metal plate generally will generally represent a corner of the space transformer that is too “high”, and needs to be lowered (e.g., by adjusting the differential screws). Likewise, the last tip to contact the metal plate will generally represent a corner of the space transformer that is too “low”, and needs to be heightened (e.g., by adjusting the differential screws). It is within the scope of this invention that any suitable algorithm can be employed to determine the adjustments required to be made, based on the sequence of tips contacting the metal plate. It is also within the scope of this invention that a resistance (e.g., to ground) between each [0245] probe tip 524 a and the flat metal plate 702 can be measured and displayed as a numeral, or symbol, or dot color, or the like, indicative of the measured resistance, rather than merely as a filled circle versus an unfilled circle on the display monitor, although such is generally not preferred.
  • It is within the scope of this invention that any suitable mechanism can be employed for adjusting the orientation of the [0246] space transformer 506—in other words, planarizing the tips 524 a of probes 524. Alternatives to using the differential screws (536, 538) arrangement discussed hereinabove would be to use servo mechanisms, piezoelectric drivers or actuators, magnetostrictive devices, combinations thereof (e.g., for gross and fine adjustments), or the like to accomplish such planarizing.
  • FIG. 7A illustrates an [0247] automated technique 750 for adjusting the spatial orientation of the space transformer (not shown in this view). In this example, an actuator mechanism 552 (labelled “ACT”) is substituted for the differential screws (536, 538) and operates in response to signals from the computer 706. Three such mechanisms 552 can be substituted for the three pairs of differential screw elements in a straightforward manner. Similar elements in FIG. 7A are labelled with identical numbers as appear in FIG. 7, and several elements appearing in FIG. 7 are omitted from the view of FIG. 7A, for illustrative clarity.
  • It is also within the scope of this invention that the mechanism (particularly an automated mechanism as illustrated in FIG. 7A) for planarizing the space transformer ([0248] 506) can be disposed other than as shown in the exemplary embodiments described herein. For example, a suitable mechanism could be located between the top (as viewed) surface of the probe card (502) and the front mounting plate (534), or incorporated into the front mounting plate (534). The key feature of using any of these mechanisms is the ability to alter the angle (orientation) of the space transformer (e.g., 506) without requiring the orientation of the probe card (502) to be altered.
  • Pre-Fabricating Tip Structures for the Probe Elements, Processing Probe Elements, and Joining the Tip Structures to the Probe Elements [0249]
  • FIGS. [0250] 2D-2F, discussed hereinabove, disclose a technique for fabricating tip structures (258) on a sacrificial substrate (254), and fabricating composite interconnection elements 264 on the tip structures (258) for subsequent mounting to terminals of an electronic component. Such a technique can certainly be employed with respect to mounting composite interconnection elements having fabricated tip structures on the top surface of the space transformer (518).
  • FIG. 8A illustrates an [0251] alternate technique 800 for fabricating composite interconnection elements having fabricated tip structures, particularly useful as the resilient contact structures residing atop the space transformer is now discussed. In this example, a silicon substrate (wafer) 802 having a top (as viewed) surface is used as the sacrificial substrate. A layer 804 of titanium is deposited (e.g., by sputtering) onto the top surface of the silicon substrate 802, and has a thickness of approximately 250 Å (1Å=0.1 nm=10−10 m). A layer 806 of aluminum is deposited (e.g., by sputtering) atop the titanium layer 804, and has a thickness of approximately 10,000 Å. The titanium layer 804 is optional and serves as an adhesion layer for the aluminum layer 806. A layer 808 of copper is deposited (e.g., by sputtering) atop the aluminum layer 806, and has a thickness of approximately 5,000 Å. A layer 810 of masking material (e.g., photoresist) is deposited atop the copper layer 808, and has a thickness of approximately 2 mils. The masking layer 810 is processed in any suitable manner to have a plurality (three of many shown) of holes 812 extending through the photoresist layer 810 to the underlying copper layer 808. For example, each hole 812 may be 6 mils in diameter, and the holes 812 may be arranged at a pitch (center-to-center) of 10 mils. The sacrificial substrate 802 has, in this manner, been prepared for fabricating a plurality of multi-layer contact tips within the holes 812, as follows:
  • A [0252] layer 814 of nickel is deposited, such as by plating, onto the copper layer 808, and has a thickness of approximately 1.0-1.5 mils. Optionally, a thin layer (not shown) of a noble metal such as rhodium can be deposited onto the copper layer prior to depositing the nickel. Next, a layer 816 of gold is deposited, such as by plating, onto the nickel 814. The multi-layer structure of nickel and aluminum (and, optionally, rhodium) will serve as a fabricated tip structure (820, as shown in FIG. 8B).
  • Next, as illustrated in FIG. 8B, the [0253] photoresist 810 is stripped away (using any suitable solvent), leaving a plurality of fabricated tip structures 820 sitting atop the copper layer 808. Next, the copper (808) is subjected to a quick etch process, thereby exposing the aluminum layer 806. As will be evident, aluminum is useful in subsequent steps since it is substantially non-wettable with respect to solder and braze materials.
  • It bears mention that it is preferred to pattern the photoresist with additional holes within which “ersatz” [0254] tip structures 822 may be fabricated in the same process steps employed to fabricate the tip structures 820. These ersatz tip structures 822 will serve to uniformize the aforementioned plating steps in a manner that is well known and understood, by reducing abrupt gradients (non-uniformities) from manifesting themselves across the surface being plated. Such structures (822) are known in the field of plating as “robbers”.
  • Next, solder or brazing paste (“joining material”) [0255] 824 is deposited onto the top (as viewed) surfaces of the tip structures 820. (There is no need to deposit the paste onto the tops of the ersatz tip structures 822). This is implemented in any suitable manner, such as with a stainless steel screen or stencil. A typical paste (joining material) 824 would contain gold-tin alloy (in a flux matrix) exhibiting, for example, 1 mil spheres (balls).
  • The [0256] tip structures 820 are now ready to be mounted (e.g., brazed) to ends (tips) of resilient contact structures, preferably the composite interconnect elements of the present invention. However, it is preferred that the composite interconnect elements first be specially “prepared” to receive the tip structures 820.
  • FIG. 8C illustrates a [0257] technique 850 for preparing a space transformer substrate 830 (compare 506) with a plurality (two of many shown) of composite interconnection elements 832 (compare 524) in anticipation of tip structures (820) being mounted to the ends of the composite interconnection elements 832. The composite interconnections elements (probe elements) 832 are shown in full (rather than in cross section).
  • In this example, the [0258] composite interconnection elements 832 are multilayer (compare FIG. 2A) and have a gold (wire) core overcoated with a layer (not shown) of copper and further overcoated with a layer (not shown) of nickel (preferably a nickel-cobalt alloy having proportions 90:10 of Ni:Co), and further overcoated with a layer (not shown) of copper. As will be evident, it is preferred that the nickel layer be deposited to only a substantial portion (e.g., 80%) of its desired final thickness, the remaining small portion (e.g., 20%) of the nickel thickness being deposited in a subsequent step, described hereinbelow.
  • In this example, the [0259] space transformer substrate 830 is provided with a plurality (two of many shown) of pillar-like structures 834 extending from its top (as viewed) surface which, as will be evident, will function as polishing “stops”. It is not necessary to have a large number of these polishing stops, and they are readily formed with and of the same material as the substrate (e.g., ceramic).
  • The [0260] space transformer substrate 830 is then “cast” with a suitable casting material 836, such as thermally-meltable, solution-soluble polymer, which serves to support the composite interconnection elements 832 extending from the top surface of the space transformer substrate. The top (as viewed) surface of the overmolded substrate is then subjected to polishing, such as with a polishing wheel 838 which is urged down (as viewed) onto the top surface of the casting material. The aforementioned polishing stops 834 determine the final position of the polishing wheel, as indicated by the dashed line labelled “P”. In this manner, the tips (top ends, as viewed) of the composite interconnection elements 832 are polished to be substantially perfectly coplanar with one another.
  • As discussed hereinabove, a mechanism (e.g., differential screws or an automated mechanism) is provided in the overall probe card assembly ([0261] 500) to orient the space transformer to ensure that the tips of resilient contact structures are coplanar with a semiconductor wafer being tested, and that the tips are planarized to make substantially simultaneous contact with the wafer. Certainly, starting with tips which have been planarized by polishing (or by any other suitable means) will contribute to achieving this important objective. Moreover, by ensuring that the tips of the probe elements (832) are coplanar to begin with, relaxes (reduces) the constraints imposed on the interposer component (534) to accommodate (by compliance) non-planarities in the tips of the probe elements (832) extending from the space transformer component.
  • After having planarized the tips of the probe elements by polishing, the casting [0262] material 836 is removed with a suitable solvent. (The polishing stops 834 will be removed at this time.) Casting materials are well known, as are their solvents. It is within the scope of this invention that casting materials such as wax, which can simply be melted away, can be used to support the probe elements (832) for polishing. The space transformer has, in this manner, been prepared to receive the aforementioned tip structures (820).
  • A beneficial side effect of the polishing operation is that the material overcoating the gold wire stem (core) of the [0263] composite interconnection element 832 will be removed at the tip, leaving the gold core exposed. Inasmuch as it is desired to braze tip structures (820) to the tips of the composite interconnection elements, having exposed gold material to braze to is desireable.
  • That having been said, it is preferred to further “prepare” the space transformer for receiving the tip structures by first performing one additional plating step—namely, nickel plating the [0264] composite interconnection elements 832 to provide the composite interconnection elements with the aforementioned remaining small portion (e.g., 20%) of their desired, overall nickel thickness.
  • The prepared substrate shown in FIG. 8B is now brought to bear upon the prepared space transformer. As shown in FIG. 8D, the tip structures [0265] 820 (only two tip structures are shown in the view of FIG. 8D, for illustrative clarity) are aligned with the tips of the composite interconnection elements 832, using standard flip-chip techniques (e.g., split prism), and the assembly is passed through a brazing furnace to reflow the joining material 824, thereby joining (e.g., brazing) the prefabricated tip structures 820 to the ends of the contact structures 832.
  • It is within the scope of this invention that this technique can be used to join (e.g., braze) pre-fabricated tip structures to ends of non-resilient contact structures, resilient contact structures, composite interconnection elements, and the like. [0266]
  • During the reflow process, the exposed aluminum layer ([0267] 806), being non-wettable, prevents solder (i.e., braze) from flowing between the tip structures 820, i.e., prevents solder bridges from forming between adjacent tip structures. In addition to this anti-wetting function of the aluminum layer, the aluminum layer also serves as a release layer. Using a suitable etchant, the aluminum is preferentially (to the other materials of the assembly) etched away, and the silicon substrate 802 simply “pops” off, resulting in a space transformer having composite interconnection elements (probe elements) each having a prefabricated tip structure, as illustrated in FIG. 8E. (Note that the joining material 824 has reflowed as “fillets” on end portions of the probe elements 832.) In a final step of the process, the residual copper (808) is etched away, leaving the tip structure 820 with nickel (or rhodium, as discussed hereinabove) exposed for making contact to terminals of an electronic component being probed.
  • It is within the scope of this invention, but it is generally not preferred, that composite interconnection elements (such as [0268] 832) can first be fabricated on the tip structures themselves, in the “spirit” of the technique described with respect to FIGS. 2D-2F, utilizing the tip structure metallurgy described with respect to FIG. 8A, and subsequently mounted to the space transformer substrate.
  • It is within the scope of the invention that the brazing (soldering) [0269] paste 824 is omitted, and in its stead, a layer of eutectic material (e.g., gold-tin) is plated onto the resilient contact structures prior to mounting the contact tips (820) thereto.
  • Although the invention has been illustrated and described in detail in the drawings and foregoing description, the same is to be considered as illustrative and not restrictive in character—it being understood that only preferred embodiments have been shown and described, and that all changes and modifications that come within the spirit of the invention are desired to be protected. Undoubtedly, many other “variations” on the “themes” set forth hereinabove will occur to one having ordinary skill in the art to which the present invention most nearly pertains, and such variations are intended to be within the scope of the invention, as disclosed herein. Several of these variations are set forth in the parent case. [0270]
  • For example, in any of the embodiments described or suggested herein where a masking material (e.g., photoresist) is applied to a substrate and patterned such as by exposure to light passing through a mask and chemically removing portions of the masking material (i.e., conventional photolithographic techniques), alternate techniques can be employed, including directing a suitable collimated light beam (e.g., from an excimer laser) at portions of the masking material (e.g., blanket hardened photoresist) sought to be removed, thereby ablating these portions of the masking material, or directly (without the use of a mask) hardening portions of the masking material with a suitable collimated light beam then chemically washing off the non-hardened masking material. [0271]
  • It has been suggested hereinabove that the composite interconnection elements of the present invention are but an example of suitable resilient contact structures that can be mounted directly to terminals of a space transformer component of a probe card assembly. For example, it is within the scope of this invention that needles of an inherently resilient (relatively high yield strength) material, such as tungsten, can be coated with a material, such as solder or gold, to make them solderable, optionally supported in a desired pattern, and soldered to the terminals of the space transformer. [0272]

Claims (42)

What is claimed is:
1. Space transformer for a probe card assembly, comprising:
a space transformer substrate having a top surface, a bottom surface, a first plurality of terminals disposed on the top surface, and a second plurality of terminals disposed on the bottom surface; and
a first plurality of resilient contact structures mounted directly to the first plurality of terminals.
2. Space transformer, according to claim 1, further comprising:
tip structures mounted to ends of the first plurality of resilient contact structures.
3. Space transformer, according to claim 1, wherein:
the first plurality of resilient contact structures are composite interconnection elements.
4. Space transformer, according to claim 1, wherein:
the first plurality of resilient contact structures are fabricated on a sacrificial substrate prior to mounting the first plurality of resilient contact structures directly to the first plurality of terminals.
5. Space transformer, according to claim 1, further comprising:
a second plurality of resilient contact structures mounted directly to the second plurality of terminals.
6. Space transformer, according to claim 1, wherein:
the second plurality of resilient contact structures are composite interconnection elements.
7. Space transformer, according to claim 1, wherein:
the second plurality of resilient contact structures are fabricated on a sacrificial substrate prior to mounting the second plurality of resilient contact structures directly to the second plurality of terminals.
8. Probe Card Assembly, comprising:
a probe card having a top surface, a bottom surface and a plurality of contact terminals on the top surface thereof;
an interposer having a top surface, a bottom surface, a first plurality of resilient contact structures extending from the bottom surface thereof and a second plurality of contact structures extending from the top surface thereof; and
a space transformer having a top surface, a bottom surface, a plurality of contact pads disposed on the bottom surface thereof, and a third plurality of resilient contact structures extending from the top surface thereof;
wherein:
the first plurality of resilient contact structures effect a pressure connection with the contact terminals of the probe card; and
the second plurality of resilient contact structures effect a pressure connection with the contact pads of the space transformer.
9. Probe Card Assembly, according to claim 8, wherein:
the third plurality of resilient contact structures are mounted directly to terminals on the top surface of the space transformer.
10. Probe Card Assembly, according to claim 8, wherein:
the first plurality of resilient contact structures are composite interconnection elements.
11. Probe Card Assembly, according to claim 8, wherein:
the second plurality of resilient contact structures are composite interconnection elements.
12. Probe Card Assembly, according to claim 8, wherein:
the third plurality of resilient contact structures are composite interconnection elements.
13. Probe Card Assembly, according to claim 8, wherein:
each one of the first plurality of resilient contact structures are at least two composite interconnection elements.
14. Probe Card Assembly, according to claim 8, wherein:
each one of the second plurality of resilient contact structures are at least two composite interconnection elements.
15. Probe Card Assembly, according to claim 8, further comprising:
a front mounting plate made of a rigid material, having a top surface and a bottom surface, and disposed with its bottom surface against the top surface of the probe card;
means for affixing the front mounting plate to the top surface of the probe card; and
means for urging the space transformer against the top surface of the probe card.
16. Probe Card Assembly, according to claim 15, wherein:
the front mounting plate is made of stainless steel.
17. Probe Card Assembly, according to claim 15, wherein the means for urging the space transformer comprises:
a mounting ring; and
a plurality screws holding the mounting ring to the front mounting plate with the space transformer captured therebetween.
18. Probe Card Assembly, according to claim 17, wherein:
the mounting ring is made of a springy material.
19. Probe Card Assembly, according to claim 17, further comprising:
a spacer ring disposed between the mounting ring and the top surface of the space transformer.
20. Probe Card Assembly, according to claim 15, wherein the means for affixing the front mounting plate comprises:
a rear mounting plate made of a rigid material, having a top surface and a bottom surface, and disposed with its top surface against the bottom surface of the probe card; and
a plurality of screws extending between the front mounting plate and the rear mounting plate, through the probe card.
21. Probe Card Assembly, according to claim 20, wherein:
the rear mounting plate is made of stainless steel.
22. Probe Card Assembly, according to 8, further comprising:
means for adjusting the planarity of the space transformer without changing the orientation of the probe card.
23. Probe Card Assembly, according to claim 22, wherein the means for adjusting the planarity of the space transformer comprises:
a plurality of differential screws, each including an outer differential screw element an inner differential screw element, acting upon the bottom surface of the space transformer.
24. Probe Card Assembly, according to claim 23, further comprising:
a plurality of pivot spheres disposed on ends of the inner differential screw elements.
25. Probe Card Assembly, according to claim 23, further comprising:
an actuator mounting plate disposed beneath the probe card;
wherein:
the differential screws are threaded into the actuator mounting plate.
26. Probe Card Assembly, according to claim 22, wherein the means for adjusting the planarity of the space transformer comprises:
a plurality of actuators, responsive to a computer, acting upon the bottom surface of the space transformer.
27. Probe Card Assembly, according to claim 8, wherein:
the contact pads are disposed at a first pitch on the bottom surface of the space transformer;
the third plurality of resilient contact structures are disposed at a second pitch on the top surface of the space transformer; and
the first pitch is greater than the second pitch.
28. Probe Card Assembly, according to claim 8, wherein:
the first plurality of resilient contact structures are disposed at a first pitch on the bottom surface of the interposer;
the second plurality of resilient contact structures are disposed at a second pitch on the top surface of the interposer; and
the first pitch is the same as the second pitch.
29. Probe Card Assembly, according to claim 8, wherein:
the contact pads are disposed at a first pitch on the bottom surface of the space transformer;
the third plurality of resilient contact structures are disposed at a second pitch on the top surface of the space transformer;
the first plurality of resilient contact structures are disposed at the first pitch on the bottom surface of the interposer;
the second plurality of resilient contact structures are disposed at the first pitch on the top surface of the interposer; and
the first pitch is greater than the second pitch.
30. Probe Card kit, comprising:
a space transformer having a top surface, a bottom surface, a plurality of contact pads disposed on the bottom surface thereof, and a first plurality of resilient contact structures extending from the top surface thereof, said space transformer adapted in use for tips of the first plurality of resilient contact structures making pressure contacts with a plurality of contact areas on a semiconductor wafer; and
an interposer having a top surface, a bottom surface, a second plurality of resilient contact structures extending from the top surface thereof, said interposer adapted in use for tips of the second plurality of resilient contact structures making pressure connections with the plurality of contact pads on the bottom surface of the space transformer, the interposer having a third plurality of contact structures extending from the bottom surface thereof, said interposer adapted in use for tips of the third plurality of resilient contact structures making pressure connections with a plurality of terminals on a probe card.
31. Probe Card Kit, according to claim 30, wherein:
the contact pads are disposed at a first pitch on the bottom surface of the space transformer;
the first plurality of resilient contact structures are disposed at a second pitch on the top surface of the space transformer; and
the first pitch is greater than the second pitch.
32. Probe Card Kit, according to claim 30, wherein:
the third plurality of resilient contact structures are disposed at a first pitch on the bottom surface of the interposer;
the second plurality of resilient contact structures are disposed at a second pitch on the top surface of the interposer; and
the first pitch is the same as the second pitch.
33. Probe Card Assembly, according to claim 30, wherein:
the contact pads are disposed at a first pitch on the bottom surface of the space transformer;
the first plurality of resilient contact structures are disposed at a second pitch on the top surface of the space transformer;
the third plurality of resilient contact structures are disposed at the first pitch on the bottom surface of the interposer;
the second plurality of resilient contact structures are disposed at the first pitch on the top surface of the interposer; and
the first pitch is greater than the second pitch.
34. Method of planarizing tips of probes on an interposer assembly, comprising:
providing a support substrate having a top surface, a bottom surface, and a plurality of probe elements extending from the top surface, each probe element having a tip at an end distal from the top surface of the support substrate;
mounting the support substrate on a probe card having a top surface, the bottom surface of the support substrate opposing the top surface of the probe card, said support substrate having an orientation, said probe card having an orientation; and
adjusting the orientation of the support substrate without altering the orientation of the probe card, so as to planarize the tips of the probe elements.
35. Resilient contact structure comprising:
a composite interconnection element having an end; and
a pre-fabricated tip structure joined to the end of the composite interconnection element.
36. Resilient contact structure, according to claim 35, wherein:
the resilient contact structure is a probe element mounted to a space transformer.
37. Method of fabricating tip structures for ends of contact structures, comprising:
depositing at least one layer of at least one conductive material on a surface of a silicon wafer;
depositing a layer of masking material atop the at least one conductive layer;
patterning openings in the masking material;
depositing at least one layer of at least one conductive material into the openings; and
removing the masking material.
38. Method, according to claim 37, further comprising:
depositing a joining material on the at least one layer of at least one conductive material previously deposited in the openings.
39. Method, according to claim 38, further comprising:
joining the tip structures to ends of contact structures.
40. Method, according to claim 39, wherein:
the contact structures are resilient contact structures.
41. Method, according to claim 39, wherein:
the contact structures are composite interconnection elements.
42. Method, according to claim 39, wherein:
the contact structures are resilient contact structures disposed atop a space transformer of a probe card assembly.
US10/034,528 1993-11-16 2001-12-27 Probe card assembly and kit, and methods of making same Abandoned US20020053734A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/034,528 US20020053734A1 (en) 1993-11-16 2001-12-27 Probe card assembly and kit, and methods of making same
US12/535,070 US8373428B2 (en) 1993-11-16 2009-08-04 Probe card assembly and kit, and methods of making same

Applications Claiming Priority (8)

Application Number Priority Date Filing Date Title
US08/152,812 US5476211A (en) 1993-11-16 1993-11-16 Method of manufacturing electrical contacts, using a sacrificial member
US08/452,255 US6336269B1 (en) 1993-11-16 1995-05-26 Method of fabricating an interconnection element
US52624695A 1995-09-21 1995-09-21
US08/533,584 US5772451A (en) 1993-11-16 1995-10-18 Sockets for electronic components and methods of connecting to electronic components
US08/554,902 US5974662A (en) 1993-11-16 1995-11-09 Method of planarizing tips of probe elements of a probe card assembly
US09/156,957 US6246247B1 (en) 1994-11-15 1998-09-18 Probe card assembly and kit, and methods of using same
US09/846,490 US7086149B2 (en) 1993-11-16 2001-04-30 Method of making a contact structure with a distinctly formed tip structure
US10/034,528 US20020053734A1 (en) 1993-11-16 2001-12-27 Probe card assembly and kit, and methods of making same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/846,490 Continuation US7086149B2 (en) 1993-11-16 2001-04-30 Method of making a contact structure with a distinctly formed tip structure

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/535,070 Division US8373428B2 (en) 1993-11-16 2009-08-04 Probe card assembly and kit, and methods of making same

Publications (1)

Publication Number Publication Date
US20020053734A1 true US20020053734A1 (en) 2002-05-09

Family

ID=46278625

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/034,528 Abandoned US20020053734A1 (en) 1993-11-16 2001-12-27 Probe card assembly and kit, and methods of making same
US12/535,070 Expired - Fee Related US8373428B2 (en) 1993-11-16 2009-08-04 Probe card assembly and kit, and methods of making same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/535,070 Expired - Fee Related US8373428B2 (en) 1993-11-16 2009-08-04 Probe card assembly and kit, and methods of making same

Country Status (1)

Country Link
US (2) US20020053734A1 (en)

Cited By (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010015652A1 (en) * 1993-11-16 2001-08-23 Formfactor, Inc. Probe card assembly and kit, and methods of making same
US20040177499A1 (en) * 1998-11-10 2004-09-16 Eldridge Benjamin N. Tested semiconductor device produced by an interconnection element with contact blade
US20050221644A1 (en) * 2003-02-04 2005-10-06 Kieun Kim Microprobe tips and methods for making
US20060051948A1 (en) * 2003-02-04 2006-03-09 Microfabrica Inc. Microprobe tips and methods for making
US20060053625A1 (en) * 2002-05-07 2006-03-16 Microfabrica Inc. Microprobe tips and methods for making
US20060112550A1 (en) * 2002-05-07 2006-06-01 Microfabrica Inc. Microprobe tips and methods for making
US20060244469A1 (en) * 1999-06-07 2006-11-02 Formfactor, Inc. Segmented Contactor
US20060255814A1 (en) * 2005-04-19 2006-11-16 Formfactor Apparatus And Method For Managing Thermally Induced Motion Of A Probe Card Assembly
US20060286829A1 (en) * 2003-02-04 2006-12-21 Microfabrica Inc. Microprobe tips and methods for making
US20070126435A1 (en) * 2005-12-02 2007-06-07 Formfactor, Inc. Apparatus And Method For Adjusting An Orientation Of Probes
US20070251080A1 (en) * 2006-02-27 2007-11-01 Bahadir Tunaboylu Beam assembly method for large area array multi-beam DUT probe cards
US20080108221A1 (en) * 2003-12-31 2008-05-08 Microfabrica Inc. Microprobe Tips and Methods for Making
US20080211524A1 (en) * 2003-02-04 2008-09-04 Microfabrica Inc. Electrochemically Fabricated Microprobes
US20090256583A1 (en) * 2003-02-04 2009-10-15 Microfabrica Inc. Vertical Microprobes for Contacting Electronic Components and Method for Making Such Probes
US20090291573A1 (en) * 1993-11-16 2009-11-26 Formfactor, Inc. Probe card assembly and kit, and methods of making same
WO2010084405A1 (en) * 2009-01-20 2010-07-29 Rise Technology S.R.L. Elastic contact device for electronic components with buckling columns
US8033838B2 (en) 1996-02-21 2011-10-11 Formfactor, Inc. Microelectronic contact structure
US20120279287A1 (en) * 2011-05-05 2012-11-08 International Business Machines Corporation Transferable Probe Tips
US20130342235A1 (en) * 2012-06-25 2013-12-26 Sedicon Co., Ltd. Probe card
US20140035999A1 (en) * 2012-08-06 2014-02-06 Canon Kabushiki Kaisha Liquid ejection head and method for manufacturing liquid ejection head
US8717055B2 (en) 2003-02-04 2014-05-06 Microfabrica Inc. Probe devices formed from multiple planar layers of structural material with tip regions formed from one or more intermediate planar layers
US20140124258A1 (en) * 2012-11-07 2014-05-08 Samsung Electro-Mechanics Co., Ltd. Printed circuit board and method of manufacturing the same
US20140197859A1 (en) * 2013-01-11 2014-07-17 Mpi Corporation Probe Head
US20170292832A1 (en) * 2016-04-08 2017-10-12 Infineon Technologies Ag Wafer probing
US20180095111A1 (en) * 2016-10-04 2018-04-05 Mpi Corporation Coaxial probe card device
US20180113153A1 (en) * 2016-10-24 2018-04-26 Lg Chem, Ltd. Shunt resistor for measuring current
US20180294211A1 (en) * 2015-05-01 2018-10-11 Georgia Tech Research Corporation Vertically curved mechanically flexible interconnects, methods of making the same, and methods of use
US20190008031A1 (en) * 2016-01-28 2019-01-03 Hewlett Packard Enterprise Development Lp Printed circuit boards
US10416192B2 (en) 2003-02-04 2019-09-17 Microfabrica Inc. Cantilever microprobes for contacting electronic components
US10423544B2 (en) * 2011-04-18 2019-09-24 Morgan / Weiss Technologies Inc. Interposer with high bandwidth connections between a central processor and memory
CN113495517A (en) * 2021-07-28 2021-10-12 云翔赛博(北京)数字信息科技有限公司 Quick sensing and early warning method and system for screen plate falling of screening machine
US11262383B1 (en) 2018-09-26 2022-03-01 Microfabrica Inc. Probes having improved mechanical and/or electrical properties for making contact between electronic circuit elements and methods for making
US20220151095A1 (en) * 2020-11-11 2022-05-12 TE Connectivity Services Gmbh Electronic assembly including a compression assembly for cable connector modules

Families Citing this family (66)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9276336B2 (en) 2009-05-28 2016-03-01 Hsio Technologies, Llc Metalized pad to electrical contact interface
WO2014011232A1 (en) 2012-07-12 2014-01-16 Hsio Technologies, Llc Semiconductor socket with direct selective metalization
US8955215B2 (en) * 2009-05-28 2015-02-17 Hsio Technologies, Llc High performance surface mount electrical interconnect
US9196980B2 (en) 2009-06-02 2015-11-24 Hsio Technologies, Llc High performance surface mount electrical interconnect with external biased normal force loading
US8928344B2 (en) 2009-06-02 2015-01-06 Hsio Technologies, Llc Compliant printed circuit socket diagnostic tool
US9613841B2 (en) 2009-06-02 2017-04-04 Hsio Technologies, Llc Area array semiconductor device package interconnect structure with optional package-to-package or flexible circuit to package connection
US9231328B2 (en) 2009-06-02 2016-01-05 Hsio Technologies, Llc Resilient conductive electrical interconnect
WO2013036565A1 (en) 2011-09-08 2013-03-14 Hsio Technologies, Llc Direct metalization of electrical circuit structures
US8912812B2 (en) 2009-06-02 2014-12-16 Hsio Technologies, Llc Compliant printed circuit wafer probe diagnostic tool
US8610265B2 (en) * 2009-06-02 2013-12-17 Hsio Technologies, Llc Compliant core peripheral lead semiconductor test socket
WO2010141264A1 (en) 2009-06-03 2010-12-09 Hsio Technologies, Llc Compliant wafer level probe assembly
US8789272B2 (en) 2009-06-02 2014-07-29 Hsio Technologies, Llc Method of making a compliant printed circuit peripheral lead semiconductor test socket
US9320133B2 (en) 2009-06-02 2016-04-19 Hsio Technologies, Llc Electrical interconnect IC device socket
US8970031B2 (en) 2009-06-16 2015-03-03 Hsio Technologies, Llc Semiconductor die terminal
US9093767B2 (en) 2009-06-02 2015-07-28 Hsio Technologies, Llc High performance surface mount electrical interconnect
US9930775B2 (en) 2009-06-02 2018-03-27 Hsio Technologies, Llc Copper pillar full metal via electrical circuit structure
US9277654B2 (en) 2009-06-02 2016-03-01 Hsio Technologies, Llc Composite polymer-metal electrical contacts
US9276339B2 (en) 2009-06-02 2016-03-01 Hsio Technologies, Llc Electrical interconnect IC device socket
US9414500B2 (en) 2009-06-02 2016-08-09 Hsio Technologies, Llc Compliant printed flexible circuit
WO2010141266A1 (en) 2009-06-02 2010-12-09 Hsio Technologies, Llc Compliant printed circuit peripheral lead semiconductor package
US9054097B2 (en) 2009-06-02 2015-06-09 Hsio Technologies, Llc Compliant printed circuit area array semiconductor device package
US9136196B2 (en) 2009-06-02 2015-09-15 Hsio Technologies, Llc Compliant printed circuit wafer level semiconductor package
US8987886B2 (en) 2009-06-02 2015-03-24 Hsio Technologies, Llc Copper pillar full metal via electrical circuit structure
WO2012061008A1 (en) 2010-10-25 2012-05-10 Hsio Technologies, Llc High performance electrical circuit structure
US9184527B2 (en) 2009-06-02 2015-11-10 Hsio Technologies, Llc Electrical connector insulator housing
WO2011002712A1 (en) 2009-06-29 2011-01-06 Hsio Technologies, Llc Singulated semiconductor device separable electrical interconnect
US9184145B2 (en) 2009-06-02 2015-11-10 Hsio Technologies, Llc Semiconductor device package adapter
WO2014011226A1 (en) 2012-07-10 2014-01-16 Hsio Technologies, Llc Hybrid printed circuit assembly with low density main core and embedded high density circuit regions
US9318862B2 (en) 2009-06-02 2016-04-19 Hsio Technologies, Llc Method of making an electronic interconnect
US8988093B2 (en) 2009-06-02 2015-03-24 Hsio Technologies, Llc Bumped semiconductor wafer or die level electrical interconnect
WO2010141296A1 (en) 2009-06-02 2010-12-09 Hsio Technologies, Llc Compliant printed circuit semiconductor package
US8525346B2 (en) 2009-06-02 2013-09-03 Hsio Technologies, Llc Compliant conductive nano-particle electrical interconnect
US8981568B2 (en) 2009-06-16 2015-03-17 Hsio Technologies, Llc Simulated wirebond semiconductor package
US9320144B2 (en) 2009-06-17 2016-04-19 Hsio Technologies, Llc Method of forming a semiconductor socket
US8981809B2 (en) 2009-06-29 2015-03-17 Hsio Technologies, Llc Compliant printed circuit semiconductor tester interface
KR101120987B1 (en) * 2009-07-08 2012-03-06 주식회사 에이엠에스티 Probe Card
US8758067B2 (en) 2010-06-03 2014-06-24 Hsio Technologies, Llc Selective metalization of electrical connector or socket housing
US9689897B2 (en) 2010-06-03 2017-06-27 Hsio Technologies, Llc Performance enhanced semiconductor socket
US10159154B2 (en) 2010-06-03 2018-12-18 Hsio Technologies, Llc Fusion bonded liquid crystal polymer circuit structure
US9350093B2 (en) 2010-06-03 2016-05-24 Hsio Technologies, Llc Selective metalization of electrical connector or socket housing
JP2012042330A (en) * 2010-08-19 2012-03-01 Micronics Japan Co Ltd Manufacturing method of probe card
JP5487050B2 (en) * 2010-08-19 2014-05-07 株式会社日本マイクロニクス Probe card manufacturing method
KR101047537B1 (en) * 2010-12-08 2011-07-08 주식회사 에스디에이 Probe card
US8740209B2 (en) * 2012-02-22 2014-06-03 Expresslo Llc Method and apparatus for ex-situ lift-out specimen preparation
US9761520B2 (en) 2012-07-10 2017-09-12 Hsio Technologies, Llc Method of making an electrical connector having electrodeposited terminals
KR101439343B1 (en) 2013-04-18 2014-09-16 주식회사 아이에스시 Probe member for pogo pin
KR101439342B1 (en) 2013-04-18 2014-09-16 주식회사 아이에스시 Probe member for pogo pin
US10506722B2 (en) 2013-07-11 2019-12-10 Hsio Technologies, Llc Fusion bonded liquid crystal polymer electrical circuit structure
US10667410B2 (en) 2013-07-11 2020-05-26 Hsio Technologies, Llc Method of making a fusion bonded circuit structure
US20150061719A1 (en) * 2013-09-05 2015-03-05 Soulbrain Eng Co., Ltd. Vertical probe card for micro-bump probing
US9435855B2 (en) 2013-11-19 2016-09-06 Teradyne, Inc. Interconnect for transmitting signals between a device and a tester
US9594114B2 (en) 2014-06-26 2017-03-14 Teradyne, Inc. Structure for transmitting signals in an application space between a device under test and test electronics
US9755335B2 (en) 2015-03-18 2017-09-05 Hsio Technologies, Llc Low profile electrical interconnect with fusion bonded contact retention and solder wick reduction
US10068181B1 (en) 2015-04-27 2018-09-04 Rigetti & Co, Inc. Microwave integrated quantum circuits with cap wafer and methods for making the same
US20170330677A1 (en) * 2016-05-11 2017-11-16 Cascade Microtech, Inc. Space transformers, planarization layers for space transformers, methods of fabricating space transformers, and methods of planarizing space transformers
US10120020B2 (en) 2016-06-16 2018-11-06 Formfactor Beaverton, Inc. Probe head assemblies and probe systems for testing integrated circuit devices
WO2018004620A1 (en) * 2016-06-30 2018-01-04 Qian Zhiguo Bridge die design for high bandwidth memory interface
US9977052B2 (en) 2016-10-04 2018-05-22 Teradyne, Inc. Test fixture
US11121301B1 (en) 2017-06-19 2021-09-14 Rigetti & Co, Inc. Microwave integrated quantum circuits with cap wafers and their methods of manufacture
US11067603B2 (en) * 2018-04-30 2021-07-20 GITech Inc. Connector having contact members
US10677815B2 (en) 2018-06-08 2020-06-09 Teradyne, Inc. Test system having distributed resources
US11251171B2 (en) * 2018-06-13 2022-02-15 Intel Corporation Removable interposer
US11363746B2 (en) 2019-09-06 2022-06-14 Teradyne, Inc. EMI shielding for a signal trace
US11293974B2 (en) * 2019-09-27 2022-04-05 Taiwan Semiconductor Manufacturing Company, Ltd. System and method for semiconductor device testing
US11862901B2 (en) 2020-12-15 2024-01-02 Teradyne, Inc. Interposer
US11503732B1 (en) * 2021-04-30 2022-11-15 Te Connectivity Solutions Gmbh Socket alignment and retention system

Citations (99)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2923859A (en) * 1955-07-20 1960-02-02 Philco Corp Manufacture of electrical appliances with printed wiring panels
US3075282A (en) * 1959-07-24 1963-01-29 Bell Telephone Labor Inc Semiconductor device contact
US3227933A (en) * 1961-05-17 1966-01-04 Fairchild Camera Instr Co Diode and contact structure
US3296692A (en) * 1963-09-13 1967-01-10 Bell Telephone Labor Inc Thermocompression wire attachments to quartz crystals
US3368114A (en) * 1965-07-06 1968-02-06 Radiation Inc Microelectronic circuit packages with improved connection structure
US3373481A (en) * 1965-06-22 1968-03-19 Sperry Rand Corp Method of electrically interconnecting conductors
US3429040A (en) * 1965-06-18 1969-02-25 Ibm Method of joining a component to a substrate
US3493858A (en) * 1966-01-14 1970-02-03 Ibm Inflatable probe apparatus for uniformly contacting and testing microcircuits
US3555477A (en) * 1969-01-21 1971-01-12 Standard Int Corp Electrical inductor and method of making the same
US3567846A (en) * 1968-05-31 1971-03-02 Gen Cable Corp Metallic sheathed cables with roam cellular polyolefin insulation and method of making
US3636242A (en) * 1968-12-09 1972-01-18 Ericsson Telefon Ab L M An electric conductor wire
US3861135A (en) * 1973-02-08 1975-01-21 Chomerics Inc Electrical interconnector and method of making
US3862791A (en) * 1973-06-13 1975-01-28 Northern Electric Co Terminal pin block and method of making it
US3866119A (en) * 1973-09-10 1975-02-11 Probe Rite Inc Probe head-probing machine coupling adaptor
US3939414A (en) * 1974-01-28 1976-02-17 Electroglas, Inc. Micro-circuit test apparatus
US3940676A (en) * 1974-10-11 1976-02-24 Electroglas, Inc. Damping control for positioning apparatus
US3939559A (en) * 1972-10-03 1976-02-24 Western Electric Company, Inc. Methods of solid-phase bonding mating members through an interposed pre-shaped compliant medium
US3940786A (en) * 1974-02-22 1976-02-24 Amp Incorporated Device for connecting leadless integrated circuit package to a printed circuit board
US4001685A (en) * 1974-03-04 1977-01-04 Electroglas, Inc. Micro-circuit test probe
US4003621A (en) * 1975-06-16 1977-01-18 Technical Wire Products, Inc. Electrical connector employing conductive rectilinear elements
US4009485A (en) * 1974-12-23 1977-02-22 General Electric Company Semiconductor pellet assembly mounted on ceramic substrate
US4067104A (en) * 1977-02-24 1978-01-10 Rockwell International Corporation Method of fabricating an array of flexible metallic interconnects for coupling microelectronics components
US4132341A (en) * 1977-01-31 1979-01-02 Zenith Radio Corporation Hybrid circuit connector assembly
US4132706A (en) * 1974-06-21 1979-01-02 The Dow Chemical Company Latent catalysts for promoting reaction of epoxides with phenols and/or carboxylic acids
US4139936A (en) * 1977-07-05 1979-02-20 Hughes Aircraft Company Method of making hermetic coaxial cable
US4251772A (en) * 1978-12-26 1981-02-17 Pacific Western Systems Inc. Probe head for an automatic semiconductive wafer prober
US4312117A (en) * 1977-09-01 1982-01-26 Raytheon Company Integrated test and assembly device
US4374457A (en) * 1980-08-04 1983-02-22 Wiech Raymond E Jr Method of fabricating complex micro-circuit boards and substrates
US4434347A (en) * 1981-08-19 1984-02-28 Fairchild Camera And Instrument Corporation Lead frame wire bonding by preheating
US4563640A (en) * 1981-06-03 1986-01-07 Yoshiei Hasegawa Fixed probe board
US4567433A (en) * 1980-05-27 1986-01-28 Nihon Denshi Zairo Kabushiki Kaisha Complex probe card for testing a semiconductor wafer
US4566184A (en) * 1981-08-24 1986-01-28 Rockwell International Corporation Process for making a probe for high speed integrated circuits
US4634199A (en) * 1985-01-22 1987-01-06 Itt Corporation Connector assembly for making multiple connections in a thin space
US4641176A (en) * 1981-01-26 1987-02-03 Burroughs Corporation Semiconductor package with contact springs
US4640499A (en) * 1985-05-01 1987-02-03 The United States Of America As Represented By The Secretary Of The Air Force Hermetic chip carrier compliant soldering pads
US4642889A (en) * 1985-04-29 1987-02-17 Amp Incorporated Compliant interconnection and method therefor
US4719417A (en) * 1983-05-03 1988-01-12 Wentworth Laboratories, Inc. Multi-level test probe assembly for IC chips
US4724383A (en) * 1985-05-03 1988-02-09 Testsystems, Inc. PC board test fixture
US4727319A (en) * 1985-12-24 1988-02-23 Hughes Aircraft Company Apparatus for on-wafer testing of electrical circuits
US4795977A (en) * 1987-03-19 1989-01-03 Pacific Western Systems, Inc. Interface system for interfacing a device tester to a device under test
US4807021A (en) * 1986-03-10 1989-02-21 Kabushiki Kaisha Toshiba Semiconductor device having stacking structure
US4892122A (en) * 1988-12-19 1990-01-09 Micron Technology Inc. Probe pin alignment tool
US4897598A (en) * 1987-03-31 1990-01-30 Siemens Aktiengesellschaft Apparatus for electrical function testing of wiring matrices, particularly of printed circuit boards
US4899107A (en) * 1988-09-30 1990-02-06 Micron Technology, Inc. Discrete die burn-in for nonpackaged die
US4899106A (en) * 1987-08-18 1990-02-06 Hewlett Packard Company Personality board
US4899099A (en) * 1988-05-19 1990-02-06 Augat Inc. Flex dot wafer probe
US4901013A (en) * 1988-08-19 1990-02-13 American Telephone And Telegraph Company, At&T Bell Laboratories Apparatus having a buckling beam probe assembly
US4901011A (en) * 1988-11-04 1990-02-13 Tokyo Electron Limited Carrier for transferring plate-like objects one by one, a handling apparatus for loading or unloading the carrier, and a wafer probing machine fitted with the handling apparatus for the wafer carrier
US4900695A (en) * 1986-12-17 1990-02-13 Hitachi, Ltd. Semiconductor integrated circuit device and process for producing the same
US4903889A (en) * 1988-11-14 1990-02-27 Raychem Corporation Connection to a component for use in an electronics assembly
US4985676A (en) * 1989-02-17 1991-01-15 Tokyo Electron Limited Method and apparatus of performing probing test for electrically and sequentially testing semiconductor device patterns
US4989069A (en) * 1990-01-29 1991-01-29 Motorola, Inc. Semiconductor package having leads that break-away from supports
US4987781A (en) * 1989-05-03 1991-01-29 Sensym, Incorporated Accelerometer chip
US4995941A (en) * 1989-05-15 1991-02-26 Rogers Corporation Method of manufacture interconnect device
US5083697A (en) * 1990-02-14 1992-01-28 Difrancesco Louis Particle-enhanced joining of metal surfaces
US5086337A (en) * 1987-01-19 1992-02-04 Hitachi, Ltd. Connecting structure of electronic part and electronic device using the structure
US5086270A (en) * 1988-07-08 1992-02-04 Tokyo Electron Limited Probe apparatus
US5088007A (en) * 1991-04-04 1992-02-11 Motorola, Inc. Compliant solder interconnection
US5091694A (en) * 1989-01-31 1992-02-25 Tokyo Electron Limited Quartz probe apparatus
US5091692A (en) * 1990-01-11 1992-02-25 Tokyo Electron Limited Probing test device
US5090119A (en) * 1987-12-08 1992-02-25 Matsushita Electric Industrial Co., Ltd. Method of forming an electrical contact bump
US5177661A (en) * 1989-01-13 1993-01-05 Kopin Corporation SOI diaphgram sensor
US5189323A (en) * 1991-12-19 1993-02-23 The Trustees Of Princeton University Rotary, vertical-drive, tethered micromotor
US5278442A (en) * 1991-07-15 1994-01-11 Prinz Fritz B Electronic packages and smart structures formed by thermal spray deposition
US5278494A (en) * 1991-02-19 1994-01-11 Tokyo Electron Yamanashi Limited Wafer probing test machine
US5280236A (en) * 1991-07-23 1994-01-18 Seiko Electronic Components Ltd. IC test instrument
US5283104A (en) * 1991-03-20 1994-02-01 International Business Machines Corporation Via paste compositions and use thereof to form conductive vias in circuitized ceramic substrates
US5285082A (en) * 1989-11-08 1994-02-08 U.S. Philips Corporation Integrated test circuits having pads provided along scribe lines
US5285949A (en) * 1987-01-26 1994-02-15 Hitachi, Ltd. Wire-bonding method, wire-bonding apparatus, and semiconductor device produced by the wire-bonding method
US5288007A (en) * 1991-10-04 1994-02-22 International Business Machine Corporation Apparatus and methods for making simultaneous electrical connections
US5378971A (en) * 1990-11-30 1995-01-03 Tokyo Electron Limited Probe and a method of manufacturing the same
US5386110A (en) * 1991-05-20 1995-01-31 Olympus Optical Co., Ltd. Method of making cantilever chip for scanning probe microscope
US5386341A (en) * 1993-11-01 1995-01-31 Motorola, Inc. Flexible substrate folded in a U-shape with a rigidizer plate located in the notch of the U-shape
US5386344A (en) * 1993-01-26 1995-01-31 International Business Machines Corporation Flex circuit card elastomeric cable connector assembly
US5389873A (en) * 1992-06-05 1995-02-14 Mitsubishi Denki Kabushiki Kaisha Pressure contact chip and wafer testing device
US5391984A (en) * 1991-11-01 1995-02-21 Sgs-Thomson Microelectronics, Inc. Method and apparatus for testing integrated circuit devices
US5393375A (en) * 1992-02-03 1995-02-28 Cornell Research Foundation, Inc. Process for fabricating submicron single crystal electromechanical structures
US5481241A (en) * 1993-11-12 1996-01-02 Caddock Electronics, Inc. Film-type heat sink-mounted power resistor combination having only a thin encapsulant, and having an enlarged internal heat sink
US5483175A (en) * 1992-04-10 1996-01-09 Micron Technology, Inc. Method for circuits connection for wafer level burning and testing of individual dies on semiconductor wafer
US5485304A (en) * 1994-07-29 1996-01-16 Texas Instruments, Inc. Support posts for micro-mechanical devices
US5489552A (en) * 1994-12-30 1996-02-06 At&T Corp. Multiple layer tungsten deposition process
US5489749A (en) * 1992-07-24 1996-02-06 Tessera, Inc. Semiconductor connection components and method with releasable lead support
US5490034A (en) * 1989-01-13 1996-02-06 Kopin Corporation SOI actuators and microsensors
US5491302A (en) * 1994-09-19 1996-02-13 Tessera, Inc. Microelectronic bonding with lead motion
US5592037A (en) * 1993-04-05 1997-01-07 Ford Motor Company Analog display device with micro-motor drive means
US5591910A (en) * 1994-06-03 1997-01-07 Texas Instruments Incorporated Accelerometer
US5590460A (en) * 1994-07-19 1997-01-07 Tessera, Inc. Method of making multilayer circuit
US5594357A (en) * 1993-05-19 1997-01-14 Tokyo Electron Limited Testing apparatus and connection method for the testing apparatus
US5596194A (en) * 1994-08-19 1997-01-21 Hughes Aircraft Company Single-wafer tunneling sensor and low-cost IC manufacturing method
US5596219A (en) * 1994-05-25 1997-01-21 Siemens Aktiengesellschaft Thermal sensor/actuator in semiconductor material
US5597470A (en) * 1995-06-18 1997-01-28 Tessera, Inc. Method for making a flexible lead for a microelectronic device
US5601740A (en) * 1993-11-16 1997-02-11 Formfactor, Inc. Method and apparatus for wirebonding, for severing bond wires, and for forming balls on the ends of bond wires
US5605844A (en) * 1995-03-31 1997-02-25 Matsushita Electric Industrial Co., Ltd. Inspecting method for semiconductor devices
US5705932A (en) * 1995-10-10 1998-01-06 Xilinx, Inc. System for expanding space provided by test computer to test multiple integrated circuits simultaneously
US5710466A (en) * 1995-06-19 1998-01-20 Georgia Tech Research Corporation Fully integrated magnetic micromotors and methods for their fabrication
US5719073A (en) * 1993-02-04 1998-02-17 Cornell Research Foundation, Inc. Microstructures and single mask, single-crystal process for fabrication thereof
US5859539A (en) * 1990-08-29 1999-01-12 Micron Technology, Inc. Universal wafer carrier for wafer level die burn-in
US5871158A (en) * 1997-01-27 1999-02-16 The University Of Utah Research Foundation Methods for preparing devices having metallic hollow microchannels on planar substrate surfaces
US5872459A (en) * 1990-10-31 1999-02-16 Hughes Aircraft Company Method of testing integrated circuits

Family Cites Families (681)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3258736A (en) * 1966-06-28 Electrical connector
US2429222A (en) 1943-06-05 1947-10-21 Bell Telephone Labor Inc Method of making contact wires
NL113327C (en) 1956-10-31 1900-01-01
US3202489A (en) * 1959-12-01 1965-08-24 Hughes Aircraft Co Gold-aluminum alloy bond electrode attachment
US2967216A (en) * 1960-03-08 1961-01-03 Henry S Zablocki Contact making assembly
US3070650A (en) 1960-09-23 1962-12-25 Sanders Associates Inc Solder connection for electrical circuits
US3047683A (en) * 1961-03-22 1962-07-31 Jr Bernard Edward Shlesinger Multiple contact switch
US3266137A (en) * 1962-06-07 1966-08-16 Hughes Aircraft Co Metal ball connection to crystals
US3217283A (en) 1962-12-26 1965-11-09 Amp Inc Miniature printed circuit pinboard
US3214563A (en) 1963-03-28 1965-10-26 North American Aviation Inc Electrical drilling
US3281751A (en) 1963-08-30 1966-10-25 Raymond H Blair Spring connector for printed circuit board
US3286340A (en) 1964-02-28 1966-11-22 Philco Corp Fabrication of semiconductor units
DE1514304A1 (en) * 1964-04-03 1969-05-14 Philco Ford Corp Semiconductor device and manufacturing process therefor
US3344228A (en) * 1964-11-19 1967-09-26 Thermal barriers for electric cables
US3381081A (en) * 1965-04-16 1968-04-30 Cts Corp Electrical connection and method of making the same
FR1483574A (en) * 1965-06-24 1967-09-06
US3467765A (en) * 1965-10-04 1969-09-16 Contemporary Research Inc Solder composition
US3397451A (en) * 1966-04-06 1968-08-20 Western Electric Co Sequential wire and articlebonding methods
US3517438A (en) * 1966-05-12 1970-06-30 Ibm Method of packaging a circuit module and joining same to a circuit substrate
NL6613526A (en) 1966-09-26 1968-03-27
US3460238A (en) * 1967-04-20 1969-08-12 Motorola Inc Wire severing in wire bonding machines
US3835530A (en) 1967-06-05 1974-09-17 Texas Instruments Inc Method of making semiconductor devices
US3509270A (en) * 1968-04-08 1970-04-28 Ney Co J M Interconnection for printed circuits and method of making same
US3550645A (en) 1968-10-03 1970-12-29 Photocircuits Corp Wire wound armature,method and apparatus for making same
US3590480A (en) * 1968-10-03 1971-07-06 Theodore H Johnson Jr Method of manufacturing a pulse transformer package
US3826984A (en) 1969-02-28 1974-07-30 Licentia Gmbh Measuring device for the dynamic measurement of semiconductor parameters and method of making such a device
US3623649A (en) 1969-06-09 1971-11-30 Gen Motors Corp Wedge bonding tool for the attachment of semiconductor leads
US3871014A (en) 1969-08-14 1975-03-11 Ibm Flip chip module with non-uniform solder wettable areas on the substrate
US3871015A (en) 1969-08-14 1975-03-11 Ibm Flip chip module with non-uniform connector joints
US3591839A (en) * 1969-08-27 1971-07-06 Siliconix Inc Micro-electronic circuit with novel hermetic sealing structure and method of manufacture
US3569610A (en) * 1969-10-15 1971-03-09 Gen Cable Corp Ethylene-propylene rubber insulated cable with cross-linked polyethylene strand shielding
US3623127A (en) 1969-11-03 1971-11-23 Ashley C Glenn Electrical printed circuit switching device
JPS4919634B1 (en) 1969-12-29 1974-05-18
US3676776A (en) 1970-01-19 1972-07-11 Siemens Ag Testing probe construction
US3616532A (en) 1970-02-02 1971-11-02 Sperry Rand Corp Multilayer printed circuit electrical interconnection device
US3654585A (en) 1970-03-11 1972-04-04 Brooks Research And Mfg Inc Coordinate conversion for the testing of printed circuit boards
DE2119567C2 (en) 1970-05-05 1983-07-14 International Computers Ltd., London Electrical connection device and method for making the same
US3663920A (en) 1970-07-27 1972-05-16 Burndy Corp Mounting for integrated circuits
US3702439A (en) 1970-08-12 1972-11-07 Bell Telephone Labor Inc Low impedance fixed point test probe
US3680037A (en) 1970-11-05 1972-07-25 Tech Wire Prod Inc Electrical interconnector
US3753665A (en) 1970-11-12 1973-08-21 Gen Electric Magnetic film plated wire
US3844909A (en) 1970-11-12 1974-10-29 Gen Electric Magnetic film plated wire and substrates therefor
US3894671A (en) 1971-01-06 1975-07-15 Kulicke & Soffa Ind Inc Semiconductor wire bonder
GB1387587A (en) 1971-07-22 1975-03-19 Plessey Co Ltd Electrical interconnectors and connector assemblies
US3917900A (en) 1971-07-26 1975-11-04 Anaconda Co Electric cable with expanded-metal shield and method of making
US3832632A (en) 1971-11-22 1974-08-27 F Ardezzone Multi-point probe head assembly
US3771110A (en) 1971-11-23 1973-11-06 Walton Prod Inc Electrical contact pins
US3714384A (en) 1971-11-24 1973-01-30 Exxon Production Research Co Subsea electric connector system and procedure for use
US3719981A (en) 1971-11-24 1973-03-13 Rca Corp Method of joining solder balls to solder bumps
CA954635A (en) 1972-06-06 1974-09-10 Microsystems International Limited Mounting leads and method of fabrication
DE2228703A1 (en) 1972-06-13 1974-01-10 Licentia Gmbh PROCESS FOR MANUFACTURING A SPECIFIED SOLDER THICKNESS IN THE MANUFACTURING OF SEMI-CONDUCTOR COMPONENTS
DE2232794B1 (en) 1972-07-04 1973-01-25 Matsuo Electric Co., Ltd., Toyonaka, Osaka (Japan) Plate-shaped electronic component
CA948705A (en) 1972-07-28 1974-06-04 Robert C. Cook Method for making an integrated circuit apparatus
US3849872A (en) 1972-10-24 1974-11-26 Ibm Contacting integrated circuit chip terminal through the wafer kerf
US3811186A (en) 1972-12-11 1974-05-21 Ibm Method of aligning and attaching circuit devices on a substrate
US3806801A (en) * 1972-12-26 1974-04-23 Ibm Probe contactor having buckling beam probes
US3911361A (en) 1974-06-28 1975-10-07 Ibm Coaxial array space transformer
US3842189A (en) 1973-01-08 1974-10-15 Rca Corp Contact array and method of making the same
US3795884A (en) 1973-03-06 1974-03-05 Amp Inc Electrical connector formed from coil spring
US4032058A (en) 1973-06-29 1977-06-28 Ibm Corporation Beam-lead integrated circuit structure and method for making the same including automatic registration of beam-leads with corresponding dielectric substrate leads
GB1446196A (en) 1973-08-24 1976-08-18 Plessey Co Ltd Electrical leaf-spring contact pile-ups
US3891924A (en) 1973-09-10 1975-06-24 Probe Rite Inc Adjustable multi-point probe head assembly
US3873173A (en) 1973-10-05 1975-03-25 Itt Electrical connector assembly
US4034293A (en) 1974-03-04 1977-07-05 Electroglas, Inc. Micro-circuit test probe
US3952410A (en) * 1974-03-28 1976-04-27 Xynetics, Inc. Probe card including a multiplicity of probe contacts and method of making
US3926360A (en) 1974-05-28 1975-12-16 Burroughs Corp Method of attaching a flexible printed circuit board to a rigid printed circuit board
US3921285A (en) 1974-07-15 1975-11-25 Ibm Method for joining microminiature components to a carrying structure
US4056777A (en) 1974-08-14 1977-11-01 Electroglas, Inc. Microcircuit test device with multi-axes probe control
US3904262A (en) 1974-09-27 1975-09-09 John M Cutchaw Connector for leadless integrated circuit packages
US3941916A (en) 1974-12-26 1976-03-02 Burroughs Corporation Electronic circuit package and method of brazing
US4038599A (en) * 1974-12-30 1977-07-26 International Business Machines Corporation High density wafer contacting and test system
US3982320A (en) 1975-02-05 1976-09-28 Technical Wire Products, Inc. Method of making electrically conductive connector
US3963986A (en) 1975-02-10 1976-06-15 International Business Machines Corporation Programmable interface contactor structure
DE2508702B2 (en) 1975-02-28 1980-02-07 Draloric Electronic Gmbh, 8500 Nuernberg Electrical component
US4123706A (en) 1975-03-03 1978-10-31 Electroglas, Inc. Probe construction
US3984166A (en) 1975-05-07 1976-10-05 Burroughs Corporation Semiconductor device package having lead frame structure with integral spring contacts
US3991463A (en) 1975-05-19 1976-11-16 Chomerics, Inc. Method of forming an interconnector
US4025143A (en) 1975-06-10 1977-05-24 Rozmus John J Electrical contacts
JPS5851425B2 (en) 1975-08-22 1983-11-16 株式会社日立製作所 Hand tie souchi
US3994552A (en) 1975-10-01 1976-11-30 International Telephone And Telegraph Corporation Submersible pipe electrical cable assembly
DE2608250C3 (en) 1976-02-28 1985-06-05 Telefunken electronic GmbH, 7100 Heilbronn Method for thermocompression joining of metal connection contacts located on semiconductor bodies with associated housing connection parts and device for carrying out the method
US4080722A (en) 1976-03-22 1978-03-28 Rca Corporation Method of manufacturing semiconductor devices having a copper heat capacitor and/or copper heat sink
DE2617465C3 (en) 1976-04-21 1978-10-19 Siemens Ag, 1000 Berlin Und 8000 Muenchen Electric coil and process for its manufacture
US4027935A (en) 1976-06-21 1977-06-07 International Business Machines Corporation Contact for an electrical contactor assembly
US4085502A (en) 1977-04-12 1978-04-25 Advanced Circuit Technology, Inc. Jumper cable
US4034468A (en) 1976-09-03 1977-07-12 Ibm Corporation Method for making conduction-cooled circuit package
JPS53149763A (en) 1977-06-01 1978-12-27 Citizen Watch Co Ltd Mounting method of semiconductor integrate circuit
US4161692A (en) * 1977-07-18 1979-07-17 Cerprobe Corporation Probe device for integrated circuit wafers
US4155615A (en) 1978-01-24 1979-05-22 Amp Incorporated Multi-contact connector for ceramic substrate packages and the like
US4195259A (en) 1978-04-04 1980-03-25 Texas Instruments Incorporated Multiprobe test system and method of using same
US4177554A (en) 1978-04-26 1979-12-11 Western Electric Co., Inc. Assembling leads to a substrate
US4326663A (en) 1978-07-20 1982-04-27 Eltec Instruments, Inc. Pyroelectric detector
JPS5555985U (en) 1978-10-12 1980-04-16
US4225900A (en) 1978-10-25 1980-09-30 Raytheon Company Integrated circuit device package interconnect means
US4216350A (en) 1978-11-01 1980-08-05 Burroughs Corporation Multiple solder pre-form with non-fusible web
US4231154A (en) 1979-01-10 1980-11-04 International Business Machines Corporation Electronic package assembly method
US4354310A (en) 1979-03-22 1982-10-19 Hatton Richard L Method of making inductance
US4278311A (en) 1979-04-06 1981-07-14 Amp Incorporated Surface to surface connector
JPS568081U (en) 1979-06-29 1981-01-23
US4307928A (en) 1979-08-17 1981-12-29 Petlock Jr William Bellows-type electrical test contact
US4357062A (en) 1979-12-10 1982-11-02 John Fluke Mfg. Co., Inc. Universal circuit board test fixture
US4272140A (en) 1979-12-19 1981-06-09 Gte Automatic Electric Laboratories Incorporated Arrangement for mounting dual-in-line packaged integrated circuits to thick/thin film circuits
US4281449A (en) 1979-12-21 1981-08-04 Harris Corporation Method for qualifying biased burn-in integrated circuits on a wafer level
US4332341A (en) 1979-12-26 1982-06-01 Bell Telephone Laboratories, Incorporated Fabrication of circuit packages using solid phase solder bonding
US4322778A (en) 1980-01-25 1982-03-30 International Business Machines Corp. High performance semiconductor package assembly
US4338621A (en) 1980-02-04 1982-07-06 Burroughs Corporation Hermetic integrated circuit package for high density high power applications
SU1003396A1 (en) 1980-02-08 1983-03-07 Институт коллоидной химии и химии воды АН УССР Electric connector
JPS56116282A (en) 1980-02-19 1981-09-11 Sharp Kk Electronic part with plural terminals
US4417392A (en) 1980-05-15 1983-11-29 Cts Corporation Process of making multi-layer ceramic package
US4396935A (en) 1980-10-06 1983-08-02 Ncr Corporation VLSI Packaging system
GB2086163B (en) 1980-10-20 1985-02-27 Philips Electronic Associated Microwave detector arrangement
US4358175A (en) 1980-11-03 1982-11-09 Burroughs Corporation Connector for pin type integrated circuit packages
US4358326A (en) 1980-11-03 1982-11-09 International Business Machines Corporation Epitaxially extended polycrystalline structures utilizing a predeposit of amorphous silicon with subsequent annealing
US4528500A (en) 1980-11-25 1985-07-09 Lightbody James D Apparatus and method for testing circuit boards
US4418857A (en) 1980-12-31 1983-12-06 International Business Machines Corp. High melting point process for Au:Sn:80:20 brazing alloy for chip carriers
US4422568A (en) 1981-01-12 1983-12-27 Kulicke And Soffa Industries, Inc. Method of making constant bonding wire tail lengths
NL184184C (en) 1981-03-20 1989-05-01 Philips Nv METHOD FOR APPLYING CONTACT INCREASES TO CONTACT PLACES OF AN ELECTRONIC MICROCKETES
US4423376A (en) 1981-03-20 1983-12-27 International Business Machines Corporation Contact probe assembly having rotatable contacting probe elements
US4466184A (en) 1981-04-21 1984-08-21 General Dynamics, Pomona Division Method of making pressure point contact system
US4407007A (en) 1981-05-28 1983-09-27 International Business Machines Corporation Process and structure for minimizing delamination in the fabrication of multi-layer ceramic substrate
US4506215A (en) 1981-06-30 1985-03-19 International Business Machines Corporation Modular test probe
JPS5929151B2 (en) * 1981-08-03 1984-07-18 日本電子材料株式会社 Semiconductor wafer testing equipment
US4419818A (en) 1981-10-26 1983-12-13 Amp Incorporated Method for manufacturing substrate with selectively trimmable resistors between signal leads and ground structure
US4402450A (en) 1981-08-21 1983-09-06 Western Electric Company, Inc. Adapting contacts for connection thereto
JPS5842262A (en) 1981-09-07 1983-03-11 Toshiba Corp Connection of lead wire for hybrid integrated circuit
DE3280233D1 (en) 1981-09-11 1990-10-04 Toshiba Kawasaki Kk METHOD FOR PRODUCING A SUBSTRATE FOR MULTI-LAYER SWITCHING.
DE3176140D1 (en) 1981-10-30 1987-05-27 Ibm Deutschland Contact device for the detachable connection of electrical components
US4447857A (en) 1981-12-09 1984-05-08 International Business Machines Corporation Substrate with multiple type connections
DE3173078D1 (en) 1981-12-29 1986-01-09 Ibm Soldering method of pins to eyelets of conductors formed on a ceramic substrate
US4453176A (en) 1981-12-31 1984-06-05 International Business Machines Corporation LSI Chip carrier with buried repairable capacitor with low inductance leads
US4523133A (en) * 1982-01-13 1985-06-11 Computer Peripherals Inc. Tape transport system with tension sensing bearings
US4532152A (en) 1982-03-05 1985-07-30 Elarde Vito D Fabrication of a printed circuit board with metal-filled channels
US4412642A (en) 1982-03-15 1983-11-01 Western Electric Co., Inc. Cast solder leads for leadless semiconductor circuits
JPS58173790A (en) 1982-04-06 1983-10-12 シチズン時計株式会社 Connection structure of display unit and semiconductor device
US4508405A (en) 1982-04-29 1985-04-02 Augat Inc. Electronic socket having spring probe contacts
US4488111A (en) 1982-06-01 1984-12-11 At&T Technologies, Inc. Coupling devices for operations such as testing
US4532003A (en) * 1982-08-09 1985-07-30 Harris Corporation Method of fabrication bipolar transistor with improved base collector breakdown voltage and collector series resistance
JPS5938621A (en) 1982-08-27 1984-03-02 Nissan Motor Co Ltd Analyzing device for vibration
US4536470A (en) * 1982-09-07 1985-08-20 International Business Machines Corporation Method and apparatus for making a mask conforming to a ceramic substrate metallization pattern
US4623839A (en) 1982-09-17 1986-11-18 Angliatech Limited Probe device for testing an integrated circuit
US5129143A (en) 1982-11-29 1992-07-14 Amp Incorporated Durable plating for electrical contact terminals
US4442938A (en) 1983-03-22 1984-04-17 Advanced Interconnections Socket terminal positioning method and construction
US4599559A (en) 1983-05-03 1986-07-08 Wentworth Laboratories, Inc. Test probe assembly for IC chips
JPS59205105A (en) 1983-05-07 1984-11-20 住友電気工業株式会社 Conductive composite material
US4567432A (en) 1983-06-09 1986-01-28 Texas Instruments Incorporated Apparatus for testing integrated circuits
US4513355A (en) 1983-06-15 1985-04-23 Motorola, Inc. Metallization and bonding means and method for VLSI packages
US4606931A (en) 1983-06-27 1986-08-19 International Business Machines Corporation Lift-off masking method
US4664309A (en) 1983-06-30 1987-05-12 Raychem Corporation Chip mounting device
US4705205A (en) 1983-06-30 1987-11-10 Raychem Corporation Chip carrier mounting device
US4553192A (en) 1983-08-25 1985-11-12 International Business Machines Corporation High density planar interconnected integrated circuit package
US4615573A (en) 1983-10-28 1986-10-07 Honeywell Inc. Spring finger interconnect for IC chip carrier
US4677458A (en) 1983-11-04 1987-06-30 Control Data Corporation Ceramic IC package attachment apparatus
US4545610A (en) 1983-11-25 1985-10-08 International Business Machines Corporation Method for forming elongated solder connections between a semiconductor device and a supporting substrate
US4751199A (en) 1983-12-06 1988-06-14 Fairchild Semiconductor Corporation Process of forming a compliant lead frame for array-type semiconductor packages
US4520561A (en) 1983-12-16 1985-06-04 Rca Corporation Method of fabricating an electronic circuit including an aperture through the substrate thereof
US4597522A (en) 1983-12-26 1986-07-01 Kabushiki Kaisha Toshiba Wire bonding method and device
US4581291A (en) 1983-12-29 1986-04-08 Bongianni Wayne L Microminiature coaxial cable and methods manufacture
US4626066A (en) 1983-12-30 1986-12-02 At&T Bell Laboratories Optical coupling device utilizing a mirror and cantilevered arm
US4604910A (en) 1984-02-22 1986-08-12 Kla Instruments Corporation Apparatus for accurately positioning an object at each of two locations
US4595794A (en) 1984-03-19 1986-06-17 At&T Bell Laboratories Component mounting apparatus
US4597617A (en) 1984-03-19 1986-07-01 Tektronix, Inc. Pressure interconnect package for integrated circuits
US4548451A (en) * 1984-04-27 1985-10-22 International Business Machines Corporation Pinless connector interposer and method for making the same
US4667219A (en) 1984-04-27 1987-05-19 Trilogy Computer Development Partners, Ltd. Semiconductor chip interface
US4697143A (en) 1984-04-30 1987-09-29 Cascade Microtech, Inc. Wafer probe
US4959515A (en) 1984-05-01 1990-09-25 The Foxboro Company Micromechanical electric shunt and encoding devices made therefrom
US4674180A (en) 1984-05-01 1987-06-23 The Foxboro Company Method of making a micromechanical electric shunt
US4593958A (en) 1984-05-04 1986-06-10 Kabushiki Kaisha Toshiba Socket for baseless lamp
US4774462A (en) 1984-06-11 1988-09-27 Black Thomas J Automatic test system
FR2565737B3 (en) 1984-06-12 1986-09-19 Feinmetall Gmbh CONTACT ELEMENT FOR A TEST ADAPTER FOR PERFORMING ELECTRICAL TESTS OF WORKPIECES IN PARTICULAR OF PRINTED CIRCUITS
DK291184D0 (en) 1984-06-13 1984-06-13 Boeegh Petersen Allan METHOD AND DEVICE FOR TESTING CIRCUIT PLATES
US4622514A (en) 1984-06-15 1986-11-11 Ibm Multiple mode buckling beam probe assembly
JPS6132490A (en) 1984-07-24 1986-02-15 富士通株式会社 Mounting structure of flat lead package type electronic part
US4600138A (en) 1984-07-25 1986-07-15 Hughes Aircraft Company Bonding tool and clamp assembly and wire handling method
DE3577371D1 (en) 1984-07-27 1990-05-31 Toshiba Kawasaki Kk APPARATUS FOR PRODUCING A SEMICONDUCTOR ARRANGEMENT.
JPS6149432A (en) 1984-08-18 1986-03-11 Matsushita Electric Ind Co Ltd Manufacture of semiconductor device
US4593243A (en) 1984-08-29 1986-06-03 Magnavox Government And Industrial Electronics Company Coplanar and stripline probe card apparatus
US4734046A (en) * 1984-09-21 1988-03-29 International Business Machines Corporation Coaxial converter with resilient terminal
GB2167228B (en) 1984-10-11 1988-05-05 Anamartic Ltd Integrated circuit package
DE3536908A1 (en) 1984-10-18 1986-04-24 Sanyo Electric Co., Ltd., Moriguchi, Osaka INDUCTIVE ELEMENT AND METHOD FOR PRODUCING THE SAME
DE3442131A1 (en) 1984-11-17 1986-05-22 Messerschmitt-Bölkow-Blohm GmbH, 8012 Ottobrunn METHOD FOR ENCODING MICROELECTRONIC SEMICONDUCTOR AND LAYER CIRCUITS
US4616404A (en) 1984-11-30 1986-10-14 Advanced Micro Devices, Inc. Method of making improved lateral polysilicon diode by treating plasma etched sidewalls to remove defects
US4659437A (en) 1985-01-19 1987-04-21 Tokusen Kogyo Kabushiki Kaisha Method of thermal diffusion alloy plating for steel wire on continuous basis
US4673967A (en) 1985-01-29 1987-06-16 Texas Instruments Incorporated Surface mounted system for leaded semiconductor devices
US4650545A (en) * 1985-02-19 1987-03-17 Tektronix, Inc. Polyimide embedded conductor process
US4665360A (en) * 1985-03-11 1987-05-12 Eaton Corporation Docking apparatus
US4628410A (en) 1985-04-10 1986-12-09 Itt Corporation Surface mounting connector
US4837622A (en) 1985-05-10 1989-06-06 Micro-Probe, Inc. High density probe card
US4757256A (en) * 1985-05-10 1988-07-12 Micro-Probe, Inc. High density probe card
US4647959A (en) 1985-05-20 1987-03-03 Tektronix, Inc. Integrated circuit package, and method of forming an integrated circuit package
FR2583254A1 (en) 1985-06-10 1986-12-12 Thevenin Gilles PANEL FOR MOUNTING REMOVABLE ELEMENTS, ESPECIALLY FOR EDUCATIONAL TOYS
JPS61287155A (en) 1985-06-14 1986-12-17 Hitachi Ltd Semiconductor device
US4647126A (en) 1985-06-17 1987-03-03 Sperry Corporation Compliant lead clip
US4780836A (en) 1985-08-14 1988-10-25 Kabushiki Kaisha Toshiba Method of testing semiconductor devices using a probe card
US4661192A (en) 1985-08-22 1987-04-28 Motorola, Inc. Low cost integrated circuit bonding process
US4746857A (en) 1985-09-13 1988-05-24 Danippon Screen Mfg. Co. Ltd. Probing apparatus for measuring electrical characteristics of semiconductor device formed on wafer
JPS6273650A (en) 1985-09-27 1987-04-04 Hitachi Ltd Electrical part
US4646435A (en) 1985-10-04 1987-03-03 Raychem Corporation Chip carrier alignment device and alignment method
US5917707A (en) 1993-11-16 1999-06-29 Formfactor, Inc. Flexible contact structure with an electrically conductive shell
US5476211A (en) 1993-11-16 1995-12-19 Form Factor, Inc. Method of manufacturing electrical contacts, using a sacrificial member
US6330164B1 (en) 1985-10-18 2001-12-11 Formfactor, Inc. Interconnect assemblies and methods including ancillary electronic component connected in immediate proximity of semiconductor device
US5829128A (en) 1993-11-16 1998-11-03 Formfactor, Inc. Method of mounting resilient contact structures to semiconductor devices
US4674671A (en) 1985-11-04 1987-06-23 Olin Corporation Thermosonic palladium lead wire bonding
JPS62123707A (en) 1985-11-22 1987-06-05 株式会社村田製作所 Manufacture of electronic parts
AT385932B (en) 1985-12-13 1988-06-10 Neumayer Karl BAND OR WIRE SHAPED MATERIAL
US4700473A (en) 1986-01-03 1987-10-20 Motorola Inc. Method of making an ultra high density pad array chip carrier
US4793814A (en) 1986-07-21 1988-12-27 Rogers Corporation Electrical circuit board interconnect
US4733172A (en) 1986-03-08 1988-03-22 Trw Inc. Apparatus for testing I.C. chip
US4829153A (en) 1986-04-28 1989-05-09 Battelle Memorial Institute Welding arc initiator
US4816754A (en) 1986-04-29 1989-03-28 International Business Machines Corporation Contactor and probe assembly for electrical test apparatus
US4866504A (en) 1986-05-05 1989-09-12 Itt Corporation Direct interconnection for use between a semiconductor and a pin connector or the like
US4866507A (en) * 1986-05-19 1989-09-12 International Business Machines Corporation Module for packaging semiconductor integrated circuit chips on a base substrate
DE3679319D1 (en) 1986-05-27 1991-06-20 Ibm STORAGE UNIT WITH DIRECT ACCESS.
US4878611A (en) 1986-05-30 1989-11-07 American Telephone And Telegraph Company, At&T Bell Laboratories Process for controlling solder joint geometry when surface mounting a leadless integrated circuit package on a substrate
JPS6341037A (en) 1986-08-06 1988-02-22 Mitsubishi Electric Corp Wire bonding device
EP0256541A3 (en) 1986-08-19 1990-03-14 Feinmetall Gesellschaft mit beschrÀ¤nkter Haftung Contacting device
US4752590A (en) 1986-08-20 1988-06-21 Bell Telephone Laboratories, Incorporated Method of producing SOI devices
US4943767A (en) 1986-08-21 1990-07-24 Tokyo Electron Limited Automatic wafer position aligning method for wafer prober
US4767344A (en) 1986-08-22 1988-08-30 Burndy Corporation Solder mounting of electrical contacts
US4891585A (en) * 1986-09-05 1990-01-02 Tektronix, Inc. Multiple lead probe for integrated circuits in wafer form
US4873123A (en) 1986-10-06 1989-10-10 International Business Machines Corporation Flexible electrical connection and method of making same
US4965515A (en) 1986-10-15 1990-10-23 Tokyo Electron Limited Apparatus and method of testing a semiconductor wafer
US4777564A (en) 1986-10-16 1988-10-11 Motorola, Inc. Leadform for use with surface mounted components
US4885126A (en) 1986-10-17 1989-12-05 Polonio John D Interconnection mechanisms for electronic components
US4970570A (en) 1986-10-28 1990-11-13 International Business Machines Corporation Use of tapered head pin design to improve the stress distribution in the braze joint
US4764723A (en) 1986-11-10 1988-08-16 Cascade Microtech, Inc. Wafer probe
US4811082A (en) 1986-11-12 1989-03-07 International Business Machines Corporation High performance integrated circuit packaging structure
EP0268181B1 (en) 1986-11-15 1992-07-29 Matsushita Electric Works, Ltd. Plastic molded pin grid chip carrier package
US4764848A (en) * 1986-11-24 1988-08-16 International Business Machines Corporation Surface mounted array strain relief device
US4814295A (en) 1986-11-26 1989-03-21 Northern Telecom Limited Mounting of semiconductor chips on a plastic substrate
JPH07112041B2 (en) 1986-12-03 1995-11-29 シャープ株式会社 Method for manufacturing semiconductor device
US5189507A (en) 1986-12-17 1993-02-23 Raychem Corporation Interconnection of electronic components
US4955523A (en) 1986-12-17 1990-09-11 Raychem Corporation Interconnection of electronic components
JP2533511B2 (en) 1987-01-19 1996-09-11 株式会社日立製作所 Electronic component connection structure and manufacturing method thereof
ES2017941B3 (en) 1987-01-20 1991-03-16 Litef Gmbh SPRING OF FLEXION AND PROCEDURE FOR ITS MANUFACTURE.
US4783719A (en) 1987-01-20 1988-11-08 Hughes Aircraft Company Test connector for electrical devices
US4816426A (en) 1987-02-19 1989-03-28 Olin Corporation Process for manufacturing plastic pin grid arrays and the product produced thereby
US4864227A (en) 1987-02-27 1989-09-05 Canon Kabushiki Kaisha Wafer prober
US4947481A (en) 1987-05-09 1990-08-07 Pioneer Electronic Corporation Information reader for disk player
US4983907A (en) 1987-05-14 1991-01-08 Intel Corporation Driven guard probe card
US5098305A (en) 1987-05-21 1992-03-24 Cray Research, Inc. Memory metal electrical connector
US5045975A (en) 1987-05-21 1991-09-03 Cray Computer Corporation Three dimensionally interconnected module assembly
US4740410A (en) 1987-05-28 1988-04-26 The Regents Of The University Of California Micromechanical elements and methods for their fabrication
US4813129A (en) 1987-06-19 1989-03-21 Hewlett-Packard Company Interconnect structure for PC boards and integrated circuits
US4931726A (en) 1987-06-22 1990-06-05 Hitachi, Ltd. Apparatus for testing semiconductor device
US4818823A (en) 1987-07-06 1989-04-04 Micro-Circuits, Inc. Adhesive component means for attaching electrical components to conductors
KR960010067B1 (en) 1987-08-07 1996-07-25 도오교오 에레구토론 가부시끼가이샤 Apparatus for turning over
JPS6461934A (en) * 1987-09-02 1989-03-08 Nippon Denso Co Semiconductor device and manufacture thereof
US5198752A (en) 1987-09-02 1993-03-30 Tokyo Electron Limited Electric probing-test machine having a cooling system
US4870356A (en) 1987-09-30 1989-09-26 Digital Equipment Corporation Multi-component test fixture
JPH0833433B2 (en) 1987-11-30 1996-03-29 東京エレクトロン株式会社 Probe device
US4906840A (en) 1988-01-27 1990-03-06 The Board Of Trustees Of Leland Stanford Jr., University Integrated scanning tunneling microscope
DE68909811D1 (en) 1988-03-01 1993-11-18 Hewlett Packard Co Membrane-based IC test probe with precisely positioned contacts.
DE68913318T2 (en) 1988-03-11 1994-09-15 Ibm Elastomeric connectors for electronic components and for tests.
US4827611A (en) 1988-03-28 1989-05-09 Control Data Corporation Compliant S-leads for chip carriers
US4858819A (en) 1988-03-29 1989-08-22 Hughes Aircraft Company Orthogonal bonding method and equipment
US4878846A (en) 1988-04-06 1989-11-07 Schroeder Jon M Electronic circuit chip connection assembly and method
US4918032A (en) 1988-04-13 1990-04-17 General Motors Corporation Method for fabricating three-dimensional microstructures and a high-sensitivity integrated vibration sensor using such microstructures
US4924589A (en) 1988-05-16 1990-05-15 Leedy Glenn J Method of making and testing an integrated circuit
US5225771A (en) * 1988-05-16 1993-07-06 Dri Technology Corp. Making and testing an integrated circuit using high density probe points
US5103557A (en) 1988-05-16 1992-04-14 Leedy Glenn J Making and testing an integrated circuit using high density probe points
EP0355273B1 (en) 1988-05-18 1994-08-03 Canon Kabushiki Kaisha Probe card, method for measuring part to be measured by use thereof and electrical circuit member
US4963822A (en) 1988-06-01 1990-10-16 Manfred Prokopp Method of testing circuit boards and the like
JPH01313969A (en) 1988-06-13 1989-12-19 Hitachi Ltd Semiconductor device
US4842184A (en) 1988-06-23 1989-06-27 Ltv Aerospace & Defense Company Method and apparatus for applying solder preforms
JPH0254814A (en) 1988-08-17 1990-02-23 Sharp Corp Contact pin
US5059143A (en) 1988-09-08 1991-10-22 Amp Incorporated Connector contact
US4935694A (en) 1988-09-20 1990-06-19 Electro Scientific Industries, Inc. Probe card fixture
US5539324A (en) 1988-09-30 1996-07-23 Micron Technology, Inc. Universal wafer carrier for wafer level die burn-in
US4906920A (en) 1988-10-11 1990-03-06 Hewlett-Packard Company Self-leveling membrane probe
US4939611A (en) 1988-10-20 1990-07-03 Hewlett-Packard Company Vertical displacement limit stop in a disk drive for preventing disk surface damage
US5006688A (en) 1988-10-24 1991-04-09 Westinghouse Electric Corp. Laser-arc apparatus and method for controlling plasma cloud
KR0138763B1 (en) 1988-10-24 1998-06-15 고다까 토시오 Probe device and method of controlling the same
US4998062A (en) 1988-10-25 1991-03-05 Tokyo Electron Limited Probe device having micro-strip line structure
US5061894A (en) 1988-10-25 1991-10-29 Tokyo Electron Limited Probe device
US4968589A (en) 1988-10-26 1990-11-06 General Signal Corporation Probe card for integrated circuit chip and method of making probe card
US5066358A (en) 1988-10-27 1991-11-19 Board Of Trustees Of The Leland Stanford Juninor University Nitride cantilevers with single crystal silicon tips
US4907734A (en) 1988-10-28 1990-03-13 International Business Machines Corporation Method of bonding gold or gold alloy wire to lead tin solder
US4875614A (en) 1988-10-31 1989-10-24 International Business Machines Corporation Alignment device
DE3838413A1 (en) 1988-11-12 1990-05-17 Mania Gmbh ADAPTER FOR ELECTRONIC TEST DEVICES FOR PCBS AND THE LIKE
JP3151203B2 (en) 1988-11-23 2001-04-03 テキサス インスツルメンツ インコーポレイテツド Integrated circuit self-inspection equipment
US5037023A (en) 1988-11-28 1991-08-06 Hitachi, Ltd. Method and apparatus for wire bonding
US5024372A (en) 1989-01-03 1991-06-18 Motorola, Inc. Method of making high density solder bumps and a substrate socket for high density solder bumps
JPH07114227B2 (en) 1989-01-07 1995-12-06 三菱電機株式会社 Wafer test probe
US5095401A (en) 1989-01-13 1992-03-10 Kopin Corporation SOI diaphragm sensor
US4916002A (en) 1989-01-13 1990-04-10 The Board Of Trustees Of The Leland Jr. University Microcasting of microminiature tips
US4943719A (en) * 1989-01-17 1990-07-24 The Board Of Trustees Of The Leland Stanford University Microminiature cantilever stylus
US5221415A (en) 1989-01-17 1993-06-22 Board Of Trustees Of The Leland Stanford Junior University Method of forming microfabricated cantilever stylus with integrated pyramidal tip
DE3903060A1 (en) 1989-02-02 1990-08-09 Minnesota Mining & Mfg DEVICE FOR TESTING INTEGRATED CIRCUIT ARRANGEMENTS
US5214375A (en) * 1989-02-06 1993-05-25 Giga Probe, Inc. Multi-point probe assembly for testing electronic device
US4961709A (en) 1989-02-13 1990-10-09 Burndy Corporation Vertical action contact spring
US5172053A (en) 1989-02-24 1992-12-15 Tokyo Electron Limited Prober apparatus
DE69022605T2 (en) 1989-02-28 1996-03-21 Fujitsu Ltd Electrical connection device.
JPH02237047A (en) 1989-03-09 1990-09-19 Mitsubishi Electric Corp Semiconductor testing device
US4928061A (en) 1989-03-29 1990-05-22 International Business Machines Corporation Multi-layer printed circuit board
US5073117A (en) 1989-03-30 1991-12-17 Texas Instruments Incorporated Flip-chip test socket adaptor and method
US4922376A (en) 1989-04-10 1990-05-01 Unistructure, Inc. Spring grid array interconnection for active microelectronic elements
JP2810101B2 (en) 1989-04-17 1998-10-15 日本エー・エム・ピー株式会社 Electric pin and method of manufacturing the same
US4914814A (en) 1989-05-04 1990-04-10 International Business Machines Corporation Process of fabricating a circuit package
US5041901A (en) 1989-05-10 1991-08-20 Hitachi, Ltd. Lead frame and semiconductor device using the same
US5198153A (en) 1989-05-26 1993-03-30 International Business Machines Corporation Electrically conductive polymeric
US5202061A (en) 1989-05-26 1993-04-13 International Business Machines Corporation Electrically conductive polymeric materials and uses thereof
US5200112A (en) 1989-05-26 1993-04-06 International Business Machines Corporation Electrically conductive polymeric materials and uses thereof
US5060843A (en) 1989-06-07 1991-10-29 Nec Corporation Process of forming bump on electrode of semiconductor chip and apparatus used therefor
US5127837A (en) 1989-06-09 1992-07-07 Labinal Components And Systems, Inc. Electrical connectors and IC chip tester embodying same
US5366380A (en) 1989-06-13 1994-11-22 General Datacomm, Inc. Spring biased tapered contact elements for electrical connectors and integrated circuit packages
US5293073A (en) 1989-06-27 1994-03-08 Kabushiki Kaisha Toshiba Electrode structure of a semiconductor device which uses a copper wire as a bonding wire
US5246159A (en) 1989-07-19 1993-09-21 Nec Corporation Method for forming a bump by bonding a ball on an electrode of an electronic device and apparatus for forming the same
US4920639A (en) 1989-08-04 1990-05-01 Microelectronics And Computer Technology Corporation Method of making a multilevel electrical airbridge interconnect
DE68903951T2 (en) 1989-08-16 1993-07-08 Ibm METHOD FOR PRODUCING MICROMECHANICAL PROBE FOR AFM / STM PROFILOMETRY AND MICROMECHANICAL PROBE HEAD.
US5047711A (en) 1989-08-23 1991-09-10 Silicon Connections Corporation Wafer-level burn-in testing of integrated circuits
US5299730A (en) 1989-08-28 1994-04-05 Lsi Logic Corporation Method and apparatus for isolation of flux materials in flip-chip manufacturing
US5053922A (en) 1989-08-31 1991-10-01 Hewlett-Packard Company Demountable tape-automated bonding system
US5113764A (en) 1989-09-25 1992-05-19 Olin Corporation Semiconductor bridge (SCB) packaging system
GB8921722D0 (en) 1989-09-26 1989-11-08 British Telecomm Micromechanical switch
US5055778A (en) 1989-10-02 1991-10-08 Nihon Denshizairyo Kabushiki Kaisha Probe card in which contact pressure and relative position of each probe end are correctly maintained
US4965865A (en) 1989-10-11 1990-10-23 General Signal Corporation Probe card for integrated circuit chip
JPH0680713B2 (en) 1989-10-11 1994-10-12 三菱電機株式会社 Wafer test probe card and method of manufacturing the same
US5056783A (en) 1989-10-18 1991-10-15 Batronics, Inc. Sports implement swing analyzer
US4998885A (en) * 1989-10-27 1991-03-12 International Business Machines Corporation Elastomeric area array interposer
US5012187A (en) 1989-11-03 1991-04-30 Motorola, Inc. Method for parallel testing of semiconductor devices
DE4237591A1 (en) 1992-11-06 1994-05-11 Mania Gmbh PCB test facility with foil adapter
US5399982A (en) 1989-11-13 1995-03-21 Mania Gmbh & Co. Printed circuit board testing device with foil adapter
US5160779A (en) 1989-11-30 1992-11-03 Hoya Corporation Microprobe provided circuit substrate and method for producing the same
US5049084A (en) * 1989-12-05 1991-09-17 Rogers Corporation Electrical circuit board interconnect
US4969826A (en) 1989-12-06 1990-11-13 Amp Incorporated High density connector for an IC chip carrier
US5379515A (en) 1989-12-11 1995-01-10 Canon Kabushiki Kaisha Process for preparing electrical connecting member
US4975638A (en) 1989-12-18 1990-12-04 Wentworth Laboratories Test probe assembly for testing integrated circuit devices
US5095187A (en) 1989-12-20 1992-03-10 Raychem Corporation Weakening wire supplied through a wire bonder
US5045921A (en) 1989-12-26 1991-09-03 Motorola, Inc. Pad array carrier IC device using flexible tape
JPH03203343A (en) 1989-12-29 1991-09-05 Tokyo Electron Ltd Inspecting method
US5171713A (en) 1990-01-10 1992-12-15 Micrunity Systems Eng Process for forming planarized, air-bridge interconnects on a semiconductor substrate
US5026437A (en) 1990-01-22 1991-06-25 Tencor Instruments Cantilevered microtip manufacturing by ion implantation and etching
US5065281A (en) 1990-02-12 1991-11-12 Rogers Corporation Molded integrated circuit package incorporating heat sink
US5471151A (en) 1990-02-14 1995-11-28 Particle Interconnect, Inc. Electrical interconnect using particle enhanced joining of metal surfaces
US4975079A (en) 1990-02-23 1990-12-04 International Business Machines Corp. Connector assembly for chip testing
US5123850A (en) 1990-04-06 1992-06-23 Texas Instruments Incorporated Non-destructive burn-in test socket for integrated circuit die
US5071359A (en) 1990-04-27 1991-12-10 Rogers Corporation Array connector
US5245751A (en) 1990-04-27 1993-09-21 Circuit Components, Incorporated Array connector
US5098860A (en) 1990-05-07 1992-03-24 The Boeing Company Method of fabricating high-density interconnect structures having tantalum/tantalum oxide layers
JPH0417347A (en) 1990-05-10 1992-01-22 Tokyo Electron Ltd Probe device
JPH0422150A (en) 1990-05-17 1992-01-27 Tokyo Electron Ltd Probe method
US5065227A (en) 1990-06-04 1991-11-12 International Business Machines Corporation Integrated circuit packaging using flexible substrate
US5070297A (en) 1990-06-04 1991-12-03 Texas Instruments Incorporated Full wafer integrated circuit testing device
NL9001347A (en) 1990-06-14 1992-01-02 Burndy Electra Nv CONTACT COMPOSITION.
US5130779A (en) 1990-06-19 1992-07-14 International Business Machines Corporation Solder mass having conductive encapsulating arrangement
US5092172A (en) 1990-06-20 1992-03-03 The United States Of America As Represented By The Secretary Of The Army Cantilever beam G-switch
JP2928592B2 (en) 1990-06-20 1999-08-03 株式会社日立製作所 Method of manufacturing probe head for semiconductor LSI inspection apparatus and inspection apparatus
US5338975A (en) 1990-07-02 1994-08-16 General Electric Company High density interconnect structure including a spacer structure and a gap
US5147084A (en) 1990-07-18 1992-09-15 International Business Machines Corporation Interconnection structure and test method
DE69012555T2 (en) 1990-07-25 1995-04-06 Ibm Method of manufacturing micromechanical sensors for AFM / STM / MFM profilometry and micromechanical AFM / STM / MFM sensor head.
US5187020A (en) 1990-07-31 1993-02-16 Texas Instruments Incorporated Compliant contact pad
US5090118A (en) 1990-07-31 1992-02-25 Texas Instruments Incorporated High performance test head and method of making
US5059898A (en) 1990-08-09 1991-10-22 Tektronix, Inc. Wafer probe with transparent loading member
JPH0498167A (en) 1990-08-16 1992-03-30 Tokyo Electron Ltd Ic test device
JP3208734B2 (en) 1990-08-20 2001-09-17 東京エレクトロン株式会社 Probe device
JPH0446707U (en) 1990-08-22 1992-04-21
US5140405A (en) 1990-08-30 1992-08-18 Micron Technology, Inc. Semiconductor assembly utilizing elastomeric single axis conductive interconnect
JP3053456B2 (en) 1990-08-31 2000-06-19 オリンパス光学工業株式会社 Cantilever for scanning probe microscope and method for producing the same
US5175496A (en) 1990-08-31 1992-12-29 Cray Research, Inc. Dual contact beam assembly for an IC test fixture
KR0138752B1 (en) 1990-09-03 1998-06-15 이노우에 아키라 Probe device
US5521518A (en) 1990-09-20 1996-05-28 Higgins; H. Dan Probe card apparatus
US5172851A (en) 1990-09-20 1992-12-22 Matsushita Electronics Corporation Method of forming a bump electrode and manufacturing a resin-encapsulated semiconductor device
US5214657A (en) 1990-09-21 1993-05-25 Micron Technology, Inc. Method for fabricating wafer-scale integration wafers and method for utilizing defective wafer-scale integration wafers
US5148266A (en) 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies having interposer and flexible lead
JPH04139850A (en) 1990-10-01 1992-05-13 Matsushita Electric Ind Co Ltd Semiconductor integrated circuit device and inspecting method thereof
JP2741629B2 (en) 1990-10-09 1998-04-22 キヤノン株式会社 Cantilever probe, scanning tunneling microscope and information processing apparatus using the same
US5072520A (en) 1990-10-23 1991-12-17 Rogers Corporation Method of manufacturing an interconnect device having coplanar contact bumps
US5095616A (en) * 1990-10-26 1992-03-17 Tektronix, Inc. Grounding method for use in high frequency electrical circuitry
US5120572A (en) * 1990-10-30 1992-06-09 Microelectronics And Computer Technology Corporation Method of fabricating electrical components in high density substrates
US5171992A (en) 1990-10-31 1992-12-15 International Business Machines Corporation Nanometer scale probe for an atomic force microscope, and method for making same
US5094536A (en) 1990-11-05 1992-03-10 Litel Instruments Deformable wafer chuck
US5124639A (en) 1990-11-20 1992-06-23 Motorola, Inc. Probe card apparatus having a heating element and process for using the same
JP2873414B2 (en) 1990-11-30 1999-03-24 東京エレクトロン株式会社 Semiconductor wafer inspection equipment
US5132613A (en) 1990-11-30 1992-07-21 International Business Machines Corporation Low inductance side mount decoupling test structure
US5325052A (en) 1990-11-30 1994-06-28 Tokyo Electron Yamanashi Limited Probe apparatus
US5154341A (en) 1990-12-06 1992-10-13 Motorola Inc. Noncollapsing multisolder interconnection
US5189777A (en) 1990-12-07 1993-03-02 Wisconsin Alumni Research Foundation Method of producing micromachined differential pressure transducers
US5061192A (en) 1990-12-17 1991-10-29 International Business Machines Corporation High density connector
EP0494782B1 (en) 1991-01-11 1997-04-23 Texas Instruments Incorporated Wafer burn-in and test system and method of making the same
US5097100A (en) 1991-01-25 1992-03-17 Sundstrand Data Control, Inc. Noble metal plated wire and terminal assembly, and method of making the same
US5312456A (en) 1991-01-31 1994-05-17 Carnegie Mellon University Micromechanical barb and method for making the same
US5295395A (en) 1991-02-07 1994-03-22 Hocker G Benjamin Diaphragm-based-sensors
US5148968A (en) 1991-02-11 1992-09-22 Motorola, Inc. Solder bump stretch device
US5172050A (en) 1991-02-15 1992-12-15 Motorola, Inc. Micromachined semiconductor probe card
US5157325A (en) 1991-02-15 1992-10-20 Compaq Computer Corporation Compact, wireless apparatus for electrically testing printed circuit boards
JP2852134B2 (en) 1991-02-20 1999-01-27 日本電気株式会社 Bump forming method
DE4109908C2 (en) 1991-03-26 1994-05-05 Erich Reitinger Arrangement for testing semiconductor wafers
US5969591A (en) 1991-03-28 1999-10-19 The Foxboro Company Single-sided differential pressure sensor
US5217597A (en) 1991-04-01 1993-06-08 Motorola, Inc. Solder bump transfer method
EP0508707A1 (en) 1991-04-12 1992-10-14 Texas Instruments Incorporated System for testing on-wafer devices
US5323107A (en) * 1991-04-15 1994-06-21 Hitachi America, Ltd. Active probe card
JP3000492B2 (en) 1991-04-22 2000-01-17 キヤノン株式会社 Information processing device
KR920022482A (en) 1991-05-09 1992-12-19 가나이 쯔도무 Electronic component mounting module
US5166520A (en) 1991-05-13 1992-11-24 The Regents Of The University Of California Universal, microfabricated probe for scanning probe microscopes
US5235187A (en) 1991-05-14 1993-08-10 Cornell Research Foundation Methods of fabricating integrated, aligned tunneling tip pairs
US5130276A (en) 1991-05-16 1992-07-14 Motorola Inc. Method of fabricating surface micromachined structures
US5225037A (en) 1991-06-04 1993-07-06 Texas Instruments Incorporated Method for fabrication of probe card for testing of semiconductor devices
US5686317A (en) 1991-06-04 1997-11-11 Micron Technology, Inc. Method for forming an interconnect having a penetration limited contact structure for establishing a temporary electrical connection with a semiconductor die
US5302891A (en) 1991-06-04 1994-04-12 Micron Technology, Inc. Discrete die burn-in for non-packaged die
US5541525A (en) * 1991-06-04 1996-07-30 Micron Technology, Inc. Carrier for testing an unpackaged semiconductor die
US6219908B1 (en) 1991-06-04 2001-04-24 Micron Technology, Inc. Method and apparatus for manufacturing known good semiconductor die
FR2677772B1 (en) 1991-06-11 1993-10-08 Sgs Thomson Microelectronics Sa POINTED CARD FOR INTEGRATED CIRCUIT CHIP TESTER.
US5206983A (en) 1991-06-24 1993-05-04 Wisconsin Alumni Research Foundation Method of manufacturing micromechanical devices
US5151153A (en) 1991-07-03 1992-09-29 Xerox Corporation Manufacture of a suspended micromechanical element
US5210485A (en) 1991-07-26 1993-05-11 International Business Machines Corporation Probe for wafer burn-in test system
US5221815A (en) 1991-07-26 1993-06-22 Raychem Corporation Heat recoverable soldering device
US5321352A (en) 1991-08-01 1994-06-14 Tokyo Electron Yamanashi Limited Probe apparatus and method of alignment for the same
US5177438A (en) 1991-08-02 1993-01-05 Motorola, Inc. Low resistance probe for semiconductor
US5321453A (en) 1991-08-03 1994-06-14 Tokyo Electron Limited Probe apparatus for probing an object held above the probe card
US5173055A (en) 1991-08-08 1992-12-22 Amp Incorporated Area array connector
US5399983A (en) 1991-08-08 1995-03-21 Tokyo Electron Yamanashi Limited Probe apparatus
FR2680284B1 (en) 1991-08-09 1993-12-03 Thomson Csf VERY LOW PIT CONNECTION DEVICE AND MANUFACTURING METHOD.
WO1993004375A1 (en) 1991-08-23 1993-03-04 Nchip, Inc. Burn-in technologies for unpackaged integrated circuits
US5264787A (en) 1991-08-30 1993-11-23 Hughes Aircraft Company Rigid-flex circuits with raised features as IC test probes
JPH07105420B2 (en) 1991-08-26 1995-11-13 ヒューズ・エアクラフト・カンパニー Electrical connection with molded contacts
US5177439A (en) 1991-08-30 1993-01-05 U.S. Philips Corporation Probe card for testing unencapsulated semiconductor devices
JP2511621B2 (en) 1991-09-03 1996-07-03 エイ・ティ・アンド・ティ・コーポレーション Wafer inspection device
JP3019884B2 (en) 1991-09-05 2000-03-13 松下電器産業株式会社 Semiconductor device and manufacturing method thereof
US5239447A (en) 1991-09-13 1993-08-24 International Business Machines Corporation Stepped electronic device package
US5139427A (en) 1991-09-23 1992-08-18 Amp Incorporated Planar array connector and flexible contact therefor
DE69222957D1 (en) 1991-09-30 1997-12-04 Ceridian Corp PLATED FLEXIBLE LADDER
US5201454A (en) 1991-09-30 1993-04-13 Texas Instruments Incorporated Process for enhanced intermetallic growth in IC interconnections
US5326643A (en) 1991-10-07 1994-07-05 International Business Machines Corporation Adhesive layer in multi-level packaging and organic material as a metal diffusion barrier
US5152695A (en) 1991-10-10 1992-10-06 Amp Incorporated Surface mount electrical connector
JP2558976B2 (en) 1991-11-08 1996-11-27 松下電器産業株式会社 Method of joining electrodes and leads of electronic parts
KR100196195B1 (en) 1991-11-18 1999-06-15 이노우에 쥰이치 Probe card
US5309324A (en) 1991-11-26 1994-05-03 Herandez Jorge M Device for interconnecting integrated circuit packages to circuit boards
EP0544305A3 (en) 1991-11-28 1993-10-06 Nitto Denko Corporation Method of forming a contact bump using a composite film
US5180977A (en) * 1991-12-02 1993-01-19 Hoya Corporation Usa Membrane probe contact bump compliancy system
US5331275A (en) 1991-12-09 1994-07-19 Fujitsu Limited Probing device and system for testing an integrated circuit
US5230632A (en) 1991-12-19 1993-07-27 International Business Machines Corporation Dual element electrical contact and connector assembly utilizing same
US5221895A (en) 1991-12-23 1993-06-22 Tektronix, Inc. Probe with microstrip transmission lines
US5282312A (en) 1991-12-31 1994-02-01 Tessera, Inc. Multi-layer circuit construction methods with customization features
US5367764A (en) 1991-12-31 1994-11-29 Tessera, Inc. Method of making a multi-layer circuit assembly
US5214563A (en) 1991-12-31 1993-05-25 Compaq Computer Corporation Thermally reactive lead assembly and method for making same
US5367165A (en) 1992-01-17 1994-11-22 Olympus Optical Co., Ltd. Cantilever chip for scanning probe microscope
JP2606554Y2 (en) 1992-01-17 2000-11-27 株式会社東京精密 Probing equipment
US5909280A (en) 1992-01-22 1999-06-01 Maxam, Inc. Method of monolithically fabricating a microspectrometer with integrated detector
US5225777A (en) 1992-02-04 1993-07-06 International Business Machines Corporation High density probe
US5279975A (en) 1992-02-07 1994-01-18 Micron Technology, Inc. Method of testing individual dies on semiconductor wafers prior to singulation
US5371431A (en) 1992-03-04 1994-12-06 Mcnc Vertical microelectronic field emission devices including elongate vertical pillars having resistive bottom portions
US5299939A (en) 1992-03-05 1994-04-05 International Business Machines Corporation Spring array connector
US5440241A (en) 1992-03-06 1995-08-08 Micron Technology, Inc. Method for testing, burning-in, and manufacturing wafer scale integrated circuits and a packaged wafer assembly produced thereby
JP3723232B2 (en) 1992-03-10 2005-12-07 シリコン システムズ インコーポレーテッド Probe needle adjustment tool and probe needle adjustment method
US5254939A (en) 1992-03-20 1993-10-19 Xandex, Inc. Probe card system
US5310702A (en) 1992-03-20 1994-05-10 Kulicke And Soffa Industries, Inc. Method of preventing short-circuiting of bonding wires
US5424651A (en) 1992-03-27 1995-06-13 Green; Robert S. Fixture for burn-in testing of semiconductor wafers, and a semiconductor wafer
US5247250A (en) 1992-03-27 1993-09-21 Minnesota Mining And Manufacturing Company Integrated circuit test socket
US5465009A (en) 1992-04-08 1995-11-07 Georgia Tech Research Corporation Processes and apparatus for lift-off and bonding of materials and devices
US5210939A (en) 1992-04-17 1993-05-18 Intel Corporation Lead grid array integrated circuit
US5236118A (en) 1992-05-12 1993-08-17 The Regents Of The University Of California Aligned wafer bonding
US5266889A (en) 1992-05-29 1993-11-30 Cascade Microtech, Inc. Wafer probe station with integrated environment control enclosure
JP3219844B2 (en) 1992-06-01 2001-10-15 東京エレクトロン株式会社 Probe device
US5479109A (en) 1992-06-03 1995-12-26 Trw Inc. Testing device for integrated circuits on wafer
US5336992A (en) 1992-06-03 1994-08-09 Trw Inc. On-wafer integrated circuit electrical testing
JPH0653277A (en) * 1992-06-04 1994-02-25 Lsi Logic Corp Semiconductor device assembly and its assembly method
US5345170A (en) 1992-06-11 1994-09-06 Cascade Microtech, Inc. Wafer probe station having integrated guarding, Kelvin connection and shielding systems
US5228861A (en) 1992-06-12 1993-07-20 Amp Incorporated High density electrical connector system
US5237743A (en) 1992-06-19 1993-08-24 International Business Machines Corporation Method of forming a conductive end portion on a flexible circuit member
US5343366A (en) 1992-06-24 1994-08-30 International Business Machines Corporation Packages for stacked integrated circuit chip cubes
US5442282A (en) 1992-07-02 1995-08-15 Lsi Logic Corporation Testing and exercising individual, unsingulated dies on a wafer
JP3402661B2 (en) 1992-07-06 2003-05-06 キヤノン株式会社 Cantilever probe and information processing apparatus using the same
JP3218414B2 (en) 1992-07-15 2001-10-15 キヤノン株式会社 Micro tip, method of manufacturing the same, probe unit and information processing apparatus using the micro tip
JP3135378B2 (en) 1992-08-10 2001-02-13 ローム株式会社 Semiconductor test equipment
US5363038A (en) 1992-08-12 1994-11-08 Fujitsu Limited Method and apparatus for testing an unpopulated chip carrier using a module test card
US5266912A (en) 1992-08-19 1993-11-30 Micron Technology, Inc. Inherently impedance matched multiple integrated circuit module
KR100248571B1 (en) 1992-08-31 2000-03-15 히가시 데쓰로 Probe system
US5228862A (en) 1992-08-31 1993-07-20 International Business Machines Corporation Fluid pressure actuated connector
KR970010656B1 (en) 1992-09-01 1997-06-30 마쯔시다 덴기 산교 가부시끼가이샤 Semiconductor test device, semiconductor test circuit chip and probe card
JPH08501416A (en) 1992-09-14 1996-02-13 コンダクタス・インコーポレーテッド Improved barrier layer for oxide superconductor devices and circuits
US5364742A (en) 1992-09-21 1994-11-15 International Business Machines Corporation Micro-miniature structures and method of fabrication thereof
JPH06230086A (en) 1992-09-22 1994-08-19 Nec Corp Lsi testing circuit
US5412987A (en) 1992-09-24 1995-05-09 Siemens Automotive L.P. Folded cantilever beam accelerometer
US5371654A (en) 1992-10-19 1994-12-06 International Business Machines Corporation Three dimensional high performance interconnection package
US5479108A (en) 1992-11-25 1995-12-26 David Cheng Method and apparatus for handling wafers
US5258097A (en) 1992-11-12 1993-11-02 Ford Motor Company Dry-release method for sacrificial layer microstructure fabrication
CA2082771C (en) 1992-11-12 1998-02-10 Vu Quoc Ho Method for forming interconnect structures for integrated circuits
JPH06151532A (en) * 1992-11-13 1994-05-31 Tokyo Electron Yamanashi Kk Prober
US5259781A (en) * 1992-11-18 1993-11-09 International Business Machines Corporation Electrical connector alignment and actuation assembly
US5308797A (en) 1992-11-24 1994-05-03 Texas Instruments Incorporated Leads for semiconductor chip assembly and method
US5378583A (en) 1992-12-22 1995-01-03 Wisconsin Alumni Research Foundation Formation of microstructures using a preformed photoresist sheet
KR960004089B1 (en) 1992-12-30 1996-03-26 현대전자산업주식회사 Forming method of low resistance contact for semiconductor device
US5374792A (en) 1993-01-04 1994-12-20 General Electric Company Micromechanical moving structures including multiple contact switching system
US5355079A (en) 1993-01-07 1994-10-11 Wentworth Laboratories, Inc. Probe assembly for testing integrated circuit devices
MY121535A (en) 1993-01-08 2006-02-28 Hitachi Global Storage Tech Nl Integral transducer-suspension assemblies for longitudinal recording
US5422574A (en) 1993-01-14 1995-06-06 Probe Technology Corporation Large scale protrusion membrane for semiconductor devices under test with very high pin counts
US5450290A (en) * 1993-02-01 1995-09-12 International Business Machines Corporation Printed circuit board with aligned connections and method of making same
US5313368A (en) 1993-02-02 1994-05-17 The Whitaker Corporation Electrical connections between printed circuit boards and integrated circuits surface mounted thereon
US5399415A (en) 1993-02-05 1995-03-21 Cornell Research Foundation, Inc. Isolated tungsten microelectromechanical structures
US5353498A (en) 1993-02-08 1994-10-11 General Electric Company Method for fabricating an integrated circuit module
JPH06241777A (en) 1993-02-16 1994-09-02 Mitsubishi Electric Corp Cantilever for atomic force microscope, manufacture thereof, atomic force microscope and sample surface adhesion evacuation using this cantilever
US5461326A (en) 1993-02-25 1995-10-24 Hughes Aircraft Company Self leveling and self tensioning membrane test probe
EP0615131A1 (en) 1993-03-10 1994-09-14 Co-Operative Facility For Aging Tester Development Prober for semiconductor integrated circuit element wafer
WO1994020975A1 (en) 1993-03-11 1994-09-15 Fed Corporation Emitter tip structure and field emission device comprising same, and method of making same
US5408373A (en) 1993-03-15 1995-04-18 International Business Machines Corporation Integrated transducer-suspension assembly for vertical recording
JPH0792479B2 (en) 1993-03-18 1995-10-09 東京エレクトロン株式会社 Parallelism adjustment method for probe device
US5303938A (en) 1993-03-25 1994-04-19 Miller Donald C Kelvin chuck apparatus and method of manufacture
US5414298A (en) 1993-03-26 1995-05-09 Tessera, Inc. Semiconductor chip assemblies and components with pressure contact
DE4310349C2 (en) 1993-03-30 2000-11-16 Inst Mikrotechnik Mainz Gmbh Sensor head and method for its production
FR2703839B1 (en) 1993-04-09 1995-07-07 Framatome Connectors France Intermediate connector between printed circuit board and electronic circuit substrate.
US5532613A (en) 1993-04-16 1996-07-02 Tokyo Electron Kabushiki Kaisha Probe needle
US5395253A (en) 1993-04-29 1995-03-07 Hughes Aircraft Company Membrane connector with stretch induced micro scrub
US5811982A (en) 1995-11-27 1998-09-22 International Business Machines Corporation High density cantilevered probe for electronic devices
US5563343A (en) 1993-05-26 1996-10-08 Cornell Research Foundation, Inc. Microelectromechanical lateral accelerometer
US5510724A (en) 1993-05-31 1996-04-23 Tokyo Electron Limited Probe apparatus and burn-in apparatus
JP2963603B2 (en) 1993-05-31 1999-10-18 東京エレクトロン株式会社 Probe device alignment method
US5657394A (en) 1993-06-04 1997-08-12 Integrated Technology Corporation Integrated circuit probe card inspection system
US5633552A (en) 1993-06-04 1997-05-27 The Regents Of The University Of California Cantilever pressure transducer
DE69416200T2 (en) 1993-06-16 1999-06-02 Nitto Denko Corp Probe construction
US5463233A (en) 1993-06-23 1995-10-31 Alliedsignal Inc. Micromachined thermal switch
US5471148A (en) 1993-06-24 1995-11-28 Xandex, Inc. Probe card changer system and method
GB2279805B (en) 1993-07-02 1997-09-17 Plessey Semiconductors Ltd Bare die testing
US5786701A (en) * 1993-07-02 1998-07-28 Mitel Semiconductor Limited Bare die testing
JP3292406B2 (en) 1993-07-15 2002-06-17 株式会社ジオトップ Method and apparatus for connecting tension rod to reinforced cage
US5559446A (en) 1993-07-19 1996-09-24 Tokyo Electron Kabushiki Kaisha Probing method and device
US5550482A (en) 1993-07-20 1996-08-27 Tokyo Electron Kabushiki Kaisha Probe device
US5570032A (en) 1993-08-17 1996-10-29 Micron Technology, Inc. Wafer scale burn-in apparatus and process
JPH07115113A (en) 1993-08-25 1995-05-02 Nec Corp Semiconductor wafer testing device and testing method
US5326428A (en) 1993-09-03 1994-07-05 Micron Semiconductor, Inc. Method for testing semiconductor circuitry for operability and method of forming apparatus for testing semiconductor circuitry for operability
US5483741A (en) 1993-09-03 1996-01-16 Micron Technology, Inc. Method for fabricating a self limiting silicon based interconnect for testing bare semiconductor dice
US5552925A (en) 1993-09-07 1996-09-03 John M. Baker Electro-micro-mechanical shutters on transparent substrates
US5477611A (en) 1993-09-20 1995-12-26 Tessera, Inc. Method of forming interface between die and chip carrier
US5609704A (en) 1993-09-21 1997-03-11 Matsushita Electric Industrial Co., Ltd. Method for fabricating an electronic part by intaglio printing
US5410162A (en) 1993-10-15 1995-04-25 Texas Instruments Incorporated Apparatus for and method of rapid testing of semiconductor components at elevated temperature
US5548091A (en) 1993-10-26 1996-08-20 Tessera, Inc. Semiconductor chip connection components with adhesives and methods for bonding to the chip
US5367584A (en) 1993-10-27 1994-11-22 General Electric Company Integrated microelectromechanical polymeric photonic switching arrays
US5367585A (en) 1993-10-27 1994-11-22 General Electric Company Integrated microelectromechanical polymeric photonic switch
US5475318A (en) 1993-10-29 1995-12-12 Robert B. Marcus Microprobe
US20020053734A1 (en) * 1993-11-16 2002-05-09 Formfactor, Inc. Probe card assembly and kit, and methods of making same
US6246247B1 (en) * 1994-11-15 2001-06-12 Formfactor, Inc. Probe card assembly and kit, and methods of using same
US6029344A (en) 1993-11-16 2000-02-29 Formfactor, Inc. Composite interconnection element for microelectronic components, and method of making same
US5806181A (en) * 1993-11-16 1998-09-15 Formfactor, Inc. Contact carriers (tiles) for populating larger substrates with spring contacts
US6064213A (en) * 1993-11-16 2000-05-16 Formfactor, Inc. Wafer-level burn-in and test
US7064566B2 (en) 1993-11-16 2006-06-20 Formfactor, Inc. Probe card assembly and kit
US6624648B2 (en) 1993-11-16 2003-09-23 Formfactor, Inc. Probe card assembly
US5366589A (en) 1993-11-16 1994-11-22 Motorola, Inc. Bonding pad with circular exposed area and method thereof
US6336269B1 (en) 1993-11-16 2002-01-08 Benjamin N. Eldridge Method of fabricating an interconnection element
WO1996015458A1 (en) 1994-11-15 1996-05-23 Formfactor, Inc. Probe card assembly and kit, and methods of using same
US5772451A (en) 1993-11-16 1998-06-30 Form Factor, Inc. Sockets for electronic components and methods of connecting to electronic components
US6184053B1 (en) 1993-11-16 2001-02-06 Formfactor, Inc. Method of making microelectronic spring contact elements
US7073254B2 (en) 1993-11-16 2006-07-11 Formfactor, Inc. Method for mounting a plurality of spring contact elements
US5974662A (en) 1993-11-16 1999-11-02 Formfactor, Inc. Method of planarizing tips of probe elements of a probe card assembly
US5373627A (en) 1993-11-23 1994-12-20 Grebe; Kurt R. Method of forming multi-chip module with high density interconnections
JP2967798B2 (en) 1993-12-16 1999-10-25 株式会社東京精密 Wafer prober
US5531018A (en) 1993-12-20 1996-07-02 General Electric Company Method of micromachining electromagnetically actuated current switches with polyimide reinforcement seals, and switches produced thereby
KR100248569B1 (en) 1993-12-22 2000-03-15 히가시 데쓰로 Probe system
DE4344453C3 (en) 1993-12-24 2001-06-07 Heidelberger Druckmasch Ag Device for separating the top sheet of a stack of feeders
US5585737A (en) 1993-12-27 1996-12-17 Tokyo Electron Kabushiki Kaisha Semiconductor wafer probing method including arranging index regions that include all chips and minimize the occurrence of non-contact between a chip and a probe needle during chip verification
US5480503A (en) * 1993-12-30 1996-01-02 International Business Machines Corporation Process for producing circuitized layers and multilayer ceramic sub-laminates and composites thereof
US5658698A (en) 1994-01-31 1997-08-19 Canon Kabushiki Kaisha Microstructure, process for manufacturing thereof and devices incorporating the same
US5455390A (en) 1994-02-01 1995-10-03 Tessera, Inc. Microelectronics unit mounting with multiple lead bonding
US5645684A (en) 1994-03-07 1997-07-08 The Regents Of The University Of California Multilayer high vertical aspect ratio thin film structures
US5660680A (en) 1994-03-07 1997-08-26 The Regents Of The University Of California Method for fabrication of high vertical aspect ratio thin film structures
US5467067A (en) 1994-03-14 1995-11-14 Hewlett-Packard Company Thermally actuated micromachined microwave switch
US5666190A (en) 1994-04-12 1997-09-09 The Board Of Trustees Of The Leland Stanford, Jr. University Method of performing lithography using cantilever array
US5517280A (en) * 1994-04-12 1996-05-14 The Board Of Trustees Of The Leland Stanford, Jr. University Photolithography system
US5546012A (en) * 1994-04-15 1996-08-13 International Business Machines Corporation Probe card assembly having a ceramic probe card
US5534784A (en) * 1994-05-02 1996-07-09 Motorola, Inc. Method for probing a semiconductor wafer
US5416429A (en) 1994-05-23 1995-05-16 Wentworth Laboratories, Inc. Probe assembly for testing integrated circuits
US5472539A (en) 1994-06-06 1995-12-05 General Electric Company Methods for forming and positioning moldable permanent magnets on electromagnetically actuated microfabricated components
US5632631A (en) 1994-06-07 1997-05-27 Tessera, Inc. Microelectronic contacts with asperities and methods of making same
JP2964874B2 (en) 1994-06-10 1999-10-18 信越化学工業株式会社 Chemically amplified positive resist material
US5557514A (en) 1994-06-23 1996-09-17 Medicode, Inc. Method and system for generating statistically-based medical provider utilization profiles
US5491426A (en) 1994-06-30 1996-02-13 Vlsi Technology, Inc. Adaptable wafer probe assembly for testing ICs with different power/ground bond pad configurations
US5563509A (en) 1994-06-30 1996-10-08 Vlsi Technology, Inc. Adaptable load board assembly for testing ICs with different power/ground bond pad and/or pin configurations
US5554940A (en) 1994-07-05 1996-09-10 Motorola, Inc. Bumped semiconductor device and method for probing the same
US6499216B1 (en) 1994-07-07 2002-12-31 Tessera, Inc. Methods and structures for electronic probing arrays
US5467068A (en) 1994-07-07 1995-11-14 Hewlett-Packard Company Micromachined bi-material signal switch
US5518964A (en) * 1994-07-07 1996-05-21 Tessera, Inc. Microelectronic mounting with multiple lead deformation and bonding
US5506515A (en) 1994-07-20 1996-04-09 Cascade Microtech, Inc. High-frequency probe tip assembly
US5805375A (en) 1994-08-01 1998-09-08 International Business Machines Corporation Wobble motor microactuator for fine positioning and disk drive incorporating the microactuator
US5534205A (en) 1994-08-05 1996-07-09 The Dow Chemical Company Method for preparing polybenzoxazole or polybenzothiazole fibers
US5513430A (en) 1994-08-19 1996-05-07 Motorola, Inc. Method for manufacturing a probe
US5476818A (en) 1994-08-19 1995-12-19 Motorola, Inc. Semiconductor structure and method of manufacture
EP0700063A1 (en) 1994-08-31 1996-03-06 International Business Machines Corporation Structure and method for fabricating of a field emission device
JPH10505162A (en) 1994-09-09 1998-05-19 マイクロモジュール・システムズ Circuit membrane probe
EP0779987A4 (en) 1994-09-09 1998-01-07 Micromodule Systems Inc Membrane probing of circuits
JP2978720B2 (en) * 1994-09-09 1999-11-15 東京エレクトロン株式会社 Probe device
US5649385A (en) * 1994-09-16 1997-07-22 Acevedo; Michael J. Insect trap and method
US5693426A (en) 1994-09-29 1997-12-02 Carnegie Mellon University Magnetic recording medium with B2 structured underlayer and a cobalt-based magnetic layer
EP0707310A1 (en) 1994-10-12 1996-04-17 Hewlett-Packard Company Head suspension assembly having parallel-coupled load/gimbal springs
KR960014952A (en) 1994-10-14 1996-05-22 가즈오 가네코 Burn-in and test method of semiconductor wafer and burn-in board used for it
JP3182301B2 (en) 1994-11-07 2001-07-03 キヤノン株式会社 Microstructure and method for forming the same
US5495667A (en) 1994-11-07 1996-03-05 Micron Technology, Inc. Method for forming contact pins for semiconductor dice and interconnects
US5557501A (en) 1994-11-18 1996-09-17 Tessera, Inc. Compliant thermal connectors and assemblies incorporating the same
US5629918A (en) 1995-01-20 1997-05-13 The Regents Of The University Of California Electromagnetically actuated micromachined flap
US5644177A (en) 1995-02-23 1997-07-01 Wisconsin Alumni Research Foundation Micromechanical magnetically actuated devices
DE19507127A1 (en) 1995-03-01 1996-09-12 Test Plus Electronic Gmbh Adapter system for component boards, to be used in a test facility
WO1996028751A1 (en) * 1995-03-16 1996-09-19 Philips Electronics N.V. Method for particle wave reconstruction in a particle-optical apparatus
US5937515A (en) * 1995-04-25 1999-08-17 Johnson; Morgan T. Reconfigurable circuit fabrication method
US6133744A (en) 1995-04-28 2000-10-17 Nec Corporation Apparatus for testing semiconductor wafer
JP2796070B2 (en) 1995-04-28 1998-09-10 松下電器産業株式会社 Method of manufacturing probe card
US5720098A (en) 1995-05-12 1998-02-24 Probe Technology Method for making a probe preserving a uniform stress distribution under deflection
US5771902A (en) 1995-09-25 1998-06-30 Regents Of The University Of California Micromachined actuators/sensors for intratubular positioning/steering
US6002266A (en) 1995-05-23 1999-12-14 Digital Equipment Corporation Socket including centrally distributed test tips for testing unpackaged singulated die
US5506499A (en) 1995-06-05 1996-04-09 Neomagic Corp. Multiple probing of an auxilary test pad which allows for reliable bonding to a primary bonding pad
JP2974159B2 (en) * 1995-06-06 1999-11-08 インターナシヨナル・ビジネス・マシーンズ・コーポレーシヨン Multilayer module with thin film redistribution zone
US5613861A (en) 1995-06-07 1997-03-25 Xerox Corporation Photolithographically patterned spring contact
US5578976A (en) 1995-06-22 1996-11-26 Rockwell International Corporation Micro electromechanical RF switch
US5516418A (en) 1995-06-26 1996-05-14 International Business Machines Corporation Patterned electroplating
US5701085A (en) 1995-07-05 1997-12-23 Sun Microsystems, Inc. Apparatus for testing flip chip or wire bond integrated circuits
US5825192A (en) 1995-07-14 1998-10-20 Tokyo Electron Limited Probe card device used in probing apparatus
US5777328A (en) 1995-07-21 1998-07-07 Texas Instruments Incorporated Ramped foot support
US5777329A (en) 1995-07-21 1998-07-07 Texas Instruments Incorporated Bolometer array spectrometer
US5789753A (en) 1995-07-21 1998-08-04 Texas Instruments Incorporated Stress tolerant bolometer
US5841137A (en) 1995-08-11 1998-11-24 Texas Instruments Incorporated Duplicative detector sensor
US5653019A (en) 1995-08-31 1997-08-05 Regents Of The University Of California Repairable chip bonding/interconnect process
US5686842A (en) 1995-08-31 1997-11-11 Nat Semiconductor Corp Known good die test apparatus and method
US5736850A (en) 1995-09-11 1998-04-07 Teradyne, Inc. Configurable probe card for automatic test equipment
US5739945A (en) 1995-09-29 1998-04-14 Tayebati; Parviz Electrically tunable optical filter utilizing a deformable multi-layer mirror
US6046597A (en) 1995-10-04 2000-04-04 Oz Technologies, Inc. Test socket for an IC device
US5742174A (en) 1995-11-03 1998-04-21 Probe Technology Membrane for holding a probe tip in proper location
US6483328B1 (en) 1995-11-09 2002-11-19 Formfactor, Inc. Probe card for probing wafers with raised contact elements
US5718367A (en) 1995-11-21 1998-02-17 International Business Machines Corporation Mold transfer apparatus and method
JP3838381B2 (en) * 1995-11-22 2006-10-25 株式会社アドバンテスト Probe card
US5692951A (en) 1996-02-08 1997-12-02 Hantover, Inc. Hydraulic stunner apparatus
US5801057A (en) 1996-03-22 1998-09-01 Smart; Wilson H. Microsampling device and method of construction
US5624872A (en) 1996-04-08 1997-04-29 Industrial Technology Research Institute Method of making low capacitance field emission device
JP3022312B2 (en) 1996-04-15 2000-03-21 日本電気株式会社 Method of manufacturing probe card
JP3099873B2 (en) 1996-12-05 2000-10-16 日本電産リード株式会社 Method of using printed board inspection apparatus and universal type printed board inspection apparatus
US6166552A (en) 1996-06-10 2000-12-26 Motorola Inc. Method and apparatus for testing a semiconductor wafer
TW331698B (en) * 1996-06-18 1998-05-11 Hitachi Chemical Co Ltd Multi-layered printed circuit board
US5656552A (en) 1996-06-24 1997-08-12 Hudak; John James Method of making a thin conformal high-yielding multi-chip module
US5774340A (en) * 1996-08-28 1998-06-30 International Business Machines Corporation Planar redistribution structure and printed wiring device
US6050829A (en) 1996-08-28 2000-04-18 Formfactor, Inc. Making discrete power connections to a space transformer of a probe card assembly
US5828226A (en) 1996-11-06 1998-10-27 Cerprobe Corporation Probe card assembly for high density integrated circuits
US5909123A (en) 1996-11-08 1999-06-01 W. L. Gore & Associates, Inc. Method for performing reliability screening and burn-in of semi-conductor wafers
US6037786A (en) 1996-12-13 2000-03-14 International Business Machines Corporation Testing integrated circuit chips
DE19654404A1 (en) 1996-12-24 1998-06-25 Hewlett Packard Co Adaptation device for the electrical test of printed circuit boards
US5952840A (en) * 1996-12-31 1999-09-14 Micron Technology, Inc. Apparatus for testing semiconductor wafers
JP3080595B2 (en) 1997-02-28 2000-08-28 日本電産リード株式会社 Substrate inspection device and substrate inspection method
US5834975A (en) 1997-03-12 1998-11-10 Rockwell Science Center, Llc Integrated variable gain power amplifier and method
US6016060A (en) 1997-03-25 2000-01-18 Micron Technology, Inc. Method, apparatus and system for testing bumped semiconductor components
EP0867940A3 (en) 1997-03-27 1999-10-13 Applied Materials, Inc. An underlayer for an aluminum interconnect
US5768009A (en) 1997-04-18 1998-06-16 E-Beam Light valve target comprising electrostatically-repelled micro-mirrors
JPH1123615A (en) 1997-05-09 1999-01-29 Hitachi Ltd Connector and inspection system
JPH10334778A (en) 1997-05-30 1998-12-18 Hyundai Motor Co Ltd Critical microswitch and its manufacture
US6241838B1 (en) * 1997-09-08 2001-06-05 Murata Manufacturing Co., Ltd. Method of producing a multi-layer ceramic substrate
US6014032A (en) 1997-09-30 2000-01-11 International Business Machines Corporation Micro probe ring assembly and method of fabrication
US5976286A (en) 1997-10-14 1999-11-02 International Business Machines Corporation Multi-density ceramic structure and process thereof
US6272020B1 (en) * 1997-10-16 2001-08-07 Hitachi, Ltd. Structure for mounting a semiconductor device and a capacitor device on a substrate
JPH11125645A (en) 1997-10-21 1999-05-11 Mitsubishi Electric Corp Vertical needle type probe card and its manufacture
JPH11125646A (en) 1997-10-21 1999-05-11 Mitsubishi Electric Corp Vertical needle type probe card, and its manufacture and exchange method for defective probe of the same
ATE260470T1 (en) 1997-11-05 2004-03-15 Feinmetall Gmbh TEST HEAD FOR MICROSTRUCTURES WITH INTERFACE
US6193910B1 (en) * 1997-11-11 2001-02-27 Ngk Spark Plug Co., Ltd. Paste for through-hole filling and printed wiring board using the same
US6043668A (en) 1997-12-12 2000-03-28 Sony Corporation Planarity verification system for integrated circuit test probes
JP3188876B2 (en) * 1997-12-29 2001-07-16 インターナショナル・ビジネス・マシーンズ・コーポレ−ション Method, test head and test apparatus for testing product chip
US6181144B1 (en) 1998-02-25 2001-01-30 Micron Technology, Inc. Semiconductor probe card having resistance measuring circuitry and method fabrication
US6107812A (en) 1998-03-05 2000-08-22 International Business Machines Corporation Apparatus and method for testing integrated circuit components of a multi-component card
US6028305A (en) * 1998-03-25 2000-02-22 Board Of Trustees Of The Leland Stanford Jr. University Dual cantilever scanning probe microscope
US6215320B1 (en) 1998-10-23 2001-04-10 Teradyne, Inc. High density printed circuit board
JP4084498B2 (en) * 1998-10-27 2008-04-30 松下電器産業株式会社 Inspection board
US6160412A (en) 1998-11-05 2000-12-12 Wentworth Laboratories, Inc. Impedance-matched interconnection device for connecting a vertical-pin integrated circuit probing device to integrated circuit test equipment
US6441315B1 (en) 1998-11-10 2002-08-27 Formfactor, Inc. Contact structures with blades having a wiping motion
US6177805B1 (en) 1998-11-24 2001-01-23 International Business Machines Corporation High density test connector for disk drives in a high volume manufacturing environment
US5989994A (en) 1998-12-29 1999-11-23 Advantest Corp. Method for producing contact structures
US6420884B1 (en) * 1999-01-29 2002-07-16 Advantest Corp. Contact structure formed by photolithography process
US6021050A (en) * 1998-12-02 2000-02-01 Bourns, Inc. Printed circuit boards with integrated passive components and method for making same
JP2000183483A (en) 1998-12-21 2000-06-30 Shinko Electric Ind Co Ltd Board for inspection of electronic component and its manufacture, and inspection method for electronic component
US6081429A (en) 1999-01-20 2000-06-27 Micron Technology, Inc. Test interposer for use with ball grid array packages assemblies and ball grid array packages including same and methods
US6218910B1 (en) 1999-02-25 2001-04-17 Formfactor, Inc. High bandwidth passive integrated circuit tester probe card assembly
US6480978B1 (en) 1999-03-01 2002-11-12 Formfactor, Inc. Parallel testing of integrated circuit devices using cross-DUT and within-DUT comparisons
US6452411B1 (en) * 1999-03-01 2002-09-17 Formfactor, Inc. Efficient parallel testing of integrated circuit devices using a known good device to generate expected responses
US6255602B1 (en) * 1999-03-15 2001-07-03 Wentworth Laboratories, Inc. Multiple layer electrical interface
US6188286B1 (en) 1999-03-30 2001-02-13 Infineon Technologies North America Corp. Method and system for synchronizing multiple subsystems using one voltage-controlled oscillator
US6917525B2 (en) * 2001-11-27 2005-07-12 Nanonexus, Inc. Construction structures and manufacturing processes for probe card assemblies and packages having wafer level springs
US6799976B1 (en) 1999-07-28 2004-10-05 Nanonexus, Inc. Construction structures and manufacturing processes for integrated circuit wafer probe card assemblies
JP2001056346A (en) 1999-08-19 2001-02-27 Fujitsu Ltd Probe card and method for testing wafer on which a plurality of semiconductor device are formed
US6341417B1 (en) * 1999-09-23 2002-01-29 International Business Machines Corporation Pre-patterned substrate layers for being personalized as needed
DE19952943C2 (en) 1999-11-03 2003-07-03 Infineon Technologies Ag Needle card adjustment device for the planarization of needle sets of a needle card
JP4214650B2 (en) 2000-02-08 2009-01-28 トヨタ車体株式会社 Rotating seat for vehicle
US6509751B1 (en) 2000-03-17 2003-01-21 Formfactor, Inc. Planarizer for a semiconductor contactor
US6441629B1 (en) * 2000-05-31 2002-08-27 Advantest Corp Probe contact system having planarity adjustment mechanism
US6706975B2 (en) * 2000-07-13 2004-03-16 Ngk Spark Plug Co., Ltd. Paste for filling throughhole and printed wiring board using same
JP2002122808A (en) 2000-10-18 2002-04-26 Canon Inc Projection type display device
JP2002290030A (en) 2001-03-23 2002-10-04 Ngk Spark Plug Co Ltd Wiring board
JP4034046B2 (en) * 2001-06-07 2008-01-16 日本碍子株式会社 Multi-layer board having high-precision through hole and circuit board
US6729019B2 (en) * 2001-07-11 2004-05-04 Formfactor, Inc. Method of manufacturing a probe card
US6676784B2 (en) * 2001-07-17 2004-01-13 International Business Machines Corporation Process for the manufacture of multilayer ceramic substrates
JP4357848B2 (en) 2003-02-12 2009-11-04 株式会社リコー SQUARYLIUM METAL CHEL COMPOUND AND OPTICAL RECORDING MEDIUM
JP4207047B2 (en) 2006-01-19 2009-01-14 トヨタ自動車株式会社 Camshaft support structure for internal combustion engine

Patent Citations (99)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2923859A (en) * 1955-07-20 1960-02-02 Philco Corp Manufacture of electrical appliances with printed wiring panels
US3075282A (en) * 1959-07-24 1963-01-29 Bell Telephone Labor Inc Semiconductor device contact
US3227933A (en) * 1961-05-17 1966-01-04 Fairchild Camera Instr Co Diode and contact structure
US3296692A (en) * 1963-09-13 1967-01-10 Bell Telephone Labor Inc Thermocompression wire attachments to quartz crystals
US3429040A (en) * 1965-06-18 1969-02-25 Ibm Method of joining a component to a substrate
US3373481A (en) * 1965-06-22 1968-03-19 Sperry Rand Corp Method of electrically interconnecting conductors
US3368114A (en) * 1965-07-06 1968-02-06 Radiation Inc Microelectronic circuit packages with improved connection structure
US3493858A (en) * 1966-01-14 1970-02-03 Ibm Inflatable probe apparatus for uniformly contacting and testing microcircuits
US3567846A (en) * 1968-05-31 1971-03-02 Gen Cable Corp Metallic sheathed cables with roam cellular polyolefin insulation and method of making
US3636242A (en) * 1968-12-09 1972-01-18 Ericsson Telefon Ab L M An electric conductor wire
US3555477A (en) * 1969-01-21 1971-01-12 Standard Int Corp Electrical inductor and method of making the same
US3939559A (en) * 1972-10-03 1976-02-24 Western Electric Company, Inc. Methods of solid-phase bonding mating members through an interposed pre-shaped compliant medium
US3861135A (en) * 1973-02-08 1975-01-21 Chomerics Inc Electrical interconnector and method of making
US3862791A (en) * 1973-06-13 1975-01-28 Northern Electric Co Terminal pin block and method of making it
US3866119A (en) * 1973-09-10 1975-02-11 Probe Rite Inc Probe head-probing machine coupling adaptor
US3939414A (en) * 1974-01-28 1976-02-17 Electroglas, Inc. Micro-circuit test apparatus
US3940786A (en) * 1974-02-22 1976-02-24 Amp Incorporated Device for connecting leadless integrated circuit package to a printed circuit board
US4001685A (en) * 1974-03-04 1977-01-04 Electroglas, Inc. Micro-circuit test probe
US4132706A (en) * 1974-06-21 1979-01-02 The Dow Chemical Company Latent catalysts for promoting reaction of epoxides with phenols and/or carboxylic acids
US3940676A (en) * 1974-10-11 1976-02-24 Electroglas, Inc. Damping control for positioning apparatus
US4009485A (en) * 1974-12-23 1977-02-22 General Electric Company Semiconductor pellet assembly mounted on ceramic substrate
US4003621A (en) * 1975-06-16 1977-01-18 Technical Wire Products, Inc. Electrical connector employing conductive rectilinear elements
US4132341A (en) * 1977-01-31 1979-01-02 Zenith Radio Corporation Hybrid circuit connector assembly
US4067104A (en) * 1977-02-24 1978-01-10 Rockwell International Corporation Method of fabricating an array of flexible metallic interconnects for coupling microelectronics components
US4139936A (en) * 1977-07-05 1979-02-20 Hughes Aircraft Company Method of making hermetic coaxial cable
US4312117A (en) * 1977-09-01 1982-01-26 Raytheon Company Integrated test and assembly device
US4251772A (en) * 1978-12-26 1981-02-17 Pacific Western Systems Inc. Probe head for an automatic semiconductive wafer prober
US4567433A (en) * 1980-05-27 1986-01-28 Nihon Denshi Zairo Kabushiki Kaisha Complex probe card for testing a semiconductor wafer
US4374457A (en) * 1980-08-04 1983-02-22 Wiech Raymond E Jr Method of fabricating complex micro-circuit boards and substrates
US4641176A (en) * 1981-01-26 1987-02-03 Burroughs Corporation Semiconductor package with contact springs
US4563640A (en) * 1981-06-03 1986-01-07 Yoshiei Hasegawa Fixed probe board
US4434347A (en) * 1981-08-19 1984-02-28 Fairchild Camera And Instrument Corporation Lead frame wire bonding by preheating
US4566184A (en) * 1981-08-24 1986-01-28 Rockwell International Corporation Process for making a probe for high speed integrated circuits
US4719417A (en) * 1983-05-03 1988-01-12 Wentworth Laboratories, Inc. Multi-level test probe assembly for IC chips
US4634199A (en) * 1985-01-22 1987-01-06 Itt Corporation Connector assembly for making multiple connections in a thin space
US4642889A (en) * 1985-04-29 1987-02-17 Amp Incorporated Compliant interconnection and method therefor
US4640499A (en) * 1985-05-01 1987-02-03 The United States Of America As Represented By The Secretary Of The Air Force Hermetic chip carrier compliant soldering pads
US4724383A (en) * 1985-05-03 1988-02-09 Testsystems, Inc. PC board test fixture
US4727319A (en) * 1985-12-24 1988-02-23 Hughes Aircraft Company Apparatus for on-wafer testing of electrical circuits
US4807021A (en) * 1986-03-10 1989-02-21 Kabushiki Kaisha Toshiba Semiconductor device having stacking structure
US4900695A (en) * 1986-12-17 1990-02-13 Hitachi, Ltd. Semiconductor integrated circuit device and process for producing the same
US5086337A (en) * 1987-01-19 1992-02-04 Hitachi, Ltd. Connecting structure of electronic part and electronic device using the structure
US5285949A (en) * 1987-01-26 1994-02-15 Hitachi, Ltd. Wire-bonding method, wire-bonding apparatus, and semiconductor device produced by the wire-bonding method
US4795977A (en) * 1987-03-19 1989-01-03 Pacific Western Systems, Inc. Interface system for interfacing a device tester to a device under test
US4897598A (en) * 1987-03-31 1990-01-30 Siemens Aktiengesellschaft Apparatus for electrical function testing of wiring matrices, particularly of printed circuit boards
US4899106A (en) * 1987-08-18 1990-02-06 Hewlett Packard Company Personality board
US5090119A (en) * 1987-12-08 1992-02-25 Matsushita Electric Industrial Co., Ltd. Method of forming an electrical contact bump
US4899099A (en) * 1988-05-19 1990-02-06 Augat Inc. Flex dot wafer probe
US5086270A (en) * 1988-07-08 1992-02-04 Tokyo Electron Limited Probe apparatus
US4901013A (en) * 1988-08-19 1990-02-13 American Telephone And Telegraph Company, At&T Bell Laboratories Apparatus having a buckling beam probe assembly
US4899107A (en) * 1988-09-30 1990-02-06 Micron Technology, Inc. Discrete die burn-in for nonpackaged die
US4901011A (en) * 1988-11-04 1990-02-13 Tokyo Electron Limited Carrier for transferring plate-like objects one by one, a handling apparatus for loading or unloading the carrier, and a wafer probing machine fitted with the handling apparatus for the wafer carrier
US4903889A (en) * 1988-11-14 1990-02-27 Raychem Corporation Connection to a component for use in an electronics assembly
US4892122A (en) * 1988-12-19 1990-01-09 Micron Technology Inc. Probe pin alignment tool
US5490034A (en) * 1989-01-13 1996-02-06 Kopin Corporation SOI actuators and microsensors
US5177661A (en) * 1989-01-13 1993-01-05 Kopin Corporation SOI diaphgram sensor
US5091694A (en) * 1989-01-31 1992-02-25 Tokyo Electron Limited Quartz probe apparatus
US4985676A (en) * 1989-02-17 1991-01-15 Tokyo Electron Limited Method and apparatus of performing probing test for electrically and sequentially testing semiconductor device patterns
US4987781A (en) * 1989-05-03 1991-01-29 Sensym, Incorporated Accelerometer chip
US4995941A (en) * 1989-05-15 1991-02-26 Rogers Corporation Method of manufacture interconnect device
US5285082A (en) * 1989-11-08 1994-02-08 U.S. Philips Corporation Integrated test circuits having pads provided along scribe lines
US5091692A (en) * 1990-01-11 1992-02-25 Tokyo Electron Limited Probing test device
US4989069A (en) * 1990-01-29 1991-01-29 Motorola, Inc. Semiconductor package having leads that break-away from supports
US5083697A (en) * 1990-02-14 1992-01-28 Difrancesco Louis Particle-enhanced joining of metal surfaces
US5859539A (en) * 1990-08-29 1999-01-12 Micron Technology, Inc. Universal wafer carrier for wafer level die burn-in
US5872459A (en) * 1990-10-31 1999-02-16 Hughes Aircraft Company Method of testing integrated circuits
US5378971A (en) * 1990-11-30 1995-01-03 Tokyo Electron Limited Probe and a method of manufacturing the same
US5278494A (en) * 1991-02-19 1994-01-11 Tokyo Electron Yamanashi Limited Wafer probing test machine
US5283104A (en) * 1991-03-20 1994-02-01 International Business Machines Corporation Via paste compositions and use thereof to form conductive vias in circuitized ceramic substrates
US5088007A (en) * 1991-04-04 1992-02-11 Motorola, Inc. Compliant solder interconnection
US5386110A (en) * 1991-05-20 1995-01-31 Olympus Optical Co., Ltd. Method of making cantilever chip for scanning probe microscope
US5278442A (en) * 1991-07-15 1994-01-11 Prinz Fritz B Electronic packages and smart structures formed by thermal spray deposition
US5280236A (en) * 1991-07-23 1994-01-18 Seiko Electronic Components Ltd. IC test instrument
US5288007A (en) * 1991-10-04 1994-02-22 International Business Machine Corporation Apparatus and methods for making simultaneous electrical connections
US5391984A (en) * 1991-11-01 1995-02-21 Sgs-Thomson Microelectronics, Inc. Method and apparatus for testing integrated circuit devices
US5189323A (en) * 1991-12-19 1993-02-23 The Trustees Of Princeton University Rotary, vertical-drive, tethered micromotor
US5393375A (en) * 1992-02-03 1995-02-28 Cornell Research Foundation, Inc. Process for fabricating submicron single crystal electromechanical structures
US5483175A (en) * 1992-04-10 1996-01-09 Micron Technology, Inc. Method for circuits connection for wafer level burning and testing of individual dies on semiconductor wafer
US5389873A (en) * 1992-06-05 1995-02-14 Mitsubishi Denki Kabushiki Kaisha Pressure contact chip and wafer testing device
US5489749A (en) * 1992-07-24 1996-02-06 Tessera, Inc. Semiconductor connection components and method with releasable lead support
US5386344A (en) * 1993-01-26 1995-01-31 International Business Machines Corporation Flex circuit card elastomeric cable connector assembly
US5719073A (en) * 1993-02-04 1998-02-17 Cornell Research Foundation, Inc. Microstructures and single mask, single-crystal process for fabrication thereof
US5592037A (en) * 1993-04-05 1997-01-07 Ford Motor Company Analog display device with micro-motor drive means
US5594357A (en) * 1993-05-19 1997-01-14 Tokyo Electron Limited Testing apparatus and connection method for the testing apparatus
US5386341A (en) * 1993-11-01 1995-01-31 Motorola, Inc. Flexible substrate folded in a U-shape with a rigidizer plate located in the notch of the U-shape
US5481241A (en) * 1993-11-12 1996-01-02 Caddock Electronics, Inc. Film-type heat sink-mounted power resistor combination having only a thin encapsulant, and having an enlarged internal heat sink
US5601740A (en) * 1993-11-16 1997-02-11 Formfactor, Inc. Method and apparatus for wirebonding, for severing bond wires, and for forming balls on the ends of bond wires
US5596219A (en) * 1994-05-25 1997-01-21 Siemens Aktiengesellschaft Thermal sensor/actuator in semiconductor material
US5591910A (en) * 1994-06-03 1997-01-07 Texas Instruments Incorporated Accelerometer
US5590460A (en) * 1994-07-19 1997-01-07 Tessera, Inc. Method of making multilayer circuit
US5485304A (en) * 1994-07-29 1996-01-16 Texas Instruments, Inc. Support posts for micro-mechanical devices
US5596194A (en) * 1994-08-19 1997-01-21 Hughes Aircraft Company Single-wafer tunneling sensor and low-cost IC manufacturing method
US5491302A (en) * 1994-09-19 1996-02-13 Tessera, Inc. Microelectronic bonding with lead motion
US5489552A (en) * 1994-12-30 1996-02-06 At&T Corp. Multiple layer tungsten deposition process
US5605844A (en) * 1995-03-31 1997-02-25 Matsushita Electric Industrial Co., Ltd. Inspecting method for semiconductor devices
US5597470A (en) * 1995-06-18 1997-01-28 Tessera, Inc. Method for making a flexible lead for a microelectronic device
US5710466A (en) * 1995-06-19 1998-01-20 Georgia Tech Research Corporation Fully integrated magnetic micromotors and methods for their fabrication
US5705932A (en) * 1995-10-10 1998-01-06 Xilinx, Inc. System for expanding space provided by test computer to test multiple integrated circuits simultaneously
US5871158A (en) * 1997-01-27 1999-02-16 The University Of Utah Research Foundation Methods for preparing devices having metallic hollow microchannels on planar substrate surfaces

Cited By (62)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010015652A1 (en) * 1993-11-16 2001-08-23 Formfactor, Inc. Probe card assembly and kit, and methods of making same
US8373428B2 (en) 1993-11-16 2013-02-12 Formfactor, Inc. Probe card assembly and kit, and methods of making same
US20090291573A1 (en) * 1993-11-16 2009-11-26 Formfactor, Inc. Probe card assembly and kit, and methods of making same
US8033838B2 (en) 1996-02-21 2011-10-11 Formfactor, Inc. Microelectronic contact structure
US20040177499A1 (en) * 1998-11-10 2004-09-16 Eldridge Benjamin N. Tested semiconductor device produced by an interconnection element with contact blade
US9030222B2 (en) 1998-11-10 2015-05-12 Formfactor, Inc. Sharpened, oriented contact tip structures
US20060244469A1 (en) * 1999-06-07 2006-11-02 Formfactor, Inc. Segmented Contactor
US8011089B2 (en) 1999-06-07 2011-09-06 Formfactor, Inc. Method of repairing segmented contactor
US20100043226A1 (en) * 1999-06-07 2010-02-25 Formfactor, Inc. Segmented contactor
US7578057B2 (en) * 1999-06-07 2009-08-25 Formfactor, Inc. Method of fabricating segmented contactor
US20060112550A1 (en) * 2002-05-07 2006-06-01 Microfabrica Inc. Microprobe tips and methods for making
US20100155253A1 (en) * 2002-05-07 2010-06-24 Microfabrica Inc. Microprobe Tips and Methods for Making
US7273812B2 (en) 2002-05-07 2007-09-25 Microfabrica Inc. Microprobe tips and methods for making
US20060053625A1 (en) * 2002-05-07 2006-03-16 Microfabrica Inc. Microprobe tips and methods for making
US7412767B2 (en) * 2003-02-04 2008-08-19 Microfabrica, Inc. Microprobe tips and methods for making
US8729916B2 (en) 2003-02-04 2014-05-20 Microfabrica Inc. Methods of creating probe structures from a plurality of planar layers
US7363705B2 (en) 2003-02-04 2008-04-29 Microfabrica, Inc. Method of making a contact
US20080211524A1 (en) * 2003-02-04 2008-09-04 Microfabrica Inc. Electrochemically Fabricated Microprobes
US10788512B2 (en) 2003-02-04 2020-09-29 Microfabrica Inc. Cantilever microprobes for contacting electronic components
US10877067B2 (en) 2003-02-04 2020-12-29 Microfabrica Inc. Pin-type probes for contacting electronic circuits and methods for making such probes
US20090256583A1 (en) * 2003-02-04 2009-10-15 Microfabrica Inc. Vertical Microprobes for Contacting Electronic Components and Method for Making Such Probes
US20050221644A1 (en) * 2003-02-04 2005-10-06 Kieun Kim Microprobe tips and methods for making
US10416192B2 (en) 2003-02-04 2019-09-17 Microfabrica Inc. Cantilever microprobes for contacting electronic components
US8723543B2 (en) 2003-02-04 2014-05-13 Microfabrica Inc. Methods of creating probe structures from a plurality of planar layers
US8717054B2 (en) 2003-02-04 2014-05-06 Microfabrica Inc. Methods of creating probe structures from a plurality of planar layers
US20100134131A1 (en) * 2003-02-04 2010-06-03 Microfabrica Inc. Electrochemically Fabricated Microprobes
US8717055B2 (en) 2003-02-04 2014-05-06 Microfabrica Inc. Probe devices formed from multiple planar layers of structural material with tip regions formed from one or more intermediate planar layers
US20060051948A1 (en) * 2003-02-04 2006-03-09 Microfabrica Inc. Microprobe tips and methods for making
US20060286829A1 (en) * 2003-02-04 2006-12-21 Microfabrica Inc. Microprobe tips and methods for making
US20080108221A1 (en) * 2003-12-31 2008-05-08 Microfabrica Inc. Microprobe Tips and Methods for Making
US20080042668A1 (en) * 2005-04-19 2008-02-21 Formfactor, Inc. Apparatus and method for managing thermally induced motion of a probe card assembly
US7592821B2 (en) 2005-04-19 2009-09-22 Formfactor, Inc. Apparatus and method for managing thermally induced motion of a probe card assembly
US20060255814A1 (en) * 2005-04-19 2006-11-16 Formfactor Apparatus And Method For Managing Thermally Induced Motion Of A Probe Card Assembly
US7285968B2 (en) 2005-04-19 2007-10-23 Formfactor, Inc. Apparatus and method for managing thermally induced motion of a probe card assembly
US7671614B2 (en) 2005-12-02 2010-03-02 Formfactor, Inc. Apparatus and method for adjusting an orientation of probes
US20070126435A1 (en) * 2005-12-02 2007-06-07 Formfactor, Inc. Apparatus And Method For Adjusting An Orientation Of Probes
US20070251080A1 (en) * 2006-02-27 2007-11-01 Bahadir Tunaboylu Beam assembly method for large area array multi-beam DUT probe cards
US7637006B2 (en) * 2006-02-27 2009-12-29 Sv Probe Pte. Ltd. Beam assembly method for large area array multi-beam DUT probe cards
US8435044B2 (en) 2009-01-20 2013-05-07 Rise Technology S.R.L. Elastic contact device for electronic components with buckling columns
WO2010084405A1 (en) * 2009-01-20 2010-07-29 Rise Technology S.R.L. Elastic contact device for electronic components with buckling columns
US10884955B2 (en) 2011-04-18 2021-01-05 Morgan/Weiss Technologies Inc. Stacked and folded above motherboard interposer
US10423544B2 (en) * 2011-04-18 2019-09-24 Morgan / Weiss Technologies Inc. Interposer with high bandwidth connections between a central processor and memory
US9200883B2 (en) * 2011-05-05 2015-12-01 International Business Machines Corporation Transferable probe tips
US20120279287A1 (en) * 2011-05-05 2012-11-08 International Business Machines Corporation Transferable Probe Tips
US20130342235A1 (en) * 2012-06-25 2013-12-26 Sedicon Co., Ltd. Probe card
US20140035999A1 (en) * 2012-08-06 2014-02-06 Canon Kabushiki Kaisha Liquid ejection head and method for manufacturing liquid ejection head
US9174439B2 (en) * 2012-08-06 2015-11-03 Canon Kabushiki Kaisha Liquid ejection head and method for manufacturing liquid ejection head
US20140124258A1 (en) * 2012-11-07 2014-05-08 Samsung Electro-Mechanics Co., Ltd. Printed circuit board and method of manufacturing the same
US9253873B2 (en) * 2012-11-07 2016-02-02 Samsung Electro-Mechanics Co., Ltd. Printed circuit board and method of manufacturing the same
US20140197859A1 (en) * 2013-01-11 2014-07-17 Mpi Corporation Probe Head
US9470715B2 (en) * 2013-01-11 2016-10-18 Mpi Corporation Probe head
US20180294211A1 (en) * 2015-05-01 2018-10-11 Georgia Tech Research Corporation Vertically curved mechanically flexible interconnects, methods of making the same, and methods of use
US10701800B2 (en) * 2016-01-28 2020-06-30 Hewlett Packard Enterprise Development Lp Printed circuit boards
US20190008031A1 (en) * 2016-01-28 2019-01-03 Hewlett Packard Enterprise Development Lp Printed circuit boards
US10598480B2 (en) * 2016-04-08 2020-03-24 Infineon Technologies Ag Wafer probing
US20170292832A1 (en) * 2016-04-08 2017-10-12 Infineon Technologies Ag Wafer probing
US20180095111A1 (en) * 2016-10-04 2018-04-05 Mpi Corporation Coaxial probe card device
US20180113153A1 (en) * 2016-10-24 2018-04-26 Lg Chem, Ltd. Shunt resistor for measuring current
US10578650B2 (en) * 2016-10-24 2020-03-03 Lg Chem, Ltd. Shunt resistor for measuring current
US11262383B1 (en) 2018-09-26 2022-03-01 Microfabrica Inc. Probes having improved mechanical and/or electrical properties for making contact between electronic circuit elements and methods for making
US20220151095A1 (en) * 2020-11-11 2022-05-12 TE Connectivity Services Gmbh Electronic assembly including a compression assembly for cable connector modules
CN113495517A (en) * 2021-07-28 2021-10-12 云翔赛博(北京)数字信息科技有限公司 Quick sensing and early warning method and system for screen plate falling of screening machine

Also Published As

Publication number Publication date
US20090291573A1 (en) 2009-11-26
US8373428B2 (en) 2013-02-12

Similar Documents

Publication Publication Date Title
US7086149B2 (en) Method of making a contact structure with a distinctly formed tip structure
US6624648B2 (en) Probe card assembly
US8373428B2 (en) Probe card assembly and kit, and methods of making same
US5974662A (en) Method of planarizing tips of probe elements of a probe card assembly
US7140883B2 (en) Contact carriers (tiles) for populating larger substrates with spring contacts
EP1408337A2 (en) Probe card assembly
US5806181A (en) Contact carriers (tiles) for populating larger substrates with spring contacts
EP0886894B1 (en) Contact carriers for populating substrates with spring contacts
US5994152A (en) Fabricating interconnects and tips using sacrificial substrates
US7061257B2 (en) Probe card assembly
EP0859686B1 (en) Fabricating interconnects and tips using sacrificial substrates
EP0792462B1 (en) Probe card assembly and method of using the same
EP1610132B1 (en) Fabricating interconnects using sacrificial substrates

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: HSBC BANK USA, NATIONAL ASSOCIATION, CALIFORNIA

Free format text: SECURITY INTEREST IN UNITED STATES PATENTS AND TRADEMARKS;ASSIGNORS:FORMFACTOR, INC.;ASTRIA SEMICONDUCTOR HOLDINGS, INC.;CASCADE MICROTECH, INC.;AND OTHERS;REEL/FRAME:039184/0280

Effective date: 20160624