US20020070416A1 - Current isolating epitaxial buffer layers for high voltage photodiode array - Google Patents

Current isolating epitaxial buffer layers for high voltage photodiode array Download PDF

Info

Publication number
US20020070416A1
US20020070416A1 US09/733,858 US73385800A US2002070416A1 US 20020070416 A1 US20020070416 A1 US 20020070416A1 US 73385800 A US73385800 A US 73385800A US 2002070416 A1 US2002070416 A1 US 2002070416A1
Authority
US
United States
Prior art keywords
array
buffer layer
semi
insulating substrate
conductive
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/733,858
Other versions
US6452220B1 (en
Inventor
Jeffrey Morse
Gregory Cooper
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Lawrence Livermore National Security LLC
Original Assignee
University of California
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by University of California filed Critical University of California
Priority to US09/733,858 priority Critical patent/US6452220B1/en
Assigned to REGENTS OF THE UNIVERSITY OF CALIFORNIA, THE reassignment REGENTS OF THE UNIVERSITY OF CALIFORNIA, THE ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: COOPER, GREGORY A., MORSE, JEFFREY D.
Assigned to ENERGY, U.S. DEPARTMENT OF reassignment ENERGY, U.S. DEPARTMENT OF CONFIRMATORY LICENSE (SEE DOCUMENT FOR DETAILS). Assignors: CALIFORNIA, UNIVERSITY OF
Publication of US20020070416A1 publication Critical patent/US20020070416A1/en
Priority to US10/201,458 priority patent/US20020182768A1/en
Application granted granted Critical
Publication of US6452220B1 publication Critical patent/US6452220B1/en
Assigned to LAWRENCE LIVERMORE NATIONAL SECURITY LLC reassignment LAWRENCE LIVERMORE NATIONAL SECURITY LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14643Photodiode arrays; MOS imagers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/1463Pixel isolation structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/08Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors
    • H01L31/10Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors characterised by at least one potential-jump barrier or surface barrier, e.g. phototransistors
    • H01L31/101Devices sensitive to infrared, visible or ultraviolet radiation
    • H01L31/102Devices sensitive to infrared, visible or ultraviolet radiation characterised by only one potential barrier or surface barrier
    • H01L31/103Devices sensitive to infrared, visible or ultraviolet radiation characterised by only one potential barrier or surface barrier the potential barrier being of the PN homojunction type
    • H01L31/1035Devices sensitive to infrared, visible or ultraviolet radiation characterised by only one potential barrier or surface barrier the potential barrier being of the PN homojunction type the devices comprising active layers formed only by AIIIBV compounds

Definitions

  • Linear arrays of photovoltaic semiconductor diodes are used to produce higher voltages than a single diode can produce. Fabricating such arrays monolithically (on a common substrate) using mass production techniques common to the semiconductor industry is preferable to the manual assembly and interconnection of individual diodes. Monolithically fabricated arrays can be adversely affected by parasitic electrical currents flowing between the individual diodes through the substrate reducing the usable current and voltage produced by the array.
  • One identified cause of parasitic substrate conduction is the generation of charge carriers in the substrate by illumination of the substrate in the regions between the diodes. Two methods have been identified to reduce or eliminate this effect; one is to use substrates that do not become conductive when illuminated and the other is to block the light from entering the substrate.
  • the invention includes an array of photodiodes on a semi-insulating substrate, a method for fabricating such photodiodes, and a system for converting optical energy to high voltage electrical energy.
  • the reduction or elimination of the injection of electrical charge carriers into a common semi-insulating substrate having an array of two or more photodiodes (e.g., photocells) at different electrical potentials is provided by positioning a nonconductive buffer layer containing at least one single crystal semiconductor material between the substrate and spaced diodes.
  • Such an array can provide reduced current injections and voltage collapse and can be illuminated with uniform light beam profiles to increase efficiency.
  • the invention provides high quality lattice matching (i.e., within about 5%) between the semiconductor materials of the non-conductive single crystal, buffer layer and the semiconductor materials of the mesa photodiodes on the array, particularly during epitaxial growth fabrication of the array.
  • FIG. 1A illustrates a multiple row array of diodes including a maximum voltage gradient area where excess current leakage often occurs during operation of the array
  • FIG. 1B illustrates current leakage between a non-independent pair of diodes.
  • FIG. 1C illustrates the physical separation method for reduction of current leakage between an independent pair of diodes.
  • FIG. 2A illustrates a band diagram for n-GaAs/AlAs/n+GaAs structure at equilibrium.
  • FIG. 2B illustrates band diagrams with applied voltage showing barriers to current flow at AlAs/GaAs interface.
  • FIG. 3 illustrates, in graphical form, the order of magnitude of leakage current reduction at different buffer layer thicknesses.
  • FIG. 4 illustrates at least two photodiodes and a buffer layer on a common semi-insulating substrate.
  • FIG. 5 illustrates, in graphical form, a comparison of minimal current leakage in three different non-conductive buffer layers to that of an isolated p-n junction.
  • the direct generation of high voltage with an array of low voltage photodiodes involves optically illuminating an array of photodiodes simultaneously. While the low voltage power generation of approximately six volts has been previously demonstrated with commercial arrays of photodiodes, many applications require the generation of significantly higher voltages (hundreds to thousands).
  • the arrays of photodiodes of the present invention can provide electrical potential differences of above 10 volts, usually at least about 16 volts, often at least 50 volts, normally at least 90 volts, and easily capable of more than 1000 volts.
  • Optical energy is transmitted by conventional means, including solar radiation, free space, and optical wave guides such as optic fiber, to an array of photovoltaic cells or photodiodes arranged to typically minimize footprint.
  • An optical homogenizer can be located between the optical transmission and the array to form a uniform laser beam profile for illuminence onto the array.
  • a limitation in such voltage scaleups and compact, integrated photodiode arrays is excessive leakage current due to parasitic electric fields as arrays of series diodes are placed in parallel rows, for instance in serpentine fashion, to minimize footprint to provide a compact array.
  • An integrated photodiode array can utilize a current isolating buffer layer integrated with the photodiode array.
  • FIG. 1A illustrates a top view of an example of a high voltage array 2 in which a plurality of rows 3 containing spaced photodiodes 4 are fabricated in a serpentine fashion on a semi-insulating substrate 6 and to which optical energy via, for instance, optic fiber, is transmitted.
  • Each row 3 of array 2 of FIG. 1A is interconnected by a conductive interconnect 5 to provide an in series connection of the photodiodes and has, for example, 90 photodiodes at about 1 volt/photodiode.
  • FIG. 1A illustrates a top view of an example of a high voltage array 2 in which a plurality of rows 3 containing spaced photodiodes 4 are fabricated in a serpentine fashion on a semi-insulating substrate 6 and to which optical energy via, for instance, optic fiber, is transmitted.
  • Each row 3 of array 2 of FIG. 1A is interconnected by a conductive interconnect 5 to provide an in series connection of the photodiodes and has, for example, 90 photo
  • FIG. 1B illustrates a side view of two adjacent diodes 8 and 9 grown in spaced rows separated by a distance 10 on a semi-insulating substrate 11 .
  • a current isolating buffer layer can be positioned between the semi-insulating substrate and the photodiode structure to act as a barrier to current flow.
  • a photodiode array is fabricated using a single crystal semi-insulating substrate such as a Gallium Arsenide (GaAs) with material grown by any of the conventional deposition methods, such as metal-organic chemical vapor deposition (MOCVD) or molecular beam epitaxy (MBE).
  • MOCVD metal-organic chemical vapor deposition
  • MBE molecular beam epitaxy
  • the growth of single crystal buffer layers, such as Aluminum Arsenide (AlAs) epitaxial layers, on the GaAs substrate provides an offset in the conduction and valence bands at the GaAs-AlAs interface, as illustrated in FIG. 2A.
  • AlAs Aluminum Arsenide
  • FIG. 2B the band offset
  • the effective distance across the barrier becomes small enough such that the electrons can tunnel through the barrier.
  • the current has an exponential dependence on voltage.
  • the thicker the barrier layer the higher the voltage at which the electrons begin to conduct current, although some materials can provide effective barrier layers at thinner layers or within a range of micron thicknesses.
  • leakage test structures are grown having a thickness greater than about 1 ⁇ m, and usually in the range from about 0.1 ⁇ m to about 6.0 ⁇ m, by, for instance, MOCVD.
  • An AlAs or AlGaAs buffer layer is first grown on the semi-insulating substrate varying in thickness from about 0.02 ⁇ m to about 2 ⁇ m, followed by a 0.5 ⁇ m thick layer of n+GaAs to provide an electrical contact.
  • the active devices are fabricated by forming a mesa ridge structure on which a contact metal pad is patterned.
  • the current vs. voltage characteristics are then measured as a function of the thickness of buffer layer. Such results are shown in FIG. 3.
  • Such data indicate that the leakage current is reduced by 3-5 orders of magnitude as the AlAs layer thickness is increased.
  • layers of thickness from about 0.5 micron to about 2.0 micron are effective, a range from about 0.2 to about 2.0 can be highly effective.
  • FIG. 4 illustrates a portion of an array of spaced photodiodes 18 and 19 positioned on a clean, semi-insulating, single crystal substrate 15 .
  • a non-conductive, single crystal buffer layer 20 (or layers) is positioned between each photodiode and semi-insulating, single crystal substrate 15 and grown to a thickness sufficient to reduce (or essentially eliminate) charge injection for the electrical potential differences anticipated or desired.
  • the single crystal layers of the active photodiode device such as n-type semiconductor 21 over which p-type semiconductor 22 (or vice versa) are grown in juxtaposition to (e.g., on top of) the non-conductive, single crystal buffer layer.
  • Individual devices are then electrically isolated from each other by removing material around each photodiode device down to the non-conductive, single crystal buffer layer 20 or the semi-insulating substrate 15 . Wet or dry chemical etches may be used for the material removal.
  • the non-conductive, single crystal buffer layer may contain a single material or may contain multiple layers of different materials or a graded composition layer.
  • the non-conductive buffer layer 20 (FIG. 4) between the semi-insulating substrate 15 and photodiode structures 18 and 19 , which acts as a barrier to leakage current flow, is a single crystal semiconductor material having a bandgap greater than the bandgap of the semiconductor material comprising the semi-insulating substrate 15 and also greater than the bandgap of the adjacent semiconductor material 21 of the photodiode.
  • Such nonconductive, single crystal buffer layer semiconductor material normally has a bandgap greater than 0.5 eV, and often greater than 1.0 eV.
  • the non-conductive, single crystal buffer layers can also be selected and employed based on the fabrication method of low temperature growth of a buffer layer (i.e., LTB) by molecular beam epitaxy (MBE).
  • LTB buffer layer
  • MBE molecular beam epitaxy
  • an LTB such as GaAs
  • LTB-GaAs LTB-GaAs.
  • the LTB is prepared by reducing the temperature of the semi-insulating substrate to less than about 500 degrees C. during epitaxial growth and followed by a higher annealing temperature above about 700 degrees C.
  • the LTB-GaAs has the property that the crystal lattice of the MBE layer has a significant level of naturally occurring defects which act to trap any charge that is injected into the lattice, yet retains adequate crystalline properties such that high quality layers can be grown on top of it.
  • Similar structures are fabricated in 1 ⁇ m thick LTB-GaAs layers. Resulting current/voltage characteristics from testing such a structure show the current leakage is essentially eliminated where a current of only a few nanoamps is exhibited at 200 V bias.
  • the particular method of producing a non-conductive, single crystal buffer layer results in increasing the electrical traps in the predetermined (or chosen) initial single crystal, semiconductor material. Such methods can increase the physical defects in the crystal lattice. Furthermore, doping of the predetermined initial semiconductor material can create more traps.
  • Useful semi-insulating substrate materials and non-conductive, single crystal buffer layer materials include Group III-V semiconductor materials, such as GaAs, AlAs, InAs, and combinations thereof; InP, AlP, GaP, and combinations thereof; InGaAlPAs, InSb, GaSb, AlSb and combinations thereof; Group IV-IV semiconductor materials, such as SiGe, GaN, AIN, InN and combinations thereof; Group II-VI semiconductor materials such as ZnSe, HgCdTe, CdTe, and combinations thereof. Some of such materials have bandgaps less than 1 eV, which can lead to high concentrations of intrinsic electrical carriers rendering the material conductive or semi-conductive, not semi-insulating.
  • Group III-V semiconductor materials such as GaAs, AlAs, InAs, and combinations thereof
  • InP, AlP, GaP, and combinations thereof InGaAlPAs, InSb, GaSb, AlSb and combinations thereof
  • Group IV-IV semiconductor materials such as SiGe, Ga
  • these same materials may be made semi-insulating or non-conductive through the addition of impurities or preparation techniques that add carrier traps reducing the number of electrical carriers. Some of these materials have bandgaps greater than 2 eV which generally renders them semi-insulating or non-conducting. Thus, such higher bandgap materials may also be useful as the non-conducting layer in the invention.
  • the various levels of conductivity can be referred to as follows: for conductors having a bulk resistivity less than 10 ohm-cm, for semi-conductors having a bulk resistivity between 1e2 and 1e5 ohm-cm, for semi-insulating substrates having a bulk resistivity between 1e7 and 1e9 ohm-cm, and for non-conductors having a bulk resistivity greater than 1e9 ohm-cm.
  • AlAs aluminum-arsenide
  • AlGaAs aluminum-gallium-arsenide
  • LGT-GaAs Low-Growth-Temperature gallium-arsenide
  • FIG. 5 illustrates a comparison between arrays of photodiodes containing (1) a low temperature buffer (LTB) layer of about 2 micron thickness, (2) of about a 2 ⁇ m thick AlAs buffer, (3) of about a 2 ⁇ m thick AlGaAs buffer, and (4) non-buffered p-n junctions in isolated photodiode cells.
  • LTB low temperature buffer

Abstract

An array of photodiodes in series on a common semi-insulating substrate has a non-conductive buffer layer between the photodiodes and the semi-insulating substrate. The buffer layer reduces current injection leakage between the photodiodes of the array and allows optical energy to be converted to high voltage electrical energy.

Description

    RELATED APPLICATION
  • This application relates to U.S. Provisional Application No. 60/169,964 filed Dec. 9, 1999, and claims priority thereof.[0001]
  • [0002] The United States Government has rights in this invention pursuant to Contract No. W-7405-ENG-48 between the United States Department of Energy and the University of California for the operation of Lawrence Livermore National Laboratory.
  • BACKGROUND OF THE INVENTION
  • Linear arrays of photovoltaic semiconductor diodes are used to produce higher voltages than a single diode can produce. Fabricating such arrays monolithically (on a common substrate) using mass production techniques common to the semiconductor industry is preferable to the manual assembly and interconnection of individual diodes. Monolithically fabricated arrays can be adversely affected by parasitic electrical currents flowing between the individual diodes through the substrate reducing the usable current and voltage produced by the array. One identified cause of parasitic substrate conduction is the generation of charge carriers in the substrate by illumination of the substrate in the regions between the diodes. Two methods have been identified to reduce or eliminate this effect; one is to use substrates that do not become conductive when illuminated and the other is to block the light from entering the substrate. [0003]
  • Using non-photo-conductive substrates has been demonstrated for silicon diode arrays but the silicon produced is either polycrystalline or amorphous. Silicon, being an indirect bandgap material, has an inherently low efficiency at converting photons into usable electrical current. Making the silicon polycrystalline or amorphous reduces the efficiency even further. The photon-to-usable-current efficiency can be substantially improved by using single crystal, direct bandgap semiconductors. Single crystal, direct bandgap semiconductors are the preferred materials for high efficiency applications. However, fabricating high quality, single crystal semiconductor diodes on insulating substrates has been very difficult. Substrates which allow the formation of single crystal diodes tend also to be susceptible to photo-generated carrier production. [0004]
  • Methods for blocking the light from entering the substrates required for the fabrication of single crystal, direct bandgap semiconductors have also been demonstrated. Such light blocking techniques have been limited to small differences in electrical potential (10 volts or less) between spaced diodes. The reduction of current leakage between closely spaced diodes in photodetector diode arrays has been discussed in U.S. Pat. Nos. 5,049,962; 5,061,652; and 6,133,615. Other approaches have been based on doped direct bandgap materials (e.g., U.S. Pat. No. 4,774,554 to Dentai, et al. An example of a photodiode array containing direct bandgap buffer materials on insulating substrates is discussed by Major et al (U.S. Pat. No. 6,100,546). However, a need still exists for photodiode arrays for high voltage power generation, using direct bandgap materials on semi-insulating substrates. [0005]
  • SUMMARY OF THE INVENTION
  • Briefly, the invention includes an array of photodiodes on a semi-insulating substrate, a method for fabricating such photodiodes, and a system for converting optical energy to high voltage electrical energy. The reduction or elimination of the injection of electrical charge carriers into a common semi-insulating substrate having an array of two or more photodiodes (e.g., photocells) at different electrical potentials is provided by positioning a nonconductive buffer layer containing at least one single crystal semiconductor material between the substrate and spaced diodes. Such an array can provide reduced current injections and voltage collapse and can be illuminated with uniform light beam profiles to increase efficiency. [0006]
  • The invention provides high quality lattice matching (i.e., within about 5%) between the semiconductor materials of the non-conductive single crystal, buffer layer and the semiconductor materials of the mesa photodiodes on the array, particularly during epitaxial growth fabrication of the array. [0007]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A illustrates a multiple row array of diodes including a maximum voltage gradient area where excess current leakage often occurs during operation of the array [0008]
  • FIG. 1B illustrates current leakage between a non-independent pair of diodes. [0009]
  • FIG. 1C illustrates the physical separation method for reduction of current leakage between an independent pair of diodes. [0010]
  • FIG. 2A illustrates a band diagram for n-GaAs/AlAs/n+GaAs structure at equilibrium. [0011]
  • FIG. 2B illustrates band diagrams with applied voltage showing barriers to current flow at AlAs/GaAs interface. [0012]
  • FIG. 3 illustrates, in graphical form, the order of magnitude of leakage current reduction at different buffer layer thicknesses. [0013]
  • FIG. 4 illustrates at least two photodiodes and a buffer layer on a common semi-insulating substrate. [0014]
  • FIG. 5 illustrates, in graphical form, a comparison of minimal current leakage in three different non-conductive buffer layers to that of an isolated p-n junction. [0015]
  • DETAILED DESCRIPTION OF THE INVENTION
  • In a system of the invention, the direct generation of high voltage with an array of low voltage photodiodes involves optically illuminating an array of photodiodes simultaneously. While the low voltage power generation of approximately six volts has been previously demonstrated with commercial arrays of photodiodes, many applications require the generation of significantly higher voltages (hundreds to thousands). The arrays of photodiodes of the present invention can provide electrical potential differences of above 10 volts, usually at least about 16 volts, often at least 50 volts, normally at least [0016] 90 volts, and easily capable of more than 1000 volts.
  • Optical energy is transmitted by conventional means, including solar radiation, free space, and optical wave guides such as optic fiber, to an array of photovoltaic cells or photodiodes arranged to typically minimize footprint. An optical homogenizer can be located between the optical transmission and the array to form a uniform laser beam profile for illuminence onto the array. In the generation of, for example, 1200 volts using discrete arrays of GaAs-containing photodiodes, a limitation in such voltage scaleups and compact, integrated photodiode arrays is excessive leakage current due to parasitic electric fields as arrays of series diodes are placed in parallel rows, for instance in serpentine fashion, to minimize footprint to provide a compact array. Although in many instances, rows of photodiodes are interconnected in an array, any geometric pattern can be employed. The result can be a collapse of the voltage across each component of the array, thereby degrading the overall voltage generated by the entire array of photodiodes. An integrated photodiode array can utilize a current isolating buffer layer integrated with the photodiode array. [0017]
  • High voltage photovoltaic arrays are designed as a means to provide electrical power via optical energy for a variety of applications. FIG. 1A illustrates a top view of an example of a [0018] high voltage array 2 in which a plurality of rows 3 containing spaced photodiodes 4 are fabricated in a serpentine fashion on a semi-insulating substrate 6 and to which optical energy via, for instance, optic fiber, is transmitted. Each row 3 of array 2 of FIG. 1A is interconnected by a conductive interconnect 5 to provide an in series connection of the photodiodes and has, for example, 90 photodiodes at about 1 volt/photodiode. FIG. 1B illustrates a side view of two adjacent diodes 8 and 9 grown in spaced rows separated by a distance 10 on a semi-insulating substrate 11. A limitation of such arrays has been a collapse of the voltage across each photodiode of the array, thereby degrading the overall voltage generated by the entire photocell. Although not bound by any theory, this collapse can be due to excess leakage current 12 being generated between the rows of the photodiode array having different electrical potentials as the rows are placed in parallel (see FIG. 1A and FIG. 1B), which results (in this example) in a maximum voltage difference of 180 V (depicted at 7 in FIG. 1A and 10 in FIG. 1B) at the unconnected ends of adjacent diode array rows or columns. (1 Volt/diode×90 diodes/row=90 Volt differential/row).
  • With a distance, for example, of about 300 μm between adjacent rows, the electric field strength between certain portions of each row is high enough to inject current into the semi-insulating substrate resulting in a leakage current path between adjacent rows. As illustrated in FIG. 1C, such a problem can be solved by physically separating [0019] adjacent rows 8 and 9 by, for example, dicing the combination of photodiode and semi-insulating substrate 11 and connecting the interconnects at each end by an electrical connector, such as a wire, thus the substrates can then be isolated electrically, on for instance an insulating substrate 13. However, this approach does not increase the overall voltage of the array and/or reduce the footprint. An array having current isolating buffer layers between the photo diode structures and the semi-insulating substrate provides a solution to such a problem.
  • To reduce or eliminate the leakage current between adjacent rows, a current isolating buffer layer can be positioned between the semi-insulating substrate and the photodiode structure to act as a barrier to current flow. For example, a photodiode array is fabricated using a single crystal semi-insulating substrate such as a Gallium Arsenide (GaAs) with material grown by any of the conventional deposition methods, such as metal-organic chemical vapor deposition (MOCVD) or molecular beam epitaxy (MBE). In a resulting array of photodiode structures, the growth of single crystal buffer layers, such as Aluminum Arsenide (AlAs) epitaxial layers, on the GaAs substrate provides an offset in the conduction and valence bands at the GaAs-AlAs interface, as illustrated in FIG. 2A. As the voltage across the structure increases, causing the bands to bend, the path of flow of electrons is impeded by this band offset (as shown in FIG. 2B), until the effective distance across the barrier becomes small enough such that the electrons can tunnel through the barrier. At this point the current has an exponential dependence on voltage. In general, the thicker the barrier layer, the higher the voltage at which the electrons begin to conduct current, although some materials can provide effective barrier layers at thinner layers or within a range of micron thicknesses. [0020]
  • On a semi-insulating GaAs substrate, leakage test structures are grown having a thickness greater than about 1 μm, and usually in the range from about 0.1 μm to about 6.0 μm, by, for instance, MOCVD. An AlAs or AlGaAs buffer layer is first grown on the semi-insulating substrate varying in thickness from about 0.02 μm to about 2 μm, followed by a 0.5 μm thick layer of n+GaAs to provide an electrical contact. The active devices are fabricated by forming a mesa ridge structure on which a contact metal pad is patterned. The current vs. voltage characteristics are then measured as a function of the thickness of buffer layer. Such results are shown in FIG. 3. Such data indicate that the leakage current is reduced by 3-5 orders of magnitude as the AlAs layer thickness is increased. Although the data indicate that layers of thickness from about 0.5 micron to about 2.0 micron are effective, a range from about 0.2 to about 2.0 can be highly effective. [0021]
  • During operation of a system of the invention, the injection of electrical charge carriers into the common substrate containing two or more photodiodes at different electrical potentials, is reduced or essentially eliminated by introducing a non-conductive buffer layer, usually a single crystal material containing semiconductor materials, that contacts and is positioned between a single crystal, semi-insulating substrate and a single crystal semiconductor material of the photodiode. Common techniques employed to epitaxially grow single crystal semiconductor layer or layers on compatible single crystal semiconductor substrates can be employed in the invention. FIG. 4 illustrates a portion of an array of spaced [0022] photodiodes 18 and 19 positioned on a clean, semi-insulating, single crystal substrate 15. A non-conductive, single crystal buffer layer 20 (or layers) is positioned between each photodiode and semi-insulating, single crystal substrate 15 and grown to a thickness sufficient to reduce (or essentially eliminate) charge injection for the electrical potential differences anticipated or desired. The single crystal layers of the active photodiode device, such as n-type semiconductor 21 over which p-type semiconductor 22 (or vice versa) are grown in juxtaposition to (e.g., on top of) the non-conductive, single crystal buffer layer. Individual devices are then electrically isolated from each other by removing material around each photodiode device down to the non-conductive, single crystal buffer layer 20 or the semi-insulating substrate 15. Wet or dry chemical etches may be used for the material removal. The non-conductive, single crystal buffer layer may contain a single material or may contain multiple layers of different materials or a graded composition layer.
  • In one embodiment, the non-conductive buffer layer [0023] 20 (FIG. 4) between the semi-insulating substrate 15 and photodiode structures 18 and 19, which acts as a barrier to leakage current flow, is a single crystal semiconductor material having a bandgap greater than the bandgap of the semiconductor material comprising the semi-insulating substrate 15 and also greater than the bandgap of the adjacent semiconductor material 21 of the photodiode. Such nonconductive, single crystal buffer layer semiconductor material normally has a bandgap greater than 0.5 eV, and often greater than 1.0 eV.
  • The non-conductive, single crystal buffer layers can also be selected and employed based on the fabrication method of low temperature growth of a buffer layer (i.e., LTB) by molecular beam epitaxy (MBE). For example, an LTB, such as GaAs, can be referred to as LTB-GaAs. The LTB is prepared by reducing the temperature of the semi-insulating substrate to less than about 500 degrees C. during epitaxial growth and followed by a higher annealing temperature above about 700 degrees C. Methods that can be utilized to provide LTB produced non-conductive, single crystal buffer layers are described in “MICROSTRUCTURE OF ANNEALED LOW-TEMPERATURE-GROWN GaAs-LAYERS,” authored by LILIENTALWEBER Z., CLAVERIE A., WASHBURN J., SMITH F., CALAWA R. in the [0024] APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 53: (2) 141-146 AUG 1991, and in “THE ROLE OF AS IN MOLECULAR-BEAM EPITAXY GaAs-LAYERS GROWN AT LOW-TEMPERATURE,” authored by LILIENTALWEBER Z., COOPER G., MARIELLA R., KOCOT C., in the JOURNAL OF VACUUM SCIENCE & TECHNOLOGY, B 9: (4) 2323-2327 JUL-AUG 1991, which are incorporated by reference herein. The LTB-GaAs has the property that the crystal lattice of the MBE layer has a significant level of naturally occurring defects which act to trap any charge that is injected into the lattice, yet retains adequate crystalline properties such that high quality layers can be grown on top of it. Similar structures are fabricated in 1 μm thick LTB-GaAs layers. Resulting current/voltage characteristics from testing such a structure show the current leakage is essentially eliminated where a current of only a few nanoamps is exhibited at 200 V bias.
  • The particular method of producing a non-conductive, single crystal buffer layer results in increasing the electrical traps in the predetermined (or chosen) initial single crystal, semiconductor material. Such methods can increase the physical defects in the crystal lattice. Furthermore, doping of the predetermined initial semiconductor material can create more traps. [0025]
  • Useful semi-insulating substrate materials and non-conductive, single crystal buffer layer materials include Group III-V semiconductor materials, such as GaAs, AlAs, InAs, and combinations thereof; InP, AlP, GaP, and combinations thereof; InGaAlPAs, InSb, GaSb, AlSb and combinations thereof; Group IV-IV semiconductor materials, such as SiGe, GaN, AIN, InN and combinations thereof; Group II-VI semiconductor materials such as ZnSe, HgCdTe, CdTe, and combinations thereof. Some of such materials have bandgaps less than 1 eV, which can lead to high concentrations of intrinsic electrical carriers rendering the material conductive or semi-conductive, not semi-insulating. However these same materials may be made semi-insulating or non-conductive through the addition of impurities or preparation techniques that add carrier traps reducing the number of electrical carriers. Some of these materials have bandgaps greater than 2 eV which generally renders them semi-insulating or non-conducting. Thus, such higher bandgap materials may also be useful as the non-conducting layer in the invention. For the present invention, the various levels of conductivity can be referred to as follows: for conductors having a bulk resistivity less than 10 ohm-cm, for semi-conductors having a bulk resistivity between 1e2 and 1e5 ohm-cm, for semi-insulating substrates having a bulk resistivity between 1e7 and 1e9 ohm-cm, and for non-conductors having a bulk resistivity greater than 1e9 ohm-cm. [0026]
  • Materials that have demonstrated excellent results for the non-conductive, single-crystal buffer layer are aluminum-arsenide (AlAs), aluminum-gallium-arsenide (AlGaAs), and Low-Growth-Temperature gallium-arsenide (LGT-GaAs). [0027]
  • FIG. 5 illustrates a comparison between arrays of photodiodes containing (1) a low temperature buffer (LTB) layer of about 2 micron thickness, (2) of about a 2 μm thick AlAs buffer, (3) of about a 2 μm thick AlGaAs buffer, and (4) non-buffered p-n junctions in isolated photodiode cells. At voltages greater than about 10 volts, and particularly above about 180 volts, such buffered photodiode cells of each array exhibits greater than 3 orders of magnitude reduction of leakage current compared to unbuffered p-n junction isolated photodiode cells. The leakage between the LTB and AlGaAs buffered devices remains low even out to 1400 volts. [0028]
  • Changes and modifications in the specifically described embodiments can be carried out without departing from the scope of the invention which is intended to be limited only by the scope of the claims. [0029]

Claims (22)

We claim:
1. An array of photodiodes on a semi-insulating, single crystal semiconductor substrate, said array comprising:
a semi-insulating substrate;
at least one non-conductive buffer layer adjacent said substrate and having sufficient thickness to reduce charge injection compared to an otherwise same array without said buffer layer; and
active photodiodes adjacent said non-conductive buffer layer, said photodiode comprising at least one layer having a single crystal semiconductor.
2. The array of claim 1 wherein said non-conductive buffer layer comprising a single crystal semiconductor having a direct bandgap greater than a bandgap of said single crystal semiconductor of said photodiode and greater than a bandgap of a single crystal semiconductor contained in said semi-insulating substrate.
3. The array of claim 1 wherein said non-conductive buffer layer is positioned between said photodiodes and said semi-insulating substrate.
4. The array of claim 1 wherein said non-conductive buffer layer is epitaxially grown upon said semi-insulating substrate.
5. The array of claim 1 wherein said non-conductive buffer layer comprises at least one single crystal semiconductor prepared by low temperature growth (LTB).
6. The array of claim 1 wherein said non-conductive buffer layer comprises AlAs, AlGaAs or GaAs.
7. The array of claim 1 wherein said photodiodes on said substrate are interconnected to produce more than 10 volts.
8. The array of claim 1 wherein said non-conductive buffer layer comprises a doped semiconductor material.
9. The array of claim 1 wherein a distance between adjacent rows of said photodiodes on said substrate is sufficient in the absence of said nonconductive buffer layer to provide a field strength between portions of each row that is high enough to inject current into said semi-insulating substrate resulting in a leakage current path between adjacent rows.
10. A method for fabricating an array of photodiodes on a semi-insulating substrate; said method comprising:
growing a non-conductive, buffer layer on a semi-insulating substrate;
and
growing a photodiode structure comprising semiconductor layers on said non-conductive layer.
11. The method of claim 10 wherein said semi-insulating substrate and said semiconductor layers comprise a single crystal, direct bandgap semiconductor.
12. The method of claim 10 wherein said growing comprises epitaxially growing said buffer layer and/or semiconductor layers on said semi-insulating substrate.
13. The method of claim 10 further comprising etching said semiconductor layers to expose said non-conductive, buffer layer or said semi-insulating substrate between said diodes to electrically isolate said photodiodes.
14. The method of claim 10 wherein said nonconductor buffer layer is prepared by a low temperature growth method (LTB).
15. The method of claim 10 wherein said nonconductor buffer layer is selected from a buffer semiconductor material having a bandgap greater than a bandgap of a semiconductor material of said semi-insulating substrate and greater than a bandgap of said semiconductor layer of said photodiode structure that is in contact with said buffer semiconductor material.
16. A system for converting optical energy to high voltage electrical energy, said system comprising:
a source of optical energy;
means for transmitting said optical energy to an array of independent photovoltaic cells interconnected in series on a surface of a semi-insulating substrate, said cells comprising at least one layer of single crystal semiconductor, and
wherein said independent photovoltaic cells are separated from said semi-insulating substrate by at least one non-conductive buffer layer between a plurality of said photovoltaic cells and said semi-insulating substrate.
17. The system of claim 16 wherein said source of optical energy comprises a laser.
18. The system of claim 17 wherein said means for transmitting said optical energy comprises a fiber optic.
19. The system of claim 18 wherein an optical homogenizer is located between said fiber optic and said array to produce a uniform laser beam profile for illuminence onto said array.
20. The system of claim 16 wherein said source of optical energy comprises solar radiation.
21. The system of claim 16 wherein said non-conductive buffer layer comprises insulator or semiconductor material not allowing current injection between said substrate and said photodiode during illuminence of said optical energy onto said array.
22. The system of claim 16 wherein said non-conductive buffer layer has a resistivity of greater than 1e9 ohm-cm.
US09/733,858 1999-12-09 2000-12-08 Current isolating epitaxial buffer layers for high voltage photodiode array Expired - Fee Related US6452220B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/733,858 US6452220B1 (en) 1999-12-09 2000-12-08 Current isolating epitaxial buffer layers for high voltage photodiode array
US10/201,458 US20020182768A1 (en) 1999-12-09 2002-07-22 Current isolating epitaxial buffer layers for high voltage photodiode array

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US16996499P 1999-12-09 1999-12-09
US09/733,858 US6452220B1 (en) 1999-12-09 2000-12-08 Current isolating epitaxial buffer layers for high voltage photodiode array

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/201,458 Division US20020182768A1 (en) 1999-12-09 2002-07-22 Current isolating epitaxial buffer layers for high voltage photodiode array

Publications (2)

Publication Number Publication Date
US20020070416A1 true US20020070416A1 (en) 2002-06-13
US6452220B1 US6452220B1 (en) 2002-09-17

Family

ID=26865544

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/733,858 Expired - Fee Related US6452220B1 (en) 1999-12-09 2000-12-08 Current isolating epitaxial buffer layers for high voltage photodiode array
US10/201,458 Abandoned US20020182768A1 (en) 1999-12-09 2002-07-22 Current isolating epitaxial buffer layers for high voltage photodiode array

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/201,458 Abandoned US20020182768A1 (en) 1999-12-09 2002-07-22 Current isolating epitaxial buffer layers for high voltage photodiode array

Country Status (1)

Country Link
US (2) US6452220B1 (en)

Cited By (53)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030173581A1 (en) * 2002-03-01 2003-09-18 Blanchard Richard A. Photodiode stacks for photovoltaic relays and the method of manufacturing the same
US20070176254A1 (en) * 2006-01-30 2007-08-02 Bcd Semiconductor Manufacturing Limited Poly emitter bipolar device configuration and fabrication method with an inter-level dielectric deposited by plasma enhanced chemical vapor deposition
US20100031872A1 (en) * 2008-08-07 2010-02-11 Soraa, Inc. Apparatus and method for seed crystal utilization in large-scale manufacturing of gallium nitride
US20100151194A1 (en) * 2008-12-12 2010-06-17 Soraa, Inc. Polycrystalline group iii metal nitride with getter and method of making
US20110100291A1 (en) * 2009-01-29 2011-05-05 Soraa, Inc. Plant and method for large-scale ammonothermal manufacturing of gallium nitride boules
US20110183498A1 (en) * 2008-06-05 2011-07-28 Soraa, Inc. High Pressure Apparatus and Method for Nitride Crystal Growth
WO2011126593A1 (en) * 2010-03-30 2011-10-13 Sunpower Corporation Leakage pathway layer for solar cell
US20120007102A1 (en) * 2010-07-08 2012-01-12 Soraa, Inc. High Voltage Device and Method for Optical Devices
US8354679B1 (en) 2008-10-02 2013-01-15 Soraa, Inc. Microcavity light emitting diode method of manufacture
US8435347B2 (en) 2009-09-29 2013-05-07 Soraa, Inc. High pressure apparatus with stackable rings
US8444765B2 (en) 2008-08-07 2013-05-21 Soraa, Inc. Process and apparatus for large-scale manufacturing of bulk monocrystalline gallium-containing nitride
US8455894B1 (en) 2008-10-17 2013-06-04 Soraa, Inc. Photonic-crystal light emitting diode and method of manufacture
US8465588B2 (en) 2008-09-11 2013-06-18 Soraa, Inc. Ammonothermal method for growth of bulk gallium nitride
US8482104B2 (en) 2012-01-09 2013-07-09 Soraa, Inc. Method for growth of indium-containing nitride films
US8492185B1 (en) 2011-07-14 2013-07-23 Soraa, Inc. Large area nonpolar or semipolar gallium and nitrogen containing substrate and resulting devices
US20130248821A1 (en) * 2010-12-01 2013-09-26 Sumitomo Electric Industries, Ltd. Light receiving element, semiconductor epitaxial wafer, method for manufacturing the light receiving element, method for manufacturing the semiconductor epitaxial wafer, and detecting device
US8618560B2 (en) 2009-04-07 2013-12-31 Soraa, Inc. Polarized white light devices using non-polar or semipolar gallium containing materials and transparent phosphors
US8686458B2 (en) 2009-09-18 2014-04-01 Soraa, Inc. Power light emitting diode and method with current density operation
US8686431B2 (en) 2011-08-22 2014-04-01 Soraa, Inc. Gallium and nitrogen containing trilateral configuration for optical devices
US8729559B2 (en) 2010-10-13 2014-05-20 Soraa, Inc. Method of making bulk InGaN substrates and devices thereon
US8740413B1 (en) 2010-02-03 2014-06-03 Soraa, Inc. System and method for providing color light sources in proximity to predetermined wavelength conversion structures
US8786053B2 (en) 2011-01-24 2014-07-22 Soraa, Inc. Gallium-nitride-on-handle substrate materials and devices and method of manufacture
US8791499B1 (en) 2009-05-27 2014-07-29 Soraa, Inc. GaN containing optical devices and method with ESD stability
US8802471B1 (en) 2012-12-21 2014-08-12 Soraa, Inc. Contacts for an n-type gallium and nitrogen substrate for optical devices
US8878230B2 (en) 2010-03-11 2014-11-04 Soraa, Inc. Semi-insulating group III metal nitride and method of manufacture
US8905588B2 (en) 2010-02-03 2014-12-09 Sorra, Inc. System and method for providing color light sources in proximity to predetermined wavelength conversion structures
US8912025B2 (en) 2011-11-23 2014-12-16 Soraa, Inc. Method for manufacture of bright GaN LEDs using a selective removal process
US8971368B1 (en) 2012-08-16 2015-03-03 Soraa Laser Diode, Inc. Laser devices having a gallium and nitrogen containing semipolar surface orientation
US8979999B2 (en) 2008-08-07 2015-03-17 Soraa, Inc. Process for large-scale ammonothermal manufacturing of gallium nitride boules
US8987156B2 (en) 2008-12-12 2015-03-24 Soraa, Inc. Polycrystalline group III metal nitride with getter and method of making
US8986447B2 (en) 2008-06-05 2015-03-24 Soraa, Inc. High pressure apparatus and method for nitride crystal growth
US8994033B2 (en) 2013-07-09 2015-03-31 Soraa, Inc. Contacts for an n-type gallium and nitrogen substrate for optical devices
US9000466B1 (en) 2010-08-23 2015-04-07 Soraa, Inc. Methods and devices for light extraction from a group III-nitride volumetric LED using surface and sidewall roughening
US9046227B2 (en) 2009-09-18 2015-06-02 Soraa, Inc. LED lamps with improved quality of light
US9105806B2 (en) 2009-03-09 2015-08-11 Soraa, Inc. Polarization direction of optical devices using selected spatial configurations
US9157167B1 (en) 2008-06-05 2015-10-13 Soraa, Inc. High pressure apparatus and method for nitride crystal growth
US9175418B2 (en) 2009-10-09 2015-11-03 Soraa, Inc. Method for synthesis of high quality large area bulk gallium based crystals
US9269876B2 (en) 2012-03-06 2016-02-23 Soraa, Inc. Light emitting diodes with low refractive index material layers to reduce light guiding effects
US9293644B2 (en) 2009-09-18 2016-03-22 Soraa, Inc. Power light emitting diode and method with uniform current density operation
US9419189B1 (en) 2013-11-04 2016-08-16 Soraa, Inc. Small LED source with high brightness and high efficiency
US9450143B2 (en) 2010-06-18 2016-09-20 Soraa, Inc. Gallium and nitrogen containing triangular or diamond-shaped configuration for optical devices
US9484332B2 (en) * 2015-03-18 2016-11-01 Intel Corporation Micro solar cell powered micro LED display
US9543392B1 (en) 2008-12-12 2017-01-10 Soraa, Inc. Transparent group III metal nitride and method of manufacture
US9564320B2 (en) 2010-06-18 2017-02-07 Soraa, Inc. Large area nitride crystal and method for making it
US9583678B2 (en) 2009-09-18 2017-02-28 Soraa, Inc. High-performance LED fabrication
US9724666B1 (en) 2011-10-21 2017-08-08 Soraa, Inc. Apparatus for large volume ammonothermal manufacture of gallium nitride crystals and methods of use
US9978904B2 (en) 2012-10-16 2018-05-22 Soraa, Inc. Indium gallium nitride light emitting devices
US10029955B1 (en) 2011-10-24 2018-07-24 Slt Technologies, Inc. Capsule for high pressure, high temperature processing of materials and methods of use
US10036099B2 (en) 2008-08-07 2018-07-31 Slt Technologies, Inc. Process for large-scale ammonothermal manufacturing of gallium nitride boules
USRE47114E1 (en) 2008-12-12 2018-11-06 Slt Technologies, Inc. Polycrystalline group III metal nitride with getter and method of making
US10147850B1 (en) 2010-02-03 2018-12-04 Soraa, Inc. System and method for providing color light sources in proximity to predetermined wavelength conversion structures
US10174438B2 (en) 2017-03-30 2019-01-08 Slt Technologies, Inc. Apparatus for high pressure reaction
CN114520270A (en) * 2020-11-20 2022-05-20 苏州华太电子技术有限公司 Indirect band gap semiconductor photoelectric detector and manufacturing method thereof

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6771682B2 (en) * 2002-08-12 2004-08-03 Infinera Corporation Electrical isolation of optical components in photonic integrated circuits (PICs)
US9117726B2 (en) * 2006-03-19 2015-08-25 Shimon Maimon Application of reduced dark current photodetector
USRE48642E1 (en) * 2006-03-19 2021-07-13 Shimon Maimon Application of reduced dark current photodetector
USRE48693E1 (en) 2006-03-19 2021-08-17 Shimon Maimon Application of reduced dark current photodetector with a thermoelectric cooler
WO2009029902A1 (en) * 2007-08-31 2009-03-05 Applied Materials, Inc. Photovoltaic production line
US20100047954A1 (en) * 2007-08-31 2010-02-25 Su Tzay-Fa Jeff Photovoltaic production line
US20090188603A1 (en) * 2008-01-25 2009-07-30 Applied Materials, Inc. Method and apparatus for controlling laminator temperature on a solar cell
US8362564B2 (en) 2010-08-20 2013-01-29 Intersil Americas Inc. Isolated epitaxial modulation device
US8948227B2 (en) 2013-01-11 2015-02-03 Source Photonics, Inc. Isolated modulator electrodes for low power consumption
WO2014139103A1 (en) 2013-03-13 2014-09-18 Source Photonics (Chengdu) Co., Ltd. Optical transceiver with isolated modulator contacts and/or inputs
US8941145B2 (en) * 2013-06-17 2015-01-27 The Boeing Company Systems and methods for dry etching a photodetector array

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4739385A (en) * 1982-10-21 1988-04-19 American Telephone And Telegraph Company, At&T Bell Laboratories Modulation-doped photodetector
US4774554A (en) 1986-12-16 1988-09-27 American Telephone And Telegraph Company, At&T Bell Laboratories Semiconductor devices employing Ti-doped Group III-V epitaxial layer
JPS6473774A (en) 1987-09-16 1989-03-20 Sumitomo Electric Industries Pin photodiode of ingaas/inp
US5061652A (en) 1990-01-23 1991-10-29 International Business Machines Corporation Method of manufacturing a semiconductor device structure employing a multi-level epitaxial structure
US5049962A (en) 1990-03-07 1991-09-17 Santa Barbara Research Center Control of optical crosstalk between adjacent photodetecting regions
US5689123A (en) 1994-04-07 1997-11-18 Sdl, Inc. III-V aresenide-nitride semiconductor materials and devices
EP0923792B1 (en) * 1997-05-16 2007-02-07 Koninklijke Philips Electronics N.V. Silicon germanium semiconductor device and a method of manufacturing the same
US6133615A (en) 1998-04-13 2000-10-17 Wisconsin Alumni Research Foundation Photodiode arrays having minimized cross-talk between diodes
US6359322B1 (en) * 1999-04-15 2002-03-19 Georgia Tech Research Corporation Avalanche photodiode having edge breakdown suppression

Cited By (69)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6750523B2 (en) * 2002-03-01 2004-06-15 Naos Convergent Technology, Inc. Photodiode stacks for photovoltaic relays and the method of manufacturing the same
US20030173581A1 (en) * 2002-03-01 2003-09-18 Blanchard Richard A. Photodiode stacks for photovoltaic relays and the method of manufacturing the same
US20070176254A1 (en) * 2006-01-30 2007-08-02 Bcd Semiconductor Manufacturing Limited Poly emitter bipolar device configuration and fabrication method with an inter-level dielectric deposited by plasma enhanced chemical vapor deposition
US8871024B2 (en) 2008-06-05 2014-10-28 Soraa, Inc. High pressure apparatus and method for nitride crystal growth
US9157167B1 (en) 2008-06-05 2015-10-13 Soraa, Inc. High pressure apparatus and method for nitride crystal growth
US8986447B2 (en) 2008-06-05 2015-03-24 Soraa, Inc. High pressure apparatus and method for nitride crystal growth
US20110183498A1 (en) * 2008-06-05 2011-07-28 Soraa, Inc. High Pressure Apparatus and Method for Nitride Crystal Growth
US10036099B2 (en) 2008-08-07 2018-07-31 Slt Technologies, Inc. Process for large-scale ammonothermal manufacturing of gallium nitride boules
US8430958B2 (en) 2008-08-07 2013-04-30 Soraa, Inc. Apparatus and method for seed crystal utilization in large-scale manufacturing of gallium nitride
US20100031872A1 (en) * 2008-08-07 2010-02-11 Soraa, Inc. Apparatus and method for seed crystal utilization in large-scale manufacturing of gallium nitride
US8444765B2 (en) 2008-08-07 2013-05-21 Soraa, Inc. Process and apparatus for large-scale manufacturing of bulk monocrystalline gallium-containing nitride
US8979999B2 (en) 2008-08-07 2015-03-17 Soraa, Inc. Process for large-scale ammonothermal manufacturing of gallium nitride boules
US8465588B2 (en) 2008-09-11 2013-06-18 Soraa, Inc. Ammonothermal method for growth of bulk gallium nitride
US8354679B1 (en) 2008-10-02 2013-01-15 Soraa, Inc. Microcavity light emitting diode method of manufacture
US8455894B1 (en) 2008-10-17 2013-06-04 Soraa, Inc. Photonic-crystal light emitting diode and method of manufacture
US8987156B2 (en) 2008-12-12 2015-03-24 Soraa, Inc. Polycrystalline group III metal nitride with getter and method of making
US9543392B1 (en) 2008-12-12 2017-01-10 Soraa, Inc. Transparent group III metal nitride and method of manufacture
US20100151194A1 (en) * 2008-12-12 2010-06-17 Soraa, Inc. Polycrystalline group iii metal nitride with getter and method of making
US8461071B2 (en) 2008-12-12 2013-06-11 Soraa, Inc. Polycrystalline group III metal nitride with getter and method of making
USRE47114E1 (en) 2008-12-12 2018-11-06 Slt Technologies, Inc. Polycrystalline group III metal nitride with getter and method of making
US20110100291A1 (en) * 2009-01-29 2011-05-05 Soraa, Inc. Plant and method for large-scale ammonothermal manufacturing of gallium nitride boules
US9105806B2 (en) 2009-03-09 2015-08-11 Soraa, Inc. Polarization direction of optical devices using selected spatial configurations
US8618560B2 (en) 2009-04-07 2013-12-31 Soraa, Inc. Polarized white light devices using non-polar or semipolar gallium containing materials and transparent phosphors
USRE47241E1 (en) 2009-04-07 2019-02-12 Soraa, Inc. Polarized white light devices using non-polar or semipolar gallium containing materials and transparent phosphors
US8791499B1 (en) 2009-05-27 2014-07-29 Soraa, Inc. GaN containing optical devices and method with ESD stability
US11105473B2 (en) 2009-09-18 2021-08-31 EcoSense Lighting, Inc. LED lamps with improved quality of light
US9046227B2 (en) 2009-09-18 2015-06-02 Soraa, Inc. LED lamps with improved quality of light
US11662067B2 (en) 2009-09-18 2023-05-30 Korrus, Inc. LED lamps with improved quality of light
US9293644B2 (en) 2009-09-18 2016-03-22 Soraa, Inc. Power light emitting diode and method with uniform current density operation
US10693041B2 (en) 2009-09-18 2020-06-23 Soraa, Inc. High-performance LED fabrication
US10557595B2 (en) 2009-09-18 2020-02-11 Soraa, Inc. LED lamps with improved quality of light
US9583678B2 (en) 2009-09-18 2017-02-28 Soraa, Inc. High-performance LED fabrication
US8686458B2 (en) 2009-09-18 2014-04-01 Soraa, Inc. Power light emitting diode and method with current density operation
US10553754B2 (en) 2009-09-18 2020-02-04 Soraa, Inc. Power light emitting diode and method with uniform current density operation
US8435347B2 (en) 2009-09-29 2013-05-07 Soraa, Inc. High pressure apparatus with stackable rings
US9175418B2 (en) 2009-10-09 2015-11-03 Soraa, Inc. Method for synthesis of high quality large area bulk gallium based crystals
US8740413B1 (en) 2010-02-03 2014-06-03 Soraa, Inc. System and method for providing color light sources in proximity to predetermined wavelength conversion structures
US8905588B2 (en) 2010-02-03 2014-12-09 Sorra, Inc. System and method for providing color light sources in proximity to predetermined wavelength conversion structures
US10147850B1 (en) 2010-02-03 2018-12-04 Soraa, Inc. System and method for providing color light sources in proximity to predetermined wavelength conversion structures
US8878230B2 (en) 2010-03-11 2014-11-04 Soraa, Inc. Semi-insulating group III metal nitride and method of manufacture
US9202960B2 (en) 2010-03-30 2015-12-01 Sunpower Corporation Leakage pathway layer for solar cell
WO2011126593A1 (en) * 2010-03-30 2011-10-13 Sunpower Corporation Leakage pathway layer for solar cell
US9564320B2 (en) 2010-06-18 2017-02-07 Soraa, Inc. Large area nitride crystal and method for making it
US9450143B2 (en) 2010-06-18 2016-09-20 Soraa, Inc. Gallium and nitrogen containing triangular or diamond-shaped configuration for optical devices
US20120007102A1 (en) * 2010-07-08 2012-01-12 Soraa, Inc. High Voltage Device and Method for Optical Devices
US9000466B1 (en) 2010-08-23 2015-04-07 Soraa, Inc. Methods and devices for light extraction from a group III-nitride volumetric LED using surface and sidewall roughening
US8729559B2 (en) 2010-10-13 2014-05-20 Soraa, Inc. Method of making bulk InGaN substrates and devices thereon
US9312422B2 (en) * 2010-12-01 2016-04-12 Sumitomo Electric Industries, Ltd. Light receiving element, semiconductor epitaxial wafer, method for manufacturing the light receiving element, method for manufacturing the semiconductor epitaxial wafer, and detecting device
US20130248821A1 (en) * 2010-12-01 2013-09-26 Sumitomo Electric Industries, Ltd. Light receiving element, semiconductor epitaxial wafer, method for manufacturing the light receiving element, method for manufacturing the semiconductor epitaxial wafer, and detecting device
US8786053B2 (en) 2011-01-24 2014-07-22 Soraa, Inc. Gallium-nitride-on-handle substrate materials and devices and method of manufacture
US8946865B2 (en) 2011-01-24 2015-02-03 Soraa, Inc. Gallium—nitride-on-handle substrate materials and devices and method of manufacture
US8492185B1 (en) 2011-07-14 2013-07-23 Soraa, Inc. Large area nonpolar or semipolar gallium and nitrogen containing substrate and resulting devices
US9076926B2 (en) 2011-08-22 2015-07-07 Soraa, Inc. Gallium and nitrogen containing trilateral configuration for optical devices
US8686431B2 (en) 2011-08-22 2014-04-01 Soraa, Inc. Gallium and nitrogen containing trilateral configuration for optical devices
US9724666B1 (en) 2011-10-21 2017-08-08 Soraa, Inc. Apparatus for large volume ammonothermal manufacture of gallium nitride crystals and methods of use
US10029955B1 (en) 2011-10-24 2018-07-24 Slt Technologies, Inc. Capsule for high pressure, high temperature processing of materials and methods of use
US8912025B2 (en) 2011-11-23 2014-12-16 Soraa, Inc. Method for manufacture of bright GaN LEDs using a selective removal process
US8482104B2 (en) 2012-01-09 2013-07-09 Soraa, Inc. Method for growth of indium-containing nitride films
US9269876B2 (en) 2012-03-06 2016-02-23 Soraa, Inc. Light emitting diodes with low refractive index material layers to reduce light guiding effects
US8971368B1 (en) 2012-08-16 2015-03-03 Soraa Laser Diode, Inc. Laser devices having a gallium and nitrogen containing semipolar surface orientation
US9166373B1 (en) 2012-08-16 2015-10-20 Soraa Laser Diode, Inc. Laser devices having a gallium and nitrogen containing semipolar surface orientation
US9978904B2 (en) 2012-10-16 2018-05-22 Soraa, Inc. Indium gallium nitride light emitting devices
US8802471B1 (en) 2012-12-21 2014-08-12 Soraa, Inc. Contacts for an n-type gallium and nitrogen substrate for optical devices
US8994033B2 (en) 2013-07-09 2015-03-31 Soraa, Inc. Contacts for an n-type gallium and nitrogen substrate for optical devices
US10529902B2 (en) 2013-11-04 2020-01-07 Soraa, Inc. Small LED source with high brightness and high efficiency
US9419189B1 (en) 2013-11-04 2016-08-16 Soraa, Inc. Small LED source with high brightness and high efficiency
US9484332B2 (en) * 2015-03-18 2016-11-01 Intel Corporation Micro solar cell powered micro LED display
US10174438B2 (en) 2017-03-30 2019-01-08 Slt Technologies, Inc. Apparatus for high pressure reaction
CN114520270A (en) * 2020-11-20 2022-05-20 苏州华太电子技术有限公司 Indirect band gap semiconductor photoelectric detector and manufacturing method thereof

Also Published As

Publication number Publication date
US20020182768A1 (en) 2002-12-05
US6452220B1 (en) 2002-09-17

Similar Documents

Publication Publication Date Title
US6452220B1 (en) Current isolating epitaxial buffer layers for high voltage photodiode array
US4477721A (en) Electro-optic signal conversion
US5621227A (en) Method and apparatus for monolithic optoelectronic integrated circuit using selective epitaxy
US4482906A (en) Gallium aluminum arsenide integrated circuit structure using germanium
US4997491A (en) Solar cell and a production method therefor
US9105804B2 (en) Method for manufacturing light-receiving device and light-receiving device
US6326654B1 (en) Hybrid ultraviolet detector
US8178863B2 (en) Lateral collection architecture for SLS detectors
JP2013157631A (en) Sensor, method, and semiconductor sensor
US5608255A (en) FET optical receiver using backside illumination, indium materials species
US4883770A (en) Selective NIPI doping super lattice contacts and other semiconductor device structures formed by shadow masking fabrication
US6759694B1 (en) Semiconductor phototransistor
US4346394A (en) Gallium arsenide burrus FET structure for optical detection
Jang et al. Metamorphic graded bandgap InGaAs-InGaAlAs-InAlAs double heterojunction PiIN photodiodes
JPS582077A (en) Semiconductor device
US6558973B2 (en) Metamorphic long wavelength high-speed photodiode
EP0063422A2 (en) Heterostructure interdigital high speed photoconductive detector
CN109494277B (en) Long-wave infrared detector and manufacturing method thereof
US4914495A (en) Photodetector with player covered by N layer
US5004698A (en) Method of making photodetector with P layer covered by N layer
CN110071185B (en) Multi-quantum well infrared detector
US10804428B2 (en) High efficiency light emitting diode (LED) with low injection current
Freundlich et al. Very high peak current CBE grown InGaAs tunnel junction for InP/InGaAs tandem cells fabricated on InP, GaAs, and Si substrates
JPH0750429A (en) Photodetector and manufacture thereof
US10872994B2 (en) Compound semiconductor solar cell

Legal Events

Date Code Title Description
AS Assignment

Owner name: REGENTS OF THE UNIVERSITY OF CALIFORNIA, THE, CALI

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MORSE, JEFFREY D.;COOPER, GREGORY A.;REEL/FRAME:011409/0023

Effective date: 20001208

AS Assignment

Owner name: ENERGY, U.S. DEPARTMENT OF, CALIFORNIA

Free format text: CONFIRMATORY LICENSE;ASSIGNOR:CALIFORNIA, UNIVERSITY OF;REEL/FRAME:011744/0997

Effective date: 20010228

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: LAWRENCE LIVERMORE NATIONAL SECURITY LLC, CALIFORN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:THE REGENTS OF THE UNIVERSITY OF CALIFORNIA;REEL/FRAME:021217/0050

Effective date: 20080623

FEPP Fee payment procedure

Free format text: PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140917