US20020076967A1 - Locking assembly for securing semiconductor device to carrier substrate - Google Patents

Locking assembly for securing semiconductor device to carrier substrate Download PDF

Info

Publication number
US20020076967A1
US20020076967A1 US09/910,318 US91031801A US2002076967A1 US 20020076967 A1 US20020076967 A1 US 20020076967A1 US 91031801 A US91031801 A US 91031801A US 2002076967 A1 US2002076967 A1 US 2002076967A1
Authority
US
United States
Prior art keywords
shaped locking
circuit board
package
locking pin
shaped
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/910,318
Other versions
US6398573B1 (en
Inventor
David Corisis
Jerry Brooks
Terry Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/052,446 external-priority patent/US6071139A/en
Application filed by Individual filed Critical Individual
Priority to US09/910,318 priority Critical patent/US6398573B1/en
Priority to US10/117,294 priority patent/US6648663B2/en
Application granted granted Critical
Publication of US6398573B1 publication Critical patent/US6398573B1/en
Publication of US20020076967A1 publication Critical patent/US20020076967A1/en
Priority to US10/458,015 priority patent/US6837731B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K7/00Constructional details common to different types of electric apparatus
    • H05K7/02Arrangements of circuit components or wiring on supporting structure
    • H05K7/10Plug-in assemblages of components, e.g. IC sockets
    • H05K7/1015Plug-in assemblages of components, e.g. IC sockets having exterior leads
    • H05K7/1023Plug-in assemblages of components, e.g. IC sockets having exterior leads co-operating by abutting, e.g. flat pack
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/301Assembling printed circuits with electric components, e.g. with resistor by means of a mounting structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01RELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
    • H01R12/00Structural associations of a plurality of mutually-insulated electrical connecting elements, specially adapted for printed circuits, e.g. printed circuit boards [PCB], flat or ribbon cables, or like generally planar structures, e.g. terminal strips, terminal blocks; Coupling devices specially adapted for printed circuits, flat or ribbon cables, or like generally planar structures; Terminals specially adapted for contact with, or insertion into, printed circuits, flat or ribbon cables, or like generally planar structures
    • H01R12/70Coupling devices
    • H01R12/7005Guiding, mounting, polarizing or locking means; Extractors
    • H01R12/7011Locking or fixing a connector to a PCB
    • H01R12/7017Snap means
    • H01R12/7029Snap means not integral with the coupling device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01RELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
    • H01R12/00Structural associations of a plurality of mutually-insulated electrical connecting elements, specially adapted for printed circuits, e.g. printed circuit boards [PCB], flat or ribbon cables, or like generally planar structures, e.g. terminal strips, terminal blocks; Coupling devices specially adapted for printed circuits, flat or ribbon cables, or like generally planar structures; Terminals specially adapted for contact with, or insertion into, printed circuits, flat or ribbon cables, or like generally planar structures
    • H01R12/70Coupling devices
    • H01R12/7005Guiding, mounting, polarizing or locking means; Extractors
    • H01R12/7011Locking or fixing a connector to a PCB
    • H01R12/7064Press fitting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01RELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
    • H01R12/00Structural associations of a plurality of mutually-insulated electrical connecting elements, specially adapted for printed circuits, e.g. printed circuit boards [PCB], flat or ribbon cables, or like generally planar structures, e.g. terminal strips, terminal blocks; Coupling devices specially adapted for printed circuits, flat or ribbon cables, or like generally planar structures; Terminals specially adapted for contact with, or insertion into, printed circuits, flat or ribbon cables, or like generally planar structures
    • H01R12/70Coupling devices
    • H01R12/7005Guiding, mounting, polarizing or locking means; Extractors
    • H01R12/7011Locking or fixing a connector to a PCB
    • H01R12/707Soldering or welding

Definitions

  • the present invention relates generally to a semiconductor package mounting technique and, more specifically, to high density vertical surface mount packages. More particularly still, the present invention relates to vertical surface mount devices having retention apparatus or devices for holding the package to a surface mount location.
  • Integrated circuit semiconductor devices are fabricated on wafers of silicon to generate semiconductor devices or chips. Each of these chips forms an integrated circuit semiconductor device that must be packaged in order to be utilized within a computer system.
  • One type of package is to encapsulate the semiconductor device in a plastic package, in some instances, with the semiconductor device being bonded to a die paddle of a leadframe. The individual leads of the leadframe are then connected to bond pads on the active surface of the semiconductor device using wires with the units being encapsulated in a suitable plastic or similar material.
  • This plastic encapsulated semiconductor device then undergoes a trim and form operation that separates the interconnected packages on leadframe strips into individual entities and then bends the exposed leads of the remaining leadframe extending from the package. This is the traditional and most recognized form of semiconductor device package and utilizes a highly automated manufacturing technology.
  • CMOS complementary metal-oxide-semiconductor
  • DIP dual in-line metal lead packages
  • PGA pin grid array
  • Additional types of semiconductor device packages include the ball grid array, which is soldered onto the surface of the printed circuit board.
  • SOJ package a new type of dual in-line lead design has been provided and is known as the small outline J-Lead package or SOJ package.
  • SOJ lead package has advantages over the standard DIP design for the following reasons.
  • the leads of a SOJ package are soldered to only one side of the circuit board, thus leaving the other side of the board free for the mounting of additional SOJ packages.
  • the leads are much less vulnerable to damage prior to board assembly; hence, there are fewer rejections.
  • the SOJ package has extended to include a zig-zag in-line package or ZIP and provides advantages of allowing the package to be mounted vertically.
  • Vertical packages have a narrower horizontal cross section than the horizontally attached DIP or SOJ or PGA packages. Vertical packages allow the distance between other vertical packages to be quite minimal to the horizontal packages.
  • the '794 reissue patent describes a semiconductor package having a gull-wing, zig-zag, in-line lead configuration and package anchoring devices.
  • the anchoring devices allow the semiconductor package to be rigidly fixed to a circuit board such that each lead resiliently contacts its associated mounting pad on the board.
  • the particular anchoring device includes anchoring pins having fish-hook type bars that lock against the other side of the board when the pegs are inserted through the holes. Further, the anchoring pins can be adhesively bonded in recesses as provided in a circuit board. This type of arrangement has several disadvantages.
  • the first disadvantage is that the printed circuit board or circuit board must include holes for receiving the anchoring devices. These holes may crack and cause the circuit board to split along such a fracture, thus ruining the board. Additionally, since the anchoring devices are inflexible, they too may fracture and break and thus release the semiconductor package that is in a bias tension against the circuit board because of the anchoring devices. Furthermore, the anchoring devices must extend out from either side of the semiconductor devices, which anchoring devices may require additional spacing, thus limiting the number of packages that can be vertically mounted on the circuit board.
  • the present invention relates to semiconductor package mounting techniques for high density vertical surface mount packages having retention apparatus for holding the package to a surface mount location.
  • FIG. 1 is a front plan view of a first embodiment of a gull-wing vertical surface mount package according to the present invention
  • FIG. 2 is a front plan view of a second embodiment of a gull-wing ZIP vertical surface mount package according to the present invention
  • FIG. 3 is a cross-sectional front plan view of the gull-wing ZIP package of FIG. 1 as mounted to a circuit board;
  • FIG. 4 is a cross-sectional side view of the gull-wing ZIP package of FIG. 2 in a plurality mounted figuration
  • FIG. 5 is a schematic diagram of the present invention connected to a computer.
  • Drawing FIG. 1 depicts a first embodiment of a vertical surface mount package (VSMP) having a locking device for holding the VSMP in place on a circuit board by pressure.
  • Package 10 having a suitable integrated circuit device or semiconductor device therein which may include memory for a computer, includes a plurality of gull-wing, zig-zag, in-line package leads 12 , mounted to a bottom surface edge of package 10 .
  • a pair of locking shoulders 14 of the package 10 each receive a locking pin that attaches to a circuit board or substrate.
  • Drawing FIG. 2 depicts an alternative embodiment of package 10 still having the plurality of gull-wing, zig-zag, in-line package leads 12 .
  • locking holes 16 are provided into which J-shaped locking pins insert and hold package 10 in bias tension against a circuit board.
  • the gull-wing, zig-zag, in-line package leads 12 can extend the full length of the bottom of the package 10 to the very edge of package 10 . This allows a greater density of contacts to be provided than would otherwise be possible in the prior art systems of the anchoring pins, as taught in U.S. Pat. No. Reissue 34,794, entitled Gull-wing, Zig-Zag, Inline-lead Package Having End-of-Package Anchoring Pins, incorporated herein by reference for all purposes.
  • FIG. 3 depicts in cross-sectional view a package connection assembly 18 where package 10 is mounted to a printed circuit board 22 , or any other suitable substrate 22 , using J-hooks (also called J-shaped locking pins) 20 .
  • the package 10 includes one or more integrated circuit devices or semiconductor devices (shown in dotted outline) therein which may include memory type semiconductor devices or combination processor and memory type devices.
  • the J-hooks 20 latch onto locking shoulders 14 of package 10 .
  • Printed circuit board 22 can be any type of printed circuit board including a personal computer motherboard or a daughter card, or any other carrier card mounted to a motherboard.
  • J-shape locking pins 20 are mounted to printed circuit board 22 either by being soldered in place or resiliently press fitted into printed circuit board 22 .
  • J-shape locking pins 20 are also designed to resiliently flex when inserting and locking in place semiconductor device package 10 or when removing package 10 .
  • the gull-wing package leads 12 are resiliently biased against matching bonding pads on printed circuit board 22 when the package 10 is secured in place with J-shaped locking pins 20 resiliently engaging locking shoulders 14 .
  • Package 10 allows the gull-wing package leads 12 to extend the full length of the bottom of package 10 . This allows for a greater density of leads to be biased in connection to printed circuit board 22 . Further, since J-shaped locking pins 20 mount into printed circuit board 22 , rather than package 10 having anchoring pins inserted into openings in printed circuit board 22 , the tension or force acting on printed circuit board 22 is greatly reduced because either a much stronger mechanical connection is provided via the soldering of J-shaped locking pins 20 into printed circuit board 22 or J-shaped locking pins 20 are resiliently biased much more readily than any anchoring pins that would have been attached to package 10 as previously described in the prior art section. With the pins readily replaceable, should one break, the package 10 itself is not damaged but an inexpensive and easily replaceable anchoring device is thereby provided.
  • FIG. 4 illustrates a cross-sectional side view of a plurality of packages 10 mounted to printed circuit board 22 .
  • the manner of locking is the same as that depicted in drawing FIG. 2.
  • a locking pin 26 is fitted within printed circuit board 22 having a resilient biasing portion 30 , which fits and is received within locking hole 16 , and is retained in a biased position within locking hole 16 by N-hooks 32 .
  • the end of the N-hook 32 of resilient biasing portion 30 is urged together sufficiently so that they may be removed through locking hole 16 .
  • the gull-wing package leads 12 are resiliently biased against lead contacting board traces 28 .
  • Locking pins 26 can be soldered in printed circuit board 22 or resiliently press fitted in printed circuit board 22 . Further, locking pins 26 are able to resiliently flex when loading or removing package 10 .
  • Integrated circuit package 10 can be any type of circuit device contemplated for use within a computer system.
  • package 10 can be used to clear the memory devices of a computer system or be used to implement a memory storage device of a computer system.
  • Other types of implementation may incorporate a processing unit that either provides the main functions of operation within a computer system or any preferable implantation processing capabilities such as for a video card or any other preferable device.
  • An example of the manner in which the semiconductor device package 10 may be integrated into a computer system is illustrated in drawing FIG. 5.
  • FIG. 5 illustrated in block diagram form is a computer system 36 integrated with the semiconductor device package 10 mounted to a printed circuit board 22 .
  • Printed circuit board 22 further includes a central processing unit 38 , connected to a bus 40 , which further communicates through output data device 42 and input data device keyboard 44 . Additional preferable structure for a computer system 36 would be readily apparent to those skilled in the art.

Abstract

A semiconductor package for vertically surface mounting to a printed circuit board having retention apparatus for holding the package thereto.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of application Ser. No. 09/400,126, filed Sep. 21, 1999, pending, which is a divisional of application Ser. No. 09/052,446, filed Mar. 31, 1998, abandoned.[0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • The present invention relates generally to a semiconductor package mounting technique and, more specifically, to high density vertical surface mount packages. More particularly still, the present invention relates to vertical surface mount devices having retention apparatus or devices for holding the package to a surface mount location. [0003]
  • 2. State of the Art [0004]
  • Integrated circuit semiconductor devices are fabricated on wafers of silicon to generate semiconductor devices or chips. Each of these chips forms an integrated circuit semiconductor device that must be packaged in order to be utilized within a computer system. One type of package is to encapsulate the semiconductor device in a plastic package, in some instances, with the semiconductor device being bonded to a die paddle of a leadframe. The individual leads of the leadframe are then connected to bond pads on the active surface of the semiconductor device using wires with the units being encapsulated in a suitable plastic or similar material. This plastic encapsulated semiconductor device then undergoes a trim and form operation that separates the interconnected packages on leadframe strips into individual entities and then bends the exposed leads of the remaining leadframe extending from the package. This is the traditional and most recognized form of semiconductor device package and utilizes a highly automated manufacturing technology. [0005]
  • Several types of semiconductor device packages that have found favor include a package having dual in-line metal lead packages or DIP, which typically were through hole soldered onto a printed circuit board, and a pin grid array (PGA) package that includes a plurality of under-leads that are usually either through hole soldered to a substrate or inserted in a receiving unit. Additional types of semiconductor device packages include the ball grid array, which is soldered onto the surface of the printed circuit board. Additionally, a new type of dual in-line lead design has been provided and is known as the small outline J-Lead package or SOJ package. The SOJ lead package has advantages over the standard DIP design for the following reasons. First, the leads of a SOJ package are soldered to only one side of the circuit board, thus leaving the other side of the board free for the mounting of additional SOJ packages. Second, the leads are much less vulnerable to damage prior to board assembly; hence, there are fewer rejections. The SOJ package has extended to include a zig-zag in-line package or ZIP and provides advantages of allowing the package to be mounted vertically. Vertical packages have a narrower horizontal cross section than the horizontally attached DIP or SOJ or PGA packages. Vertical packages allow the distance between other vertical packages to be quite minimal to the horizontal packages. [0006]
  • In ZIP packages or in vertical packages, all leads exit through the lower edge of the package. Since the vertical packages with a single edge being attached to the printed circuit board must be held in place before a solder reflow operation is performed, they have a limited appeal because of the difficulty in maintaining the vertical packages in such vertical position. [0007]
  • Solutions have been provided to allow for the positioning of ZIP vertical packaging without the need for additional package support structure until the final attachment of the package to the circuit board during a solder reflow on operation. [0008]
  • One such example is described in U.S. Pat. No. Reissue 34,794, reissued Nov. 20, 1994. The '794 reissue patent describes a semiconductor package having a gull-wing, zig-zag, in-line lead configuration and package anchoring devices. The anchoring devices allow the semiconductor package to be rigidly fixed to a circuit board such that each lead resiliently contacts its associated mounting pad on the board. The particular anchoring device includes anchoring pins having fish-hook type bars that lock against the other side of the board when the pegs are inserted through the holes. Further, the anchoring pins can be adhesively bonded in recesses as provided in a circuit board. This type of arrangement has several disadvantages. The first disadvantage is that the printed circuit board or circuit board must include holes for receiving the anchoring devices. These holes may crack and cause the circuit board to split along such a fracture, thus ruining the board. Additionally, since the anchoring devices are inflexible, they too may fracture and break and thus release the semiconductor package that is in a bias tension against the circuit board because of the anchoring devices. Furthermore, the anchoring devices must extend out from either side of the semiconductor devices, which anchoring devices may require additional spacing, thus limiting the number of packages that can be vertically mounted on the circuit board. [0009]
  • Accordingly, an improved type of vertical package of the ZIP where the anchoring apparatus overcomes the problems and inherent in the prior solution of the anchoring devices inserted into the circuit board is needed. [0010]
  • SUMMARY OF THE INVENTION
  • The present invention relates to semiconductor package mounting techniques for high density vertical surface mount packages having retention apparatus for holding the package to a surface mount location.[0011]
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • FIG. 1 is a front plan view of a first embodiment of a gull-wing vertical surface mount package according to the present invention; [0012]
  • FIG. 2 is a front plan view of a second embodiment of a gull-wing ZIP vertical surface mount package according to the present invention; [0013]
  • FIG. 3 is a cross-sectional front plan view of the gull-wing ZIP package of FIG. 1 as mounted to a circuit board; [0014]
  • FIG. 4 is a cross-sectional side view of the gull-wing ZIP package of FIG. 2 in a plurality mounted figuration; and [0015]
  • FIG. 5 is a schematic diagram of the present invention connected to a computer.[0016]
  • DETAILED DESCRIPTION OF THE INVENTION
  • Drawing FIG. 1 depicts a first embodiment of a vertical surface mount package (VSMP) having a locking device for holding the VSMP in place on a circuit board by pressure. [0017] Package 10, having a suitable integrated circuit device or semiconductor device therein which may include memory for a computer, includes a plurality of gull-wing, zig-zag, in-line package leads 12, mounted to a bottom surface edge of package 10. A pair of locking shoulders 14 of the package 10 each receive a locking pin that attaches to a circuit board or substrate. Drawing FIG. 2 depicts an alternative embodiment of package 10 still having the plurality of gull-wing, zig-zag, in-line package leads 12. Instead of having locking shoulders 14, locking holes 16 are provided into which J-shaped locking pins insert and hold package 10 in bias tension against a circuit board. In either embodiment, the gull-wing, zig-zag, in-line package leads 12 can extend the full length of the bottom of the package 10 to the very edge of package 10. This allows a greater density of contacts to be provided than would otherwise be possible in the prior art systems of the anchoring pins, as taught in U.S. Pat. No. Reissue 34,794, entitled Gull-wing, Zig-Zag, Inline-lead Package Having End-of-Package Anchoring Pins, incorporated herein by reference for all purposes.
  • Drawing FIG. 3 depicts in cross-sectional view a [0018] package connection assembly 18 where package 10 is mounted to a printed circuit board 22, or any other suitable substrate 22, using J-hooks (also called J-shaped locking pins) 20. The package 10 includes one or more integrated circuit devices or semiconductor devices (shown in dotted outline) therein which may include memory type semiconductor devices or combination processor and memory type devices. The J-hooks 20 latch onto locking shoulders 14 of package 10. Printed circuit board 22 can be any type of printed circuit board including a personal computer motherboard or a daughter card, or any other carrier card mounted to a motherboard.
  • J-[0019] shape locking pins 20 are mounted to printed circuit board 22 either by being soldered in place or resiliently press fitted into printed circuit board 22. J-shape locking pins 20 are also designed to resiliently flex when inserting and locking in place semiconductor device package 10 or when removing package 10. The gull-wing package leads 12 are resiliently biased against matching bonding pads on printed circuit board 22 when the package 10 is secured in place with J-shaped locking pins 20 resiliently engaging locking shoulders 14.
  • [0020] Package 10, as shown in drawing FIG. 3, allows the gull-wing package leads 12 to extend the full length of the bottom of package 10. This allows for a greater density of leads to be biased in connection to printed circuit board 22. Further, since J-shaped locking pins 20 mount into printed circuit board 22, rather than package 10 having anchoring pins inserted into openings in printed circuit board 22, the tension or force acting on printed circuit board 22 is greatly reduced because either a much stronger mechanical connection is provided via the soldering of J-shaped locking pins 20 into printed circuit board 22 or J-shaped locking pins 20 are resiliently biased much more readily than any anchoring pins that would have been attached to package 10 as previously described in the prior art section. With the pins readily replaceable, should one break, the package 10 itself is not damaged but an inexpensive and easily replaceable anchoring device is thereby provided.
  • Drawing FIG. 4 illustrates a cross-sectional side view of a plurality of [0021] packages 10 mounted to printed circuit board 22. In the embodiment of drawing FIG. 4, the manner of locking is the same as that depicted in drawing FIG. 2. In this instance, a locking pin 26 is fitted within printed circuit board 22 having a resilient biasing portion 30, which fits and is received within locking hole 16, and is retained in a biased position within locking hole 16 by N-hooks 32. For removing locking pin 26 from locking hole 16, the end of the N-hook 32 of resilient biasing portion 30 is urged together sufficiently so that they may be removed through locking hole 16. Once in position, the gull-wing package leads 12 are resiliently biased against lead contacting board traces 28.
  • Locking pins [0022] 26 can be soldered in printed circuit board 22 or resiliently press fitted in printed circuit board 22. Further, locking pins 26 are able to resiliently flex when loading or removing package 10.
  • [0023] Integrated circuit package 10 can be any type of circuit device contemplated for use within a computer system. For example, package 10 can be used to clear the memory devices of a computer system or be used to implement a memory storage device of a computer system. Other types of implementation may incorporate a processing unit that either provides the main functions of operation within a computer system or any preferable implantation processing capabilities such as for a video card or any other preferable device. An example of the manner in which the semiconductor device package 10 may be integrated into a computer system is illustrated in drawing FIG. 5.
  • Referring to drawing FIG. 5, illustrated in block diagram form is a [0024] computer system 36 integrated with the semiconductor device package 10 mounted to a printed circuit board 22. Printed circuit board 22 further includes a central processing unit 38, connected to a bus 40, which further communicates through output data device 42 and input data device keyboard 44. Additional preferable structure for a computer system 36 would be readily apparent to those skilled in the art.
  • Additional embodiments are possible with the concepts outlined in either drawing FIG. 1 or drawing FIG. 2 as well as in drawing FIGS. 3 and 4. One example would be to mount semiconductor device packages [0025] 10 on either side of the printed circuit board 22 in such a fashion to double the amount of surface mount vertical packages connected to the printed circuit board 22.
  • Other embodiments will become readily apparent to those skilled in the art. As such, any such changes or modifications that are apparent to those skilled in the art may be made thereto without departing from the spirit and the scope of the invention as claimed. [0026]

Claims (6)

What is claimed is:
1. A computer assembly comprising:
a central processing unit;
an input device;
an output device;
a circuit board having a surface and a substantially vertically oriented semiconductor package having a connection edge for surface mounting on said surface of said circuit board comprising:
a circuit board having at least two J-shaped locking pins located thereon and attached thereto, each J-shaped locking pin of said at least two J-shaped locking pins having a stem portion devoid of aligning apparatus and a hooking portion formed thereon, the stem portion of said each J-shaped locking pin attached to said circuit board and exhibiting a substantially constant lateral cross-section throughout, the hooking portion of said each J-shaped locking pin configured as a J-shaped portion defined by a radius of curvature, the J-shaped portion of said each J-shaped locking pin aligned with a J-shaped locking portion of an adjacent J-shaped locking pin, the J-shaped portion of said each J-shaped locking pin having a thickness;
an integrated circuit carrying structure having a first edge for supporting said substantially vertically oriented semiconductor package in a substantially vertical orientation on said circuit board and having a connection edge;
at least one semiconductor memory device mounted on a portion of the integrated circuit carrying structure;
a plurality of package leads, at least one lead of the plurality of package leads connected to the semiconductor device, each lead of the plurality of package leads extending from the connection edge of the integrated circuit carrying structure and having a portion resiliently biased against the surface of said circuit board; and
at least one J-shaped locking receptor on each side adjacent said connection edge of said integrated circuit carrying structure of said substantially vertically oriented semiconductor package for receiving said each J-shaped locking pin connected to said circuit board said integrated circuit carrying structure having a thickness no wider than the thickness of the J-shaped portion of said each J-shaped locking pin connecting said integrated circuit carrying structure to said circuit board; and
a system bus coupled to said central processing unit, said input device, said output device, and said circuit board.
2. The computer system of claim 1, wherein said plurality of package leads extends along substantially a full length of said connection edge of said integrated circuit carrying structure.
3. The computer system of claim 1, wherein the at least one J-shaped locking receptor comprises a locking shoulder formed in said substantially vertically oriented semiconductor package to receive a portion of said each J-shaped locking pin therein.
4. The computer system of claim 1, wherein said each J-shaped locking pin is mechanically secured to said circuit board.
5. The computer system of claim 1, wherein said J-shaped locking pin is resilient.
6. The computer system of claim 1, further comprising: a second locking receptor located on a side opposite of said substantially vertically oriented semiconductor package of said at least one J-shaped locking receptor.
US09/910,318 1998-03-31 2001-07-20 Locking assembly for securing semiconductor device to carrier substrate Expired - Fee Related US6398573B1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US09/910,318 US6398573B1 (en) 1998-03-31 2001-07-20 Locking assembly for securing semiconductor device to carrier substrate
US10/117,294 US6648663B2 (en) 1998-03-31 2002-04-05 Locking assembly for securing semiconductor device to carrier substrate
US10/458,015 US6837731B2 (en) 1998-03-31 2003-06-10 Locking assembly for securing a semiconductor device to a carrier substrate

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US09/052,446 US6071139A (en) 1998-03-31 1998-03-31 Locking assembly for securing semiconductor device to carrier substrate
US09/400,126 US6302719B1 (en) 1998-03-31 1999-09-21 Locking assembly for securing semiconductor device to carrier substrate
US09/910,318 US6398573B1 (en) 1998-03-31 2001-07-20 Locking assembly for securing semiconductor device to carrier substrate

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/400,126 Continuation US6302719B1 (en) 1998-03-31 1999-09-21 Locking assembly for securing semiconductor device to carrier substrate

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/117,294 Continuation US6648663B2 (en) 1998-03-31 2002-04-05 Locking assembly for securing semiconductor device to carrier substrate

Publications (2)

Publication Number Publication Date
US6398573B1 US6398573B1 (en) 2002-06-04
US20020076967A1 true US20020076967A1 (en) 2002-06-20

Family

ID=26730613

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/910,318 Expired - Fee Related US6398573B1 (en) 1998-03-31 2001-07-20 Locking assembly for securing semiconductor device to carrier substrate
US10/117,294 Expired - Fee Related US6648663B2 (en) 1998-03-31 2002-04-05 Locking assembly for securing semiconductor device to carrier substrate
US10/458,015 Expired - Fee Related US6837731B2 (en) 1998-03-31 2003-06-10 Locking assembly for securing a semiconductor device to a carrier substrate

Family Applications After (2)

Application Number Title Priority Date Filing Date
US10/117,294 Expired - Fee Related US6648663B2 (en) 1998-03-31 2002-04-05 Locking assembly for securing semiconductor device to carrier substrate
US10/458,015 Expired - Fee Related US6837731B2 (en) 1998-03-31 2003-06-10 Locking assembly for securing a semiconductor device to a carrier substrate

Country Status (1)

Country Link
US (3) US6398573B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7648382B1 (en) * 2008-12-31 2010-01-19 Hon Hai Precision Ind. Co., Ltd Socket with latching unit

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6398573B1 (en) 1998-03-31 2002-06-04 Micron Technology, Inc. Locking assembly for securing semiconductor device to carrier substrate
US6071139A (en) 1998-03-31 2000-06-06 Micron Technology, Inc. Locking assembly for securing semiconductor device to carrier substrate

Family Cites Families (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3216580A (en) * 1963-11-29 1965-11-09 Honeywell Inc Mechanical apparatus
JPS5266376A (en) 1975-11-29 1977-06-01 Hitachi Ltd Device and manufacture of resin body type semiconductor
US4781612A (en) 1983-12-14 1988-11-01 Amp Incorporated Socket for single in-line memory module
US4973270A (en) 1989-06-02 1990-11-27 Amp Incorporated Circuit panel socket with cloverleaf contact
US4946403A (en) 1989-08-24 1990-08-07 Amp Incorporated Low insertion force circuit panel socket
US4967262A (en) * 1989-11-06 1990-10-30 Micron Technology, Inc. Gull-wing zig-zag inline lead package having end-of-package anchoring pins
US4995825A (en) 1990-03-19 1991-02-26 Amp Incorporated Electronic module socket with resilient latch
US5109318A (en) 1990-05-07 1992-04-28 International Business Machines Corporation Pluggable electronic circuit package assembly with snap together heat sink housing
US5026297A (en) 1990-06-28 1991-06-25 Molex Incorporated Electrical socket assembly for single in-line circuit package
US5030115A (en) 1990-07-23 1991-07-09 Molex Incorporated Tired socket assembly with integral ground shield
WO1992003035A1 (en) 1990-08-01 1992-02-20 Staktek Corporation Ultra high density integrated circuit packages, method and apparatus
US5041005A (en) 1991-02-10 1991-08-20 Amp Incorporated Low profile cam-in SIMM socket
US5244403A (en) 1991-04-10 1993-09-14 Augat Inc. Electronic component socket with external latch
US5209675A (en) 1991-07-02 1993-05-11 The Whitaker Corporation Electronic module socket with resilient latch
US5254017A (en) 1991-09-13 1993-10-19 Robinson Nugent, Inc. Terminal for low profile edge socket
JPH0629065A (en) 1991-10-04 1994-02-04 Du Pont Singapore Pte Ltd Socket
US5429523A (en) 1993-05-11 1995-07-04 Robinson Nugent, Inc. Electrical connector socket with daughtercard ejector
US5302133A (en) 1993-05-11 1994-04-12 Robinson Nugent, Inc. Electrical connector socket with daughtercard ejector
US5387115A (en) 1993-06-07 1995-02-07 Methode Electronics, Inc. Electronic surface mount module socket with ejector latch
US5397857A (en) 1993-07-15 1995-03-14 Dual Systems PCMCIA standard memory card frame
US5557504A (en) 1993-08-31 1996-09-17 Sgs-Thomson Microelectronics, Inc. Surface mountable integrated circuit package with detachable module
US5366390A (en) 1993-09-15 1994-11-22 The Whitaker Corporation Low profile cam-in socket having terminals engaging a rib
US5481434A (en) 1993-10-04 1996-01-02 Molex Incorporated Memory card and frame for assembly therefor
US5469332A (en) 1994-02-17 1995-11-21 Robodyne Corporation PC card assembly
US5463531A (en) 1994-07-05 1995-10-31 Motorola, Inc. PCMCIA electronics housing
DE4423567C2 (en) 1994-07-05 1998-09-03 Siemens Ag Module card
US5436203A (en) 1994-07-05 1995-07-25 Motorola, Inc. Shielded liquid encapsulated semiconductor device and method for making the same
US5475919B1 (en) 1994-10-07 2000-10-17 Three View Technology Co Ltd Pcmcia card manufacturing process
US5790381A (en) 1995-12-15 1998-08-04 Mitsubishi Semiconductor America, Inc. Integrated circuit package assembly
JPH1050919A (en) 1996-07-31 1998-02-20 Oki Electric Ind Co Ltd Clip lead terminal bundle, connection of clip lead terminal, lead terminal connecting board and manufacture of board with lead terminals
US6095822A (en) 1998-01-13 2000-08-01 Micron Technology, Inc. Component module holder
US6118291A (en) 1998-01-16 2000-09-12 Micron Technology, Inc. Test socket and methods
US6071139A (en) 1998-03-31 2000-06-06 Micron Technology, Inc. Locking assembly for securing semiconductor device to carrier substrate
US6398573B1 (en) 1998-03-31 2002-06-04 Micron Technology, Inc. Locking assembly for securing semiconductor device to carrier substrate
US6134111A (en) 1998-04-15 2000-10-17 Micron Technology, Inc. Vertical surface mount apparatus with thermal carrier

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7648382B1 (en) * 2008-12-31 2010-01-19 Hon Hai Precision Ind. Co., Ltd Socket with latching unit

Also Published As

Publication number Publication date
US6648663B2 (en) 2003-11-18
US6398573B1 (en) 2002-06-04
US20020111058A1 (en) 2002-08-15
US6837731B2 (en) 2005-01-04
US20030211769A1 (en) 2003-11-13

Similar Documents

Publication Publication Date Title
US6302719B1 (en) Locking assembly for securing semiconductor device to carrier substrate
EP0427151A2 (en) Gull-wing zig-zag inline-lead package having end-of-package anchoring pins
US7012812B2 (en) Memory module
US5260601A (en) Edge-mounted, surface-mount package for semiconductor integrated circuit devices
JP2857380B2 (en) Manufacturing method of chip scale package using laminated lead frame
JPH0553066B2 (en)
US20060042821A1 (en) Memory modules and methods for manufacturing memory modules
EP0484062B1 (en) A semiconductor device comprising two integrated circuit packages
EP0587294B1 (en) Semiconductor package
US6418023B2 (en) Vertical surface mount apparatus with thermal carrier
US6191474B1 (en) Vertically mountable interposer assembly and method
US6398573B1 (en) Locking assembly for securing semiconductor device to carrier substrate
JP2771104B2 (en) Lead frame for semiconductor device
JPH0126111Y2 (en)
US4751564A (en) Multiple wafer scale assembly apparatus and fixture for use during the fabrication thereof
JP4402806B2 (en) Semiconductor device
KR0125871Y1 (en) Structure of multi-chip module's package using a lockpin
JP3485736B2 (en) Semiconductor device and manufacturing method thereof
KR100374150B1 (en) Carrier for carrying semiconductor package
JP2536696B2 (en) Film carrier type carrier for semiconductor device
JPH0640482A (en) Carrying tray
JPS62249464A (en) Semiconductor package
JPH05102380A (en) Semiconductor integrated circuit device and mounting structure thereof
JPH01117084A (en) Plastic pin grid array package

Legal Events

Date Code Title Description
CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140604