US20030006437A1 - Field effect transistor - Google Patents

Field effect transistor Download PDF

Info

Publication number
US20030006437A1
US20030006437A1 US10/237,052 US23705202A US2003006437A1 US 20030006437 A1 US20030006437 A1 US 20030006437A1 US 23705202 A US23705202 A US 23705202A US 2003006437 A1 US2003006437 A1 US 2003006437A1
Authority
US
United States
Prior art keywords
dielectric film
effect transistor
plate section
electrode
field effect
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/237,052
Inventor
Masashi Mizuta
Masaaki Kuzuhara
Yasunobu Nashimoto
Kazunori Asano
Yosuke Miyoshi
Yasunori Mochizuki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Electronics Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Priority to US10/237,052 priority Critical patent/US20030006437A1/en
Publication of US20030006437A1 publication Critical patent/US20030006437A1/en
Assigned to NEC ELECTRONICS CORPORATION reassignment NEC ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NEC CORPORATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/402Field plates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/80Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier
    • H01L29/812Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier with a Schottky gate
    • H01L29/8128Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier with a Schottky gate with recessed gate

Definitions

  • the present invention relates to a Schottky gate field effect transistor (FET) that operates in the microwave region used for mobile communication, satellite communication, satellite broadcasting and the like.
  • FET Schottky gate field effect transistor
  • a gate electrode makes a Schottky junction with a channel layer of a substrate so that the electric field centers on a lower end (a circled field-centered section in FIG. 14) of the gate electrode on the drain side, which may cause breakdown. This is the matter of great concern, especially for a high-output FET that necessitates large signal operations.
  • FIG. 12 shows schematically the structure of the FET disclosed in Japanese Patent Application Laid-open No. 87773/1988, wherein a dielectric film 34 is buried in a section below a gate electrode 33 on the drain side.
  • a dielectric film if set, is generally considered to be able to suppress the field centralization on the edge section of the gate electrode 33 on the drain side.
  • the dielectric film must be made thin for the purpose of obtaining a sufficient effect on the field relaxation so that the value of electrostatic capacitance of a capacitor that consists of a field plate section and a channel layer separated by the dielectric film becomes large.
  • the reduction in the thickness of the dielectric film tends to lead to a problem that the breakdown of the dielectric film or the leakage of the current may take place.
  • the length of the field plate section should be more than a certain length, for example, a gate length, which may cause a problem of lowering the gain characteristics. Moreover, in this instance, high-frequency characteristics worsen significantly and this may become a crucial problem, depending on the purpose of use thereof.
  • an object of the present invention is to overcome the above-mentioned problems associated with the prior art and provide an FET having high withstand voltage characteristics and good gain characteristics, together with excellent high-frequency characteristics.
  • an FET comprising:
  • a source electrode and a drain electrode being formed at a distance on said semiconductor substrate
  • a gate electrode being placed between said source electrode and said drain electrode and making a Schottky junction with said channel layer;
  • said gate electrode is provided with an overhanging field plate section
  • a dielectric film made of a high dielectric material with a relative permittivity of 8 or more.
  • the field centralization which develops on the edge section of the gate electrode on the drain side is made to relax and spread over, improving characteristics of withstand voltage. This results from a fact that a capacitor that consists of the field plate section and the channel layer separated by the dielectric film has a function to end the electric flux line starting from ionized donors.
  • the FET of the present invention as a material for the dielectric film laid between the field plate section and the channel layer, a material with a relative permittivity of 8 or more is utilized. Therefore, even when the dielectric film is made thick, a high electrostatic capacitance can be obtained and, in consequence, a sufficient effect on the field relaxation can be attained. For example, compared with a SiO 2 film being used in the prior art, the film thickness can be made about twice as much as the conventional thickness to obtain the same given electrostatic capacitance.
  • the film thickness of the dielectric film in the present invention can be made greater than the conventional one, the breakdown of the dielectric film and the generation of the leakage current can be prevented and characteristics of withstand voltage of element can be improved.
  • the dielectric film with a high permittivity is laid therein, as mentioned above, even if the length of the field plate section is not very long, a sufficient effect on the field relaxation can be attained. For instance, the length of the field plate section can be shorter than the gate length. Therefore, high withstand voltage characteristics can be obtained, while the reduction of the gain characteristics is kept down.
  • an FET comprising:
  • a source electrode and a drain electrode being formed at a distance on said semiconductor substrate
  • a gate electrode being placed between said source electrode and said drain electrode and making a Schottky junction with said channel layer;
  • said gate electrode is provided with an overhanging field plate section
  • the present invention attempts to overcome this, by looking into the relative permittivity and the film thickness of the dielectric film and defining the relation between there two.
  • the relative permittivity and the film thickness mean the average values of the relative permittivity and the film thickness of the dielectric film directly under the field plate section, respectively. In the case that a plurality of dielectric films made of different materials are laid directly under the field plate section, a reduced value (t/ ⁇ ) RED given by the following equation is used as the value of t/ ⁇ thereof,
  • n is an integer that is equal to or more than 2).
  • the film thickness means the average value of the film thickness of the dielectric film directly under the field plate section.
  • a dielectric film with a relative permittivity of 8 or more is formed between a field plate section of a gate electrode and a channel layer.
  • the use of such a material with a high permittivity allows making the film thickness of the dielectric film substantial, while maintaining a sufficient effect on the field relaxation.
  • the FET of the present invention is well protected against the breakdown of the dielectric film and the generation of the current leakage that are the very problem for the prior art. Therefore, characteristics of withstand voltage can be improved with effect while the reduction of the gain characteristics is kept down.
  • the formation of a sub electrode between the gate electrode and the source electrode can lead to achieve a higher efficiency of the element.
  • FIG. 1 is schematic cross-sectional views illustrating in sequence the steps of a manufacturing method of an FET in accordance with the present invention.
  • FIG. 2 is schematic cross-sectional views illustrating in sequence the further steps of the manufacturing method of the FET in accordance with the present invention.
  • FIG. 3 is schematic cross-sectional views illustrating in sequence the steps of another manufacturing method of an FET in accordance with the present invention.
  • FIG. 4 is schematic cross-sectional views illustrating in sequence the steps of another manufacturing method of an FET in accordance with the present invention.
  • FIG. 5 is schematic cross-sectional views illustrating in sequence the further steps of the manufacturing method of the FET in accordance with the present invention.
  • FIG. 6 is schematic cross-sectional views illustrating in sequence the steps of a manufacturing method of another FET in accordance with the present invention.
  • FIG. 7 is a schematic cross-sectional view showing the FET in accordance with the present invention.
  • FIG. 8 is schematic cross-sectional views illustrating in sequence the steps of another manufacturing method of an FET in accordance with the present invention.
  • FIG. 9 is schematic cross-sectional views illustrating in sequence the further steps of the manufacturing method of the FET in accordance with the present invention.
  • FIG. 10 is a schematic cross-sectional view showing another FET in accordance with the present invention, together with a group of schematic top plan views showing various field plate sections thereof.
  • FIG. 11 is a pair of schematic cross-sectional views each showing an FET in accordance with the present invention.
  • FIG. 12 is a schematic cross-sectional view showing a conventional FET.
  • FIG. 13 is a schematic cross-sectional view showing another FET in accordance with the present invention.
  • FIG. 14 is a schematic cross-sectional view of a conventional FET in explaining the field centralization on a lower end of a gate electrode therein.
  • FIG. 15 is schematic cross-sectional views illustrating in sequence the steps of another manufacturing method of an FET in accordance with the present invention.
  • FIG. 16 is schematic cross-sectional views illustrating in sequence the further steps of the manufacturing method of the FET in accordance with the present invention.
  • the high dielectric material is preferably a material selected from the group consisting aluminium oxide (Al 2 O 3 ), aluminium nitride, tantalum oxide (Ta 2 O 5 ), strontium titanate (SrTiO 3 ), barium titanate (BaTiO 3 ), barium titanate strontium (Ba x Sr 1-x TiO 3 (0 ⁇ x ⁇ 1)) and bismuth tantalate strontium (SrBi 2 Ta 2 O 9 ).
  • the above materials are each well suited to be formed as a film and besides, having a high relative permittivity of 8 or more, capable to provide a high electrostatic capacitance when laid in a region below a gate electrode.
  • the dielectric film is preferably formed only in a region directly under the field plate section. For instance, as shown in FIG. 3 (d), it is preferable that a dielectric film is set directly under a gate electrode 5 but not in the other region between a source electrode 7 and a drain electrode 8 . In this manner, an unnecessary increase in capacitance between the gate and the drain can be avoided and a decrease in the gain, prevented.
  • the dielectric film is formed only in a region directly under the field plate section as mentioned above, it is preferable to make the structure of the FET in such a way that the surface of a channel layer is partially or entirely covered with a silicon oxide film and the dielectric film is laid between this silicon oxide film and the field plate section.
  • the channel layer comes into contact with the overlying semiconductor layers and this facilitates to prevent the impairment of the device characteristics which is caused by the deterioration of the interface characteristics.
  • the width of a field plate section in the present invention is preferably 0.1 ⁇ m or more and still more preferably 0.1 to 2 ⁇ m. If the width of the field plate section is excessively small, characteristics of withstand voltage obtained may not be sufficient. On the other hand, when the value of the width of the field plate section is too large, both the gain characteristics and the high-frequency characteristics may worsen.
  • the average value of the thickness of the dielectric film is preferably 100-1500 nm, and more preferably 300-1000 nm. If the dielectric film is too thick, the effect on the field relaxation is reduced. On the other hand, the excessive thinness of the dielectric film may result in the breakdown of the dielectric film or the leakage of the current. It is preferable that an appropriate value in the above range is selected, according to the value of permittivity of the dielectric film. Further, if the dielectric film comprises layers of structure, the sum of the thicknesses of all layers is preferably within the above range.
  • the electrostatic capacitance per unit area of a capacitor that consists of the field plate section and the channel layer separated by the dielectric film is preferably larger on the side of the gate electrode than on the side of the drain electrode. This moderates the effect on the field relaxation by the field plate section on the drain side and facilitates to achieve an ideal field profile. Such an arrangement, in particular, can control deterioration of high-frequency characteristics with effect.
  • Equation (1) the magnitude of the above-mentioned electrostatic capacitance C is given by Equation (1).
  • the change in the electrostatic capacitance per unit area is achieved by varying the distance between electrodes d.
  • the change in the electrostatic capacitance per unit area is achieved by varying the area of electrode S.
  • An example of a field plate section in such a structure is shown in FIG. 10( c ).
  • the opening is preferably set in a part of the field plate section on the side of a drain electrode.
  • ‘An opening’ in this structure is a hole made through the field plate section and may have any shape.
  • a Field Effect Transistor Wherein the Edge Section of a Field Plate Section on the Side of a Drain Electrode is Comb-shaped.
  • the change in the electrostatic capacitance per unit area is achieved by varying the area of electrode S.
  • the form referred to as ‘comb-shaped’ herein is an intricate form the edge section of the field plate section takes, for instance, in FIG. 10 ( a ) and ( b ).
  • the examples shown in the drawings, however, are given to illustrate the invention and not to limit the scope of the invention and any intricate form the edge section takes may be used as long as the effective area of the electrode is reduced on the side of the drain electrode.
  • the change in the electrostatic capacitance per unit area is achieved by varying the permittivity ⁇ .
  • a float electrode may be set under the field plate section.
  • electrons are kept in the float electrode even when the applied voltage to the field plate section is switched off and, in consequence, the field centralization on the edge section of the gate electrode on the drain side is relaxed and spread over.
  • tungsten silicide WSi
  • aluminium gold
  • titanium/platinum/gold gold
  • the float electrode itself can be formed, for instance, by a method in which a metal film is applied to the entire surface by means of vapour deposition and thereafter superfluous sections are removed by ion milling with a photoresist serving as a mask.
  • a field control electrode may be additionally formed over the dielectric film on said channel layer, between said gate electrode and said drain electrode.
  • the field control electrode has a function to end the electric flux line starting from ionized donors, and, therefore, makes the field centralization which develops on the edge section of the gate electrode on the drain side relax and spread over, which improves characteristics of withstand voltage. Together with the effect on the field relaxation due to the field plate section, this brings about the multiplication effect and further improves characteristics of withstand voltage.
  • the high dielectric material used for the field control electrode is preferably a high dielectric material with a relative permittivity of 8 or more.
  • ⁇ and t when the relative permittivity and the film thickness of the dielectric film are denoted by ⁇ and t, respectively, a material satisfying one of the following conditions (1) and (2) may be employed.
  • tungsten silicide aluminium, gold, titanium/platinum/gold or the like
  • the field control electrode itself can be formed, for instance, by a method in which a metal film is applied to the entire surface by means of vapour deposition and thereafter superfluous sections are removed by ion milling with a photoresist serving as a mask.
  • the field control electrode herein is preferably connected with the gate electrode and kept at the same electric potential, though it may be set independently at a different potential from that of the gate electrode.
  • an ideal field profile can be produced and the field centralization directly under the gate electrode can be prevented from developing and, thus, characteristics of withstand voltage can be improved, while good gain characteristics and high-frequency characteristics are maintained.
  • a sub electrode may be additionally set over the dielectric film on said channel layer, between said gate electrode and said source electrode. This can lower the resistance of the region directly under the sub electrode and achieve higher efficiency of the element.
  • tungsten silicide aluminium, gold, titanium/platinum/gold or the like
  • the sub electrode itself can be formed, for instance, by a method in which a metal film is applied to the entire surface by means of vapour deposition and thereafter superfluous sections are removed by ion milling with a photoresist serving as a mask.
  • the sub electrode is connected, for example, with a drain electrode, to which a positive voltage is applied. This lowers the resistance of the region directly under the sub electrode and eases the current flow therethrough so that higher efficiency of the element can be achieved.
  • a distance between the gate electrode and the drain electrode is longer than a distance between the gate electrode and the source electrode.
  • This structure is often referred to as an offset structure and can relax and spread over the field centralization on the edge section of the gate electrode on the drain side more effectively.
  • this structure has the advantage of relative easiness in forming the field plate section.
  • the FET of the present invention preferably has a recess structure, by which the field centralization on the edge section of the gate electrode on the drain side can be relaxed and spread over more effectively.
  • a recess structure hereat can be a multi-stage recess.
  • a group III-V compound semiconductor such as GaAs may be utilized as a material to constitute a substrate or a channel layer.
  • the group III-V compound semiconductors include GaAs, AlGaAs, InP, GaInAsP and the like. Using a material of a group III-V compound semiconductor, the high-speed high-output field effect transistor can be produced.
  • a gate electrode 5 is provided with an overhanging field plate section 9 and between this field plate section 9 and a channel layer, a dielectric film 4 made of Ta 2 O 5 is formed.
  • FIGS. 1 and 2 a manufacturing method of the FET of the present invention is described below.
  • an N-type GaAs channel layer 2 (with a thickness of 230 nm) doped with 2 ⁇ 10 17 cm ⁇ 3 Si and an N-type GaAs contact layer 3 (with a thickness of 150 nm) doped with 5 ⁇ 10 17 cm ⁇ 3 Si are grown in succession by the MBE (Molecular Beam Epitaxy) method (FIG. 1( a )).
  • the channel layer 2 and the contact layer 3 are etched by wet etching with a sulfuric acid based or phosphoric acid based etchant so as to form a recess (FIG. 1 ( b )).
  • a dielectric film 4 of Ta 2 O 5 is then deposited to a thickness of 300 nm over the entire surface by the CVD (Chemical Vapour Deposition) method (FIG. 1( c )).
  • a resist (not shown in the drawing) is formed and, using this as a mask, a portion of the dielectric film 4 where a gate electrode is to be formed is etched by dry etching with CHF 3 or SF 6 .
  • a portion of the channel layer 2 where the gate electrode is to be formed is etched to a depth of 30 nm or so (FIG. 1 ( d )).
  • a 100 nm-thick WSi film, a 50 nm-thick TiN film, a 15 nm-thick Pt film and a 400 nm-thick Au film are deposited, in this order, over the entire surface by sputtering, which forms a gate metal film 6 (FIG. 2( e )).
  • a photoresist is applied only to a section thereof where the gate electrode is to be formed, and the other superfluous section is removed by ion milling, and thereby a gate electrode 5 is formed (FIG. 2 ( f )).
  • the prescribed portions of the dielectric film 4 are etched to expose the contact layer 3 and then an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 2 ( g )).
  • the FET of the present example because Ta 2 O 5 (with a relative permittivity of approximately 20) is utilized as a material of the dielectric film 4 lying between the field plate section and the channel layer, it is possible to make the film thickness of the dielectric film 4 substantial while maintaining a sufficient effect on the field relaxation. Accordingly, the FET of the present example is well protected against the breakdown of the dielectric film or the generation of the current leakage, which is the very problem associated with the prior art.
  • Ta 2 O 5 is employed as a material of the dielectric film 4 in the present example
  • any one among silicon nitride (Si 3 N 4 ), aluminium oxide (Al 2 O 3 ), strontium titanate (SrTiO 3 ), barium titanate (BaTiO 3 ), barium titanate strontium (Ba x Sr 1-x TiO 3 (0 ⁇ x ⁇ 1)) and bismuth tantalate strontium (SrBi 2 Ta 2 O 9 ) can be utilized.
  • the value of film thickness thereof is specifically determined according to the permittivity of the selected material. For instance, in the case that aluminium oxide (Al 2 O 3 ) is used, the film thickness is set to be 150 to 300 nm.
  • channel layer 2 and the contact layer 3 are formed by the MBE method in the present example, they can be formed by the MOCVD (Metal Organic Chemical Vapour Deposition) method, instead.
  • MOCVD Metal Organic Chemical Vapour Deposition
  • a dielectric film 4 of Ta 2 O 5 is formed only in a region directly under a field plate section. Referring to FIG. 3, a manufacturing method of an EET of the present example is described below.
  • an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 3( d )).
  • the dielectric film 4 made of Ta 2 O 5 is formed only in the region directly under the field plate section, excellent gain characteristics can be obtained while maintaining withstand voltage characteristics.
  • a dielectric film 4 of Ta 2 O 5 is formed into a stepped shape in a region directly under a field plate section. Referring to FIGS. 4 and 5, a manufacturing method of an FET of the present example is described below.
  • a photoresist (not shown in the drawing) is applied to a region other than a section where a gate electrode is to be formed and the dielectric film 4 is dry etched (FIG. 4( b )).
  • a photoresist (not shown in the drawing) is again applied thereto but in such a way that a width of the opening section thereof is broader than the previous one and then the dielectric film 5 is dry etched (FIG. 4( c )). In this way, a stepped part in structure is shaped in the section where the gate electrode is to be formed.
  • a 100 nm-thick WSi film, a 50 nm-thick TiN film, a 15 nm-thick Pt film and a 400 nm-thick Au film are deposited, in this order, over the entire surface by sputtering, which forms a gate metal film 6 .
  • a gate electrode 5 is formed (FIG. 5( d )).
  • the dielectric film 4 formed in the region other than the section where the gate electrode 5 is formed is removed by etching. Subsequently, an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 5( e )).
  • the film thickness of the dielectric film 4 for the stepped part under the field plate section is 150 nm in a thin-film section shown on the left side of the drawing and 300 nm in a thick-film section on the right side.
  • the FET produced has excellent high-frequency characteristics, together with high withstand voltage characteristics.
  • the FET of the present example has a structure wherein a gate electrode is provided with an overhanging field plate section and two sorts of dielectric films 4 a and 4 b are formed between this field plate section and a channel layer 2 .
  • the dielectric film 4 b has a lower relative permittivity than the dielectric film 4 a and, therefore, in the region directly under the field plate section, viewed from the gate electrode 5 towards the drain electrode 8 , the relative permittivity (the average value) of the dielectric films drops when the film thickness thereof increases.
  • the capacitance of a capacitor that consists of the field plate section and a channel layer 2 separated by a first dielectric film 4 a and a second dielectric film 4 b becomes smaller towards the drain electrode 8 .
  • the material for the first dielectric film 4 a is Ta 2 O 5 and the film thickness thereof is 150 nm.
  • a second dielectric film 4 b is deposited over the entire surface (FIG. 6( b )).
  • the material for the second dielectric film 4 b is Si 3 N 4 and the film thickness thereof is 150 nm.
  • a 50 nm-thick TiN film, a 15 nm-thick Pt film and a 400 nm-thick Au film are deposited, in this order, over the entire surface by sputtering, which forms a gate metal film 6 , again, and thereafter, by removing the superfluous section by means of ion milling, a gate electrode 5 is formed (FIG. 6( d )).
  • the first and the second dielectric films 4 a and 4 b formed in the region other than the section where the gate electrode 5 is formed are removed by etching.
  • an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 7).
  • the FET of the present example has a structure in which the capacitance of the capacitor formed in the section directly under the field plate section decreases towards the drain electrode 8 .
  • This arrangement moderates the effects on the field relaxation by the field plate section on the drain side and facilitates to achieve an ideal field profile. Therefore, the FET produced has still more excellent high-frequency characteristics, together with high withstand voltage characteristics.
  • the FET of the present example has a structure wherein two sorts of dielectric films 4 a and 4 b are formed between an overhanging field plate section and a channel layer 2 .
  • the relative permittivity (the average value) of the dielectric film drops. Accordingly, the capacitance of a capacitor that consists of the field plate section and the channel layer 2 becomes smaller.
  • a first and a second dielectric film 4 a and 4 b are deposited (FIG. 8( b )).
  • the material for the first dielectric film 4 a is Ta 2 O 5 and the film thickness thereof is 150 nm.
  • the material for the second dielectric film 4 b is Si 3 N 4 and the film thickness thereof is 150 nm.
  • a photoresist is then formed, leaving only a section where a gate electrode is formed as an opening (FIG. 8( c )).
  • dry etching is applied so as to remove completely in substance the second dielectric film 4 b lying on the gate electrode 5 (FIG. 8( d )).
  • a 50 nm-thick TiN film, a 15 nm-thick Pt film and a 400 nm-thick Au film are deposited, in this order, over the entire surface by sputtering, which forms a gate metal film 6 , again, and thereafter, by removing the superfluous section by means of ion milling, a gate electrode 5 is formed (FIG. 9( e )).
  • the first and the second dielectric films 4 a and 4 b formed in the region other than the section where the gate electrode 5 is formed are removed by etching.
  • an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 9( f )).
  • the FET of the present example has a structure in which the capacitance of the capacitor formed in the section directly under the field plate section decreases towards the drain electrode 8 .
  • This arrangement moderates the effects on the field relaxation by the field plate section on the drain side and facilitates to achieve an ideal field profile. Therefore, characteristics of withstand voltage can be improved, while the deterioration of the high-frequency characteristics is kept down to the minimum.
  • FIG. 10 takes a varied shape.
  • FIG. 10 ( a ) and ( b ) each show a gate electrode 5 with the edge section on the drain side in the shape of a comb and
  • FIG. 10 ( c ) shows a gate electrode 5 with a plurality of openings in the edge section on the drain side.
  • the area of electrode S in Equation (1) the area of electrode S in Equation (1)
  • the gate electrode can be worked into a varied shape such as the one shown in FIG. 10, using known etching techniques.
  • the FET of the present example is provided with a field control electrode 11 between a drain electrode 8 and a gate electrode 5 , as shown in FIG. 11( a ). This arrangement further improves characteristics of withstand voltage.
  • This FET can be produced by forming a field control electrode 11 after a gate electrode 5 that has a dielectric film 4 directly under a field plate section is formed, following the same steps as Second example.
  • a 50 nm-thick Ti film, a 30 nm-thick Pt film and a 200 nm-thick Au film are first grown in succession in this order over the entire surface by vacuum deposition. Thereafter the superfluous section is removed by ion milling, and thereby the field control electrode 11 is formed.
  • the FET of the present example is provided with a sub electrode 12 between a source electrode 7 and a gate electrode 5 , as shown in FIG. 11( b ).
  • This FET can be produced by forming a sub electrode 12 after a gate electrode 5 that has a dielectric film 4 directly under a field plate section is formed, following the same steps as Second example.
  • a 50 nm-thick Ti film, a 30 nm-thick Pt film and a 200 nm-thick Au film are first grown in succession in this order over the entire surface by vacuum deposition. Thereafter the superfluous section is removed by ion milling, and thereby the sub electrode 12 is formed.
  • the sub electrode 12 is connected, for example, with a drain electrode, to which a positive voltage is applied. This lowers the resistance of the region directly under the sub electrode 12 and eases the current flow so that higher efficiency of the element can be attained.
  • the FET of the present example is provided with a float electrode 13 under a field plate section 9 , as shown in FIG. 13.
  • a metal material to constitute a float electrode 13 and then a dielectric film 4 b are deposited.
  • the section where a gate electrode is to be formed is etched and thereafter a gate metal film 6 is formed over the entire surface.
  • the same steps as those of First example after FIG. 2( e ) are performed and the FET with a structure shown in FIG. 13 is accomplished.
  • tungsten silicide (WSi) aluminium, gold, titanium/platinum/gold or the like can be utilized.
  • the FET of the present example is provided with a float electrode as described above, electrons are kept in the float electrode even when the applied voltage to the field plate section is switched off and, in consequence, the field centralization on the edge section of the gate electrode on the drain side is relaxed and spread over.
  • a gate electrode is provided with an overhanging field plate section 9 and a dielectric film 4 ′ made of SiO 2 is formed between this field plate section 9 and a channel layer 2 .
  • an N-type GaAs channel layer 2 (with a thickness of 230 nm) doped with 2 ⁇ 10 17 cm ⁇ 3 Si and an N-type GaAs contact layer 3 (with a thickness of 150 nm) doped with 5 ⁇ 10 17 cm ⁇ 3 Si are grown in succession by the MBE (Molecular Beam Epitaxy) method (FIG. 15( a )).
  • the channel layer 2 and the contact layer 3 are etched by wet etching with a sulfuric acid based or phosphoric acid based etchant so as to form a recess (FIG. 15 ( b )).
  • a dielectric film 4 ′ of SiO 2 is then deposited to a thickness of 150 nm over the entire surface by the CVD (Chemical Vapour Deposition) method (FIG. 15( c )).
  • a resist (not shown in the drawing) is formed and, using this as a mask, a portion of the dielectric film 4 ′ where a gate electrode is to be formed is etched by dry etching with CHF 3 or SF 6 .
  • a portion of the channel layer 2 where the gate electrode is to be formed is etched to a depth of 30 nm or so (FIG. 15 ( d ) ).
  • a 100 nm-thick WSi film, a 50 nm-thick TiN film, a 15 nm-thick Pt film and a 400 nm-thick Au film are deposited, in this order, over the entire surface by sputtering, which forms a gate metal film 6 (FIG. 16( e )).
  • a photoresist is applied only to a section thereof where the gate electrode is to be formed, and the other superfluous section is removed by ion milling, and thereby a gate electrode 5 is formed (FIG. 16( f )).
  • the prescribed sections of the dielectric film 4 ′ are etched to expose the contact layer 3 and then an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 16( g )).
  • SiO 2 is utilized as a material of the dielectric film 4 ′ between the field plate section and the channel layer.
  • the relative permittivity of SiO 2 is 3.9 or so and the film thickness of the dielectric film 4 ′ is 150 nm.
  • the value of t/ ⁇ becomes approximately 38 and the following equations (1) and (2) are satisfied.
  • the FET of the present example shows excellent characteristics of withstand voltage and, in addition, has a good protection against the breakdown of the dielectric film or the generation of the current leakage.
  • the relative permittivity of SiN is 7 or so and the film thickness of the dielectric film 4 ′ is 200 nm so that the FET of the present example satisfies the following equations (1) and (2).
  • the FET of the present example shows excellent characteristics of withstand voltage and, in addition, has a good protection against the breakdown of the dielectric film or the generation of the current leakage.

Abstract

A dielectric film 4 made of a high dielectric material with a relative permittivity of 8 or more is laid between a field plate section 9 and a channel layer 2. Tantalum oxide (Ta2O5), for example, may be used as the high dielectric material.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates to a Schottky gate field effect transistor (FET) that operates in the microwave region used for mobile communication, satellite communication, satellite broadcasting and the like. [0002]
  • 2. Description of the Prior Art [0003]
  • In comparison with Si, compound semiconductors are known to have high electron mobilities. For example, the electron velocity of GaAs is approximately 6 times in the low electric field and 2 to 3 times in the high electric field as fast as that of Si. Such characteristics of high-speed electrons have been put to a good use in developing applications thereof to high-speed digital circuit elements or high-frequency analog circuit elements. [0004]
  • In an FET using a compound semiconductor, however, a gate electrode makes a Schottky junction with a channel layer of a substrate so that the electric field centers on a lower end (a circled field-centered section in FIG. 14) of the gate electrode on the drain side, which may cause breakdown. This is the matter of great concern, especially for a high-output FET that necessitates large signal operations. [0005]
  • Accordingly, several attempts have been hitherto made to prevent this field centralization on the edge section of the gate electrode on the drain side and improve characteristics of withstand voltage. [0006]
  • Among them, there is one attempt in which an overhanging section (referred to as a ‘field plate section’, hereinafter) is set in a gate electrode, and, under this, a dielectric film made of SiO[0007] 2 is formed. FIG. 12 shows schematically the structure of the FET disclosed in Japanese Patent Application Laid-open No. 87773/1988, wherein a dielectric film 34 is buried in a section below a gate electrode 33 on the drain side. Such a dielectric film, if set, is generally considered to be able to suppress the field centralization on the edge section of the gate electrode 33 on the drain side.
  • In the above-mentioned conventional techniques, however, the dielectric film must be made thin for the purpose of obtaining a sufficient effect on the field relaxation so that the value of electrostatic capacitance of a capacitor that consists of a field plate section and a channel layer separated by the dielectric film becomes large. On the other hand, the reduction in the thickness of the dielectric film tends to lead to a problem that the breakdown of the dielectric film or the leakage of the current may take place. [0008]
  • Further, because there is a certain limit in making the dielectric film thin, the maximum value for the electrostatic capacitance naturally exists. Therefore, to attain a sufficient effect on the field relaxation, the length of the field plate section should be more than a certain length, for example, a gate length, which may cause a problem of lowering the gain characteristics. Moreover, in this instance, high-frequency characteristics worsen significantly and this may become a crucial problem, depending on the purpose of use thereof. [0009]
  • SUMMARY OF THE INVENTION
  • Accordingly, an object of the present invention is to overcome the above-mentioned problems associated with the prior art and provide an FET having high withstand voltage characteristics and good gain characteristics, together with excellent high-frequency characteristics. [0010]
  • In light of the above problems, the present invention provides an FET; comprising: [0011]
  • a semiconductor substrate with a channel layer being formed on its surface; [0012]
  • a source electrode and a drain electrode being formed at a distance on said semiconductor substrate; and [0013]
  • a gate electrode being placed between said source electrode and said drain electrode and making a Schottky junction with said channel layer; wherein: [0014]
  • said gate electrode is provided with an overhanging field plate section; and [0015]
  • between said field plate section and said channel layer, there is laid a dielectric film made of a high dielectric material with a relative permittivity of 8 or more. [0016]
  • In the FET of the present invention, because a dielectric film is laid between the field plate section and the channel layer, the field centralization which develops on the edge section of the gate electrode on the drain side is made to relax and spread over, improving characteristics of withstand voltage. This results from a fact that a capacitor that consists of the field plate section and the channel layer separated by the dielectric film has a function to end the electric flux line starting from ionized donors. [0017]
  • In the FET of the present invention, as a material for the dielectric film laid between the field plate section and the channel layer, a material with a relative permittivity of 8 or more is utilized. Therefore, even when the dielectric film is made thick, a high electrostatic capacitance can be obtained and, in consequence, a sufficient effect on the field relaxation can be attained. For example, compared with a SiO[0018] 2 film being used in the prior art, the film thickness can be made about twice as much as the conventional thickness to obtain the same given electrostatic capacitance.
  • As described above, since the film thickness of the dielectric film in the present invention can be made greater than the conventional one, the breakdown of the dielectric film and the generation of the leakage current can be prevented and characteristics of withstand voltage of element can be improved. [0019]
  • Further, because the dielectric film with a high permittivity is laid therein, as mentioned above, even if the length of the field plate section is not very long, a sufficient effect on the field relaxation can be attained. For instance, the length of the field plate section can be shorter than the gate length. Therefore, high withstand voltage characteristics can be obtained, while the reduction of the gain characteristics is kept down. [0020]
  • Further, the present invention provides an FET; comprising: [0021]
  • a semiconductor substrate with a channel layer being formed on its surface; [0022]
  • a source electrode and a drain electrode being formed at a distance on said semiconductor substrate; and [0023]
  • a gate electrode being placed between said source electrode and said drain electrode and making a Schottky junction with said channel layer; wherein: [0024]
  • said gate electrode is provided with an overhanging field plate section; and [0025]
  • between said field plate section and said channel layer, there is laid a dielectric film; and [0026]
  • when the relative permittivity and the film thickness of the dielectric film are denoted by ε and t (nm), respectively, one of the following conditions (1) and (2) is satisfied. [0027]
  • (1) 1<ε<5, and 25<t/ε<70  (1)
  • 5=ε<8, and 100 <t<350  (2)
  • In the prior art, it was difficult to achieve a sufficient effect on the field relaxation, while preventing the breakdown of the dielectric film directly under the field plate section and the leakage of the current at the same time. [0028]
  • The present invention attempts to overcome this, by looking into the relative permittivity and the film thickness of the dielectric film and defining the relation between there two. [0029]
  • When 1<ε<5 is satisfied, if t/ε is less than 25, the breakdown of the dielectric film or the leakage current takes place. On the other hand, if t/ε exceeds 70, a sufficient effect on the field relaxation cannot be attained. The relative permittivity and the film thickness, hereat, mean the average values of the relative permittivity and the film thickness of the dielectric film directly under the field plate section, respectively. In the case that a plurality of dielectric films made of different materials are laid directly under the field plate section, a reduced value (t/ε)[0030] RED given by the following equation is used as the value of t/ε thereof,
  • (t/ε)RED =t 11 +t 22 +. . . +t nn
  • (n is an integer that is equal to or more than 2). [0031]
  • Further, when 5≦ε≦8 is satisfied, if t is less than 100, the breakdown of the dielectric film or the leakage current takes place. On the other hand, if t exceeds 350, a sufficient effect on the field relaxation cannot be attained. The film thickness, hereat, means the average value of the film thickness of the dielectric film directly under the field plate section. [0032]
  • As described above, in the FET of the present invention, a dielectric film with a relative permittivity of 8 or more is formed between a field plate section of a gate electrode and a channel layer. The use of such a material with a high permittivity allows making the film thickness of the dielectric film substantial, while maintaining a sufficient effect on the field relaxation. In consequence, the FET of the present invention is well protected against the breakdown of the dielectric film and the generation of the current leakage that are the very problem for the prior art. Therefore, characteristics of withstand voltage can be improved with effect while the reduction of the gain characteristics is kept down. [0033]
  • Further, in the FET of the present invention, because a material having a certain relationship between the relative permittivity and the film thickness of the dielectric film is utilized as the material of the dielectric film, characteristics of withstand voltage can be improved with effect while the reduction of the gain characteristics is kept down. [0034]
  • Further, with a structure in which the electrostatic capacitance per unit area of a capacitor that consists of the field plate section and a channel layer separated by the dielectric film decreases with increasing distance from the gate electrode, the effect on the field relaxation due to the field plate section is moderated on the drain side, which facilitates to achieve an ideal field profile. Therefore, characteristics of withstand voltage can be improved with effect, while deterioration of high-frequency characteristics is kept down to the minimum. [0035]
  • Further, setting a field control electrode between the gate electrode and the drain electrode brings about the multiplication effect, together with the effect on the field relaxation due to the field plate section and further improves characteristics of withstand voltage. [0036]
  • Further, the formation of a sub electrode between the gate electrode and the source electrode can lead to achieve a higher efficiency of the element.[0037]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is schematic cross-sectional views illustrating in sequence the steps of a manufacturing method of an FET in accordance with the present invention. [0038]
  • FIG. 2 is schematic cross-sectional views illustrating in sequence the further steps of the manufacturing method of the FET in accordance with the present invention. [0039]
  • FIG. 3 is schematic cross-sectional views illustrating in sequence the steps of another manufacturing method of an FET in accordance with the present invention. [0040]
  • FIG. 4 is schematic cross-sectional views illustrating in sequence the steps of another manufacturing method of an FET in accordance with the present invention. [0041]
  • FIG. 5 is schematic cross-sectional views illustrating in sequence the further steps of the manufacturing method of the FET in accordance with the present invention. [0042]
  • FIG. 6 is schematic cross-sectional views illustrating in sequence the steps of a manufacturing method of another FET in accordance with the present invention. [0043]
  • FIG. 7 is a schematic cross-sectional view showing the FET in accordance with the present invention. [0044]
  • FIG. 8 is schematic cross-sectional views illustrating in sequence the steps of another manufacturing method of an FET in accordance with the present invention. [0045]
  • FIG. 9 is schematic cross-sectional views illustrating in sequence the further steps of the manufacturing method of the FET in accordance with the present invention. [0046]
  • FIG. 10 is a schematic cross-sectional view showing another FET in accordance with the present invention, together with a group of schematic top plan views showing various field plate sections thereof. [0047]
  • FIG. 11 is a pair of schematic cross-sectional views each showing an FET in accordance with the present invention. [0048]
  • FIG. 12 is a schematic cross-sectional view showing a conventional FET. [0049]
  • FIG. 13 is a schematic cross-sectional view showing another FET in accordance with the present invention. [0050]
  • FIG. 14 is a schematic cross-sectional view of a conventional FET in explaining the field centralization on a lower end of a gate electrode therein. [0051]
  • FIG. 15 is schematic cross-sectional views illustrating in sequence the steps of another manufacturing method of an FET in accordance with the present invention. [0052]
  • FIG. 16 is schematic cross-sectional views illustrating in sequence the further steps of the manufacturing method of the FET in accordance with the present invention.[0053]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • In the present invention, the high dielectric material is preferably a material selected from the group consisting aluminium oxide (Al[0054] 2O3), aluminium nitride, tantalum oxide (Ta2O5), strontium titanate (SrTiO3), barium titanate (BaTiO3), barium titanate strontium (BaxSr1-xTiO3 (0<x<1)) and bismuth tantalate strontium (SrBi2Ta2O9). The above materials are each well suited to be formed as a film and besides, having a high relative permittivity of 8 or more, capable to provide a high electrostatic capacitance when laid in a region below a gate electrode.
  • In the present invention, the dielectric film is preferably formed only in a region directly under the field plate section. For instance, as shown in FIG. 3 (d), it is preferable that a dielectric film is set directly under a [0055] gate electrode 5 but not in the other region between a source electrode 7 and a drain electrode 8. In this manner, an unnecessary increase in capacitance between the gate and the drain can be avoided and a decrease in the gain, prevented.
  • In the case that the dielectric film is formed only in a region directly under the field plate section as mentioned above, it is preferable to make the structure of the FET in such a way that the surface of a channel layer is partially or entirely covered with a silicon oxide film and the dielectric film is laid between this silicon oxide film and the field plate section. In such a structure, over the silicon oxide film, the channel layer comes into contact with the overlying semiconductor layers and this facilitates to prevent the impairment of the device characteristics which is caused by the deterioration of the interface characteristics. [0056]
  • The width of a field plate section in the present invention is preferably 0.1 μm or more and still more preferably 0.1 to 2 μm. If the width of the field plate section is excessively small, characteristics of withstand voltage obtained may not be sufficient. On the other hand, when the value of the width of the field plate section is too large, both the gain characteristics and the high-frequency characteristics may worsen. [0057]
  • In the present invention, in using a high dielectric material for the dielectric film, the average value of the thickness of the dielectric film is preferably 100-1500 nm, and more preferably 300-1000 nm. If the dielectric film is too thick, the effect on the field relaxation is reduced. On the other hand, the excessive thinness of the dielectric film may result in the breakdown of the dielectric film or the leakage of the current. It is preferable that an appropriate value in the above range is selected, according to the value of permittivity of the dielectric film. Further, if the dielectric film comprises layers of structure, the sum of the thicknesses of all layers is preferably within the above range. [0058]
  • In the FET of the present invention, the electrostatic capacitance per unit area of a capacitor that consists of the field plate section and the channel layer separated by the dielectric film is preferably larger on the side of the gate electrode than on the side of the drain electrode. This moderates the effect on the field relaxation by the field plate section on the drain side and facilitates to achieve an ideal field profile. Such an arrangement, in particular, can control deterioration of high-frequency characteristics with effect. [0059]
  • Now, the magnitude of the above-mentioned electrostatic capacitance C is given by Equation (1). [0060]
  • C=εS/d  (1)
  • (C : the capacitance, ε: the permittivity, S: the area of electrode, d: the distance between electrodes) Therefore, as the structure of the FET as described above, there can be considered structures in which one of the variables among the distance between electrodes d, the area of the electrode S and the permittivity ε is varied with distance from the gate electrode. The following is FETs realized in this way. [0061]
  • (i) A Field Effect Transistor Wherein the Thickness of A Dielectric Film Directly Under A Field Control Electrode is Less on the Side of a Gate Electrode than on the Side of a Drain Electrode. [0062]
  • In this structure, the change in the electrostatic capacitance per unit area is achieved by varying the distance between electrodes d. [0063]
  • (ii) A Field Effect Transistor Wherein One or More Openings are Formed in a Field Plate Section. [0064]
  • In this structure, the change in the electrostatic capacitance per unit area is achieved by varying the area of electrode S. An example of a field plate section in such a structure is shown in FIG. 10([0065] c). As shown in the drawing, the opening is preferably set in a part of the field plate section on the side of a drain electrode. ‘An opening’ in this structure is a hole made through the field plate section and may have any shape.
  • (iii) A Field Effect Transistor Wherein the Edge Section of a Field Plate Section on the Side of a Drain Electrode is Comb-shaped. [0066]
  • In this structure, the change in the electrostatic capacitance per unit area is achieved by varying the area of electrode S. The form referred to as ‘comb-shaped’ herein is an intricate form the edge section of the field plate section takes, for instance, in FIG. 10 ([0067] a) and (b). The examples shown in the drawings, however, are given to illustrate the invention and not to limit the scope of the invention and any intricate form the edge section takes may be used as long as the effective area of the electrode is reduced on the side of the drain electrode.
  • (iv) A Field effect Transistor Wherein the Permittivity of a Dielectric Film Directly Under a Field Plate Section Decreases with Distance from a Gate Electrode. [0068]
  • In this structure, the change in the electrostatic capacitance per unit area is achieved by varying the permittivity ε. [0069]
  • In the FET of the present invention, a float electrode may be set under the field plate section. In this arrangement, electrons are kept in the float electrode even when the applied voltage to the field plate section is switched off and, in consequence, the field centralization on the edge section of the gate electrode on the drain side is relaxed and spread over. As a material for the float electrode, tungsten silicide (WSi), aluminium, gold, titanium/platinum/gold or the like can be utilized. The float electrode itself can be formed, for instance, by a method in which a metal film is applied to the entire surface by means of vapour deposition and thereafter superfluous sections are removed by ion milling with a photoresist serving as a mask. [0070]
  • In the FET of the present invention, a field control electrode may be additionally formed over the dielectric film on said channel layer, between said gate electrode and said drain electrode. The field control electrode has a function to end the electric flux line starting from ionized donors, and, therefore, makes the field centralization which develops on the edge section of the gate electrode on the drain side relax and spread over, which improves characteristics of withstand voltage. Together with the effect on the field relaxation due to the field plate section, this brings about the multiplication effect and further improves characteristics of withstand voltage. If both a dielectric film directly under the field plate section and a field control electrode are set, an ideal field profile can be produced between the gate electrode and the drain electrode, which results in a still further improvement in the characteristics of withstand voltage while the deterioration of the gain characteristics or the high-frequency characteristics is kept down to the minimum. [0071]
  • With respect to the high dielectric material used for the field control electrode, it is preferably a high dielectric material with a relative permittivity of 8 or more. For instance, any material selected from the group consisting aluminium oxide (Al[0072] 2O3), aluminium nitride (AlN), tantalum oxide (Ta2O5), strontium titanate (SrTiO3), barium titanate (BaTiO3), barium titanate strontium (BaxSr1-xTiO3 (0<x<1)) and bismuth tantalate strontium (SrBi2Ta2O9) is preferably utilized. Further, when the relative permittivity and the film thickness of the dielectric film are denoted by ε and t, respectively, a material satisfying one of the following conditions (1) and (2) may be employed.
  • 1<ε<5, and 25<t/ε<70  (1)
  • 5≦ε<8, 100<t<350  (2)
  • With regard to the material for the field control electrode, tungsten silicide (WSi), aluminium, gold, titanium/platinum/gold or the like can be utilized. The field control electrode itself can be formed, for instance, by a method in which a metal film is applied to the entire surface by means of vapour deposition and thereafter superfluous sections are removed by ion milling with a photoresist serving as a mask. [0073]
  • The field control electrode herein is preferably connected with the gate electrode and kept at the same electric potential, though it may be set independently at a different potential from that of the gate electrode. In particular, by adjusting the voltage applied to the field control electrode appropriately, an ideal field profile can be produced and the field centralization directly under the gate electrode can be prevented from developing and, thus, characteristics of withstand voltage can be improved, while good gain characteristics and high-frequency characteristics are maintained. [0074]
  • Further, in the FET of the present invention, a sub electrode may be additionally set over the dielectric film on said channel layer, between said gate electrode and said source electrode. This can lower the resistance of the region directly under the sub electrode and achieve higher efficiency of the element. [0075]
  • With regard to the material for the sub electrode, tungsten silicide (WSi), aluminium, gold, titanium/platinum/gold or the like can be utilized. The sub electrode itself can be formed, for instance, by a method in which a metal film is applied to the entire surface by means of vapour deposition and thereafter superfluous sections are removed by ion milling with a photoresist serving as a mask. The sub electrode is connected, for example, with a drain electrode, to which a positive voltage is applied. This lowers the resistance of the region directly under the sub electrode and eases the current flow therethrough so that higher efficiency of the element can be achieved. [0076]
  • In the FET of the present invention, it is preferable that a distance between the gate electrode and the drain electrode is longer than a distance between the gate electrode and the source electrode. This structure is often referred to as an offset structure and can relax and spread over the field centralization on the edge section of the gate electrode on the drain side more effectively. Moreover, from manufacturing point of view, this structure has the advantage of relative easiness in forming the field plate section. Further, the FET of the present invention preferably has a recess structure, by which the field centralization on the edge section of the gate electrode on the drain side can be relaxed and spread over more effectively. A recess structure hereat can be a multi-stage recess. [0077]
  • In the FET of the present invention, a group III-V compound semiconductor such as GaAs may be utilized as a material to constitute a substrate or a channel layer. The group III-V compound semiconductors include GaAs, AlGaAs, InP, GaInAsP and the like. Using a material of a group III-V compound semiconductor, the high-speed high-output field effect transistor can be produced. [0078]
  • EXAMPLES First Example
  • In the FET of the present example, as shown in FIG. 2([0079] g), a gate electrode 5 is provided with an overhanging field plate section 9 and between this field plate section 9 and a channel layer, a dielectric film 4 made of Ta2O5 is formed.
  • Referring to FIGS. 1 and 2, a manufacturing method of the FET of the present invention is described below. [0080]
  • First, upon a [0081] semi-insulating GaAs substrate 1, an N-type GaAs channel layer 2 (with a thickness of 230 nm) doped with 2×1017cm−3 Si and an N-type GaAs contact layer 3 (with a thickness of 150 nm) doped with 5×1017cm−3 Si are grown in succession by the MBE (Molecular Beam Epitaxy) method (FIG. 1(a)).
  • Next, using a resist (not shown in the drawing) as a mask, the [0082] channel layer 2 and the contact layer 3 are etched by wet etching with a sulfuric acid based or phosphoric acid based etchant so as to form a recess (FIG. 1 (b)).
  • A [0083] dielectric film 4 of Ta2O5 is then deposited to a thickness of 300 nm over the entire surface by the CVD (Chemical Vapour Deposition) method (FIG. 1(c)). On this dielectric film 4, a resist (not shown in the drawing) is formed and, using this as a mask, a portion of the dielectric film 4 where a gate electrode is to be formed is etched by dry etching with CHF3 or SF6. Next, using the dielectric film 4 as a mask, a portion of the channel layer 2 where the gate electrode is to be formed is etched to a depth of 30 nm or so (FIG. 1 (d)).
  • Next, a 100 nm-thick WSi film, a 50 nm-thick TiN film, a 15 nm-thick Pt film and a 400 nm-thick Au film are deposited, in this order, over the entire surface by sputtering, which forms a gate metal film [0084] 6 (FIG. 2(e)). After that, a photoresist is applied only to a section thereof where the gate electrode is to be formed, and the other superfluous section is removed by ion milling, and thereby a gate electrode 5 is formed (FIG. 2 (f)).
  • Following this, the prescribed portions of the [0085] dielectric film 4 are etched to expose the contact layer 3 and then an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 2 (g)).
  • In the FET of the present example, because Ta[0086] 2O5 (with a relative permittivity of approximately 20) is utilized as a material of the dielectric film 4 lying between the field plate section and the channel layer, it is possible to make the film thickness of the dielectric film 4 substantial while maintaining a sufficient effect on the field relaxation. Accordingly, the FET of the present example is well protected against the breakdown of the dielectric film or the generation of the current leakage, which is the very problem associated with the prior art.
  • Further, while Ta[0087] 2O5 is employed as a material of the dielectric film 4 in the present example, any one among silicon nitride (Si3N4), aluminium oxide (Al2O3), strontium titanate (SrTiO3), barium titanate (BaTiO3), barium titanate strontium (BaxSr1-xTiO3 (0<x<1)) and bismuth tantalate strontium (SrBi2Ta2O9) can be utilized. At this, the value of film thickness thereof is specifically determined according to the permittivity of the selected material. For instance, in the case that aluminium oxide (Al2O3) is used, the film thickness is set to be 150 to 300 nm.
  • Further, while the [0088] channel layer 2 and the contact layer 3 are formed by the MBE method in the present example, they can be formed by the MOCVD (Metal Organic Chemical Vapour Deposition) method, instead.
  • Second Example
  • In the FET of the present example, as shown in FIG. 3([0089] d), a dielectric film 4 of Ta2O5 is formed only in a region directly under a field plate section. Referring to FIG. 3, a manufacturing method of an EET of the present example is described below.
  • First, in the same way as First example, upon a [0090] semi-insulating GaAs substrate 1, a layered structure of an N-type GaAs channel layer 2, an N-type GaAs contact layer 3, a dielectric film 4 and a gate metal film 6 is formed (FIG. 3(a)). Next, a photoresist is applied only to a section thereof where a gate electrode is to be formed, and the other superfluous section is removed by ion milling, and thereby a gate electrode 5 is formed (FIG. 3(b)). Following this, the dielectric film 4 formed in the region other than the section where the gate electrode 5 is formed is removed by etching (FIG. 3(c)). After that, an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 3(d)).
  • In the FET of the present example, because the [0091] dielectric film 4 made of Ta2O5 is formed only in the region directly under the field plate section, excellent gain characteristics can be obtained while maintaining withstand voltage characteristics.
  • Third Example
  • In the FET of the present example, as shown in FIG. 5([0092] e), a dielectric film 4 of Ta2O5 is formed into a stepped shape in a region directly under a field plate section. Referring to FIGS. 4 and 5, a manufacturing method of an FET of the present example is described below.
  • First, in the same way as First example, upon a [0093] semi-insulating GaAs substrate 1, an N-type GaAs channel layer 2 and an N-type GaAs contact layer 3 are formed. Next, a dielectric film 4 of Ta2O5 is formed thereon (FIG. 4(a)). The film thickness of the dielectric film 4 is set to be 300 nm.
  • Following this, a photoresist (not shown in the drawing) is applied to a region other than a section where a gate electrode is to be formed and the [0094] dielectric film 4 is dry etched (FIG. 4(b)). After the photoresist is peeled off, a photoresist (not shown in the drawing) is again applied thereto but in such a way that a width of the opening section thereof is broader than the previous one and then the dielectric film 5 is dry etched (FIG. 4(c)). In this way, a stepped part in structure is shaped in the section where the gate electrode is to be formed.
  • Next, a 100 nm-thick WSi film, a 50 nm-thick TiN film, a 15 nm-thick Pt film and a 400 nm-thick Au film are deposited, in this order, over the entire surface by sputtering, which forms a [0095] gate metal film 6. After that, by removing the superfluous section, a gate electrode 5 is formed (FIG. 5(d)).
  • Next, the [0096] dielectric film 4 formed in the region other than the section where the gate electrode 5 is formed is removed by etching. Subsequently, an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 5(e)). The film thickness of the dielectric film 4 for the stepped part under the field plate section is 150 nm in a thin-film section shown on the left side of the drawing and 300 nm in a thick-film section on the right side.
  • In the present example, because the stepped dielectric film made of Ta[0097] 2O5 is formed in the region directly under the field plate section, the FET produced has excellent high-frequency characteristics, together with high withstand voltage characteristics.
  • Fourth Example
  • As shown in FIG. 7, the FET of the present example has a structure wherein a gate electrode is provided with an overhanging field plate section and two sorts of [0098] dielectric films 4 a and 4 b are formed between this field plate section and a channel layer 2. The dielectric film 4 b has a lower relative permittivity than the dielectric film 4 a and, therefore, in the region directly under the field plate section, viewed from the gate electrode 5 towards the drain electrode 8, the relative permittivity (the average value) of the dielectric films drops when the film thickness thereof increases. Accordingly, the capacitance of a capacitor that consists of the field plate section and a channel layer 2 separated by a first dielectric film 4 a and a second dielectric film 4 b becomes smaller towards the drain electrode 8. Now, referring to FIGS. 6 and 7, a manufacturing method of an FET of the present example is described below.
  • First, in the same way as First example, upon a [0099] semi-insulating GaAs substrate 1, a layered structure of an N-type GaAs channel layer 2, an N-type GaAs contact layer 3, a first dielectric film 4 a and a gate metal film 6 is formed, and the superfluous section of the gate metal film 6 is removed by ion milling, and thereby a gate electrode 5 is formed (FIG. 6(a)).
  • The material for the first dielectric film [0100] 4 a is Ta2O5 and the film thickness thereof is 150 nm.
  • Next, a [0101] second dielectric film 4 b is deposited over the entire surface (FIG. 6(b)). The material for the second dielectric film 4 b is Si3N4 and the film thickness thereof is 150 nm.
  • The entire surface is then subjected to dry etching and the [0102] second dielectric film 4 b lying on the gate electrode 5 is completely removed in substance (FIG. 6(c)).
  • Next, a 50 nm-thick TiN film, a 15 nm-thick Pt film and a 400 nm-thick Au film are deposited, in this order, over the entire surface by sputtering, which forms a [0103] gate metal film 6, again, and thereafter, by removing the superfluous section by means of ion milling, a gate electrode 5 is formed (FIG. 6(d)).
  • Next, the first and the second [0104] dielectric films 4 a and 4 b formed in the region other than the section where the gate electrode 5 is formed are removed by etching. Subsequently, an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 7).
  • In the FET of the present example, because the dielectric films made of Ta[0105] 2O5 and Si3N4, respectively, are formed only in the region directly under the field plate section, excellent gain characteristics can be obtained while maintaining withstand voltage characteristics.
  • Further, the FET of the present example has a structure in which the capacitance of the capacitor formed in the section directly under the field plate section decreases towards the [0106] drain electrode 8. This arrangement moderates the effects on the field relaxation by the field plate section on the drain side and facilitates to achieve an ideal field profile. Therefore, the FET produced has still more excellent high-frequency characteristics, together with high withstand voltage characteristics.
  • Fifth Example
  • As shown in FIG. 9([0107] f), the FET of the present example has a structure wherein two sorts of dielectric films 4 a and 4 b are formed between an overhanging field plate section and a channel layer 2. In the region directly under the field plate section, viewed from the gate electrode 5 towards the drain electrode 8, the relative permittivity (the average value) of the dielectric film drops. Accordingly, the capacitance of a capacitor that consists of the field plate section and the channel layer 2 becomes smaller. Now, referring to FIGS. 8 and 9, a manufacturing method of an FET of the present example is described below.
  • First, in the same way as First example, upon a [0108] semi-insulating GaAs substrate 1, a layered structure of an N-type GaAs channel layer 2 and an N-type GaAs contact layer 3 is formed. Next, after a gate metal film is deposited over the entire surface, the superfluous portion thereof is removed by ion milling, and thereby a gate electrode 5 is formed (FIG. 8(a)).
  • Next, over the entire surface, a first and a [0109] second dielectric film 4 a and 4 b are deposited (FIG. 8(b)). The material for the first dielectric film 4 a is Ta2O5 and the film thickness thereof is 150 nm. The material for the second dielectric film 4 b is Si3N4 and the film thickness thereof is 150 nm.
  • A photoresist is then formed, leaving only a section where a gate electrode is formed as an opening (FIG. 8([0110] c)). Using this photoresist as a mask, dry etching is applied so as to remove completely in substance the second dielectric film 4 b lying on the gate electrode 5 (FIG. 8(d)).
  • Next, a 50 nm-thick TiN film, a 15 nm-thick Pt film and a 400 nm-thick Au film are deposited, in this order, over the entire surface by sputtering, which forms a [0111] gate metal film 6, again, and thereafter, by removing the superfluous section by means of ion milling, a gate electrode 5 is formed (FIG. 9(e)).
  • Next, the first and the second [0112] dielectric films 4 a and 4 b formed in the region other than the section where the gate electrode 5 is formed are removed by etching. Subsequently, an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 9(f)).
  • In the FET of the present example, because the dielectric films made of Ta[0113] 2O5 and Si3N4, respectively, are formed only in the region directly under the field plate section, excellent gain characteristics can be obtained while maintaining withstand voltage characteristics.
  • Further, the FET of the present example has a structure in which the capacitance of the capacitor formed in the section directly under the field plate section decreases towards the [0114] drain electrode 8. This arrangement moderates the effects on the field relaxation by the field plate section on the drain side and facilitates to achieve an ideal field profile. Therefore, characteristics of withstand voltage can be improved, while the deterioration of the high-frequency characteristics is kept down to the minimum.
  • Sixth Example
  • In the present example, as shown in FIG. 10, a [0115] gate electrode 5 takes a varied shape. FIG. 10 (a) and (b) each show a gate electrode 5 with the edge section on the drain side in the shape of a comb and FIG. 10 (c) shows a gate electrode 5 with a plurality of openings in the edge section on the drain side. In any form, the area of electrode S in Equation (1)
  • C=εS/d  (1)
  • (C: the capacitance, ε: the permittivity, S: the area of electrode, d: the distance between electrodes is reduced on the drain side and thereby the electrostatic capacitance per unit area directly under the [0116] gate electrode 5 is made smaller on the drain side than on the gate side. This arrangement moderates the effects on the field relaxation by the field plate section on the drain side and facilitates to achieve an ideal field profile. Therefore, the FET produced has still more excellent high-frequency characteristics, together with high withstand voltage characteristics.
  • Further, the gate electrode can be worked into a varied shape such as the one shown in FIG. 10, using known etching techniques. [0117]
  • Seventh Example
  • The FET of the present example is provided with a [0118] field control electrode 11 between a drain electrode 8 and a gate electrode 5, as shown in FIG. 11(a). This arrangement further improves characteristics of withstand voltage.
  • This FET can be produced by forming a [0119] field control electrode 11 after a gate electrode 5 that has a dielectric film 4 directly under a field plate section is formed, following the same steps as Second example. With regard to the field control electrode 11, a 50 nm-thick Ti film, a 30 nm-thick Pt film and a 200 nm-thick Au film are first grown in succession in this order over the entire surface by vacuum deposition. Thereafter the superfluous section is removed by ion milling, and thereby the field control electrode 11 is formed.
  • Eighth Example
  • The FET of the present example is provided with a [0120] sub electrode 12 between a source electrode 7 and a gate electrode 5, as shown in FIG. 11(b).
  • This FET can be produced by forming a [0121] sub electrode 12 after a gate electrode 5 that has a dielectric film 4 directly under a field plate section is formed, following the same steps as Second example. With regard to the sub electrode 12, a 50 nm-thick Ti film, a 30 nm-thick Pt film and a 200 nm-thick Au film are first grown in succession in this order over the entire surface by vacuum deposition. Thereafter the superfluous section is removed by ion milling, and thereby the sub electrode 12 is formed.
  • The [0122] sub electrode 12 is connected, for example, with a drain electrode, to which a positive voltage is applied. This lowers the resistance of the region directly under the sub electrode 12 and eases the current flow so that higher efficiency of the element can be attained.
  • Ninth Example
  • The FET of the present example is provided with a [0123] float electrode 13 under a field plate section 9, as shown in FIG. 13. For this FET, after carrying out the steps of First example up to the step of FIG. 1(c) (the dielectric film 4 of FIG. 1 corresponds to a dielectric film 4 a of FIG. 13) in the same manner, a metal material to constitute a float electrode 13 and then a dielectric film 4 b are deposited. Next, the section where a gate electrode is to be formed is etched and thereafter a gate metal film 6 is formed over the entire surface. Subsequently, the same steps as those of First example after FIG. 2(e) are performed and the FET with a structure shown in FIG. 13 is accomplished. As a material for the float electrode, for instance, tungsten silicide (WSi), aluminium, gold, titanium/platinum/gold or the like can be utilized.
  • Because the FET of the present example is provided with a float electrode as described above, electrons are kept in the float electrode even when the applied voltage to the field plate section is switched off and, in consequence, the field centralization on the edge section of the gate electrode on the drain side is relaxed and spread over. [0124]
  • Tenth Example
  • In the FET of the present example, as shown in FIG. 16([0125] g), a gate electrode is provided with an overhanging field plate section 9 and a dielectric film 4′ made of SiO2 is formed between this field plate section 9 and a channel layer 2.
  • Referring to FIGS. 15 and 16, a manufacturing method of an FET of the present example is described below. [0126]
  • First, upon a [0127] semi-insulating GaAs substrate 1, an N-type GaAs channel layer 2 (with a thickness of 230 nm) doped with 2×1017 cm−3 Si and an N-type GaAs contact layer 3 (with a thickness of 150 nm) doped with 5×1017 cm−3 Si are grown in succession by the MBE (Molecular Beam Epitaxy) method (FIG. 15(a)).
  • Next, using a resist (not shown in the drawing) as a mask, the [0128] channel layer 2 and the contact layer 3 are etched by wet etching with a sulfuric acid based or phosphoric acid based etchant so as to form a recess (FIG. 15 (b)).
  • A [0129] dielectric film 4′ of SiO2 is then deposited to a thickness of 150 nm over the entire surface by the CVD (Chemical Vapour Deposition) method (FIG. 15(c)). On this dielectric film 4′, a resist (not shown in the drawing) is formed and, using this as a mask, a portion of the dielectric film 4′ where a gate electrode is to be formed is etched by dry etching with CHF3 or SF6. Next, using the dielectric film 4′ as a mask, a portion of the channel layer 2 where the gate electrode is to be formed is etched to a depth of 30 nm or so (FIG. 15 (d) ).
  • Next, a 100 nm-thick WSi film, a 50 nm-thick TiN film, a 15 nm-thick Pt film and a 400 nm-thick Au film are deposited, in this order, over the entire surface by sputtering, which forms a gate metal film [0130] 6 (FIG. 16(e)). After that, a photoresist is applied only to a section thereof where the gate electrode is to be formed, and the other superfluous section is removed by ion milling, and thereby a gate electrode 5 is formed (FIG. 16(f)).
  • Following this, the prescribed sections of the [0131] dielectric film 4′ are etched to expose the contact layer 3 and then an 8 nm-thick Ni film, a 50 nm-thick AuGe film and a 250 nm-thick Au film are successively grown in this order by vacuum deposition and thereby a source electrode 7 and a drain electrode 8 are formed to accomplish an FET (FIG. 16(g)).
  • In the FET of the present example, SiO[0132] 2 is utilized as a material of the dielectric film 4′ between the field plate section and the channel layer. The relative permittivity of SiO2 is 3.9 or so and the film thickness of the dielectric film 4′ is 150 nm. Thus, the value of t/ε becomes approximately 38 and the following equations (1) and (2) are satisfied.
  • 1<ε<5  (1)
  • 25<t/ε<70  (2)
  • With a [0133] dielectric film 4′ that satisfies the above conditions, the FET of the present example shows excellent characteristics of withstand voltage and, in addition, has a good protection against the breakdown of the dielectric film or the generation of the current leakage.
  • Eleventh Example
  • Apart from using a SiN film as a material of a [0134] dielectric film 4′ and setting the film thickness thereof 200 nm, an FET is manufactured in the same way as Tenth example (FIG. 16(g)).
  • The relative permittivity of SiN is [0135] 7 or so and the film thickness of the dielectric film 4′ is 200 nm so that the FET of the present example satisfies the following equations (1) and (2).
  • 5≦ε<8  (1)
  • 100<t<350  (2)
  • Accordingly, the FET of the present example shows excellent characteristics of withstand voltage and, in addition, has a good protection against the breakdown of the dielectric film or the generation of the current leakage. [0136]
  • The entire disclosure of Japanese Patent Application No.HEI10-268394 including specification, claims, drawings and summary are incorporated herein by reference in its entirety. [0137]

Claims (25)

What is claimed is:
1. A field effect transistor; comprising
a semiconductor substrate with a channel layer being formed on its surface;
a source electrode and a drain electrode being formed at a distance on said semiconductor substrate; and
a gate electrode being placed between said source electrode and said drain electrode and making a Schottky junction with said channel layer; wherein:
said gate electrode is provided with an overhanging field plate section; and
between said field plate section and said channel layer, there is laid a dielectric film made of a high dielectric material with a relative permittivity of 8 or more.
2. The field effect transistor according to claim 1, wherein said high dielectric material is a material selected from the group consisting aluminium oxide (Al2O3), aluminium nitride, tantalum oxide (Ta2O5), strontium titanate (SrTiO3), barium titanate (BaTiO3), barium titanate strontium (BaxSr1-xTiO3 (0<x<1)) and bismuth tantalate strontium (SrBi2Ta2O9)
3. The field effect transistor according to claim 1, wherein the surface of said channel layer is partially or entirely covered with a silicon oxide film and said dielectric film is laid between said silicon dioxide film and said field plate section.
4. The field effect transistor according to claim 1, wherein the film thickness of said dielectric film is 100 to 1500 nm.
5. The field effect transistor according to claim 1, wherein said dielectric film is formed only in a region directly under said field plate section.
6. The field effect transistor according to claim 1, wherein the electrostatic capacitance per unit area of a capacitor that consists of said field plate section and said channel layer separated by said dielectric film decreases with distance from the gate electrode.
7. The field effect transistor according to claim 1, wherein the thickness of said dielectric film directly under said field plate section is less on the side of the gate electrode than on the side of the drain electrode.
8. The field effect transistor according to claim 1, wherein one or more openings are formed in said field plate section.
9. The field effect transistor according to claim 1, wherein the edge section of said field plate section on the side of the drain electrode is comb-shaped.
10. The field effect transistor according to claim 1, wherein the permittivity of said dielectric film directly under said field plate section decreases with distance from said gate electrode.
11. The field effect transistor according to claim 1, wherein a float electrode is set under said field plate section.
12. The field effect transistor according to claim 1, wherein a field control electrode is set, in addition, over the dielectric film on said channel layer, between said gate electrode and said drain electrode.
13. The field effect transistor according to claim 1, wherein a sub electrode is set, in addition, over the dielectric film on said channel layer, between said gate electrode and said source electrode.
14. The field effect transistor according to claim 1, wherein said channel layer is made of a group III-V compound semiconductor.
15. A field effect transistor; comprising:
a semiconductor substrate with a channel layer being formed on its surface;
a source electrode and a drain electrode being formed at a distance on said semiconductor substrate; and
a gate electrode being placed between said source electrode and said drain electrode and making a Schottky junction with said channel layer; wherein:
said gate electrode is provided with an overhanging field plate section; and
between said field plate section and said channel layer, there is laid a dielectric film; and
when the relative permittivity and the film thickness of the dielectric film are denoted by ε and t (nm), respectively, one of the following conditions (1) and (2) is satisfied.
1<ε<5, and 25<t/ε<70  (1)5=ε<8, and 100<t<350  (2)
16. The field effect transistor according to claim 15, wherein said dielectric film is formed only in a region directly under said field plate section.
17. The field effect transistor according to claim 15, wherein the electrostatic capacitance per unit area of a capacitor that consists of said field plate section and said channel layer separated by said dielectric film decreases with distance from the gate electrode.
18. The field effect transistor according to claim 15, wherein the thickness of said dielectric film directly under said field plate section is less on the side of the gate electrode than on the side of the drain electrode.
19. The field effect transistor according to claim 15, wherein one or more openings are formed in said field plate section.
20. The field effect transistor according to claim 15, wherein the edge section of said field plate section on the side of the drain electrode is comb-shaped.
21. The field effect transistor according to claim 15, wherein the permittivity of said dielectric film directly under said field plate section decreases with distance from said gate electrode.
22. The field effect transistor according to claim 15, wherein a float electrode is set under said field plate section.
23. The field effect transistor according to claim 15, wherein a field control electrode is set, in addition, over the dielectric film on said channel layer, between said gate electrode and said drain electrode.
24. The field effect transistor according to claim 15, wherein a sub electrode is set, in addition, over the dielectric film on said channel layer, between said gate electrode and said source electrode.
25. The field effect transistor according to claim 15, wherein said channel layer is made of a group III-V compound semiconductor.
US10/237,052 1998-09-22 2002-09-09 Field effect transistor Abandoned US20030006437A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/237,052 US20030006437A1 (en) 1998-09-22 2002-09-09 Field effect transistor

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP268394/1998 1998-09-22
JP26839498A JP3180776B2 (en) 1998-09-22 1998-09-22 Field-effect transistor
US09/383,983 US6483135B1 (en) 1998-09-22 1999-08-26 Field effect transistor
US10/237,052 US20030006437A1 (en) 1998-09-22 2002-09-09 Field effect transistor

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/383,983 Division US6483135B1 (en) 1998-09-22 1999-08-26 Field effect transistor

Publications (1)

Publication Number Publication Date
US20030006437A1 true US20030006437A1 (en) 2003-01-09

Family

ID=17457874

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/383,983 Expired - Lifetime US6483135B1 (en) 1998-09-22 1999-08-26 Field effect transistor
US10/237,052 Abandoned US20030006437A1 (en) 1998-09-22 2002-09-09 Field effect transistor

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/383,983 Expired - Lifetime US6483135B1 (en) 1998-09-22 1999-08-26 Field effect transistor

Country Status (2)

Country Link
US (2) US6483135B1 (en)
JP (1) JP3180776B2 (en)

Cited By (50)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040041237A1 (en) * 2002-08-29 2004-03-04 The University Of Electronic Science And Technology Of China. Lateral high-voltage semiconductor devices with surface covered by thin film of dielectric material with high permittivity
WO2005024909A2 (en) 2003-09-09 2005-03-17 The Regents Of The University Of California Fabrication of single or multiple gate field plates
WO2005029589A1 (en) * 2003-09-09 2005-03-31 Cree, Inc. Wide bandgap transistor devices with field plates
US20050253167A1 (en) * 2004-05-13 2005-11-17 Cree, Inc. Wide bandgap field effect transistors with source connected field plates
US20050253168A1 (en) * 2004-05-11 2005-11-17 Cree, Inc. Wide bandgap transistors with multiple field plates
US20060202272A1 (en) * 2005-03-11 2006-09-14 Cree, Inc. Wide bandgap transistors with gate-source field plates
US7126426B2 (en) 2003-09-09 2006-10-24 Cree, Inc. Cascode amplifier structures including wide bandgap field effect transistor with field plates
US20070018199A1 (en) * 2005-07-20 2007-01-25 Cree, Inc. Nitride-based transistors and fabrication methods with an etch stop layer
US20070164321A1 (en) * 2006-01-17 2007-07-19 Cree, Inc. Methods of fabricating transistors including supported gate electrodes and related devices
US20070164322A1 (en) * 2006-01-17 2007-07-19 Cree, Inc. Methods of fabricating transistors including dielectrically-supported gate electrodes and related devices
EP1921669A1 (en) * 2006-11-13 2008-05-14 Cree, Inc. GaN based HEMTs with buried field plates
US20090072269A1 (en) * 2007-09-17 2009-03-19 Chang Soo Suh Gallium nitride diodes and integrated components
US7550783B2 (en) 2004-05-11 2009-06-23 Cree, Inc. Wide bandgap HEMTs with source connected field plates
US20090206373A1 (en) * 2008-01-07 2009-08-20 Sharp Kabushiki Kaisha Field effect transistor
US20090267078A1 (en) * 2008-04-23 2009-10-29 Transphorm Inc. Enhancement Mode III-N HEMTs
US7692263B2 (en) 2006-11-21 2010-04-06 Cree, Inc. High voltage GaN transistors
US20100289067A1 (en) * 2009-05-14 2010-11-18 Transphorm Inc. High Voltage III-Nitride Semiconductor Devices
US20110049526A1 (en) * 2009-08-28 2011-03-03 Transphorm Inc. Semiconductor Devices with Field Plates
US20110121314A1 (en) * 2007-09-17 2011-05-26 Transphorm Inc. Enhancement mode gallium nitride power devices
US20110127541A1 (en) * 2008-12-10 2011-06-02 Transphorm Inc. Semiconductor heterostructure diodes
US20110140172A1 (en) * 2009-12-10 2011-06-16 Transphorm Inc. Reverse side engineered iii-nitride devices
US8289065B2 (en) 2008-09-23 2012-10-16 Transphorm Inc. Inductive load power switching circuits
US8598937B2 (en) 2011-10-07 2013-12-03 Transphorm Inc. High power semiconductor electronic components with increased reliability
US8643062B2 (en) 2011-02-02 2014-02-04 Transphorm Inc. III-N device structures and methods
US8716141B2 (en) 2011-03-04 2014-05-06 Transphorm Inc. Electrode configurations for semiconductor devices
US8742460B2 (en) 2010-12-15 2014-06-03 Transphorm Inc. Transistors with isolation regions
US8772842B2 (en) 2011-03-04 2014-07-08 Transphorm, Inc. Semiconductor diodes with low reverse bias currents
US8823057B2 (en) 2006-11-06 2014-09-02 Cree, Inc. Semiconductor devices including implanted regions for providing low-resistance contact to buried layers and related devices
US8901604B2 (en) 2011-09-06 2014-12-02 Transphorm Inc. Semiconductor devices with guard rings
US20150108547A1 (en) * 2013-10-17 2015-04-23 Samsung Electronics Co., Ltd. High electron mobility transistor
US9093366B2 (en) 2012-04-09 2015-07-28 Transphorm Inc. N-polar III-nitride transistors
US9165766B2 (en) 2012-02-03 2015-10-20 Transphorm Inc. Buffer layer structures suited for III-nitride devices with foreign substrates
US9171730B2 (en) 2013-02-15 2015-10-27 Transphorm Inc. Electrodes for semiconductor devices and methods of forming the same
US9184275B2 (en) 2012-06-27 2015-11-10 Transphorm Inc. Semiconductor devices with integrated hole collectors
US9184272B2 (en) 2012-07-10 2015-11-10 Fujitsu Limited Compound semiconductor device having overhang-shaped gate
US9245993B2 (en) 2013-03-15 2016-01-26 Transphorm Inc. Carbon doping semiconductor devices
US9257547B2 (en) 2011-09-13 2016-02-09 Transphorm Inc. III-N device structures having a non-insulating substrate
CN105448964A (en) * 2015-11-23 2016-03-30 西安电子科技大学 Composite stepped field plate trench gate AlGaN/GaN HEMT high-voltage device structure and manufacturing method therefor
CN105448975A (en) * 2015-12-03 2016-03-30 西安电子科技大学 Composite step field plate grooved-gate high electron mobility transistor (HEMT) high-voltage device and fabrication method thereof
US9318593B2 (en) 2014-07-21 2016-04-19 Transphorm Inc. Forming enhancement mode III-nitride devices
US9443938B2 (en) 2013-07-19 2016-09-13 Transphorm Inc. III-nitride transistor including a p-type depleting layer
US9536966B2 (en) 2014-12-16 2017-01-03 Transphorm Inc. Gate structures for III-N devices
US9536967B2 (en) 2014-12-16 2017-01-03 Transphorm Inc. Recessed ohmic contacts in a III-N device
US9590060B2 (en) 2013-03-13 2017-03-07 Transphorm Inc. Enhancement-mode III-nitride devices
US9679981B2 (en) 2013-06-09 2017-06-13 Cree, Inc. Cascode structures for GaN HEMTs
US9755059B2 (en) 2013-06-09 2017-09-05 Cree, Inc. Cascode structures with GaN cap layers
US9847411B2 (en) 2013-06-09 2017-12-19 Cree, Inc. Recessed field plate transistor structures
US10224401B2 (en) 2016-05-31 2019-03-05 Transphorm Inc. III-nitride devices including a graded depleting layer
CN111508840A (en) * 2020-06-16 2020-08-07 浙江集迈科微电子有限公司 Stepped GaN gate device and preparation method thereof
US11322599B2 (en) 2016-01-15 2022-05-03 Transphorm Technology, Inc. Enhancement mode III-nitride devices having an Al1-xSixO gate insulator

Families Citing this family (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3159198B2 (en) * 1999-02-19 2001-04-23 住友電気工業株式会社 Field effect transistor
US6639255B2 (en) * 1999-12-08 2003-10-28 Matsushita Electric Industrial Co., Ltd. GaN-based HFET having a surface-leakage reducing cap layer
JP3379506B2 (en) * 2000-02-23 2003-02-24 松下電器産業株式会社 Plasma processing method and apparatus
SE0003360D0 (en) * 2000-09-21 2000-09-21 Abb Ab A semiconductor device
JP3627640B2 (en) * 2000-09-22 2005-03-09 松下電器産業株式会社 Semiconductor memory device
JP2002118122A (en) 2000-10-06 2002-04-19 Nec Corp Schottky gate field effect transistor
US7248593B2 (en) * 2001-09-25 2007-07-24 Intel Corporation Method and apparatus for minimizing spinlocks and retaining packet order in systems utilizing multiple transmit queues
JP2003203930A (en) 2002-01-08 2003-07-18 Nec Compound Semiconductor Devices Ltd Schottky gate field effect transistor
JP4385205B2 (en) 2002-12-16 2009-12-16 日本電気株式会社 Field effect transistor
JP3940699B2 (en) * 2003-05-16 2007-07-04 株式会社東芝 Power semiconductor device
JP4417677B2 (en) * 2003-09-19 2010-02-17 株式会社東芝 Power semiconductor device
US6867078B1 (en) 2003-11-19 2005-03-15 Freescale Semiconductor, Inc. Method for forming a microwave field effect transistor with high operating voltage
US20070164326A1 (en) * 2004-02-20 2007-07-19 Yasuhiro Okamoto Field effect transistor
CN100508212C (en) * 2004-06-24 2009-07-01 日本电气株式会社 Semiconductor device
US7566917B2 (en) * 2004-09-28 2009-07-28 Sharp Kabushiki Kaisha Electronic device and heterojunction FET
JP4845872B2 (en) * 2005-01-25 2011-12-28 富士通株式会社 Semiconductor device having MIS structure and manufacturing method thereof
US7821030B2 (en) 2005-03-02 2010-10-26 Panasonic Corporation Semiconductor device and method for manufacturing the same
JP4849504B2 (en) * 2005-03-29 2012-01-11 ラピスセミコンダクタ株式会社 SEMICONDUCTOR DEVICE, ITS MANUFACTURING METHOD, OUTPUT CIRCUIT, AND ELECTRONIC DEVICE
US20060223293A1 (en) * 2005-04-01 2006-10-05 Raytheon Company Semiconductor devices having improved field plates
CN101238560B (en) 2005-06-10 2011-08-31 日本电气株式会社 Field effect transistor
JP4968067B2 (en) 2005-06-10 2012-07-04 日本電気株式会社 Field effect transistor
US7662698B2 (en) * 2006-11-07 2010-02-16 Raytheon Company Transistor having field plate
JP5051835B2 (en) * 2007-09-27 2012-10-17 独立行政法人産業技術総合研究所 High power diamond semiconductor device
JP2009054640A (en) * 2007-08-23 2009-03-12 National Institute Of Advanced Industrial & Technology High-output diamond semiconductor element
US20090050899A1 (en) * 2007-08-23 2009-02-26 National Institute of Advanced Industrial Scinece and Technology High-output diamond semiconductor element
JP2010278150A (en) * 2009-05-27 2010-12-09 Fujitsu Ltd Compound semiconductor device and method of manufacturing the same
KR101243836B1 (en) * 2009-09-04 2013-03-20 한국전자통신연구원 Semiconductor devices and methods forming thereof
US9449833B1 (en) * 2010-06-02 2016-09-20 Hrl Laboratories, Llc Methods of fabricating self-aligned FETS using multiple sidewall spacers
US8946724B1 (en) 2010-06-02 2015-02-03 Hrl Laboratories, Llc Monolithically integrated self-aligned GaN-HEMTs and Schottky diodes and method of fabricating the same
US20120248533A1 (en) * 2011-04-04 2012-10-04 Rob Van Dalen Field plate and circuit therewith
KR20120120829A (en) * 2011-04-25 2012-11-02 삼성전기주식회사 Nitride semiconductor device and manufacturing method thereof
EP2525524B1 (en) 2011-05-12 2016-08-10 Nxp B.V. Transponder, reader and methods for operating the same
JP2013131650A (en) * 2011-12-21 2013-07-04 Fujitsu Ltd Semiconductor device and method of manufacturing the same
US9419083B2 (en) * 2014-11-21 2016-08-16 Raytheon Company Semiconductor structures having a gate field plate and methods for forming such structure
US10170611B1 (en) 2016-06-24 2019-01-01 Hrl Laboratories, Llc T-gate field effect transistor with non-linear channel layer and/or gate foot face
US10868162B1 (en) 2018-08-31 2020-12-15 Hrl Laboratories, Llc Self-aligned gallium nitride FinFET and method of fabricating the same
CN113257887A (en) * 2021-03-23 2021-08-13 西安电子科技大学 4H-SiC metal semiconductor field effect transistor with three regions

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5006483A (en) * 1988-03-31 1991-04-09 Sanken Electric Co., Ltd. Fabrication of P-N junction semiconductor device
US5620909A (en) * 1995-12-04 1997-04-15 Lucent Technologies Inc. Method of depositing thin passivating film on microminiature semiconductor devices
US5698888A (en) * 1995-04-24 1997-12-16 Nec Corporation Compound semiconductor field effect transistor free from piezoelectric effects regardless of orientation of gate electrode
US5719088A (en) * 1995-11-13 1998-02-17 Motorola, Inc. Method of fabricating semiconductor devices with a passivated surface
US5733827A (en) * 1995-11-13 1998-03-31 Motorola, Inc. Method of fabricating semiconductor devices with a passivated surface
US5777366A (en) * 1994-11-08 1998-07-07 Sgs-Thomson Microelectronics S.R.L. Integrated device with a structure for protection against high electric fields
US5925895A (en) * 1993-10-18 1999-07-20 Northrop Grumman Corporation Silicon carbide power MESFET with surface effect supressive layer
US6140169A (en) * 1996-12-04 2000-10-31 Sony Corporation Method for manufacturing field effect transistor
US6225241B1 (en) * 1997-01-20 2001-05-01 Nec Corporation Catalytic deposition method for a semiconductor surface passivation film

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1207093A (en) * 1968-04-05 1970-09-30 Matsushita Electronics Corp Improvements in or relating to schottky barrier semiconductor devices
JPS5254369A (en) * 1975-10-29 1977-05-02 Mitsubishi Electric Corp Schottky barrier semiconductor device
US4047086A (en) 1976-03-25 1977-09-06 Xerox Corporation Phase-sensitive transducer apparatus
US4551905A (en) * 1982-12-09 1985-11-12 Cornell Research Foundation, Inc. Fabrication of metal lines for semiconductor devices
US4532532A (en) * 1982-12-30 1985-07-30 International Business Machines Corporation Submicron conductor manufacturing
US4742377A (en) * 1985-02-21 1988-05-03 General Instrument Corporation Schottky barrier device with doped composite guard ring
JPH0196966A (en) 1987-10-09 1989-04-14 Mitsubishi Electric Corp Field effect transistor
KR100242477B1 (en) * 1991-07-15 2000-02-01 비센트 비.인그라시아 Semiconductor device
JPH05326563A (en) * 1992-05-21 1993-12-10 Toshiba Corp Semiconductor device
JPH06224225A (en) * 1993-01-27 1994-08-12 Fujitsu Ltd Field effect semiconductor device
US5548150A (en) * 1993-03-10 1996-08-20 Kabushiki Kaisha Toshiba Field effect transistor
JPH06333954A (en) * 1993-05-26 1994-12-02 Mitsubishi Electric Corp Field effect transistor and its manufacture
JPH0737905A (en) 1993-07-23 1995-02-07 Matsushita Electric Ind Co Ltd Manufacture of semiconductor device
JPH0774184A (en) 1993-09-06 1995-03-17 Toshiba Corp Manufacture of schottky gate field-effect transistor
US5384273A (en) * 1994-04-26 1995-01-24 Motorola Inc. Method of making a semiconductor device having a short gate length
JPH09232827A (en) * 1996-02-21 1997-09-05 Oki Electric Ind Co Ltd Semiconductor device and transmission/reception changeover antenna switch circuit
JPH10335350A (en) * 1997-06-03 1998-12-18 Oki Electric Ind Co Ltd Field-effect transistor

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5006483A (en) * 1988-03-31 1991-04-09 Sanken Electric Co., Ltd. Fabrication of P-N junction semiconductor device
US5925895A (en) * 1993-10-18 1999-07-20 Northrop Grumman Corporation Silicon carbide power MESFET with surface effect supressive layer
US5777366A (en) * 1994-11-08 1998-07-07 Sgs-Thomson Microelectronics S.R.L. Integrated device with a structure for protection against high electric fields
US5698888A (en) * 1995-04-24 1997-12-16 Nec Corporation Compound semiconductor field effect transistor free from piezoelectric effects regardless of orientation of gate electrode
US5719088A (en) * 1995-11-13 1998-02-17 Motorola, Inc. Method of fabricating semiconductor devices with a passivated surface
US5733827A (en) * 1995-11-13 1998-03-31 Motorola, Inc. Method of fabricating semiconductor devices with a passivated surface
US5620909A (en) * 1995-12-04 1997-04-15 Lucent Technologies Inc. Method of depositing thin passivating film on microminiature semiconductor devices
US6140169A (en) * 1996-12-04 2000-10-31 Sony Corporation Method for manufacturing field effect transistor
US6225241B1 (en) * 1997-01-20 2001-05-01 Nec Corporation Catalytic deposition method for a semiconductor surface passivation film

Cited By (138)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6936907B2 (en) * 2002-08-29 2005-08-30 The University Of Electronic Science And Technology Of China Lateral high-voltage semiconductor devices with surface covered by thin film of dielectric material with high permittivity
US20040041237A1 (en) * 2002-08-29 2004-03-04 The University Of Electronic Science And Technology Of China. Lateral high-voltage semiconductor devices with surface covered by thin film of dielectric material with high permittivity
US8120064B2 (en) 2003-09-09 2012-02-21 Cree, Inc. Wide bandgap transistor devices with field plates
US7501669B2 (en) 2003-09-09 2009-03-10 Cree, Inc. Wide bandgap transistor devices with field plates
US20110018062A1 (en) * 2003-09-09 2011-01-27 The Regents Of The University Of California Fabrication of single or multiple gate field plates
EP1665385B1 (en) * 2003-09-09 2020-11-11 Cree, Inc. Wide bandgap transistor devices with field plates
EP1665358A2 (en) * 2003-09-09 2006-06-07 The Regents Of The University Of California Fabrication of single or multiple gate field plates
US9496353B2 (en) 2003-09-09 2016-11-15 The Regents Of The University Of California Fabrication of single or multiple gate field plates
US7812369B2 (en) 2003-09-09 2010-10-12 The Regents Of The University Of California Fabrication of single or multiple gate field plates
CN102306658A (en) * 2003-09-09 2012-01-04 美商克立股份有限公司 Wide bandgap transistor devices with field plates
US20070059873A1 (en) * 2003-09-09 2007-03-15 Alessandro Chini Fabrication of single or multiple gate field plates
EP1665358A4 (en) * 2003-09-09 2010-08-25 Univ California Fabrication of single or multiple gate field plates
WO2005024909A2 (en) 2003-09-09 2005-03-17 The Regents Of The University Of California Fabrication of single or multiple gate field plates
EP2592655A1 (en) * 2003-09-09 2013-05-15 The Regents of the University of California Fabrication of single or multiple gate field plates
EP2434546A1 (en) * 2003-09-09 2012-03-28 Cree, Inc. A transistor with a field plate
US7928475B2 (en) 2003-09-09 2011-04-19 Cree, Inc. Wide bandgap transistor devices with field plates
WO2005029589A1 (en) * 2003-09-09 2005-03-31 Cree, Inc. Wide bandgap transistor devices with field plates
US7126426B2 (en) 2003-09-09 2006-10-24 Cree, Inc. Cascode amplifier structures including wide bandgap field effect transistor with field plates
US9397173B2 (en) 2003-09-09 2016-07-19 Cree, Inc. Wide bandgap transistor devices with field plates
US10109713B2 (en) 2003-09-09 2018-10-23 The Regents Of The University Of California Fabrication of single or multiple gate field plates
US7573078B2 (en) * 2004-05-11 2009-08-11 Cree, Inc. Wide bandgap transistors with multiple field plates
US7550783B2 (en) 2004-05-11 2009-06-23 Cree, Inc. Wide bandgap HEMTs with source connected field plates
US8664695B2 (en) 2004-05-11 2014-03-04 Cree, Inc. Wide bandgap transistors with multiple field plates
US20090267116A1 (en) * 2004-05-11 2009-10-29 Cree,Inc. Wide bandgap transistors with multiple field plates
US7915644B2 (en) 2004-05-11 2011-03-29 Cree, Inc. Wide bandgap HEMTs with source connected field plates
US20110169054A1 (en) * 2004-05-11 2011-07-14 Cree, Inc. Wide bandgap hemts with source connected field plates
CN1950945A (en) * 2004-05-11 2007-04-18 美商克立股份有限公司 Wide bandgap transistors with multiple field plates
US8592867B2 (en) 2004-05-11 2013-11-26 Cree, Inc. Wide bandgap HEMTS with source connected field plates
US20050253168A1 (en) * 2004-05-11 2005-11-17 Cree, Inc. Wide bandgap transistors with multiple field plates
US9773877B2 (en) 2004-05-13 2017-09-26 Cree, Inc. Wide bandgap field effect transistors with source connected field plates
US20050253167A1 (en) * 2004-05-13 2005-11-17 Cree, Inc. Wide bandgap field effect transistors with source connected field plates
US11791385B2 (en) 2005-03-11 2023-10-17 Wolfspeed, Inc. Wide bandgap transistors with gate-source field plates
US20060202272A1 (en) * 2005-03-11 2006-09-14 Cree, Inc. Wide bandgap transistors with gate-source field plates
US9142636B2 (en) 2005-07-20 2015-09-22 Cree, Inc. Methods of fabricating nitride-based transistors with an ETCH stop layer
US20070018199A1 (en) * 2005-07-20 2007-01-25 Cree, Inc. Nitride-based transistors and fabrication methods with an etch stop layer
US7709269B2 (en) 2006-01-17 2010-05-04 Cree, Inc. Methods of fabricating transistors including dielectrically-supported gate electrodes
US20090224289A1 (en) * 2006-01-17 2009-09-10 Cree, Inc. Transistors including supported gate electrodes
US7960756B2 (en) 2006-01-17 2011-06-14 Cree, Inc. Transistors including supported gate electrodes
WO2007084465A1 (en) 2006-01-17 2007-07-26 Cree, Inc. Methods of fabricating transistors including supported gate electrodes and related devices
US20070164322A1 (en) * 2006-01-17 2007-07-19 Cree, Inc. Methods of fabricating transistors including dielectrically-supported gate electrodes and related devices
US20070164321A1 (en) * 2006-01-17 2007-07-19 Cree, Inc. Methods of fabricating transistors including supported gate electrodes and related devices
US8049252B2 (en) 2006-01-17 2011-11-01 Cree, Inc. Methods of fabricating transistors including dielectrically-supported gate electrodes and related devices
US8823057B2 (en) 2006-11-06 2014-09-02 Cree, Inc. Semiconductor devices including implanted regions for providing low-resistance contact to buried layers and related devices
US9984881B2 (en) 2006-11-06 2018-05-29 Cree, Inc. Methods of fabricating semiconductor devices including implanted regions for providing low-resistance contact to buried layers and related devices
US20080128752A1 (en) * 2006-11-13 2008-06-05 Cree, Inc. GaN based HEMTs with buried field plates
US20120049243A1 (en) * 2006-11-13 2012-03-01 Cree, Inc. Gan based hemts with buried field plates
EP1921669A1 (en) * 2006-11-13 2008-05-14 Cree, Inc. GaN based HEMTs with buried field plates
US8933486B2 (en) * 2006-11-13 2015-01-13 Cree, Inc. GaN based HEMTs with buried field plates
US8283699B2 (en) 2006-11-13 2012-10-09 Cree, Inc. GaN based HEMTs with buried field plates
US7692263B2 (en) 2006-11-21 2010-04-06 Cree, Inc. High voltage GaN transistors
US7893500B2 (en) 2006-11-21 2011-02-22 Cree, Inc. High voltage GaN transistors
US8344424B2 (en) 2007-09-17 2013-01-01 Transphorm Inc. Enhancement mode gallium nitride power devices
US20110121314A1 (en) * 2007-09-17 2011-05-26 Transphorm Inc. Enhancement mode gallium nitride power devices
US9343560B2 (en) 2007-09-17 2016-05-17 Transphorm Inc. Gallium nitride power devices
US8633518B2 (en) 2007-09-17 2014-01-21 Transphorm Inc. Gallium nitride power devices
US20090072269A1 (en) * 2007-09-17 2009-03-19 Chang Soo Suh Gallium nitride diodes and integrated components
US8193562B2 (en) 2007-09-17 2012-06-05 Tansphorm Inc. Enhancement mode gallium nitride power devices
US20090206373A1 (en) * 2008-01-07 2009-08-20 Sharp Kabushiki Kaisha Field effect transistor
US8004022B2 (en) 2008-01-07 2011-08-23 Sharp Kabushiki Kaisha Field effect transistor
US9437708B2 (en) 2008-04-23 2016-09-06 Transphorm Inc. Enhancement mode III-N HEMTs
US8519438B2 (en) 2008-04-23 2013-08-27 Transphorm Inc. Enhancement mode III-N HEMTs
US20090267078A1 (en) * 2008-04-23 2009-10-29 Transphorm Inc. Enhancement Mode III-N HEMTs
US9196716B2 (en) 2008-04-23 2015-11-24 Transphorm Inc. Enhancement mode III-N HEMTs
US9941399B2 (en) 2008-04-23 2018-04-10 Transphorm Inc. Enhancement mode III-N HEMTs
US8841702B2 (en) 2008-04-23 2014-09-23 Transphorm Inc. Enhancement mode III-N HEMTs
US9690314B2 (en) 2008-09-23 2017-06-27 Transphorm Inc. Inductive load power switching circuits
US8531232B2 (en) 2008-09-23 2013-09-10 Transphorm Inc. Inductive load power switching circuits
US8493129B2 (en) 2008-09-23 2013-07-23 Transphorm Inc. Inductive load power switching circuits
US8289065B2 (en) 2008-09-23 2012-10-16 Transphorm Inc. Inductive load power switching circuits
US8816751B2 (en) 2008-09-23 2014-08-26 Transphorm Inc. Inductive load power switching circuits
US20110127541A1 (en) * 2008-12-10 2011-06-02 Transphorm Inc. Semiconductor heterostructure diodes
US8237198B2 (en) 2008-12-10 2012-08-07 Transphorm Inc. Semiconductor heterostructure diodes
US8541818B2 (en) 2008-12-10 2013-09-24 Transphorm Inc. Semiconductor heterostructure diodes
US9041065B2 (en) 2008-12-10 2015-05-26 Transphorm Inc. Semiconductor heterostructure diodes
US20100289067A1 (en) * 2009-05-14 2010-11-18 Transphorm Inc. High Voltage III-Nitride Semiconductor Devices
US9293561B2 (en) 2009-05-14 2016-03-22 Transphorm Inc. High voltage III-nitride semiconductor devices
US8742459B2 (en) 2009-05-14 2014-06-03 Transphorm Inc. High voltage III-nitride semiconductor devices
US9831315B2 (en) 2009-08-28 2017-11-28 Transphorm Inc. Semiconductor devices with field plates
US8692294B2 (en) 2009-08-28 2014-04-08 Transphorm Inc. Semiconductor devices with field plates
US9373699B2 (en) 2009-08-28 2016-06-21 Transphorm Inc. Semiconductor devices with field plates
US9111961B2 (en) 2009-08-28 2015-08-18 Transphorm Inc. Semiconductor devices with field plates
US20110049526A1 (en) * 2009-08-28 2011-03-03 Transphorm Inc. Semiconductor Devices with Field Plates
US8390000B2 (en) * 2009-08-28 2013-03-05 Transphorm Inc. Semiconductor devices with field plates
US20110140172A1 (en) * 2009-12-10 2011-06-16 Transphorm Inc. Reverse side engineered iii-nitride devices
US9496137B2 (en) 2009-12-10 2016-11-15 Transphorm Inc. Methods of forming reverse side engineered III-nitride devices
US8389977B2 (en) 2009-12-10 2013-03-05 Transphorm Inc. Reverse side engineered III-nitride devices
US10199217B2 (en) 2009-12-10 2019-02-05 Transphorm Inc. Methods of forming reverse side engineered III-nitride devices
US8742460B2 (en) 2010-12-15 2014-06-03 Transphorm Inc. Transistors with isolation regions
US9437707B2 (en) 2010-12-15 2016-09-06 Transphorm Inc. Transistors with isolation regions
US9147760B2 (en) 2010-12-15 2015-09-29 Transphorm Inc. Transistors with isolation regions
US8895421B2 (en) 2011-02-02 2014-11-25 Transphorm Inc. III-N device structures and methods
US9224671B2 (en) 2011-02-02 2015-12-29 Transphorm Inc. III-N device structures and methods
US8643062B2 (en) 2011-02-02 2014-02-04 Transphorm Inc. III-N device structures and methods
US9142659B2 (en) 2011-03-04 2015-09-22 Transphorm Inc. Electrode configurations for semiconductor devices
US8895423B2 (en) 2011-03-04 2014-11-25 Transphorm Inc. Method for making semiconductor diodes with low reverse bias currents
US8716141B2 (en) 2011-03-04 2014-05-06 Transphorm Inc. Electrode configurations for semiconductor devices
US8772842B2 (en) 2011-03-04 2014-07-08 Transphorm, Inc. Semiconductor diodes with low reverse bias currents
US9224805B2 (en) 2011-09-06 2015-12-29 Transphorm Inc. Semiconductor devices with guard rings
US8901604B2 (en) 2011-09-06 2014-12-02 Transphorm Inc. Semiconductor devices with guard rings
US9257547B2 (en) 2011-09-13 2016-02-09 Transphorm Inc. III-N device structures having a non-insulating substrate
US8598937B2 (en) 2011-10-07 2013-12-03 Transphorm Inc. High power semiconductor electronic components with increased reliability
US9171836B2 (en) 2011-10-07 2015-10-27 Transphorm Inc. Method of forming electronic components with increased reliability
US8860495B2 (en) 2011-10-07 2014-10-14 Transphorm Inc. Method of forming electronic components with increased reliability
US9685323B2 (en) 2012-02-03 2017-06-20 Transphorm Inc. Buffer layer structures suited for III-nitride devices with foreign substrates
US9165766B2 (en) 2012-02-03 2015-10-20 Transphorm Inc. Buffer layer structures suited for III-nitride devices with foreign substrates
US9490324B2 (en) 2012-04-09 2016-11-08 Transphorm Inc. N-polar III-nitride transistors
US9093366B2 (en) 2012-04-09 2015-07-28 Transphorm Inc. N-polar III-nitride transistors
US9634100B2 (en) 2012-06-27 2017-04-25 Transphorm Inc. Semiconductor devices with integrated hole collectors
US9184275B2 (en) 2012-06-27 2015-11-10 Transphorm Inc. Semiconductor devices with integrated hole collectors
US9184272B2 (en) 2012-07-10 2015-11-10 Fujitsu Limited Compound semiconductor device having overhang-shaped gate
US9368359B2 (en) 2012-07-10 2016-06-14 Fujitsu Limited Method of manufacturing compound semiconductor device
US9520491B2 (en) 2013-02-15 2016-12-13 Transphorm Inc. Electrodes for semiconductor devices and methods of forming the same
US9171730B2 (en) 2013-02-15 2015-10-27 Transphorm Inc. Electrodes for semiconductor devices and methods of forming the same
US9590060B2 (en) 2013-03-13 2017-03-07 Transphorm Inc. Enhancement-mode III-nitride devices
US10535763B2 (en) 2013-03-13 2020-01-14 Transphorm Inc. Enhancement-mode III-nitride devices
US10043898B2 (en) 2013-03-13 2018-08-07 Transphorm Inc. Enhancement-mode III-nitride devices
US9245993B2 (en) 2013-03-15 2016-01-26 Transphorm Inc. Carbon doping semiconductor devices
US9865719B2 (en) 2013-03-15 2018-01-09 Transphorm Inc. Carbon doping semiconductor devices
US9245992B2 (en) 2013-03-15 2016-01-26 Transphorm Inc. Carbon doping semiconductor devices
US9847411B2 (en) 2013-06-09 2017-12-19 Cree, Inc. Recessed field plate transistor structures
US9755059B2 (en) 2013-06-09 2017-09-05 Cree, Inc. Cascode structures with GaN cap layers
US9679981B2 (en) 2013-06-09 2017-06-13 Cree, Inc. Cascode structures for GaN HEMTs
US9842922B2 (en) 2013-07-19 2017-12-12 Transphorm Inc. III-nitride transistor including a p-type depleting layer
US9443938B2 (en) 2013-07-19 2016-09-13 Transphorm Inc. III-nitride transistor including a p-type depleting layer
US10043896B2 (en) 2013-07-19 2018-08-07 Transphorm Inc. III-Nitride transistor including a III-N depleting layer
US9252253B2 (en) * 2013-10-17 2016-02-02 Samsung Electronics Co., Ltd. High electron mobility transistor
US20150108547A1 (en) * 2013-10-17 2015-04-23 Samsung Electronics Co., Ltd. High electron mobility transistor
US9935190B2 (en) 2014-07-21 2018-04-03 Transphorm Inc. Forming enhancement mode III-nitride devices
US9318593B2 (en) 2014-07-21 2016-04-19 Transphorm Inc. Forming enhancement mode III-nitride devices
US9536966B2 (en) 2014-12-16 2017-01-03 Transphorm Inc. Gate structures for III-N devices
US9536967B2 (en) 2014-12-16 2017-01-03 Transphorm Inc. Recessed ohmic contacts in a III-N device
CN105448964A (en) * 2015-11-23 2016-03-30 西安电子科技大学 Composite stepped field plate trench gate AlGaN/GaN HEMT high-voltage device structure and manufacturing method therefor
CN105448975A (en) * 2015-12-03 2016-03-30 西安电子科技大学 Composite step field plate grooved-gate high electron mobility transistor (HEMT) high-voltage device and fabrication method thereof
US11322599B2 (en) 2016-01-15 2022-05-03 Transphorm Technology, Inc. Enhancement mode III-nitride devices having an Al1-xSixO gate insulator
US10224401B2 (en) 2016-05-31 2019-03-05 Transphorm Inc. III-nitride devices including a graded depleting layer
US10629681B2 (en) 2016-05-31 2020-04-21 Transphorm Technology, Inc. III-nitride devices including a graded depleting layer
US11121216B2 (en) 2016-05-31 2021-09-14 Transphorm Technology, Inc. III-nitride devices including a graded depleting layer
CN111508840A (en) * 2020-06-16 2020-08-07 浙江集迈科微电子有限公司 Stepped GaN gate device and preparation method thereof

Also Published As

Publication number Publication date
JP3180776B2 (en) 2001-06-25
US6483135B1 (en) 2002-11-19
JP2000100831A (en) 2000-04-07

Similar Documents

Publication Publication Date Title
US6483135B1 (en) Field effect transistor
US6100571A (en) Fet having non-overlapping field control electrode between gate and drain
US9831315B2 (en) Semiconductor devices with field plates
US6893947B2 (en) Advanced RF enhancement-mode FETs with improved gate properties
EP1665358B1 (en) Fabrication of single or multiple gate field plates
US4546540A (en) Self-aligned manufacture of FET
EP1901342A1 (en) Field effect transistor
US6717192B2 (en) Schottky gate field effect transistor
US6333543B1 (en) Field-effect transistor with a buried mott material oxide channel
US6703678B2 (en) Schottky barrier field effect transistor large in withstanding voltage and small in distortion and return-loss
JP2001230263A (en) Field effect transistor
US6168958B1 (en) Semiconductor structure having multiple thicknesses of high-K gate dielectrics and process of manufacture therefor
US6248666B1 (en) Process of manufacturing a semiconductor device including a buried channel field effect transistor
EP1142011A1 (en) Method of forming devices with graded top oxide and graded drift region
US6656802B2 (en) Process of manufacturing a semiconductor device including a buried channel field effect transistor
JP2000252299A (en) Field effect transistor
US20080064155A1 (en) Method for Producing a Multi-Stage Recess in a Layer Structure and a Field Effect Transistor with a Multi-Recessed Gate
US5585655A (en) Field-effect transistor and method of manufacturing the same
JPH05183155A (en) Semiconductor device and fabrication thereof
US20230197795A1 (en) Transistors with self-aligned source-connected field plates
JPH08115924A (en) Field effect transistor and its manufacture
JP3767759B2 (en) Field effect semiconductor device
US6300190B1 (en) Method for fabricating semiconductor integrated circuit device
JP2002100640A (en) Field effect compound semiconductor device
JP2002141498A (en) Compound field effect semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEC ELECTRONICS CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013797/0942

Effective date: 20021101

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION