US20030036239A1 - Method for manufacturing capacitor of semiconductor device having improved leakage current characteristics - Google Patents

Method for manufacturing capacitor of semiconductor device having improved leakage current characteristics Download PDF

Info

Publication number
US20030036239A1
US20030036239A1 US10/034,043 US3404301A US2003036239A1 US 20030036239 A1 US20030036239 A1 US 20030036239A1 US 3404301 A US3404301 A US 3404301A US 2003036239 A1 US2003036239 A1 US 2003036239A1
Authority
US
United States
Prior art keywords
electrode
annealing
capacitor
gas
nitride
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/034,043
Other versions
US6599807B2 (en
Inventor
Jae-soon Lim
Seung-Hwan Lee
Han-mei Choi
Yun-jung Lee
Gab-jin Nam
Ki-yeon Park
Young-sun Kim
Sung-tae Kim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHOI, HAN-MEI, KIM, SUNG-TAE, KIM, YOUNG-SUN, LEE, SEUNG-HWAN, LEE, YUN-JUNG, LIM, JAE-SOON, NAM, GAB-JIN, PARK, KI-YEON
Publication of US20030036239A1 publication Critical patent/US20030036239A1/en
Application granted granted Critical
Publication of US6599807B2 publication Critical patent/US6599807B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/55Capacitors with a dielectric comprising a perovskite structure material

Abstract

A method for manufacturing a capacitor of a semiconductor device is provided. The method includes the steps of: forming a first electrode on a semiconductor substrate; forming a dielectric layer on the first electrode; forming a second electrode on the dielectric layer; first annealing the capacitor having the first electrode, the dielectric layer, and the second electrode under oxygen atmosphere; and second annealing the capacitor having the first electrode, the dielectric layer, and the second electrode under vacuum.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates to a method of manufacturing a semiconductor device, and more particularly, to a method of manufacturing a capacitor having improved leakage current characteristics. [0002]
  • 2. Description of the Related Art [0003]
  • As the degree of integration of semiconductor memory devices such as dynamic random access memory (DRAM) increases, methods of increasing the effective area of a capacitor, methods of reducing the thickness of a dielectric layer, and methods of increasing dielectric constant of the dielectric film are used to increase the amount of charge accumulated in a given cell area. [0004]
  • As is well known to those skill in the art, a capacitor includes first and second spaced-apart conductive electrodes with a dielectric layer therebetween. The first conductive electrode is often referred to as a storage electrode and the second conductive electrode is often referred to as a plate electrode. To increase the capacitance of a capacitor having a given physical size, the dielectric constant of the dielectric layer can be increased. Many materials have been investigated for their high dielectric constant. For example, tantalum pentoxide (Ta[0005] 2O5), aluminum oxide (Al2O3), and titanium dioxide (TiO2) have been widely used, but they exhibited problems such as unacceptably large leakage current in thin films, when material having high dielectric constant is used for the capacitor, a polysilicon layer and a titanium nitride (TiN) layer are generally used for the first conductive electrode and the second conductive electrode of the capacitor, respectively. However, the interfaces between the first conductive electrode and the dielectric layer and between the dielectric layer and the second conductive electrode are unstable. When the interfaces are unstable, leakage current characteristics are distorted, rendering the semiconductor device unstable.
  • To reduce unstable characteristics between the first conductive electrode and the dielectric layer, a silicon nitride (SiN) layer formed therebetween may be used. The SiN layer may be formed on the polysilicon layer by a rapid thermal nitridation (RTN) process, the polysilicon layer being formed as the first conductive electrode. And then, the dielectric layer is formed on the SiN layer to reduce unstable characteristics. But, in case of using tantalum pentoxide (Ta[0006] 2O5), aluminum oxide (Al2O3), and titanium dioxide (TiO2) as a dielectric layer, the RTN process may not be used between the dielectric layer and second conductive electrode such as TiN because of absence of silicon in the dielectric layer.
  • Accordingly, a need exists for a method of manufacturing a capacitor having improved leakage current characteristics. [0007]
  • SUMMARY OF THE INVENTION
  • A method for manufacturing a capacitor of a semiconductor device is provided, which includes the steps of: forming a first electrode on a semiconductor substrate; forming a dielectric layer on the first electrode; forming a second electrode on the dielectric layer; first annealing the capacitor having the first electrode, the dielectric layer, and the second electrode under oxygen atmosphere; and second annealing the capacitor having the first electrode, the dielectric layer, and the second electrode under vacuum. [0008]
  • According to an aspect of the present invention, the method further includes the step of forming a buffer layer on the first electrode. The buffer layer is formed by rapid thermal nitridation (RTN) with a plasma of gases including one of nitrogen and oxygen. The gases including nitrogen includes a gas selected from the group consisting of NH[0009] 3, N2O, and N2. The gases including oxygen includes a gas selected from the group consisting of N2O, O2, and a gas from a hydroxyl group. The buffer layer includes a layer formed from a material selected from the group consisting of Si3N4 and SiON.
  • According to a preferred embodiment of the present invention, the first electrode includes a layer formed from a material selected from the group consisting of polysilcon, tantalum (Ta), titanium (Ti), platinum (Pt), molybdenum (Mo), tantalum (Ta) nitride, titanium (Ti) nitride, and molybdenum (Mo) nitride. The first electrode includes impurity doped polysilicon. [0010]
  • According to a preferred embodiment of the present invention, the dielectric layer includes a layer formed from a material selected from the group consisting of silicon nitride, silicon oxide, tantalum oxide (Ta[0011] 2O5), aluminum oxide (Al2O3), and titanium oxide (TiO2). The second electrode includes a layer formed from a material selected from the group consisting of polysilicon, tantalum (Ta), titanium (Ti), platinum (Pt), molybdenum (Mo), tantalum (Ta) nitride, titanium (Ti) nitride, and molybdenum (Mo) nitride.
  • According to a preferred embodiment of the present invention, the step of the first annealing is performed using oxygen containing gas at a temperature of about 200° C. to about 500° C. The oxygen containing gas includes a gas selected from the group consisting of O[0012] 2 gas, N2O gas, O3 gas, and mixtures thereof. The oxygen containing gas comprises oxygen of about 0.01% to about 100%. The step of the second annealing is performed at a temperature of about 300° C. to about 700° C.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects and advantages of the present invention will become more apparent by describing in detail preferred embodiments thereof with reference to the accompanying drawings in which: [0013]
  • FIG. 1 is a flow chart illustrating a method for forming a capacitor in a semiconductor device according to the present invention; [0014]
  • FIGS. 2 and 3 are cross-sectional views of structures for forming a capacitor according to the present invention; [0015]
  • FIG. 4 is a graph showing leakage current measured at the capacitor; [0016]
  • FIG. 5 is another graph showing leakage current measured at the capacitor; [0017]
  • FIGS. 6[0018] a and 6 b are graphs of leakage current measurements at the capacitor after the capacitor is first annealed under oxygen atmosphere; and
  • FIGS. 7[0019] a and 7 b are graphs of leakage current measurements at the capacitor after the capacitor is first annealed under oxygen atmosphere and then second annealed under vacuum.
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • Hereinafter, embodiments of the present invention will be described in detail with reference to the attached drawings. However, the embodiments of the present invention may be modified into various other forms, and the scope of the present invention must not be interpreted as being restricted to the embodiments. The embodiments are provided to more completely explain the present invention to those skilled in the art. In drawings, the thicknesses of layers or regions are exaggerated for clarity. Like numbers refer to like elements throughout. Also, when it is written that a layer is formed “on” another layer or a substrate, the layer may be formed directly on the other layer or the substrate, or other layers may intervene therebetween. [0020]
  • FIG. 1 is a flow chart illustrating a method for forming a capacitor in a semiconductor device according to the present invention. FIGS. 2 and 3 are cross-sectional views of structures for describing steps in forming a capacitor after performing each stage of the flow chart of FIG. 1. [0021]
  • Referring to FIGS. 1, 2, and [0022] 3, an insulating layer 210 covers a semiconductor substrate 200, and a lower electrode 220 is formed on the insulating layer 210 (Stage 110 in FIG. 1). The lower electrode 220 is formed from a layer of polysilcon, tantalum (Ta), titanium (Ti), platinum (Pt), molybdenum (Mo), tantalum (Ta) nitride, titanium (Ti) nitride, or molybdenum (Mo) nitride. Alternatively, the lower electrode 220 can be formed from two or more layers of the above mentioned materials. The polysilicon is impurity doped polysilcon, and preferably p-type impurity doped polysilicon. Even though the insulating layer 210 describes insulating material between the lower electrode 220 and the semiconductor substrate 200 in FIG. 2, some portions between the lower electrode 220 and the semiconductor substrate 200 can be connected therebetween if needed.
  • Next, rapid thermal nitridation (RTN) process is performed ([0023] Stage 120 in FIG. 1) as follows. The exposed surface of the lower electrode 220 is preprocessed to reduce any natural oxide which may form thereon and to reduce defects on the lower electrode 220. According to a preferred embodiment of the present invention, the lower electrode 220 is treated with plasma of a gas or gases including nitrogen and oxygen. The gas including nitrogen and the gas including oxygen can be provided sequentially or simultaneously. The gas including nitrogen can be NH3, N2O, or N2, and the gas including oxygen can be N2O, O2, or a gas having a hydroxyl (OH) group. For example, the lower electrode 220 can be preprocessed using plasma NH3 treatment and plasma O2 treatment which are performed sequentially or simultaneously. Alternatively, single plasma N2O treatment can be used. By performing RTN process, a buffer layer 230 is formed on the lower electrode 220. The buffer layer 230 is formed from a Si3N4 layer or a SiON layer. Alternatively, the buffer layer 230 is formed from a SiO2 layer on the lower electrode 220 by performing heat treatment.
  • Referring to FIG. 3, a [0024] dielectric layer 240 is formed on the buffer layer 230 (Stage 130 in FIG. 1). The dielectric layer 240 is formed from high dielectric constant material. Preferably, the dielectric layer 240 is formed from a layer of silicon nitride, silicon oxide, tantalum oxide (Ta2O5), aluminum oxide (Al2O3), or titanium oxide (TiO2). Alternatively, the dielectric layer 240 can be formed from two or more layers of the above mentioned material.
  • Next, an [0025] upper electrode 250 is formed on the dielectric layer 240 (Stage 140 in FIG. 1). The upper electrode 250 can be formed from a layer of polysilicon, tantalum (Ta), titanium (Ti), platinum (Pt), molybdenum (Mo), tantalum (Ta) nitride, titanium (Ti) nitride, or molybdenum (Mo) nitride. Alternatively, the upper electrode 250 can be formed from two or more layers of the above mentioned material.
  • The resulting structure can then be subjected to a first annealing under oxygen atmosphere ([0026] Stage 150 in FIG. 1). For the first annealing process, the gas including oxygen can be provided to the annealing process. The gas including oxygen can be O2, N2O, or O3. And the content of oxygen in the process gas is about 0.01% to about 100%. The first annealing temperature is about 200° C. to about 500° C. The first annealing is performed in-situ or in a furnace.
  • After performing the first annealing, a second annealing is performed under vacuum ([0027] Stage 160 in FIG. 1). The temperature of the second annealing process is about 300° C. to about 700° C. During the first and second annealing process, unstable surface between the dielectric layer 240 and the upper electrode 250 is cured by oxygen gas, thereby improving leakage current characteristics of the semiconductor device.
  • For the test of leakage current, the capacitor is formed as follows: the capacitor is formed from polysilicon as a lower electrode, Ti[0028] 2O5 as a dielectric layer, and TiN as an upper electrode; RTN is performed after the step of forming the lower electrode and before the step of forming a dielectric layer; After forming an upper electrode, first annealing is performed at a temperature of about 400° C. under about 5% of oxygen of the process gas in a furnace.
  • FIG. 4 is a graph illustrating results obtained by measuring leakage current generated when an electrical bias is applied across the electrodes of the capacitor. The abscissa and the ordinate represent applied bias voltages and leakage current, respectively. The numeral [0029] 410 denotes leakage current of the capacitor after performing first annealing under oxygen atmosphere according to the present invention, and the numeral 420 denotes leakage current of a conventional capacitor which has not been performed first annealed. As shown in FIG. 4, when first annealing is performed according to the present invention, improved leakage current characteristics are obtained in positive and negative voltages.
  • FIG. 5 is a graph illustrating results obtained by measuring leakage current generated when an electrical bias is applied across the electrodes of the capacitor. The abscissa and the ordinate represent applied bias voltages and leakage current, respectively. The numeral [0030] 510 denotes leakage current of the capacitor after performing first annealing under oxygen atmosphere and second annealing under vacuum according to the present invention. The numeral 520 denotes leakage current of a conventional capacitor not performing first and second annealing. As shown in FIG. 5, the leakage current is generally decreased after performing the first and second annealing in both positive and negative voltages.
  • FIGS. 6[0031] a and 6 b are graphs illustrating results obtained by measuring leakage current generated when an electrical bias is applied across the electrodes of the capacitor after performing first annealing under oxygen atmosphere according to the present invention. In detail, the capacitor is only treated at a temperature of about 400° C. under about 5% of oxygen of the process gas in a furnace. After first annealing, biases are applied across the electrodes of capacitors in serial. The abscissa and the ordinate represent applied bias voltages and leakage current, respectively. The numerals 601, 602, 603, and 604 are order of the bias applications. As shown in FIG. 6a, in case of only annealing, the variances of leakage current are large, and especially large in the low voltage.
  • FIG. 6[0032] b shows variation of leakage current according to time at the bias of 1.0 V. As shown in FIG. 6b, the leakage current is rapidly increased at the beginning.
  • FIGS. 7[0033] a and 7 b are graphs illustrating results obtained by measuring leakage current generated when an electrical bias is applied across the electrodes of capacitors after performing first annealing under oxygen atmosphere and second annealing under vacuum. In detail, the capacitor is annealed at a temperature of about 400° C. under about 5% of oxygen of the process gas as a first annealing, and annealed at a temperature of about 400° C. under vacuum as a second annealing. After annealing, bias voltages are applied to the capacitor. The numerals 701, 702, 703, and 704 show variances of leakage current measured at the capacitor, and are the order of the biases. As shown in FIG. 7a, in case of annealing under oxygen atmosphere and vacuum, the variances of leakage current are very small.
  • According to a method of forming a capacitor of the semiconductor device, after forming a dielectric layer having a higher dielectric constant value and an upper electrode composed of titanium nitride, the interface between dielectric layer and the upper electrode is stabilized by the first annealing under oxygen atmosphere and second annealing under vacuum, thereby preventing increase in leakage current. [0034]
  • Although the present invention has been described herein with reference to the accompanying drawings, it is to be understood that the present invention is not limited to those precise embodiments, and various other changes and modifications may be affected therein by one skilled in the art without departing from the scope or spirit it will be apparent to one of ordinary skill in the art that modifications of the described embodiment may be made without departing from the spirit and scope of the invention. All such changes and modifications are intended to be included within the scope of the invention as defined by the appended claims. [0035]

Claims (17)

What is claimed is:
1. A method for manufacturing a capacitor of a semiconductor device, the method comprising the steps of:
forming a first electrode on a semiconductor substrate;
forming a dielectric layer on the first electrode;
forming a second electrode on the dielectric layer;
first annealing the capacitor having the first electrode, the dielectric layer, and the second electrode; and
first annealing the capacitor having the first electrode, the dielectric layer, and the second electrode.
2. The method of claim 1, the step of first annealing the capacitor is performed under oxygen atmosphere.
3. The method of claim 1, the step of second annealing the capacitor is performed under vacuum.
4. The method of claim 1, further comprising the step of forming a buffer layer on the first electrode.
5. The method of claim 4, wherein the buffer layer is formed by rapid thermal nitridation (RTN) with a plasma of gases including one of nitrogen and oxygen.
6. The method of claim 5, wherein the gases including nitrogen includes a gas selected from the group consisting of NH3, N2O, and N2.
7. The method of claim 5, wherein the gases including oxygen includes a gas selected from the group consisting of N2O, O2, and a gas from a hydroxyl group.
8. The method of claim 4, wherein the buffer layer includes a layer formed from a material selected from the group consisting of Si3N4 and SiON.
9. The method of claim 1, wherein the first electrode includes a layer formed from a material selected from the group consisting of polysilcon, tantalum (Ta), titanium (Ti), platinum (Pt), molybdenum (Mo), tantalum (Ta) nitride, titanium (Ti) nitride, and molybdenum (Mo) nitride.
10. The method of claim 1, wherein the first electrode includes impurity doped polysilicon.
11. The method of claim 1, wherein the dielectric layer includes a layer formed from a material selected from the group consisting of silicon nitride, silicon oxide, tantalum oxide (Ta2O5), aluminum oxide (Al2O3), and titanium oxide (TiO2).
12. The method of claim 1, wherein the second electrode includes a layer formed from a material selected from the group consisting of polysilicon, tantalum (Ta), titanium (Ti), platinum (Pt), molybdenum (Mo), tantalum (Ta) nitride, titanium (Ti) nitride, and molybdenum (Mo) nitride.
13. The method of claim 1, wherein the step of the first annealing is performed using oxygen containing gas at a temperature of about 200° C. to about 500° C.
14. The method of claim 13, wherein the oxygen containing gas includes a gas selected from the group consisting of O2 gas, N2O gas, O3 gas, and mixtures thereof.
15. The method of claim 13, wherein the oxygen containing gas comprises oxygen of about 0.01% to about 100%.
16. The method of claim 1, wherein the step of the first annealing is performed in-situ or in a furnace.
17. The method of claim 1, wherein the step of the second annealing is performed at a temperature of about 300° C. to about 700° C.
US10/034,043 2001-08-14 2001-12-20 Method for manufacturing capacitor of semiconductor device having improved leakage current characteristics Expired - Lifetime US6599807B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2001-0049036A KR100532409B1 (en) 2001-08-14 2001-08-14 Method for manufacturing capacitor having improved leakage current characteristic at interface between dielectric layer and upper electrode
KR01-49036 2001-08-14

Publications (2)

Publication Number Publication Date
US20030036239A1 true US20030036239A1 (en) 2003-02-20
US6599807B2 US6599807B2 (en) 2003-07-29

Family

ID=19713196

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/034,043 Expired - Lifetime US6599807B2 (en) 2001-08-14 2001-12-20 Method for manufacturing capacitor of semiconductor device having improved leakage current characteristics

Country Status (2)

Country Link
US (1) US6599807B2 (en)
KR (1) KR100532409B1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1507285A2 (en) * 2003-08-13 2005-02-16 Samsung Electronics Co., Ltd. Capacitor of semiconductor device and memory device using the same
US20060118847A1 (en) * 2004-12-03 2006-06-08 Fujitsu Limited Semiconductor device and fabricating method thereof
EP1793416A2 (en) * 2005-11-30 2007-06-06 TDK Corporation Capacitor and method for manufacturing the same
US20130071989A1 (en) * 2011-09-21 2013-03-21 Elpida Memory, Inc. Single-sided non-noble metal electrode hybrid mim stack for dram devices
US9013002B1 (en) * 2011-12-02 2015-04-21 The United States Of America As Represented By The Administrator Of National Aeronautics And Space Administration Iridium interfacial stack (IRIS)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100639200B1 (en) * 2000-06-30 2006-10-31 주식회사 하이닉스반도체 Method for manufactruing capacitor in semiconductor memory device
US6451646B1 (en) * 2000-08-30 2002-09-17 Micron Technology, Inc. High-k dielectric materials and processes for manufacturing them
US7378719B2 (en) * 2000-12-20 2008-05-27 Micron Technology, Inc. Low leakage MIM capacitor
US6818500B2 (en) * 2002-05-03 2004-11-16 Micron Technology, Inc. Method of making a memory cell capacitor with Ta2O5 dielectric
KR100466310B1 (en) * 2002-11-13 2005-01-14 삼성전자주식회사 Method for manufacturing Metal-Insulator-Metal capacitor
US20050130448A1 (en) * 2003-12-15 2005-06-16 Applied Materials, Inc. Method of forming a silicon oxynitride layer
US7429538B2 (en) * 2005-06-27 2008-09-30 Applied Materials, Inc. Manufacturing method for two-step post nitridation annealing of plasma nitrided gate dielectric
US7964514B2 (en) 2006-03-02 2011-06-21 Applied Materials, Inc. Multiple nitrogen plasma treatments for thin SiON dielectrics
US7601604B2 (en) * 2006-10-12 2009-10-13 Atmel Corporation Method for fabricating conducting plates for a high-Q MIM capacitor
US8395053B2 (en) * 2007-06-27 2013-03-12 Stats Chippac Ltd. Circuit system with circuit element and reference plane
KR20100050788A (en) * 2008-11-06 2010-05-14 삼성전자주식회사 Method of forming semiconductor device

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5468684A (en) * 1991-12-13 1995-11-21 Symetrix Corporation Integrated circuit with layered superlattice material and method of fabricating same
US5566045A (en) * 1994-08-01 1996-10-15 Texas Instruments, Inc. High-dielectric-constant material electrodes comprising thin platinum layers
US5489548A (en) * 1994-08-01 1996-02-06 Texas Instruments Incorporated Method of forming high-dielectric-constant material electrodes comprising sidewall spacers
JP3587004B2 (en) * 1996-11-05 2004-11-10 ソニー株式会社 Capacitor structure of semiconductor memory cell and method of manufacturing the same
KR100268415B1 (en) * 1997-10-01 2000-10-16 윤종용 Capacitor Manufacturing Method of Semiconductor Memory Device
KR100324591B1 (en) * 1998-12-24 2002-04-17 박종섭 Method for forming capacitor by using TiAIN layer as diffusion barrier of top electrode
JP3495955B2 (en) * 1999-03-26 2004-02-09 シャープ株式会社 Semiconductor memory device and method of manufacturing the same
KR100358066B1 (en) * 1999-06-25 2002-10-25 주식회사 하이닉스반도체 Method of manufacturing a capacitor in a semiconductor device
KR100347547B1 (en) * 1999-07-30 2002-08-07 주식회사 하이닉스반도체 Method of manufacturing a capacitor in a semiconductor device
US6281543B1 (en) * 1999-08-31 2001-08-28 Micron Technology, Inc. Double layer electrode and barrier system on hemispherical grain silicon for use with high dielectric constant materials and methods for fabricating the same
US6348420B1 (en) * 1999-12-23 2002-02-19 Asm America, Inc. Situ dielectric stacks
KR100353804B1 (en) * 1999-12-28 2002-09-26 주식회사 하이닉스반도체 A method for forming ferroelectric capacitor in semiconductor device
US7378719B2 (en) * 2000-12-20 2008-05-27 Micron Technology, Inc. Low leakage MIM capacitor

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1507285A2 (en) * 2003-08-13 2005-02-16 Samsung Electronics Co., Ltd. Capacitor of semiconductor device and memory device using the same
US20050082595A1 (en) * 2003-08-13 2005-04-21 Samsung Electronics Co., Ltd. Capacitor of a semiconductor device and memory device using the same
EP1507285A3 (en) * 2003-08-13 2006-05-31 Samsung Electronics Co., Ltd. Capacitor of semiconductor device and memory device using the same
US7084482B2 (en) 2003-08-13 2006-08-01 Samsung Electronics Co., Ltd. Capacitor of a semiconductor device and memory device using the same
US20060118847A1 (en) * 2004-12-03 2006-06-08 Fujitsu Limited Semiconductor device and fabricating method thereof
US7892916B2 (en) * 2004-12-03 2011-02-22 Fujitsu Semiconductor Limited Semiconductor device and fabricating method thereof
EP1793416A2 (en) * 2005-11-30 2007-06-06 TDK Corporation Capacitor and method for manufacturing the same
EP1793416A3 (en) * 2005-11-30 2009-09-30 TDK Corporation Capacitor and method for manufacturing the same
EP2772954A3 (en) * 2005-11-30 2014-09-10 TDK Corporation Capacitor and method for manufacturing the same
US20130071989A1 (en) * 2011-09-21 2013-03-21 Elpida Memory, Inc. Single-sided non-noble metal electrode hybrid mim stack for dram devices
US8853049B2 (en) * 2011-09-21 2014-10-07 Intermolecular, Inc. Single-sided non-noble metal electrode hybrid MIM stack for DRAM devices
US9013002B1 (en) * 2011-12-02 2015-04-21 The United States Of America As Represented By The Administrator Of National Aeronautics And Space Administration Iridium interfacial stack (IRIS)

Also Published As

Publication number Publication date
US6599807B2 (en) 2003-07-29
KR100532409B1 (en) 2005-11-30
KR20030015000A (en) 2003-02-20

Similar Documents

Publication Publication Date Title
US5780115A (en) Methods for fabricating electrode structures including oxygen and nitrogen plasma treatments
US6599807B2 (en) Method for manufacturing capacitor of semiconductor device having improved leakage current characteristics
JP3202893B2 (en) Method for producing tantalum oxide thin film by low temperature ozone plasma annealing
US5578848A (en) Ultra thin dielectric for electronic devices and method of making same
US6201276B1 (en) Method of fabricating semiconductor devices utilizing in situ passivation of dielectric thin films
JP5650185B2 (en) Integrated circuit device comprising discrete elements or semiconductor devices comprising dielectric material
KR100258979B1 (en) Method for manufacturing capacitor of semiconductor by heat treatment of dieledtric layer under hydrogen ambitent
US6368909B2 (en) Methods of fabricating integrated circuit ferroelectric capacitors including tensile stress applying layers on the upper electrode thereof
US20010021589A1 (en) Method to form silicates as high dielectric constant materials
KR20010021015A (en) Methods of fabricating an integrated circuit device with composite oxide dielectric
JP3189813B2 (en) Method for manufacturing semiconductor device
JPH06151751A (en) Semiconductor integrated circuit device and manufacture thereof
US6818500B2 (en) Method of making a memory cell capacitor with Ta2O5 dielectric
US6143598A (en) Method of fabrication of low leakage capacitor
US6329237B1 (en) Method of manufacturing a capacitor in a semiconductor device using a high dielectric tantalum oxide or barium strontium titanate material that is treated in an ozone plasma
KR100190025B1 (en) Capacitor fabrication method of semiconductor device
US6576964B1 (en) Dielectric layer for a semiconductor device having less current leakage and increased capacitance
US20010023977A1 (en) Semiconductor device and method for fabricating the same
KR100307627B1 (en) Fabrication method for capacitor of semiconductor device
US20020047148A1 (en) Methods of manufacturing integrated circuit capacitors having ruthenium upper electrodes and capacitors formed thereby
JP3302917B2 (en) Method for manufacturing semiconductor device
KR19980050122A (en) Method for manufacturing capacitor of semiconductor device
JPH07211791A (en) Semiconductor integrated circuit device and its manufacture

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIM, JAE-SOON;LEE, SEUNG-HWAN;CHOI, HAN-MEI;AND OTHERS;REEL/FRAME:012433/0183

Effective date: 20011112

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12