US20030036242A1 - Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions - Google Patents
Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions Download PDFInfo
- Publication number
- US20030036242A1 US20030036242A1 US09/932,236 US93223601A US2003036242A1 US 20030036242 A1 US20030036242 A1 US 20030036242A1 US 93223601 A US93223601 A US 93223601A US 2003036242 A1 US2003036242 A1 US 2003036242A1
- Authority
- US
- United States
- Prior art keywords
- metal
- precursor
- consists essentially
- released
- elemental
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/60—Electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System
- H01L21/28556—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System by chemical means, e.g. CVD, LPCVD, PECVD, laser CVD
Definitions
- the invention pertains to methods of forming metal-comprising materials, such as, for example, capacitor electrodes.
- the invention also pertains to capacitor constructions.
- Capacitor constructions are utilized in numerous semiconductor structures, such as, for example, memory arrays.
- An exemplary memory array is a dynamic random access memory (DRAM) array, with individual DRAM cells of the array comprising a capacitor and a transistor.
- DRAM dynamic random access memory
- Capacitor constructions comprise a first conductive capacitor electrode and a second conductive capacitor electrode, separated by a dielectric material.
- compositions suitable for utilization as capacitor electrodes are metals, such as, for example, platinum, rhodium, iridium, ruthenium, etc.
- the metals can be deposited by exposing a metallo-organic precursor material to an oxidizing ambient (such as, for example, an ambient O 2 , O 3 , and/or N 2 O) to break down the precursor and release the metal.
- the released metal can then deposit on a substrate to form a metal film which is ultimately incorporated into a capacitor device as a capacitor electrode.
- a difficulty which can occur during oxidation of the metallo-organic precursors is that materials associated with a semiconductor substrate are exposed to the oxidizing conditions, and can themselves become oxidized or otherwise degraded during the degradation of the metallo-organic precursors. Accordingly, it would be desirable to develop alternative methods for formation of metallic materials on semiconductor substrates, other than the oxidation of metallo-organic precursors.
- the invention encompasses a method of forming a metal-comprising mass for a semiconductor construction.
- a semiconductor substrate is provided, and a metallo-organic precursor is provided proximate the substrate.
- the precursor is exposed to a reducing atmosphere to release metal from the precursor, and subsequently the released metal is deposited over the semiconductor substrate.
- the invention encompasses an embodiment of forming a metal-comprising mass for a semiconductor construction wherein a metal-comprising precursor is exposed to ammonia to release metal from the precursor, and subsequently the release metal is deposited over a semiconductor substrate.
- the invention encompasses methodology for forming capacitor electrodes wherein a metal-comprising precursor is exposed to a reducing ambient to deposit a metal-comprising mass which ultimately is incorporated into a capacitor construction as a capacitor electrode.
- the invention also includes capacitor constructions.
- FIGURE is a diagrammatic, cross-sectional view of a semiconductor wafer fragment illustrating an embodiment of the present invention.
- Fragment 10 includes a substrate 12 , which can comprise, for example, monocrystalline silicon.
- substrate 12 can comprise, for example, monocrystalline silicon.
- semiconductor substrate and “semiconductor substrate” are defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials).
- substrate refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.
- An insulative material 14 is formed over substrate 12 , and can comprise, for example, borophosphosilicate glass (BPSG) and/or silicon dioxide.
- An opening extends through insulative material 14 and to substrate 12 , and a diffusion region 16 is formed within substrate 12 at a base of such opening.
- Diffusion region 16 can be either n-type conductivity doped or p-type conductivity doped. Diffusion region 16 can be considered as an exemplary embodiment of an electrical node supported by substrate 12 .
- a series of conductive materials are formed within the opening in mass 14 , and extending above diffusion region 16 .
- Such conductive materials include a mass 18 of conductively-doped silicon, such as, for example, n-type or p-type doped polycrystalline silicon.
- the conductive materials also include a layer 20 of metal silicide, and a layer 22 comprising metal or metal nitride. It is noted that other conductive materials can be used either alternatively, or in addition to the materials 18 , 20 and 22 illustrated in the figure.
- material 18 can be replaced by a conductive metal plug, such as, for example, a titanium plug or a tungsten plug.
- a layer of metal-silicide can be provided between diffusion region 16 and silicon-containing layer 18 , with exemplary metal suicides comprising titanium silicide or tungsten silicide.
- Layers 18 , 20 and 22 can be formed by conventional methods.
- layer 22 can comprise, consist of, or consist essentially of, one or more of titanium nitride, tungsten nitride, tantalum nitride, elemental titanium, elemental tantalum or elemental tungsten; and layer 20 can comprise, consist of, or consist essentially of, titanium silicide or tungsten silicide. Layers 20 and 22 function as diffusion and/or oxidation barriers.
- a metal-containing mass 24 is formed over conductive layer 22 , and in the shown embodiment is in physical contact with layer 22 .
- mass 24 is formed by exposing a metallo-organic precursor to a reducing atmosphere to release metal from the precursor, and subsequently the released metal is deposited to form mass 24 .
- mass 24 is patterned into a rectangular block. Such can be accomplished by, for example, photolithographic processing and an appropriate etch after deposition of the released metal. Appropriate photolithographic processing and etching conditions will be recognized by persons of ordinary skill in the art.
- Mass 24 can comprise, consist essentially of, or consist of one or more of ruthenium, rhodium, iridium, cobalt, palladium, nickel or platinum.
- mass 24 will consist of, or consist essentially of, ruthenium, and will be formed by exposing tricarbonyl-cyclohexadiene ruthenium precursor to a reducing ambient comprising one or more of ammonia (NH 3 ), diatomic hydrogen (H 2 ), or plasma-activated hydrogen species.
- the reducing atmosphere can, in particular embodiments, consist of, or consist essentially of, one or more of ammonia, diatomic hydrogen or plasma-activated hydrogen species.
- tricarbonyl-cyclohexadiene ruthenium precursor is exposed to ammonia at a temperature of 210° C., and a pressure of 4 torr for a duration of 120 seconds, to deposit mass 24 to a thickness of about 450 ⁇ .
- the utilization of reducing conditions in embodiments of the present invention can avoid oxidation of the materials of layer 22 , and accordingly maintain the desired conductive characteristics of layer 22 during formation of mass 24 .
- a further advantage of utilizing reducing conditions in methodology of the present invention is that many metallo-organic precursor materials contain oxygen, which can be released during chemical degradation of the precursor materials. The released oxygen can oxidize substrate materials.
- utilization of a reducing atmosphere can essentially scavenge the oxygen before it deleteriously reacts with a substrate material.
- NH 3 can be utilized to essentially scavenge oxygen.
- a reason that reducing conditions have not previously been utilized for forming conductive masses in semiconductor constructions is that there is a concern that carbon from a metallo-organic precursor will deposit within a conductive metal mass formed from the precursor unless the precursor is exposed to oxidizing conditions.
- carbon incorporation is less problematic in particular semiconductor fabrication applications than is oxidation of materials associated with a semiconductor device. For instance, in the embodiment described with reference to the Figure, it can be highly desirable to maintain the conductive characteristics of layer 22 , and of less concern is elimination of carbon from mass 24 .
- mass 24 utilization of reducing conditions to form mass 24 is preferred relative to utilization of oxidizing conditions, even if such causes an increase in carbon incorporation within mass 24 relative to that which would occur with utilization of oxidizing conditions.
- an analysis of a mass 24 formed by exposing tricarbonyl-cyclohexadiene ruthenium precursor to ammonia has shown that there is very little carbon incorporation within such mass. Accordingly, in particular embodiments of the present invention, oxidation of layer 22 can be avoided, and also carbon incorporation within mass 24 can be avoided. Such can be preferred embodiments of the present invention, but it is to be understood that the invention can also encompass embodiments wherein carbon incorporation occurs within mass 24 .
- Mass 24 can, particular embodiments, comprises multiple metals formed from one or more precursors.
- the multiple metals can include one or more of ruthenium, rhodium, iridium, cobalt, palladium, nickel or platinum.
- mass 24 does not consist solely of platinum.
- mass 24 can comprise platinum in combination with other metals.
- mass 24 be formed from at least one precursor that comprises a metal other than platinum; but such at least one precursor can be utilized in combination with other precursors that do comprise platinum.
- Dielectric material 26 can comprise silicon dioxide and/or silicon nitride. Additionally, or alternatively, dielectric material 26 can comprise a so-called high-k material, such as, for example, Ta 2 O 5 .
- Capacitor electrode 28 can comprise metal and/or conductively-doped silicon. If electrode 28 comprises metal, such can be formed utilizing a reducing atmosphere as was described previously for formation of mass 24 . Alternatively, electrode 28 can be formed by exposing a metallo-organic precursor to an oxidizing atmosphere. In preferred embodiments of the invention, dielectric material 26 can comprise a high-k material, and electrode 28 is formed by exposing a metallo-organic precursor to oxidizing conditions. The oxidizing conditions can cure oxide deficiencies that can otherwise exist in a high-k material.
- the high-k material comprises Ta 2 O 5
- Such tantalum-rich regions will lack the desired dielectric characteristics of the high-k material. Exposure of the tantalum-rich regions to oxidizing conditions can convert such regions to Ta 2 O 5 , and accordingly improve the dielectric properties associated with the regions.
- Second capacitor electrode 28 can comprise, consist of, or consist essentially of ruthenium, rhodium, iridium, cobalt, palladium, nickel or platinum; and can comprise an identical metal to that utilized in mass 24 , or a different metal than that utilized in mass 24 .
- mass 24 will be formed by exposing a metallo-organic precursor to a reducing environment, and will constitute a first capacitor electrode; and mass 28 will be formed by exposing the same metallo-organic precursor, or a different metallo-organic precursor, to an oxidizing atmosphere, and will constitute a second capacitor electrode.
- the masses 24 , 26 and 28 of the Figure together define at least a portion of a capacitor construction.
- Such capacitor construction can be incorporated into various semiconductor devices, such as, for example, a DRAM cell.
- a DRAM cell In embodiments in which the capacitor construction is incorporated into a DRAM cell, there will typically be a transistor gate (not shown) utilizing diffusion region 16 as a source/drain region, and accordingly electrically connected to mass 24 though diffusion region 16 .
- mass 24 can be considered a storage node of a capacitor construction.
Abstract
The invention includes a method of forming a metal-comprising mass for a semiconductor construction. A semiconductor substrate is provided, and a metallo-organic precursor is provided proximate the substrate. The precursor is exposed to a reducing atmosphere to release metal from the precursor, and subsequently the released metal is deposited over the semiconductor substrate. The invention also includes capacitor constructions, and methods of forming capacitor constructions.
Description
- The invention pertains to methods of forming metal-comprising materials, such as, for example, capacitor electrodes. The invention also pertains to capacitor constructions.
- Capacitor constructions are utilized in numerous semiconductor structures, such as, for example, memory arrays. An exemplary memory array is a dynamic random access memory (DRAM) array, with individual DRAM cells of the array comprising a capacitor and a transistor.
- Capacitor constructions comprise a first conductive capacitor electrode and a second conductive capacitor electrode, separated by a dielectric material. Among the compositions suitable for utilization as capacitor electrodes are metals, such as, for example, platinum, rhodium, iridium, ruthenium, etc. The metals can be deposited by exposing a metallo-organic precursor material to an oxidizing ambient (such as, for example, an ambient O2, O3, and/or N2O) to break down the precursor and release the metal. The released metal can then deposit on a substrate to form a metal film which is ultimately incorporated into a capacitor device as a capacitor electrode.
- A difficulty which can occur during oxidation of the metallo-organic precursors is that materials associated with a semiconductor substrate are exposed to the oxidizing conditions, and can themselves become oxidized or otherwise degraded during the degradation of the metallo-organic precursors. Accordingly, it would be desirable to develop alternative methods for formation of metallic materials on semiconductor substrates, other than the oxidation of metallo-organic precursors.
- In one aspect, the invention encompasses a method of forming a metal-comprising mass for a semiconductor construction. A semiconductor substrate is provided, and a metallo-organic precursor is provided proximate the substrate. The precursor is exposed to a reducing atmosphere to release metal from the precursor, and subsequently the released metal is deposited over the semiconductor substrate.
- In another aspect, the invention encompasses an embodiment of forming a metal-comprising mass for a semiconductor construction wherein a metal-comprising precursor is exposed to ammonia to release metal from the precursor, and subsequently the release metal is deposited over a semiconductor substrate.
- In another aspect, the invention encompasses methodology for forming capacitor electrodes wherein a metal-comprising precursor is exposed to a reducing ambient to deposit a metal-comprising mass which ultimately is incorporated into a capacitor construction as a capacitor electrode.
- The invention also includes capacitor constructions.
- Preferred embodiments of the invention are described below with reference to the following accompanying drawing.
- The FIGURE is a diagrammatic, cross-sectional view of a semiconductor wafer fragment illustrating an embodiment of the present invention.
- An embodiment of the invention is described with reference to a
semiconductor wafer fragment 10 in the figure.Fragment 10 includes asubstrate 12, which can comprise, for example, monocrystalline silicon. To aid in interpretation of the claims that follow, the terms “semiconductive substrate” and “semiconductor substrate” are defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above. - An
insulative material 14 is formed oversubstrate 12, and can comprise, for example, borophosphosilicate glass (BPSG) and/or silicon dioxide. An opening extends throughinsulative material 14 and tosubstrate 12, and adiffusion region 16 is formed withinsubstrate 12 at a base of such opening.Diffusion region 16 can be either n-type conductivity doped or p-type conductivity doped.Diffusion region 16 can be considered as an exemplary embodiment of an electrical node supported bysubstrate 12. - A series of conductive materials are formed within the opening in
mass 14, and extending abovediffusion region 16. Such conductive materials include amass 18 of conductively-doped silicon, such as, for example, n-type or p-type doped polycrystalline silicon. The conductive materials also include alayer 20 of metal silicide, and alayer 22 comprising metal or metal nitride. It is noted that other conductive materials can be used either alternatively, or in addition to thematerials material 18 can be replaced by a conductive metal plug, such as, for example, a titanium plug or a tungsten plug. In other embodiments, a layer of metal-silicide can be provided betweendiffusion region 16 and silicon-containinglayer 18, with exemplary metal suicides comprising titanium silicide or tungsten silicide.Layers - In particular embodiments,
layer 22 can comprise, consist of, or consist essentially of, one or more of titanium nitride, tungsten nitride, tantalum nitride, elemental titanium, elemental tantalum or elemental tungsten; andlayer 20 can comprise, consist of, or consist essentially of, titanium silicide or tungsten silicide.Layers - A metal-containing
mass 24 is formed overconductive layer 22, and in the shown embodiment is in physical contact withlayer 22. In accordance with methodology of the present invention,mass 24 is formed by exposing a metallo-organic precursor to a reducing atmosphere to release metal from the precursor, and subsequently the released metal is deposited to formmass 24. In the shown embodiment,mass 24 is patterned into a rectangular block. Such can be accomplished by, for example, photolithographic processing and an appropriate etch after deposition of the released metal. Appropriate photolithographic processing and etching conditions will be recognized by persons of ordinary skill in the art. -
Mass 24 can comprise, consist essentially of, or consist of one or more of ruthenium, rhodium, iridium, cobalt, palladium, nickel or platinum. In a particular embodiment,mass 24 will consist of, or consist essentially of, ruthenium, and will be formed by exposing tricarbonyl-cyclohexadiene ruthenium precursor to a reducing ambient comprising one or more of ammonia (NH3), diatomic hydrogen (H2), or plasma-activated hydrogen species. The reducing atmosphere can, in particular embodiments, consist of, or consist essentially of, one or more of ammonia, diatomic hydrogen or plasma-activated hydrogen species. In an exemplary embodiment, tricarbonyl-cyclohexadiene ruthenium precursor is exposed to ammonia at a temperature of 210° C., and a pressure of 4 torr for a duration of 120 seconds, to depositmass 24 to a thickness of about 450 Å. - Prior art methodologies have existed wherein a metal-containing mass is formed over a layer identical to the above-described
layer 22 by exposing a metallo-organic material to oxidizing conditions. However, a problem with such prior art processes is that the oxidizing conditions can oxidize various components oflayer 22 to reduce the conductivity of such layer. For instance, iflayer 22 comprises titanium, tantalum or tungsten, the exposure of such layer to oxidizing conditions can form oxides of titanium, tungsten or tantalum. Such oxides are electrically insulative, and accordingly the desired conductive characteristics oflayer 22 are compromised, or in some cases even entirely lost, which can render devices subsequently formed fromlayer 22 to be inoperable. In contrast, the utilization of reducing conditions in embodiments of the present invention can avoid oxidation of the materials oflayer 22, and accordingly maintain the desired conductive characteristics oflayer 22 during formation ofmass 24. A further advantage of utilizing reducing conditions in methodology of the present invention is that many metallo-organic precursor materials contain oxygen, which can be released during chemical degradation of the precursor materials. The released oxygen can oxidize substrate materials. However, utilization of a reducing atmosphere can essentially scavenge the oxygen before it deleteriously reacts with a substrate material. For instance, in particular embodiments of the present invention, NH3 can be utilized to essentially scavenge oxygen. - A reason that reducing conditions have not previously been utilized for forming conductive masses in semiconductor constructions is that there is a concern that carbon from a metallo-organic precursor will deposit within a conductive metal mass formed from the precursor unless the precursor is exposed to oxidizing conditions. In one aspect of the present invention, it is recognized that carbon incorporation is less problematic in particular semiconductor fabrication applications than is oxidation of materials associated with a semiconductor device. For instance, in the embodiment described with reference to the Figure, it can be highly desirable to maintain the conductive characteristics of
layer 22, and of less concern is elimination of carbon frommass 24. Accordingly, utilization of reducing conditions to formmass 24 is preferred relative to utilization of oxidizing conditions, even if such causes an increase in carbon incorporation withinmass 24 relative to that which would occur with utilization of oxidizing conditions. However, an analysis of amass 24 formed by exposing tricarbonyl-cyclohexadiene ruthenium precursor to ammonia has shown that there is very little carbon incorporation within such mass. Accordingly, in particular embodiments of the present invention, oxidation oflayer 22 can be avoided, and also carbon incorporation withinmass 24 can be avoided. Such can be preferred embodiments of the present invention, but it is to be understood that the invention can also encompass embodiments wherein carbon incorporation occurs withinmass 24. -
Mass 24 can, particular embodiments, comprises multiple metals formed from one or more precursors. The multiple metals can include one or more of ruthenium, rhodium, iridium, cobalt, palladium, nickel or platinum. In some aspects of the invention, it can be desired thatmass 24 does not consist solely of platinum. However, in such aspects,mass 24 can comprise platinum in combination with other metals. Accordingly, it can be desired thatmass 24 be formed from at least one precursor that comprises a metal other than platinum; but such at least one precursor can be utilized in combination with other precursors that do comprise platinum. - After formation of
mass 24, adielectric material 26 is provided over the mass.Dielectric material 26 can comprise silicon dioxide and/or silicon nitride. Additionally, or alternatively,dielectric material 26 can comprise a so-called high-k material, such as, for example, Ta2O5. - After formation of
dielectric material 26, asecond capacitor electrode 28 is formed overdielectric material 26.Capacitor electrode 28 can comprise metal and/or conductively-doped silicon. Ifelectrode 28 comprises metal, such can be formed utilizing a reducing atmosphere as was described previously for formation ofmass 24. Alternatively,electrode 28 can be formed by exposing a metallo-organic precursor to an oxidizing atmosphere. In preferred embodiments of the invention,dielectric material 26 can comprise a high-k material, andelectrode 28 is formed by exposing a metallo-organic precursor to oxidizing conditions. The oxidizing conditions can cure oxide deficiencies that can otherwise exist in a high-k material. For instance, if the high-k material comprises Ta2O5, there can be regions in the material which have an excess of tantalum relative to the amount of oxygen so that the material is tantalum-rich (i.e., so that there is more tantalum than should be present in the stoichiometric relationship Ta2O5). Such tantalum-rich regions will lack the desired dielectric characteristics of the high-k material. Exposure of the tantalum-rich regions to oxidizing conditions can convert such regions to Ta2O5, and accordingly improve the dielectric properties associated with the regions. -
Second capacitor electrode 28 can comprise, consist of, or consist essentially of ruthenium, rhodium, iridium, cobalt, palladium, nickel or platinum; and can comprise an identical metal to that utilized inmass 24, or a different metal than that utilized inmass 24. In particular preferred embodiments,mass 24 will be formed by exposing a metallo-organic precursor to a reducing environment, and will constitute a first capacitor electrode; andmass 28 will be formed by exposing the same metallo-organic precursor, or a different metallo-organic precursor, to an oxidizing atmosphere, and will constitute a second capacitor electrode. - The
masses diffusion region 16 as a source/drain region, and accordingly electrically connected tomass 24 thoughdiffusion region 16. In such embodiments,mass 24 can be considered a storage node of a capacitor construction. - In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Claims (41)
1. A method of forming a metal-comprising mass for a semiconductor construction, comprising:
providing a semiconductor substrate;
providing one or more metallo-organic precursors proximate the substrate, at least one of the one or more precursors not comprising platinum;
exposing the one or more precursors to a reducing atmosphere to release metal from the one or more precursors; and
depositing the released metal over the semiconductor substrate to form a metal-comprising mass on the semiconductor substrate.
2. The method of claim 1 wherein the substrate comprises an upper surface consisting of one or more of TiN, elemental Ti, WN, elemental W, TaN and elemental Ta; and wherein the upper surface is exposed to the reducing atmosphere during formation of the metal-comprising mass.
3. The method of claim 1 wherein the substrate comprises an oxidizable upper surface; and wherein the metal-comprising mass is formed physically against the upper surface; the oxidizable upper surface being exposed to the reducing atmosphere during the release of at least some of the metal.
4. The method of claim 1 wherein the substrate comprises an upper surface consisting of one or more of TiN, elemental Ti, WN, elemental W, TaN and elemental Ta; and wherein the metal-comprising mass is formed physically against the upper surface.
5. The method of claim 1 wherein the one or more precursors comprise ruthenium, and wherein the released metal consists essentially of ruthenium.
6. The method of claim 1 wherein the one or more precursors comprise rhodium, and wherein the released metal consists essentially of rhodium.
7. The method of claim 1 wherein the one or more precursors comprise iridium, and wherein the released metal consists essentially of iridium.
8. The method of claim 1 wherein the one or more precursors comprise cobalt, and wherein the released metal consists essentially of cobalt.
9. The method of claim 1 wherein the one or more precursors comprise palladium, and wherein the released metal consists essentially of palladium.
10. The method of claim 1 wherein the one or more precursors comprise nickel, and wherein the released metal consists essentially of nickel.
11. The method of claim 1 wherein the one or more precursors comprise tricarbonyl-cyclohexadiene ruthenium.
12. The method of claim 1 wherein the reducing atmosphere comprises NH3.
13. The method of claim 1 wherein the reducing atmosphere comprises activated hydrogen.
14. The method of claim 1 wherein the reducing atmosphere comprises H2.
15. A method of forming a metal-comprising mass for a semiconductor construction, comprising:
providing a semiconductor substrate;
providing a metal-comprising precursor proximate the substrate;
exposing the metal-comprising precursor to NH3 to release metal from the precursor; and
depositing the released metal over the semiconductor substrate to form the metal-comprising mass.
16. The method of claim 15 wherein the exposing comprises exposing the precursor comprises to an atmosphere consisting of NH3 to release the metal from the precursor.
17. The method of claim 15 wherein the precursor comprises ruthenium, and wherein the released metal consists essentially of ruthenium.
18. The method of claim 15 wherein the precursor comprises rhodium, and wherein the released metal consists essentially of rhodium.
19. The method of claim 15 wherein the precursor comprises iridium, and wherein the released metal consists essentially of iridium.
20. The method of claim 15 wherein the precursor comprises cobalt, and wherein the released metal consists essentially of cobalt.
21. The method of claim 15 wherein the precursor comprises palladium, and wherein the released metal consists essentially of palladium.
22. The method of claim 15 wherein the precursor comprises platinum, and wherein the released metal consists essentially of platinum.
23. The method of claim 15 wherein the precursor comprises nickel, and wherein the released metal consists essentially of nickel.
24. A method of forming a capacitor, comprising:
providing a semiconductor substrate having an electrical node supported thereby;
forming an electrical interconnect in electrical contact with the node, the electrical interconnect comprising conductively-doped silicon;
forming a conductive material over the electrical interconnect, the conductive material comprising one or more of TiN, WN, TaN, elemental Ta, elemental Ti and elemental W;
providing a metallo-organic precursor proximate the conductive material;
exposing the precursor to a reducing atmosphere to release metal from the precursor;
depositing the released metal over the conductive material to form a first capacitor electrode;
forming a dielectric material over the first capacitor electrode; and
forming a second capacitor electrode over the dielectric material.
25. The method of claim 24 wherein the precursor comprises ruthenium, and wherein the released metal consists essentially of ruthenium.
26. The method of claim 24 wherein the precursor comprises rhodium, and wherein the released metal consists essentially of rhodium.
27. The method of claim 24 wherein the precursor comprises iridium, and wherein the released metal consists essentially of iridium.
28. The method of claim 24 wherein the precursor comprises cobalt, and wherein the released metal consists essentially of cobalt.
29. The method of claim 24 wherein the precursor comprises palladium, and wherein the released metal consists essentially of palladium.
30. The method of claim 24 wherein the precursor comprises platinum, and wherein the released metal consists essentially of platinum.
31. The method of claim 24 wherein the precursor comprises nickel, and wherein the released metal consists essentially of nickel.
32. The method of claim 24 wherein the precursor comprises tricarbonyl-cyclohexadiene ruthenium.
33. The method of claim 24 wherein the reducing atmosphere comprises NH3.
34. The method of claim 24 wherein the reducing atmosphere comprises activated hydrogen.
35. The method of claim 24 wherein the reducing atmosphere comprises H2.
36. The method of claim 24 wherein the conductive material consists of one or more of TiN, elemental Ti, WN, elemental W, TaN and elemental Ta.
37. The method of claim 24 wherein the second capacitor electrode comprises conductively-doped silicon.
38. The method of claim 24 wherein the second capacitor electrode comprises metal; and wherein the forming the second capacitor electrode comprises exposing a metal-comprising precursor to a reducing atmosphere.
39. The method of claim 24 wherein the second capacitor electrode comprises metal; and wherein the forming the second capacitor electrode comprises exposing a metal-comprising precursor to an oxidizing atmosphere.
40. The method of claim 24 wherein the second capacitor electrode comprises metal; wherein the dielectric material comprises an oxide; and wherein the forming the second capacitor electrode comprises exposing a metal-comprising precursor to an oxidizing atmosphere.
41. The method of claim 24 wherein the second capacitor electrode comprises metal; wherein the dielectric material comprises an Ta2O5; and wherein the forming the second capacitor electrode comprises exposing a metal-comprising precursor to an oxidizing atmosphere comprising one or more of N2O, O2 and O3.
Priority Applications (16)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/932,236 US20030036242A1 (en) | 2001-08-16 | 2001-08-16 | Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions |
US10/140,608 US20030036210A1 (en) | 2001-08-16 | 2002-05-07 | Methods of forming capacitor constructions |
DE60219635T DE60219635T2 (en) | 2001-08-16 | 2002-08-15 | Methods for the production of capacitor electrodes and condenser constructions |
SG200601021-9A SG146440A1 (en) | 2001-08-16 | 2002-08-15 | Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions |
JP2003522151A JP2005526377A (en) | 2001-08-16 | 2002-08-15 | Metal-containing material, capacitor electrode forming method, and capacitor structure |
AU2002327474A AU2002327474A1 (en) | 2001-08-16 | 2002-08-15 | Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions |
KR1020047002076A KR100627503B1 (en) | 2001-08-16 | 2002-08-15 | Methods of Forming Metal-Comprising Materials And Capacitor Electrodes and Capacitor Constructions |
CNB028160576A CN100521086C (en) | 2001-08-16 | 2002-08-15 | Methods of forming metal-comprising materials and capacitor electrodes, and capacitor constructions |
KR1020067006025A KR100632614B1 (en) | 2001-08-16 | 2002-08-15 | Methods of Forming Metal-Comprising Materials And Capacitor Electrodes and Capacitor Constructions |
EP02763466A EP1417701B1 (en) | 2001-08-16 | 2002-08-15 | Methods of forming capacitor electrodes and capacitor constructions |
AT02763466T ATE360260T1 (en) | 2001-08-16 | 2002-08-15 | METHODS OF MAKING CAPACITOR ELECTRODES AND CAPACITOR CONSTRUCTIONS |
PCT/US2002/026191 WO2003017341A2 (en) | 2001-08-16 | 2002-08-15 | Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions |
TW091118530A TW559982B (en) | 2001-08-16 | 2002-08-16 | Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions |
US10/778,795 US6924195B2 (en) | 2001-08-16 | 2004-02-12 | Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions |
US10/931,559 US7354842B2 (en) | 2001-08-16 | 2004-08-31 | Methods of forming conductive materials |
US11/209,080 US20060040414A1 (en) | 2001-08-16 | 2005-08-22 | Methods of forming conductive materials |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/932,236 US20030036242A1 (en) | 2001-08-16 | 2001-08-16 | Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions |
Related Child Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/140,608 Division US20030036210A1 (en) | 2001-08-16 | 2002-05-07 | Methods of forming capacitor constructions |
US10/931,559 Division US7354842B2 (en) | 2001-08-16 | 2004-08-31 | Methods of forming conductive materials |
US11/209,080 Division US20060040414A1 (en) | 2001-08-16 | 2005-08-22 | Methods of forming conductive materials |
Publications (1)
Publication Number | Publication Date |
---|---|
US20030036242A1 true US20030036242A1 (en) | 2003-02-20 |
Family
ID=25461998
Family Applications (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/932,236 Abandoned US20030036242A1 (en) | 2001-08-16 | 2001-08-16 | Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions |
US10/140,608 Abandoned US20030036210A1 (en) | 2001-08-16 | 2002-05-07 | Methods of forming capacitor constructions |
US10/778,795 Expired - Fee Related US6924195B2 (en) | 2001-08-16 | 2004-02-12 | Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions |
US10/931,559 Expired - Fee Related US7354842B2 (en) | 2001-08-16 | 2004-08-31 | Methods of forming conductive materials |
US11/209,080 Abandoned US20060040414A1 (en) | 2001-08-16 | 2005-08-22 | Methods of forming conductive materials |
Family Applications After (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/140,608 Abandoned US20030036210A1 (en) | 2001-08-16 | 2002-05-07 | Methods of forming capacitor constructions |
US10/778,795 Expired - Fee Related US6924195B2 (en) | 2001-08-16 | 2004-02-12 | Methods of forming metal-comprising materials and capacitor electrodes; and capacitor constructions |
US10/931,559 Expired - Fee Related US7354842B2 (en) | 2001-08-16 | 2004-08-31 | Methods of forming conductive materials |
US11/209,080 Abandoned US20060040414A1 (en) | 2001-08-16 | 2005-08-22 | Methods of forming conductive materials |
Country Status (11)
Country | Link |
---|---|
US (5) | US20030036242A1 (en) |
EP (1) | EP1417701B1 (en) |
JP (1) | JP2005526377A (en) |
KR (2) | KR100627503B1 (en) |
CN (1) | CN100521086C (en) |
AT (1) | ATE360260T1 (en) |
AU (1) | AU2002327474A1 (en) |
DE (1) | DE60219635T2 (en) |
SG (1) | SG146440A1 (en) |
TW (1) | TW559982B (en) |
WO (1) | WO2003017341A2 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6583021B2 (en) * | 2001-06-30 | 2003-06-24 | Hynix Semiconductor Inc. | Method of fabricating capacitor having hafnium oxide |
US6699768B2 (en) * | 2001-12-10 | 2004-03-02 | Hynix Semiconductor Inc. | Method for forming capacitor of semiconductor device |
US20050238808A1 (en) * | 2004-04-27 | 2005-10-27 | L'Air Liquide, Société Anonyme à Directoire et Conseil de Surveillance pour I'Etude et I'Exploita | Methods for producing ruthenium film and ruthenium oxide film |
US20070072415A1 (en) * | 2005-09-28 | 2007-03-29 | Tokyo Electron Limited | Method for integrating a ruthenium layer with bulk copper in copper metallization |
US7906175B2 (en) | 2007-02-21 | 2011-03-15 | Air Liquide Electronics U.S. Lp | Methods for forming a ruthenium-based film on a substrate |
US8859047B2 (en) | 2010-02-23 | 2014-10-14 | L'air Liquide, Societe Anonyme Pour L'etude Et L'exploitation Des Procedes Georges Claude | Use of ruthenium tetroxide as a precursor and reactant for thin film depositions |
US9613859B2 (en) | 2015-01-09 | 2017-04-04 | Applied Materials, Inc. | Direct deposition of nickel silicide nanowire |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100587686B1 (en) * | 2004-07-15 | 2006-06-08 | 삼성전자주식회사 | Method for forming TiN and method for manufacturing capacitor used the same |
US7720213B2 (en) | 2004-12-30 | 2010-05-18 | Alcatel Lucent | Parameter dependent ring tones |
WO2008034468A1 (en) * | 2006-09-22 | 2008-03-27 | L'air Liquide Societe Anonyme Pour L'etude Et L'exploitation Des Procedes Georges Claude | Method for the deposition of a ruthenium containing film |
Citations (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5130172A (en) * | 1988-10-21 | 1992-07-14 | The Regents Of The University Of California | Low temperature organometallic deposition of metals |
US5248636A (en) * | 1987-07-16 | 1993-09-28 | Texas Instruments Incorporated | Processing method using both a remotely generated plasma and an in-situ plasma with UV irradiation |
US5372849A (en) * | 1992-07-28 | 1994-12-13 | Minnesota Mining And Manufacturing Company | Chemical vapor deposition of iron, ruthenium, and osmium |
US5392189A (en) * | 1993-04-02 | 1995-02-21 | Micron Semiconductor, Inc. | Capacitor compatible with high dielectric constant materials having two independent insulative layers and the method for forming same |
US5817175A (en) * | 1995-07-25 | 1998-10-06 | Micron Technology, Inc. | Method of reducing carbon incorporation into films produced by chemical vapor deposition involving organometallic precursor compounds |
US6063705A (en) * | 1998-08-27 | 2000-05-16 | Micron Technology, Inc. | Precursor chemistries for chemical vapor deposition of ruthenium and ruthenium oxide |
US6074945A (en) * | 1998-08-27 | 2000-06-13 | Micron Technology, Inc. | Methods for preparing ruthenium metal films |
US6143191A (en) * | 1997-11-10 | 2000-11-07 | Advanced Technology Materials, Inc. | Method for etch fabrication of iridium-based electrode structures |
US6158610A (en) * | 1999-02-22 | 2000-12-12 | Kolvek; Scott Fenton | Two component fluid draining pan |
US6162712A (en) * | 1995-06-30 | 2000-12-19 | Advanced Technology Materials, Inc. | Platinum source compositions for chemical vapor deposition of platinum |
US6162172A (en) * | 1998-01-30 | 2000-12-19 | Edwards Lifesciences Corporation | Methods and apparatus for retracting tissue |
US6165834A (en) * | 1998-05-07 | 2000-12-26 | Micron Technology, Inc. | Method of forming capacitors, method of processing dielectric layers, method of forming a DRAM cell |
US6197628B1 (en) * | 1998-08-27 | 2001-03-06 | Micron Technology, Inc. | Ruthenium silicide diffusion barrier layers and methods of forming same |
US6284655B1 (en) * | 1998-09-03 | 2001-09-04 | Micron Technology, Inc. | Method for producing low carbon/oxygen conductive layers |
US6294425B1 (en) * | 1999-10-14 | 2001-09-25 | Samsung Electronics Co., Ltd. | Methods of forming integrated circuit capacitors by electroplating electrodes from seed layers |
US20010025976A1 (en) * | 1998-10-16 | 2001-10-04 | Lee Byoung-Taek | Method for manufacturing a capacitor of a semiconductor device |
US6313035B1 (en) * | 1996-05-31 | 2001-11-06 | Micron Technology, Inc. | Chemical vapor deposition using organometallic precursors |
US6323081B1 (en) * | 1998-09-03 | 2001-11-27 | Micron Technology, Inc. | Diffusion barrier layers and methods of forming same |
US6355492B1 (en) * | 1997-01-22 | 2002-03-12 | Sony Corporation | Process for the manufacturing of oxide electrodes for ferroelectric capacitor |
US20020043722A1 (en) * | 1997-01-24 | 2002-04-18 | Tetsuya Taguwa | Semiconductor device and method of manufacturing the same |
US20020056839A1 (en) * | 2000-11-11 | 2002-05-16 | Pt Plus Co. Ltd. | Method of crystallizing a silicon thin film and semiconductor device fabricated thereby |
US6394425B1 (en) * | 1999-05-06 | 2002-05-28 | Walbro Japan, Inc. | Carburetor with a rotary throttle valve |
US20020086108A1 (en) * | 2000-12-28 | 2002-07-04 | Haining Yang | Platinum-rhodium stack as an oxygen barrier |
US20020098686A1 (en) * | 2001-01-24 | 2002-07-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and fabrication process therefor |
US6429127B1 (en) * | 2000-06-08 | 2002-08-06 | Micron Technology, Inc. | Methods for forming rough ruthenium-containing layers and structures/methods using same |
US6492261B2 (en) * | 2000-12-30 | 2002-12-10 | Intel Corporation | Focused ion beam metal deposition |
US6515843B2 (en) * | 1995-03-27 | 2003-02-04 | Fujitsu Limited | Semiconductor capacitive device |
US20030025206A1 (en) * | 2001-07-31 | 2003-02-06 | Ammar Derraa | Boron-doped titanium nitride layer for high aspect ratio semiconductor devices |
US6518610B2 (en) * | 2001-02-20 | 2003-02-11 | Micron Technology, Inc. | Rhodium-rich oxygen barriers |
US6541067B1 (en) * | 1998-08-27 | 2003-04-01 | Micron Technology, Inc. | Solvated ruthenium precursors for direct liquid injection of ruthenium and ruthenium oxide and method of using same |
US6576546B2 (en) * | 1999-12-22 | 2003-06-10 | Texas Instruments Incorporated | Method of enhancing adhesion of a conductive barrier layer to an underlying conductive plug and contact for ferroelectric applications |
US6740585B2 (en) * | 2001-07-25 | 2004-05-25 | Applied Materials, Inc. | Barrier formation using novel sputter deposition method with PVD, CVD, or ALD |
US6780753B2 (en) * | 2002-05-31 | 2004-08-24 | Applied Materials Inc. | Airgap for semiconductor devices |
US6849122B1 (en) * | 2001-01-19 | 2005-02-01 | Novellus Systems, Inc. | Thin layer metal chemical vapor deposition |
US6946393B2 (en) * | 1998-09-03 | 2005-09-20 | Micron Technology, Inc. | Small grain size, conformal aluminum interconnects and method for their formation |
US6984591B1 (en) * | 2000-04-20 | 2006-01-10 | International Business Machines Corporation | Precursor source mixtures |
US20060009034A1 (en) * | 2000-06-28 | 2006-01-12 | Lai Ken K | Methods for depositing tungsten layers employing atomic layer deposition techniques |
US20060121733A1 (en) * | 2004-10-26 | 2006-06-08 | Kilpela Olli V | Selective formation of metal layers in an integrated circuit |
US20060128150A1 (en) * | 2004-12-10 | 2006-06-15 | Applied Materials, Inc. | Ruthenium as an underlayer for tungsten film deposition |
US20060220249A1 (en) * | 2005-03-31 | 2006-10-05 | Johnston Steven W | Nobel metal barrier and seed layer for semiconductors |
US20060261441A1 (en) * | 2005-05-23 | 2006-11-23 | Micron Technology, Inc. | Process for forming a low carbon, low resistance metal film during the manufacture of a semiconductor device and systems including same |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5403620A (en) * | 1992-10-13 | 1995-04-04 | Regents Of The University Of California | Catalysis in organometallic CVD of thin metal films |
KR100320364B1 (en) * | 1993-03-23 | 2002-04-22 | 가와사키 마이크로 엘렉트로닉스 가부시키가이샤 | Metal wiring and its formation method |
KR100362751B1 (en) * | 1994-01-19 | 2003-02-11 | 소니 가부시끼 가이샤 | Contact hole and method for forming the semiconductor device |
US5668040A (en) * | 1995-03-20 | 1997-09-16 | Lg Semicon Co., Ltd. | Method for forming a semiconductor device electrode which also serves as a diffusion barrier |
US5856236A (en) * | 1996-06-14 | 1999-01-05 | Micron Technology, Inc. | Method of depositing a smooth conformal aluminum film on a refractory metal nitride layer |
JPH1079483A (en) * | 1996-09-04 | 1998-03-24 | Oki Electric Ind Co Ltd | Manufacture of semiconductor device |
US6211034B1 (en) * | 1997-04-14 | 2001-04-03 | Texas Instruments Incorporated | Metal patterning with adhesive hardmask layer |
US6074943A (en) * | 1997-04-16 | 2000-06-13 | Texas Instruments Incorporated | Sidewalls for guiding the via etch |
US6182712B1 (en) * | 1997-07-21 | 2001-02-06 | Inhale Therapeutic Systems | Power filling apparatus and methods for their use |
DE19808069A1 (en) * | 1998-02-26 | 1999-09-02 | Bosch Gmbh Robert | Process for fixing a rotor winding |
US6286668B1 (en) * | 1998-05-19 | 2001-09-11 | Allen Moses | Flat article carrying case and storage system utilizing the same |
US6271131B1 (en) * | 1998-08-26 | 2001-08-07 | Micron Technology, Inc. | Methods for forming rhodium-containing layers such as platinum-rhodium barrier layers |
US6821845B1 (en) * | 1998-10-14 | 2004-11-23 | Hitachi, Ltd. | Semiconductor device and method for manufacturing the same |
US6358790B1 (en) * | 1999-01-13 | 2002-03-19 | Agere Systems Guardian Corp. | Method of making a capacitor |
EP1218928A1 (en) * | 1999-09-28 | 2002-07-03 | Symetrix Corporation | Integrated circuits with barrier layers and methods of fabricating same |
JP2001308288A (en) * | 2000-04-27 | 2001-11-02 | Sharp Corp | Manufacturing method of semiconductor device, and semiconductor device |
JP3826672B2 (en) * | 2000-05-12 | 2006-09-27 | トヨタ自動車株式会社 | Learning control device and method for fully closed position of accelerator |
EP1379127B1 (en) | 2000-09-28 | 2013-04-17 | Nanocyte Inc. | Methods, compositions and devices utilizing stinging cells/capsules for delivering a therapeutic or a cosmetic agent into a tissue |
US20060128160A1 (en) * | 2004-12-10 | 2006-06-15 | Yoo Woo S | Photoresist strip using solvent vapor |
-
2001
- 2001-08-16 US US09/932,236 patent/US20030036242A1/en not_active Abandoned
-
2002
- 2002-05-07 US US10/140,608 patent/US20030036210A1/en not_active Abandoned
- 2002-08-15 AU AU2002327474A patent/AU2002327474A1/en not_active Abandoned
- 2002-08-15 AT AT02763466T patent/ATE360260T1/en not_active IP Right Cessation
- 2002-08-15 SG SG200601021-9A patent/SG146440A1/en unknown
- 2002-08-15 CN CNB028160576A patent/CN100521086C/en not_active Expired - Fee Related
- 2002-08-15 JP JP2003522151A patent/JP2005526377A/en active Pending
- 2002-08-15 KR KR1020047002076A patent/KR100627503B1/en not_active IP Right Cessation
- 2002-08-15 KR KR1020067006025A patent/KR100632614B1/en not_active IP Right Cessation
- 2002-08-15 WO PCT/US2002/026191 patent/WO2003017341A2/en active IP Right Grant
- 2002-08-15 EP EP02763466A patent/EP1417701B1/en not_active Expired - Lifetime
- 2002-08-15 DE DE60219635T patent/DE60219635T2/en not_active Expired - Lifetime
- 2002-08-16 TW TW091118530A patent/TW559982B/en not_active IP Right Cessation
-
2004
- 2004-02-12 US US10/778,795 patent/US6924195B2/en not_active Expired - Fee Related
- 2004-08-31 US US10/931,559 patent/US7354842B2/en not_active Expired - Fee Related
-
2005
- 2005-08-22 US US11/209,080 patent/US20060040414A1/en not_active Abandoned
Patent Citations (46)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5248636A (en) * | 1987-07-16 | 1993-09-28 | Texas Instruments Incorporated | Processing method using both a remotely generated plasma and an in-situ plasma with UV irradiation |
US5130172A (en) * | 1988-10-21 | 1992-07-14 | The Regents Of The University Of California | Low temperature organometallic deposition of metals |
US5372849A (en) * | 1992-07-28 | 1994-12-13 | Minnesota Mining And Manufacturing Company | Chemical vapor deposition of iron, ruthenium, and osmium |
US5392189A (en) * | 1993-04-02 | 1995-02-21 | Micron Semiconductor, Inc. | Capacitor compatible with high dielectric constant materials having two independent insulative layers and the method for forming same |
US6495427B2 (en) * | 1993-04-02 | 2002-12-17 | Micron Technology, Inc. | Method for forming a capacitor compatible with high dielectric constant materials having two independent insulative layers |
US6515843B2 (en) * | 1995-03-27 | 2003-02-04 | Fujitsu Limited | Semiconductor capacitive device |
US6162712A (en) * | 1995-06-30 | 2000-12-19 | Advanced Technology Materials, Inc. | Platinum source compositions for chemical vapor deposition of platinum |
US5817175A (en) * | 1995-07-25 | 1998-10-06 | Micron Technology, Inc. | Method of reducing carbon incorporation into films produced by chemical vapor deposition involving organometallic precursor compounds |
US6313035B1 (en) * | 1996-05-31 | 2001-11-06 | Micron Technology, Inc. | Chemical vapor deposition using organometallic precursors |
US6355492B1 (en) * | 1997-01-22 | 2002-03-12 | Sony Corporation | Process for the manufacturing of oxide electrodes for ferroelectric capacitor |
US20020043722A1 (en) * | 1997-01-24 | 2002-04-18 | Tetsuya Taguwa | Semiconductor device and method of manufacturing the same |
US6143191A (en) * | 1997-11-10 | 2000-11-07 | Advanced Technology Materials, Inc. | Method for etch fabrication of iridium-based electrode structures |
US6162172A (en) * | 1998-01-30 | 2000-12-19 | Edwards Lifesciences Corporation | Methods and apparatus for retracting tissue |
US6165834A (en) * | 1998-05-07 | 2000-12-26 | Micron Technology, Inc. | Method of forming capacitors, method of processing dielectric layers, method of forming a DRAM cell |
US6197628B1 (en) * | 1998-08-27 | 2001-03-06 | Micron Technology, Inc. | Ruthenium silicide diffusion barrier layers and methods of forming same |
US6074945A (en) * | 1998-08-27 | 2000-06-13 | Micron Technology, Inc. | Methods for preparing ruthenium metal films |
US6541067B1 (en) * | 1998-08-27 | 2003-04-01 | Micron Technology, Inc. | Solvated ruthenium precursors for direct liquid injection of ruthenium and ruthenium oxide and method of using same |
US6063705A (en) * | 1998-08-27 | 2000-05-16 | Micron Technology, Inc. | Precursor chemistries for chemical vapor deposition of ruthenium and ruthenium oxide |
US6946393B2 (en) * | 1998-09-03 | 2005-09-20 | Micron Technology, Inc. | Small grain size, conformal aluminum interconnects and method for their formation |
US6323081B1 (en) * | 1998-09-03 | 2001-11-27 | Micron Technology, Inc. | Diffusion barrier layers and methods of forming same |
US20010055869A1 (en) * | 1998-09-03 | 2001-12-27 | Micron Technology, Inc. | Method for producing low carbon/oxygen conductive layers |
US6284655B1 (en) * | 1998-09-03 | 2001-09-04 | Micron Technology, Inc. | Method for producing low carbon/oxygen conductive layers |
US20010025976A1 (en) * | 1998-10-16 | 2001-10-04 | Lee Byoung-Taek | Method for manufacturing a capacitor of a semiconductor device |
US6599806B2 (en) * | 1998-10-16 | 2003-07-29 | Samsung Electronics Co., Ltd. | Method for manufacturing a capacitor of a semiconductor device |
US6158610A (en) * | 1999-02-22 | 2000-12-12 | Kolvek; Scott Fenton | Two component fluid draining pan |
US6394425B1 (en) * | 1999-05-06 | 2002-05-28 | Walbro Japan, Inc. | Carburetor with a rotary throttle valve |
US6294425B1 (en) * | 1999-10-14 | 2001-09-25 | Samsung Electronics Co., Ltd. | Methods of forming integrated circuit capacitors by electroplating electrodes from seed layers |
US6576546B2 (en) * | 1999-12-22 | 2003-06-10 | Texas Instruments Incorporated | Method of enhancing adhesion of a conductive barrier layer to an underlying conductive plug and contact for ferroelectric applications |
US6984591B1 (en) * | 2000-04-20 | 2006-01-10 | International Business Machines Corporation | Precursor source mixtures |
US6429127B1 (en) * | 2000-06-08 | 2002-08-06 | Micron Technology, Inc. | Methods for forming rough ruthenium-containing layers and structures/methods using same |
US20060009034A1 (en) * | 2000-06-28 | 2006-01-12 | Lai Ken K | Methods for depositing tungsten layers employing atomic layer deposition techniques |
US20020056839A1 (en) * | 2000-11-11 | 2002-05-16 | Pt Plus Co. Ltd. | Method of crystallizing a silicon thin film and semiconductor device fabricated thereby |
US20030052356A1 (en) * | 2000-12-28 | 2003-03-20 | Micron Technology, Inc. | Platinum-rhodium stack as an oxygen barrier in an integrated circuit capacitor |
US20020086108A1 (en) * | 2000-12-28 | 2002-07-04 | Haining Yang | Platinum-rhodium stack as an oxygen barrier |
US6492261B2 (en) * | 2000-12-30 | 2002-12-10 | Intel Corporation | Focused ion beam metal deposition |
US20040020434A1 (en) * | 2000-12-30 | 2004-02-05 | Ilan Gavish | Focused ion beam deposition |
US6849122B1 (en) * | 2001-01-19 | 2005-02-01 | Novellus Systems, Inc. | Thin layer metal chemical vapor deposition |
US20020098686A1 (en) * | 2001-01-24 | 2002-07-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and fabrication process therefor |
US6518610B2 (en) * | 2001-02-20 | 2003-02-11 | Micron Technology, Inc. | Rhodium-rich oxygen barriers |
US6740585B2 (en) * | 2001-07-25 | 2004-05-25 | Applied Materials, Inc. | Barrier formation using novel sputter deposition method with PVD, CVD, or ALD |
US20030025206A1 (en) * | 2001-07-31 | 2003-02-06 | Ammar Derraa | Boron-doped titanium nitride layer for high aspect ratio semiconductor devices |
US6780753B2 (en) * | 2002-05-31 | 2004-08-24 | Applied Materials Inc. | Airgap for semiconductor devices |
US20060121733A1 (en) * | 2004-10-26 | 2006-06-08 | Kilpela Olli V | Selective formation of metal layers in an integrated circuit |
US20060128150A1 (en) * | 2004-12-10 | 2006-06-15 | Applied Materials, Inc. | Ruthenium as an underlayer for tungsten film deposition |
US20060220249A1 (en) * | 2005-03-31 | 2006-10-05 | Johnston Steven W | Nobel metal barrier and seed layer for semiconductors |
US20060261441A1 (en) * | 2005-05-23 | 2006-11-23 | Micron Technology, Inc. | Process for forming a low carbon, low resistance metal film during the manufacture of a semiconductor device and systems including same |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6583021B2 (en) * | 2001-06-30 | 2003-06-24 | Hynix Semiconductor Inc. | Method of fabricating capacitor having hafnium oxide |
US6699768B2 (en) * | 2001-12-10 | 2004-03-02 | Hynix Semiconductor Inc. | Method for forming capacitor of semiconductor device |
US20050238808A1 (en) * | 2004-04-27 | 2005-10-27 | L'Air Liquide, Société Anonyme à Directoire et Conseil de Surveillance pour I'Etude et I'Exploita | Methods for producing ruthenium film and ruthenium oxide film |
WO2005104191A1 (en) * | 2004-04-27 | 2005-11-03 | L'air Liquide, Societe Anonyme A Directoire Et Conseil De Surveillance Pour L'etude Et L'exploitation Des Procedes Georges Claude | Methods for producing ruthenium film and ruthenium oxide film |
US20070072415A1 (en) * | 2005-09-28 | 2007-03-29 | Tokyo Electron Limited | Method for integrating a ruthenium layer with bulk copper in copper metallization |
US7713876B2 (en) * | 2005-09-28 | 2010-05-11 | Tokyo Electron Limited | Method for integrating a ruthenium layer with bulk copper in copper metallization |
US7906175B2 (en) | 2007-02-21 | 2011-03-15 | Air Liquide Electronics U.S. Lp | Methods for forming a ruthenium-based film on a substrate |
US20110171836A1 (en) * | 2007-02-21 | 2011-07-14 | Air Liquide Electronics U.S. Lp | Methods for forming a ruthenium-based film on a substrate |
US8435428B2 (en) | 2007-02-21 | 2013-05-07 | Air Liquide Electronics U.S. Lp | Methods for forming a ruthenium-based film on a substrate |
US8859047B2 (en) | 2010-02-23 | 2014-10-14 | L'air Liquide, Societe Anonyme Pour L'etude Et L'exploitation Des Procedes Georges Claude | Use of ruthenium tetroxide as a precursor and reactant for thin film depositions |
US9613859B2 (en) | 2015-01-09 | 2017-04-04 | Applied Materials, Inc. | Direct deposition of nickel silicide nanowire |
Also Published As
Publication number | Publication date |
---|---|
DE60219635T2 (en) | 2007-12-20 |
US7354842B2 (en) | 2008-04-08 |
US6924195B2 (en) | 2005-08-02 |
US20030036210A1 (en) | 2003-02-20 |
ATE360260T1 (en) | 2007-05-15 |
KR20040030959A (en) | 2004-04-09 |
AU2002327474A1 (en) | 2003-03-03 |
KR100632614B1 (en) | 2006-10-09 |
JP2005526377A (en) | 2005-09-02 |
KR100627503B1 (en) | 2006-09-21 |
TW559982B (en) | 2003-11-01 |
DE60219635D1 (en) | 2007-05-31 |
WO2003017341A2 (en) | 2003-02-27 |
WO2003017341B1 (en) | 2004-04-15 |
US20060040414A1 (en) | 2006-02-23 |
US20040161892A1 (en) | 2004-08-19 |
CN100521086C (en) | 2009-07-29 |
WO2003017341A3 (en) | 2004-02-19 |
EP1417701B1 (en) | 2007-04-18 |
EP1417701A2 (en) | 2004-05-12 |
SG146440A1 (en) | 2008-10-30 |
CN1543665A (en) | 2004-11-03 |
US20050032366A1 (en) | 2005-02-10 |
KR20060031708A (en) | 2006-04-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20060040414A1 (en) | Methods of forming conductive materials | |
US7157783B2 (en) | Platinum stuffed with silicon oxide as a diffusion oxygen barrier for semiconductor devices | |
KR100610303B1 (en) | Rhodium-rich oxygen barriers | |
US6846711B2 (en) | Method of making a metal oxide capacitor, including a barrier film | |
US8461682B2 (en) | Ruthenium silicide diffusion barrier layers and methods of forming same | |
KR100264429B1 (en) | Semiconductor device | |
US6656789B2 (en) | Capacitor for highly-integrated semiconductor memory devices and a method for manufacturing the same | |
US6673668B2 (en) | Method of forming capacitor of a semiconductor memory device | |
JPH08167701A (en) | Semiconductor structure | |
US20080061386A1 (en) | Semiconductor device including a gate electrode having a polymetal structure | |
KR20060035392A (en) | Semiconductor device including capacitor and method for fabricating the same | |
JP4812949B2 (en) | Capacitor manufacturing method | |
US20040147088A1 (en) | Capacitor | |
JP2002094030A (en) | Semiconductor device and its manufacturing method | |
KR980012488A (en) | Method for manufacturing capacitor with ferroelectric film |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YANG, HAINING;REEL/FRAME:012102/0597 Effective date: 20010809 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |