US20030201185A1 - In-situ pre-clean for electroplating process - Google Patents

In-situ pre-clean for electroplating process Download PDF

Info

Publication number
US20030201185A1
US20030201185A1 US10/135,499 US13549902A US2003201185A1 US 20030201185 A1 US20030201185 A1 US 20030201185A1 US 13549902 A US13549902 A US 13549902A US 2003201185 A1 US2003201185 A1 US 2003201185A1
Authority
US
United States
Prior art keywords
seed layer
milliseconds
pulses
pulse
duration
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/135,499
Inventor
Rajeev Bajaj
Ramin Emami
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Applied Materials Inc
Original Assignee
Applied Materials Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Materials Inc filed Critical Applied Materials Inc
Priority to US10/135,499 priority Critical patent/US20030201185A1/en
Assigned to APPLIED MATERIALS, INC. reassignment APPLIED MATERIALS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BAJAJ, RAJEEV, EMAMI, RAMIN
Publication of US20030201185A1 publication Critical patent/US20030201185A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D7/00Electroplating characterised by the article coated
    • C25D7/12Semiconductors
    • C25D7/123Semiconductors first coated with a seed layer or a conductive layer
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/18Electroplating using modulated, pulsed or reversing current
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
    • C25D5/34Pretreatment of metallic surfaces to be electroplated

Definitions

  • the present invention generally relates to removal of organic contaminants from a seed layer in an electroplating process.
  • Metallization for sub-quarter micron sized features is a foundational technology for present and future generations of integrated circuit manufacturing processes. More particularly, in devices such as ultra large scale integration-type devices, i.e., devices having integrated circuits with more than a million logic gates, the multilevel interconnects that lie at the heart of these devices are generally formed by filling high aspect ratio interconnect features with a conductive material, such as copper or aluminum, for example. Conventionally, deposition techniques such as chemical vapor deposition (CVD) and physical vapor deposition (PVD), for example, have been used to fill these interconnect features. However, as interconnect sizes decrease and aspect ratios increase, void-free interconnect feature fill via conventional metallization techniques becomes increasingly difficult. As a result thereof, plating techniques, such as electrochemical plating (ECP) and electroless plating, for example, have emerged as viable processes for filling sub-quarter micron sized high aspect ratio interconnect features in integrated circuit manufacturing processes.
  • ECP electrochemical plating
  • electroless plating for example
  • ECP plating processes are generally two stage processes, wherein a seed layer is first formed over the surface features of the substrate, and then the surface features of the substrate are exposed to an electrolyte solution, while an electrical bias is simultaneously applied between the substrate and an anode positioned within the electrolyte solution.
  • the electrolyte solution is generally rich in ions to be plated onto the surface of the substrate, and therefore, the application of the electrical bias causes these ions to be urged out of the electrolyte solution and to be plated onto the seed layer.
  • one challenge associated with ECP processes is that the surface of the seed layer may become contaminated with organic material between the time the seed layer is deposited and the time the seed layer is exposed to the electrolyte solution for plating, as the seed layer is generally deposited on the substrate in a separate chamber/apparatus from the plating system.
  • Organic material contamination may therefore result, for example, from exposure of the seed layer to air in the transfer process between a deposition chamber used to deposit the seed layer and an ECP chamber.
  • This organic material contamination poses significant problems, as organic material contamination on the surface of the seed layer has been shown to affect plating uniformity in the areas above the organic contamination. Therefore, there is a need for an apparatus and method for removing organic contamination from the surface of a seed layer prior to the initiating an ECP process.
  • Embodiments of the invention generally provide a waveform to be applied to a seed layer prior to initiating plating operations, wherein the waveform is configured to remove organic contaminants from the seed layer.
  • the application of the waveform generally includes applying a plurality of anodic pulses to the seed layer prior to an electrochemical deposition process and subsequent to the seed layer contacting a plating solution, and applying a cathodic pulse to the seed layer immediately following each of the plurality of anodic pulses
  • Embodiments of the invention further provide a method for removing organic contamination from a copper seed layer.
  • the method generally includes applying a cleaning waveform to the seed layer once the seed layer is immersed in an electrolyte solution.
  • the cleaning waveform generally includes at least one deposition pulse, and at least one etch pulse, wherein the at least one deposition pulse has a long duration low magnitude positive current density, and wherein the at least one etch pulse has a short duration high magnitude negative current density.
  • Embodiments of the invention further provide a method for electrochemically plating copper onto a seed layer, wherein the method includes immersing the seed layer in a plating solution while applying an electrical loading bias to the seed layer. Thereafter, the method includes applying a cleaning waveform to the seed layer prior to initiating plating operations, wherein the cleaning waveform includes a plurality of cathodic pulses, and a plurality of anodic pulses, the plurality of anodic pulses having a short duration and high current density. Thereafter, the method initiates plating operations via the application of an electrical plating bias to the seed layer to plate copper thereon.
  • Embodiments of the invention further provide an electrochemical plating cell, wherein the plating cell includes a plating cell container configured hold a plating solution therein and a pivotally mounted lid member configured to support a substrate on a lower surface thereof such that the substrate is in electrical communication with a contact ring.
  • the plating cell further includes a power supply in electrical communication with the contact ring, the power supply being configured to apply a plurality of anodic pulses to a seed layer deposited on the substrate prior to an electrochemical deposition process and subsequent to the seed layer contacting a plating solution and apply a cathodic pulse to the seed layer immediately following each of the plurality of anodic pulses.
  • FIG. 1 illustrates a perspective view of an exemplary plating system of the invention.
  • FIG. 2 illustrates a plan view of the exemplary plating system illustrated in FIG. 1.
  • FIG. 2 a illustrates a sectional view of an exemplary plating cell of the invention.
  • FIG. 3 illustrates an exemplary substrate processing recipe implementing an embodiment of the cleaning method of the invention.
  • FIGS. 4 A- 4 D illustrate exemplary cleaning pulse waveforms of the invention.
  • FIG. 1 illustrates a perspective view of an exemplary plating system 100 of the invention.
  • FIG. 2 illustrates a plan view of the exemplary plating system 100 illustrated in FIG. 1.
  • plating system 100 may generally include a loading station 110 , a thermal anneal chamber 111 , a spin-rinse-dry (SRD) station 112 , a mainframe 114 , and an electrolyte replenishing system 120 .
  • Mainframe 114 generally includes a mainframe transfer station 116 and a plurality of processing stations 118 . Each processing station 118 may include one or more processing cells 140 .
  • a fluid replenishing system 120 is generally positioned adjacent the electroplating system 100 and individually in fluid communication with process cells 140 in order to circulate processing fluids thereto.
  • System 100 also generally includes a control system 122 , which may be a programmable microprocessor-type control system configured to interface with the various components of system 100 and provide controlling signals thereto.
  • Loading station 110 generally includes one or more substrate cassette receiving areas 124 , generally termed pod loaders, one or more loading station transfer robots 128 , and at least one substrate orientor 130 . As such, a substrate cassette 132 containing substrates 134 may be loaded onto the substrate cassette receiving area 124 in order to introduce substrates 134 into the electroplating system 100 .
  • the loading station transfer robot 128 may transfer the substrates 134 between the substrate cassette 132 and the substrate orientor 130 .
  • the substrate orientor 130 generally operates to position each substrate 134 in a desired orientation to ensure that the substrate is properly oriented and referenced for processing.
  • the loading station transfer robot 128 may also transfer substrates 134 between the loading station 110 and the SRD station 112 , and between the loading station 110 and the thermal anneal chamber 111 , for example, for processing.
  • FIG. 2 a illustrates a sectional view of a plating cell 200 of the invention.
  • the electroplating cell 200 generally includes a container body 142 having an opening on a top portion of the container body 142 to receive and support a lid 144 .
  • the container body 142 is preferably made of an electrically insulative material, such as a plastic, Teflon, or ceramic.
  • the lid 144 serves as a top cover having a substrate supporting surface 146 disposed on the lower portion thereof.
  • a substrate 148 is shown in parallel abutment to the substrate supporting surface 146 , and may be secured in this orientation via conventional substrate chucking methods.
  • the container body 142 is preferably cylindrically shaped in order to accommodate the generally circular substrate 148 at one end thereof. However, other substrate shapes can be used as well.
  • An electroplating solution inlet 150 is disposed at the bottom portion of the container body 142 .
  • An electroplating solution may be pumped into the container body 142 by a suitable pump 151 connected to the inlet 150 .
  • the solution may flow upwardly inside the container body 142 toward the substrate 148 to contact the exposed deposition surface 154 .
  • a consumable anode 156 may be disposed in the container body 142 and configured to dissolve in the electroplating solution in order to provide metal particles to be deposited onto the substrate 148 to the plating solution.
  • the anode 156 generally does not extend across the entire width of the container body 142 , thus allowing the electroplating solution to flow between the outer surface of the anode 156 and the inner surface of the container body 176 to the deposition surface 154 .
  • an anode 156 consisting of an electrode and consumable metal particles may be encased in a fluid permeable membrane, such as a porous ceramic plate, to provide metal particles to be deposited onto the substrate to the plating solution.
  • a porous non-consumable anode may also be disposed in the container body 142 so that the electroplating solution may pass therethrough.
  • the electroplating solution should include a metal particle supply to continually replenish the metal particles to be deposited on the substrate 148 .
  • the container body 142 generally includes an egress gap 158 bounded at an upper limit by a shoulder 164 of a cathode contact ring 152 .
  • the gap 158 generally leads to an annular weir 143 that is substantially coplanar with (or slightly above) the substrate seating surface 168 , and thus, the deposition surface 154 .
  • the weir 143 is positioned to ensure that the deposition surface 154 is in contact with the electroplating solution when the electroplating solution is flowing out of the egress gap 158 and over the weir 143 .
  • the substrate 148 is secured to the substrate supporting surface 146 of the lid 144 by a plurality of vacuum passages 160 formed in the surface 146 , wherein passages 160 are generally connected at one end to a vacuum pump (not shown).
  • the cathode contact ring 152 which is shown disposed between the lid 144 and the container body 142 , is connected to a power supply 149 to provide power to the substrate 148 .
  • Power supply 149 may be in electrical communication with system controller 122 , which may control the operation of power supply 149 , i.e., controller 122 is generally configured to control the output of power supply in a time varying manner, or alternatively, in a sensed or feedback-type of control system.
  • the contact ring 152 generally has a perimeter flange 162 partially disposed through the lid 144 , a sloping shoulder 164 conforming to the weir 143 , and an inner substrate seating surface 168 , which defines the diameter of the deposition surface 154 .
  • the shoulder 164 is provided so that the inner substrate seating surface 168 is located below the flange 162 . This geometry allows the deposition surface 154 to come into contact with the electroplating solution before the solution flows into the egress gap 158 as discussed above.
  • the substrate seating surface 168 preferably extends a minimal radial distance inward below a perimeter edge of the substrate 148 , but a distance sufficient to establish electrical contact with a metal seed layer on the substrate deposition surface 154 .
  • the exact inward radial extension of the substrate seating surface 168 may be varied according to application. However, in general this distance is minimized so that a maximum deposition surface 154 is exposed to the electroplating solution.
  • the radial width of the seating surface 168 is 2 mm from the edge.
  • system 100 may receive a cassette 132 in one of substrate receiving areas 124 , wherein the cassette 132 contains substrates 134 having a conductive seed layer deposited thereon.
  • Individual substrates 134 may be removed from cassette 132 by a robot 128 for processing in system 100 .
  • the substrates 134 may be delivered to orienter 130 , annealing chamber 111 , and/or SRD chamber 112 , as required prior to plating by the particular processing recipe.
  • the seed layer which may have been deposited by a separate deposition apparatus, may have organic contamination on the surface thereof as a result of the seed layer being exposed to organic elements between the seed layer deposition apparatus and system 100 .
  • embodiments of the present invention operate to remove the organic contamination from the surface of the substrate, so that the conductive metal layer deposited over the seed layer in the plating process will have optimum uniformity characteristics and be substantially free of defects.
  • the contamination removal process of the present invention generally includes contacting the surface of the substrate having the seed layer deposited thereon with an electrolyte solution.
  • This step may, for example, may include supporting a substrate in a face down-type ECP plating cell, and immersing the substrate surface in the electrolyte solution.
  • an electrical loading bias 301 which is illustrated in the loading portion 306 of the exemplary plating processing recipe 300 shown in FIG. 3, may be applied to the substrate surface, such that dissolution of the seed layer as a result of contact with the electrolyte solution prior to initiating the plating process may be minimized.
  • the processing recipe 300 may apply a cleaning pulse waveform 302 to the substrate prior to initiating a plating process portion 305 of the processing recipe 300 .
  • the cleaning pulse waveform 302 generally includes a series of alternating cathodic 303 and anodic pulses 304 , which may, for example, be centered around the loading bias voltage 301 , as illustrated in FIG. 3.
  • the cleaning pulse waveform 302 may be configured to essentially etch the surface of the seed layer deposited on the substrate, so that contamination, and in particular, organic contamination residing on the surface of the seed layer, may be removed therefrom prior to initiating the plating process portion 305 of the processing recipe 300 .
  • cleaning pulse waveform 302 is specifically configured to remove only surface contamination from the seed layer, as it is undesirable to remove any significant quantity of the seed layer itself, as excess removal of the seed layer has been shown to facilitate unequal current density distribution across the surface of the substrate during plating operations, and therefore, and generate uneven plating uniformity.
  • the cleaning pulse waveform 302 illustrated in the exemplary processing recipe 300 generally includes a sequence of alternating cathodic 303 and anodic 304 .
  • Pulses 303 and 304 may be centered around the load bias voltage 301 , as illustrated in FIG. 3. Alternatively, the respective pulses may be of varying magnitudes and durations, independent of the load bias voltage.
  • the individual cathodic pulses 303 may be configured to be slightly greater in magnitude than the load bias voltage 301 , while the anodic pulses 304 may be substantially less in magnitude than the load bias voltage 301 , thus facilitating a slight etching of organic contamination from the substrate surface while not removing a substantial portion of the seed layer.
  • the individual pulses may have a duration of between about 5 milliseconds and about 50 milliseconds, for example.
  • the individual pulse duration may generally be between about 10 and about 20 milliseconds per pulse.
  • the total duration of the cleaning pulse waveform 302 may be between about 10 milliseconds and about 100 milliseconds, for example, and therefore, there may be between about 2 and 20 individual pulses in the cleaning pulse waveform 302 .
  • the magnitude of the negative portion of the pulses may be up to about ⁇ 0.5 volts (where ⁇ 0.2 volts is assumed to be the etch crossover threshold), for example, and the current density thereof may be between, for example, about 50 mA/cm 2 and about 150 mA/cm 2 .
  • the current density may be between about 75 mA/cm 2 and about 125 mA/cm 2
  • the duration of the anodic pulses may be between about 5 milliseconds and about 50 milliseconds. More particularly, the duration of the individual anodic pulses may be between about 10 milliseconds and about 20 milliseconds, for example.
  • the current density of the positive pulses may be up to about 125 mA/Cm 2 , for example, and may generally be in the range of about 75 mA/cm 2 and about 125 mA/cm 2 , and more particularly, between about 90 mA/cm 2 and about 100 mA/cm 2 , for example.
  • the duration of the cathodic pulses is generally substantially longer than the duration of the anodic pulses.
  • the duration of the cathodic pulses may generally be between about 10 milliseconds and about 150 milliseconds, depending upon the duration of the anodic pulse. For example, if the duration of the anodic pulse is near the shorter into the range, ie., five milliseconds, then the duration of the cathodic pulse may also be near the shorter into the range, i.e., 10 milliseconds. Similarly, if the anodic pulse is longer, within the cathodic pulse will also generally be longer.
  • Cleaning pulse waveform 300 is generally applied to the substrate prior to beginning the plating process, i.e., cleaning pulse waveform 300 is generally applied to the substrate prior to applying a current density to the substrate sufficient to cause accumulation of the plating material thereon. Therefore, for example, cleaning pulse waveform 300 is generally applied to the substrate either during the substrate loading process, or alternatively, immediately after the substrate is loaded into the plating chamber and contacted by the electrolyte.
  • each pulse will generally etch approximately 8.2 ⁇ (409 ⁇ 20/1000) of the material on the seed layer. Therefore, if five etch pulses are used, then approximately 41 ⁇ of contaminants may be removed from the seed layer. It the layer of contaminants has a thickness of less than 41 ⁇ , then the etching pulses will begin to etch into the seed layer.
  • the deposition rate of the cathodic pulses may also be calculated and utilized to determine when to stop etching so that the seed layer will not be damaged.
  • the appropriate amplitude and duration of both the anodic and cathodic pulses may be calculated to remove the desired thickness of contaminants, without damaging the underlying seed layer.
  • This calculation may be manually entered into a system controller configured to monitor and control the respective pulses, or alternatively, a system controller may be configured to automatically calculate the appropriate amplitude and duration of the respective pulses given either a user input or a measurement input representing the thickness of a layer of contaminants on the seed layer.
  • the above noted exemplary calculations are not in any way meant to be limiting upon the scope of the invention.
  • the exemplary calculations are intended to be merely illustrative of an exemplary process for calculating the removal and deposition rates of the respective pulses. These calculations may then be used to determine the appropriate amplitude in duration of cleaning waveform pulses to be applied in a plating system.
  • the end result of the application of the cleaning waveform is that organic contaminants residing on the surface of the seed layer may be removed therefrom prior to initiating plating operations. Further, inasmuch as the cleaning waveform is applied for a relatively short period of time, i.e., generally much less than one minute, there generally is not any substantial etching of the seed layer, however, the sudden high current density of the anodic pulse operates to repel and desorb organics at the seed layer surface. As a result thereof, organic contaminants on the seed layer may be removed to the application of the cleaning waveform prior to plating, and more particularly, through the application of the high current density short duration anodic pulses prior to plating.
  • the remainder of the semiconductor processing recipe 300 may be executed.
  • the remainder of recipe 300 which is designated as 305 in FIG. 3, may include one or more recipe steps having an increased current density or voltage applied thereto for the purpose of facilitating plating on the substrate.
  • the plating steps 305 are concluded, then the substrate having the plated layer deposited thereon may be removed from the plating apparatus as a finished substrate.
  • FIGS. 4A through 4D illustrate additional embodiments for the cleaning pulse waveform of the invention.
  • cleaning pulse waveform 400 includes a plurality of positive or anodic waveform pulses 401 that use the load voltage 402 as a baseline voltage.
  • each of the anodic pulses 401 extend upwardly towards the positive voltage region of the graph illustrated in FIG. 4A.
  • 5 anodic pulses 401 are illustrated in FIG. 4A, the present invention contemplates that between about 10 and about 100 anodic pulses may be implemented in the cleaning pulse waveform 400 .
  • the pulse duration of each of the anodic pulses 401 may be between about 5 milliseconds and about 30 milliseconds, for example.
  • the pulse duration of each of the anodic pulses 401 may be between about 10 and about 20 milliseconds.
  • the amplitude of the anodic pulses 401 is generally configured to be a large magnitude of current density applied during a very short time duration, which generally provides for desorption of organic contamination from the seed layer surface.
  • the current density of anodic pulses for one may be as high as about 100 mA/cm 2 , for example.
  • the current density of anodic pulses for one may be between about 10 mA/cm 2 and about 60 mA/cm 2 , or between about 15 mA/cm 2 and about 30 mA/cm 2 , for example.
  • FIG. 4B illustrates another embodiment of a cleaning pulse waveform 400 .
  • waveform 400 generally includes a waveform of anodic pulses 401 , wherein the magnitude of the anodic pulses 401 begins at a first current density 403 and ends at a second current density 404 , and descends from the first current density 403 to the second current density 404 during the progression of the waveform 400 .
  • the magnitude of the first anodic pulse 401 in waveform 400 may be up to about 100 milliamps, for example, while the magnitude of the last anodic pulse 401 in waveform 400 may be only about 20 milliamps, for example.
  • the interstitial pulses may gradually decrease from the first current density to the last current density in either a linear or a nonlinear manner, as preferred by the specific implementation.
  • the pulse duration of anodic pulses for one may be between about 5 milliseconds and about 100 milliseconds, for example, depending on the implementation.
  • the pulse duration of anodic pulses 401 may be between about 10 and about 20 milliseconds, for example.
  • FIG. 4C illustrates another embodiment of a cleaning pulse waveform 400 .
  • the magnitude of the anodic pulses 401 may be up to about 100 milliamps, and the duration of the individual pulses may be between about 5 milliseconds and about 100 milliseconds, wherein the preferred duration may be between about 10 milliseconds and about 30 milliseconds, for example.
  • FIG. 1 illustrates another embodiment of a cleaning pulse waveform 400 .
  • the magnitude of the anodic pulses 401 may be up to about 100 milliamps, and the duration of the individual pulses may be between about 5 milliseconds and about 100 milliseconds, wherein the preferred duration may be between about 10 milliseconds and about 30 milliseconds, for example.
  • FIG. 4D illustrates another embodiment of a cleaning pulse waveform 400 , however, in this embodiment the magnitude of the individual anodic pulses 401 is opposite of the waveform illustrated in FIG. 4C.
  • the anodic pulses 401 may begin at a first magnitude 403 , increased to a middle magnitude 405 , and in decrease to a second magnitude 404 .
  • the exemplary cleaning pulse waveforms 400 illustrated in FIGS. 4A 4 D generally includes anodic pulses 401 , i.e., positive pulses. Therefore, organic contamination on the surface of the seed layer is not removed via an etch process, as the anodic/positive pulses 401 did not cause an etching process. Rather, experimental data indicates that the positive anodic pulses applied to the substrate may operate to generate oxygen at the surface of the seed layer. This oxygen may then operate to attack or break up the organics attached to the seed layer by reducing the adhesion between the seed layer and the organic. Therefore, the cleaning pulse waveform 400 using positive/anodic pulses 401 is also effective in removing organic contaminants from the surface of the seed layer. Additionally, experimental data indicates that the sudden change in charge resulting from the cleaning pulse waveform 400 also operates to dissolve organic material residing on the surface of the seed layer.
  • anodic pulses 401 i.e., positive pulses. Therefore, organic contamination on the surface of the seed layer is not removed via an etch process, as the

Abstract

Embodiments of the invention generally provide a waveform to be applied to a seed layer prior to initiating plating operations, wherein the waveform is configured to remove organic contaminants from the seed layer. The application of the waveform generally includes applying a plurality of anodic pulses to the seed layer prior to an electrochemical deposition process and subsequent to the seed layer contacting a plating solution, and applying a cathodic pulse to the seed layer immediately following each of the plurality of anodic pulses. The waveform is generally provided by a power supply in electrical communication with a system controller configured to supply controlling signals to the power supply.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention generally relates to removal of organic contaminants from a seed layer in an electroplating process. [0002]
  • 2. Description of the Related Art [0003]
  • Metallization for sub-quarter micron sized features is a foundational technology for present and future generations of integrated circuit manufacturing processes. More particularly, in devices such as ultra large scale integration-type devices, i.e., devices having integrated circuits with more than a million logic gates, the multilevel interconnects that lie at the heart of these devices are generally formed by filling high aspect ratio interconnect features with a conductive material, such as copper or aluminum, for example. Conventionally, deposition techniques such as chemical vapor deposition (CVD) and physical vapor deposition (PVD), for example, have been used to fill these interconnect features. However, as interconnect sizes decrease and aspect ratios increase, void-free interconnect feature fill via conventional metallization techniques becomes increasingly difficult. As a result thereof, plating techniques, such as electrochemical plating (ECP) and electroless plating, for example, have emerged as viable processes for filling sub-quarter micron sized high aspect ratio interconnect features in integrated circuit manufacturing processes. [0004]
  • In an ECP process, for example, sub-quarter micron sized high aspect ratio features formed into the surface of a substrate may be efficiently filled with a conductive material, such as copper, for example. ECP plating processes are generally two stage processes, wherein a seed layer is first formed over the surface features of the substrate, and then the surface features of the substrate are exposed to an electrolyte solution, while an electrical bias is simultaneously applied between the substrate and an anode positioned within the electrolyte solution. The electrolyte solution is generally rich in ions to be plated onto the surface of the substrate, and therefore, the application of the electrical bias causes these ions to be urged out of the electrolyte solution and to be plated onto the seed layer. [0005]
  • However, one challenge associated with ECP processes is that the surface of the seed layer may become contaminated with organic material between the time the seed layer is deposited and the time the seed layer is exposed to the electrolyte solution for plating, as the seed layer is generally deposited on the substrate in a separate chamber/apparatus from the plating system. Organic material contamination may therefore result, for example, from exposure of the seed layer to air in the transfer process between a deposition chamber used to deposit the seed layer and an ECP chamber. This organic material contamination poses significant problems, as organic material contamination on the surface of the seed layer has been shown to affect plating uniformity in the areas above the organic contamination. Therefore, there is a need for an apparatus and method for removing organic contamination from the surface of a seed layer prior to the initiating an ECP process. [0006]
  • SUMMARY OF THE INVENTION
  • Embodiments of the invention generally provide a waveform to be applied to a seed layer prior to initiating plating operations, wherein the waveform is configured to remove organic contaminants from the seed layer. The application of the waveform generally includes applying a plurality of anodic pulses to the seed layer prior to an electrochemical deposition process and subsequent to the seed layer contacting a plating solution, and applying a cathodic pulse to the seed layer immediately following each of the plurality of anodic pulses [0007]
  • Embodiments of the invention further provide a method for removing organic contamination from a copper seed layer. The method generally includes applying a cleaning waveform to the seed layer once the seed layer is immersed in an electrolyte solution. The cleaning waveform generally includes at least one deposition pulse, and at least one etch pulse, wherein the at least one deposition pulse has a long duration low magnitude positive current density, and wherein the at least one etch pulse has a short duration high magnitude negative current density. [0008]
  • Embodiments of the invention further provide a method for electrochemically plating copper onto a seed layer, wherein the method includes immersing the seed layer in a plating solution while applying an electrical loading bias to the seed layer. Thereafter, the method includes applying a cleaning waveform to the seed layer prior to initiating plating operations, wherein the cleaning waveform includes a plurality of cathodic pulses, and a plurality of anodic pulses, the plurality of anodic pulses having a short duration and high current density. Thereafter, the method initiates plating operations via the application of an electrical plating bias to the seed layer to plate copper thereon. [0009]
  • Embodiments of the invention further provide an electrochemical plating cell, wherein the plating cell includes a plating cell container configured hold a plating solution therein and a pivotally mounted lid member configured to support a substrate on a lower surface thereof such that the substrate is in electrical communication with a contact ring. The plating cell further includes a power supply in electrical communication with the contact ring, the power supply being configured to apply a plurality of anodic pulses to a seed layer deposited on the substrate prior to an electrochemical deposition process and subsequent to the seed layer contacting a plating solution and apply a cathodic pulse to the seed layer immediately following each of the plurality of anodic pulses.[0010]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • So that the manner in which the above-recited features of the present invention are obtained may be understood in detail, a more particular description of the invention briefly summarized above may be had by reference to the embodiments thereof, which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only exemplary embodiments of the invention, and are therefore, not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments. [0011]
  • FIG. 1 illustrates a perspective view of an exemplary plating system of the invention. [0012]
  • FIG. 2 illustrates a plan view of the exemplary plating system illustrated in FIG. 1. [0013]
  • FIG. 2[0014] a illustrates a sectional view of an exemplary plating cell of the invention.
  • FIG. 3 illustrates an exemplary substrate processing recipe implementing an embodiment of the cleaning method of the invention. [0015]
  • FIGS. [0016] 4A-4D illustrate exemplary cleaning pulse waveforms of the invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
  • FIG. 1 illustrates a perspective view of an [0017] exemplary plating system 100 of the invention. FIG. 2 illustrates a plan view of the exemplary plating system 100 illustrated in FIG. 1. As cooperatively illustrated in FIGS. 1 and 2, plating system 100 may generally include a loading station 110, a thermal anneal chamber 111, a spin-rinse-dry (SRD) station 112, a mainframe 114, and an electrolyte replenishing system 120. Mainframe 114 generally includes a mainframe transfer station 116 and a plurality of processing stations 118. Each processing station 118 may include one or more processing cells 140. A fluid replenishing system 120 is generally positioned adjacent the electroplating system 100 and individually in fluid communication with process cells 140 in order to circulate processing fluids thereto. System 100 also generally includes a control system 122, which may be a programmable microprocessor-type control system configured to interface with the various components of system 100 and provide controlling signals thereto. Loading station 110 generally includes one or more substrate cassette receiving areas 124, generally termed pod loaders, one or more loading station transfer robots 128, and at least one substrate orientor 130. As such, a substrate cassette 132 containing substrates 134 may be loaded onto the substrate cassette receiving area 124 in order to introduce substrates 134 into the electroplating system 100. The loading station transfer robot 128 may transfer the substrates 134 between the substrate cassette 132 and the substrate orientor 130. The substrate orientor 130 generally operates to position each substrate 134 in a desired orientation to ensure that the substrate is properly oriented and referenced for processing. The loading station transfer robot 128 may also transfer substrates 134 between the loading station 110 and the SRD station 112, and between the loading station 110 and the thermal anneal chamber 111, for example, for processing.
  • FIG. 2[0018] a illustrates a sectional view of a plating cell 200 of the invention. The electroplating cell 200 generally includes a container body 142 having an opening on a top portion of the container body 142 to receive and support a lid 144. The container body 142 is preferably made of an electrically insulative material, such as a plastic, Teflon, or ceramic. The lid 144 serves as a top cover having a substrate supporting surface 146 disposed on the lower portion thereof. A substrate 148 is shown in parallel abutment to the substrate supporting surface 146, and may be secured in this orientation via conventional substrate chucking methods. The container body 142 is preferably cylindrically shaped in order to accommodate the generally circular substrate 148 at one end thereof. However, other substrate shapes can be used as well.
  • An [0019] electroplating solution inlet 150 is disposed at the bottom portion of the container body 142. An electroplating solution may be pumped into the container body 142 by a suitable pump 151 connected to the inlet 150. The solution may flow upwardly inside the container body 142 toward the substrate 148 to contact the exposed deposition surface 154. A consumable anode 156 may be disposed in the container body 142 and configured to dissolve in the electroplating solution in order to provide metal particles to be deposited onto the substrate 148 to the plating solution. The anode 156 generally does not extend across the entire width of the container body 142, thus allowing the electroplating solution to flow between the outer surface of the anode 156 and the inner surface of the container body 176 to the deposition surface 154. Alternatively, an anode 156 consisting of an electrode and consumable metal particles may be encased in a fluid permeable membrane, such as a porous ceramic plate, to provide metal particles to be deposited onto the substrate to the plating solution. A porous non-consumable anode may also be disposed in the container body 142 so that the electroplating solution may pass therethrough. However, when a non-consumable anode is included, the electroplating solution should include a metal particle supply to continually replenish the metal particles to be deposited on the substrate 148.
  • The [0020] container body 142 generally includes an egress gap 158 bounded at an upper limit by a shoulder 164 of a cathode contact ring 152. The gap 158 generally leads to an annular weir 143 that is substantially coplanar with (or slightly above) the substrate seating surface 168, and thus, the deposition surface 154. The weir 143 is positioned to ensure that the deposition surface 154 is in contact with the electroplating solution when the electroplating solution is flowing out of the egress gap 158 and over the weir 143. During processing, the substrate 148 is secured to the substrate supporting surface 146 of the lid 144 by a plurality of vacuum passages 160 formed in the surface 146, wherein passages 160 are generally connected at one end to a vacuum pump (not shown). The cathode contact ring 152, which is shown disposed between the lid 144 and the container body 142, is connected to a power supply 149 to provide power to the substrate 148. Power supply 149 may be in electrical communication with system controller 122, which may control the operation of power supply 149, i.e., controller 122 is generally configured to control the output of power supply in a time varying manner, or alternatively, in a sensed or feedback-type of control system. The contact ring 152 generally has a perimeter flange 162 partially disposed through the lid 144, a sloping shoulder 164 conforming to the weir 143, and an inner substrate seating surface 168, which defines the diameter of the deposition surface 154. The shoulder 164 is provided so that the inner substrate seating surface 168 is located below the flange 162. This geometry allows the deposition surface 154 to come into contact with the electroplating solution before the solution flows into the egress gap 158 as discussed above.
  • The [0021] substrate seating surface 168 preferably extends a minimal radial distance inward below a perimeter edge of the substrate 148, but a distance sufficient to establish electrical contact with a metal seed layer on the substrate deposition surface 154. The exact inward radial extension of the substrate seating surface 168 may be varied according to application. However, in general this distance is minimized so that a maximum deposition surface 154 is exposed to the electroplating solution. In an exemplary embodiment, the radial width of the seating surface 168 is 2 mm from the edge.
  • In operation, [0022] system 100 may receive a cassette 132 in one of substrate receiving areas 124, wherein the cassette 132 contains substrates 134 having a conductive seed layer deposited thereon. Individual substrates 134 may be removed from cassette 132 by a robot 128 for processing in system 100. The substrates 134 may be delivered to orienter 130, annealing chamber 111, and/or SRD chamber 112, as required prior to plating by the particular processing recipe. However, the seed layer, which may have been deposited by a separate deposition apparatus, may have organic contamination on the surface thereof as a result of the seed layer being exposed to organic elements between the seed layer deposition apparatus and system 100. As such, prior to initiating plating operations on the substrate, embodiments of the present invention operate to remove the organic contamination from the surface of the substrate, so that the conductive metal layer deposited over the seed layer in the plating process will have optimum uniformity characteristics and be substantially free of defects.
  • The contamination removal process of the present invention generally includes contacting the surface of the substrate having the seed layer deposited thereon with an electrolyte solution. This step may, for example, may include supporting a substrate in a face down-type ECP plating cell, and immersing the substrate surface in the electrolyte solution. During the immersion process, an [0023] electrical loading bias 301, which is illustrated in the loading portion 306 of the exemplary plating processing recipe 300 shown in FIG. 3, may be applied to the substrate surface, such that dissolution of the seed layer as a result of contact with the electrolyte solution prior to initiating the plating process may be minimized. Once the substrate surface is immersed the electrolyte solution, the processing recipe 300 may apply a cleaning pulse waveform 302 to the substrate prior to initiating a plating process portion 305 of the processing recipe 300. The cleaning pulse waveform 302 generally includes a series of alternating cathodic 303 and anodic pulses 304, which may, for example, be centered around the loading bias voltage 301, as illustrated in FIG. 3. The cleaning pulse waveform 302 may be configured to essentially etch the surface of the seed layer deposited on the substrate, so that contamination, and in particular, organic contamination residing on the surface of the seed layer, may be removed therefrom prior to initiating the plating process portion 305 of the processing recipe 300. However, it is to be noted that the amplitude and duration of cleaning pulse waveform 302 is specifically configured to remove only surface contamination from the seed layer, as it is undesirable to remove any significant quantity of the seed layer itself, as excess removal of the seed layer has been shown to facilitate unequal current density distribution across the surface of the substrate during plating operations, and therefore, and generate uneven plating uniformity.
  • The [0024] cleaning pulse waveform 302 illustrated in the exemplary processing recipe 300 generally includes a sequence of alternating cathodic 303 and anodic 304. Pulses 303 and 304 may be centered around the load bias voltage 301, as illustrated in FIG. 3. Alternatively, the respective pulses may be of varying magnitudes and durations, independent of the load bias voltage. The individual cathodic pulses 303 may be configured to be slightly greater in magnitude than the load bias voltage 301, while the anodic pulses 304 may be substantially less in magnitude than the load bias voltage 301, thus facilitating a slight etching of organic contamination from the substrate surface while not removing a substantial portion of the seed layer. The individual pulses may have a duration of between about 5 milliseconds and about 50 milliseconds, for example. For example, preferably the individual pulse duration may generally be between about 10 and about 20 milliseconds per pulse. Further, the total duration of the cleaning pulse waveform 302 may be between about 10 milliseconds and about 100 milliseconds, for example, and therefore, there may be between about 2 and 20 individual pulses in the cleaning pulse waveform 302. The magnitude of the negative portion of the pulses may be up to about −0.5 volts (where −0.2 volts is assumed to be the etch crossover threshold), for example, and the current density thereof may be between, for example, about 50 mA/cm2 and about 150 mA/cm2. More particularly, the current density may be between about 75 mA/cm2 and about 125 mA/cm2, and the duration of the anodic pulses may be between about 5 milliseconds and about 50 milliseconds. More particularly, the duration of the individual anodic pulses may be between about 10 milliseconds and about 20 milliseconds, for example. Similarly, the current density of the positive pulses may be up to about 125 mA/Cm2, for example, and may generally be in the range of about 75 mA/cm2 and about 125 mA/cm2, and more particularly, between about 90 mA/cm2 and about 100 mA/cm2, for example. The duration of the cathodic pulses is generally substantially longer than the duration of the anodic pulses. For example, the duration of the cathodic pulses may generally be between about 10 milliseconds and about 150 milliseconds, depending upon the duration of the anodic pulse. For example, if the duration of the anodic pulse is near the shorter into the range, ie., five milliseconds, then the duration of the cathodic pulse may also be near the shorter into the range, i.e., 10 milliseconds. Similarly, if the anodic pulse is longer, within the cathodic pulse will also generally be longer.
  • [0025] Cleaning pulse waveform 300 is generally applied to the substrate prior to beginning the plating process, i.e., cleaning pulse waveform 300 is generally applied to the substrate prior to applying a current density to the substrate sufficient to cause accumulation of the plating material thereon. Therefore, for example, cleaning pulse waveform 300 is generally applied to the substrate either during the substrate loading process, or alternatively, immediately after the substrate is loaded into the plating chamber and contacted by the electrolyte.
  • In order to maintain seed layer integrity, a system controller generally controls the magnitude and duration of the respective pulses. For example, in order to keep from damaging the seed layer during the etching process, i.e., during the application of the cathodic pulses that are configured to etch contaminants from the surface of the seed layer, the magnitude and duration of the anodic pulse may be carefully controlled. More particularly, assuming that a 200 mm substrate is being processed, for example, the current density of the etch pulses may be controlled to be approximately 111.5 mA/cm[0026] 2, which will generally produce an etch rate of approximately 409 Å/second (36.7×111.5/10=409). Therefore, inasmuch as the total time for each individual etch pulse is approximately 20 milliseconds, each pulse will generally etch approximately 8.2 Å (409×20/1000) of the material on the seed layer. Therefore, if five etch pulses are used, then approximately 41 Å of contaminants may be removed from the seed layer. It the layer of contaminants has a thickness of less than 41 Å, then the etching pulses will begin to etch into the seed layer.
  • Similarly, the deposition rate of the cathodic pulses may also be calculated and utilized to determine when to stop etching so that the seed layer will not be damaged. For example, again assuming a 200 mm substrate, a deposition current density of 5 mA/cm[0027] 2 may be used, which may generally generate a deposition rate of about 18.35 Å/sec (36.7×5/10=18.35). Therefore, inasmuch as the total deposition pulse time may generally be about 500 milliseconds, the deposition for one pulse may be about 9.2 Å. These calculations, both for the anodic and cathodic pulses, maybe used to determine the amplitude and duration of the respective pulses that is optimal for a particular configuration. For example, if a particular configuration requires that a certain thickness of contaminants be removed from a seed layer surface, i.e., if substrate inspection processes such as metrology, for example, determine the thickness of a contamination layer, then the appropriate amplitude and duration of both the anodic and cathodic pulses may be calculated to remove the desired thickness of contaminants, without damaging the underlying seed layer. This calculation may be manually entered into a system controller configured to monitor and control the respective pulses, or alternatively, a system controller may be configured to automatically calculate the appropriate amplitude and duration of the respective pulses given either a user input or a measurement input representing the thickness of a layer of contaminants on the seed layer. As such, the above noted exemplary calculations are not in any way meant to be limiting upon the scope of the invention. Rather, the exemplary calculations are intended to be merely illustrative of an exemplary process for calculating the removal and deposition rates of the respective pulses. These calculations may then be used to determine the appropriate amplitude in duration of cleaning waveform pulses to be applied in a plating system.
  • The end result of the application of the cleaning waveform is that organic contaminants residing on the surface of the seed layer may be removed therefrom prior to initiating plating operations. Further, inasmuch as the cleaning waveform is applied for a relatively short period of time, i.e., generally much less than one minute, there generally is not any substantial etching of the seed layer, however, the sudden high current density of the anodic pulse operates to repel and desorb organics at the seed layer surface. As a result thereof, organic contaminants on the seed layer may be removed to the application of the cleaning waveform prior to plating, and more particularly, through the application of the high current density short duration anodic pulses prior to plating. [0028]
  • Once the substrate loading process is complete and the [0029] cleaning waveform 302 has been applied to the substrate to remove organic contamination from the surface thereof, the remainder of the semiconductor processing recipe 300 may be executed. The remainder of recipe 300, which is designated as 305 in FIG. 3, may include one or more recipe steps having an increased current density or voltage applied thereto for the purpose of facilitating plating on the substrate. Once the plating steps 305 are concluded, then the substrate having the plated layer deposited thereon may be removed from the plating apparatus as a finished substrate.
  • FIGS. 4A through 4D illustrate additional embodiments for the cleaning pulse waveform of the invention. In FIG. 4A, for example, cleaning [0030] pulse waveform 400 includes a plurality of positive or anodic waveform pulses 401 that use the load voltage 402 as a baseline voltage. As such, each of the anodic pulses 401 extend upwardly towards the positive voltage region of the graph illustrated in FIG. 4A. Although 5 anodic pulses 401 are illustrated in FIG. 4A, the present invention contemplates that between about 10 and about 100 anodic pulses may be implemented in the cleaning pulse waveform 400. Additionally, the pulse duration of each of the anodic pulses 401 may be between about 5 milliseconds and about 30 milliseconds, for example. More particularly, the pulse duration of each of the anodic pulses 401 may be between about 10 and about 20 milliseconds. The amplitude of the anodic pulses 401 is generally configured to be a large magnitude of current density applied during a very short time duration, which generally provides for desorption of organic contamination from the seed layer surface. As such, the current density of anodic pulses for one may be as high as about 100 mA/cm2, for example. However, the current density of anodic pulses for one may be between about 10 mA/cm2 and about 60 mA/cm2, or between about 15 mA/cm2 and about 30 mA/cm2, for example.
  • FIG. 4B illustrates another embodiment of a [0031] cleaning pulse waveform 400. In this embodiment, waveform 400 generally includes a waveform of anodic pulses 401, wherein the magnitude of the anodic pulses 401 begins at a first current density 403 and ends at a second current density 404, and descends from the first current density 403 to the second current density 404 during the progression of the waveform 400. Thus, the magnitude of the first anodic pulse 401 in waveform 400 may be up to about 100 milliamps, for example, while the magnitude of the last anodic pulse 401 in waveform 400 may be only about 20 milliamps, for example. In this configuration, the interstitial pulses may gradually decrease from the first current density to the last current density in either a linear or a nonlinear manner, as preferred by the specific implementation. In similar fashion to the previous embodiment, the pulse duration of anodic pulses for one may be between about 5 milliseconds and about 100 milliseconds, for example, depending on the implementation. However, the pulse duration of anodic pulses 401 may be between about 10 and about 20 milliseconds, for example.
  • FIG. 4C illustrates another embodiment of a [0032] cleaning pulse waveform 400. In this embodiment, from the magnitude of anodic pulses 401 begins at the first magnitude 403, decreases to a middle magnitude 405, and then increases to a second magnitude 404, wherein the second magnitude may be approximately equal to the first magnitude 403. In this configuration, the magnitude of the anodic pulses 401 may be up to about 100 milliamps, and the duration of the individual pulses may be between about 5 milliseconds and about 100 milliseconds, wherein the preferred duration may be between about 10 milliseconds and about 30 milliseconds, for example. FIG. 4D illustrates another embodiment of a cleaning pulse waveform 400, however, in this embodiment the magnitude of the individual anodic pulses 401 is opposite of the waveform illustrated in FIG. 4C. For example, in FIG. 4D, the anodic pulses 401 may begin at a first magnitude 403, increased to a middle magnitude 405, and in decrease to a second magnitude 404.
  • The exemplary [0033] cleaning pulse waveforms 400 illustrated in FIGS. 4A 4D generally includes anodic pulses 401, i.e., positive pulses. Therefore, organic contamination on the surface of the seed layer is not removed via an etch process, as the anodic/positive pulses 401 did not cause an etching process. Rather, experimental data indicates that the positive anodic pulses applied to the substrate may operate to generate oxygen at the surface of the seed layer. This oxygen may then operate to attack or break up the organics attached to the seed layer by reducing the adhesion between the seed layer and the organic. Therefore, the cleaning pulse waveform 400 using positive/anodic pulses 401 is also effective in removing organic contaminants from the surface of the seed layer. Additionally, experimental data indicates that the sudden change in charge resulting from the cleaning pulse waveform 400 also operates to dissolve organic material residing on the surface of the seed layer.
  • While the foregoing is directed to embodiments of the present invention, other and further embodiments of the invention may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow. [0034]

Claims (33)

1. A method for cleaning organic contaminants from a copper seed layer in an electrochemical plating system, comprising:
applying a plurality of anodic pulses to the seed layer prior to an electrochemical deposition process and subsequent to the seed layer contacting a plating solution; and
applying a cathodic pulse to the seed layer immediately following each of the plurality of anodic pulses.
2. The method of claim 1, wherein an amplitude of a current density of each of the plurality of anodic pulses is between about 50 mA/cm2 and about 150 mA/cm2.
3. The method of claim 1, wherein an amplitude of a current density of each of the plurality of anodic pulses is between about 75 mA/cm2 and about 125 mA/cm2.
4. The method of claim 1, wherein a duration of each of the plurality of anodic pulses is between about 5 milliseconds and about 50 milliseconds.
5. The method of claim 1, wherein a duration of each of the plurality of anodic pulses is between about 10 milliseconds and about 20 milliseconds.
6. The method of claim 1, wherein an amplitude of a current density for the cathodic pulse is between about 75 mA/cm2 and about 125 mA/cm2.
7. The method of claim 1, wherein an amplitude of a current density for the cathodic pulse is between about 90 mA/cm2 and about 100 mA/cm2.
8. The method of claim 1, wherein a duration of the cathodic pulse is between about 10 milliseconds and about 100 milliseconds.
9. The method of claim 1, wherein a duration of the cathodic pulse is at least five times a duration of each of the plurality of anodic pulses.
10. The method of claim 1, wherein the plurality of anodic pulses comprises between about 2 and about 10 anodic pulses.
11. The method of claim 1, wherein the plurality of anodic pulses comprises between about 3 and about 6 anodic pulses.
12. A method for removing organic contamination from a copper seed layer overlying sub-quarter micron sized features formed onto a semiconductor substrate in an electrochemical plating system, the method comprising applying a cleaning waveform to the seed layer once the seed layer is immersed in an electrolyte solution, the cleaning waveform comprising:
at least one deposition pulse; and
at least one etch pulse, wherein the at least one deposition pulse has a long duration low magnitude positive current density, and wherein the at least one etch pulse has a short duration high magnitude negative current density.
13. The method of claim 12, wherein the long duration low magnitude positive current density deposition pulse further comprises a deposition pulse having a current density of between about 50 mA/cm2 and about 125 mA/cm2 and a duration of between about 10 milliseconds and about 150 milliseconds.
14. The method of claim 12, wherein the short duration high magnitude negative current density etch pulse further comprises an etch pulse having a current density of between about 50 mA/cm2 and about 150 mA/cm2 and a duration of between about 10 milliseconds and about 50 milliseconds.
15. The method of claim 13, wherein the current density is between about 75 mA/cm2 and about 100 mA/cm2.
16. The method of claim 13, wherein the duration is between about 50 milliseconds and about 150 milliseconds.
17. The method of claim 14, wherein the current density is between about 75 mA/cm2 and about 125 mA/cm2.
18. The method of claim 14, wherein the duration is between about 10 milliseconds and about 30 milliseconds.
19. The method of claim 12, wherein the at least one deposition pulse comprises between about 3 and about 10 deposition pulses.
20. The method of claim 12, wherein the at least one etch pulse comprises between about 3 and about 10 etch pulses.
21. A method for electrochemically plating copper onto a seed layer, comprising:
immersing the seed layer in a plating solution while applying an electrical loading bias to the seed layer;
applying a cleaning waveform to the seed layer prior to initiating plating operations, the cleaning waveform comprising:
a plurality of cathodic pulses; and
a plurality of anodic pulses, the plurality of anodic pulses having a short duration and high current density; and
applying a electrical plating bias to the seed layer to plate copper thereon.
22. The method of claim 21, wherein each of the plurality of cathodic pulses comprises a deposition pulse having a duration of between about 10 milliseconds and about 100 milliseconds and a current density of between about 75 mA/cm2 and about 125 mA/cm2.
23. The method of claim 21, wherein each of the plurality of anodic pulses comprises an etch pulse having a duration of between about 5 milliseconds and about 20 milliseconds and a current density of between about 75 mA/cm2 and about 125 mA/cm2.
24. The method of claim 21, wherein the plurality of anodic pulses comprises between about 2 and about 10 anodic pulses and wherein the plurality of cathodic pulses comprises between about 2 and about 10 cathodic pulses.
25. A method for cleaning contaminants from a copper seed layer, comprising alternating the application of an anodic pulse and a cathodic pulse, wherein the cathodic pulses have a duration of between about 10 milliseconds and about 100 milliseconds and a current density of between about 75 mA/cm2 and about 125 mA/cm2, and wherein the anodic pulses have a duration of between about 5 milliseconds and about 20 milliseconds and a current density of between about 75 mA/cm2 and about 125 mA/cm2, the alternating application of the anodic pulse and the cathodic pulse occurring prior to commencing a plating process on the seed layer.
26. The method of claim 25, wherein the alternating cathodic pulse and anodic pulse comprises between about 4 and about 20 total pulses.
27. An electrochemical plating cell, comprising:
a plating cell container configured hold a plating solution therein;
a pivotally mounted lid member configured to support a substrate on a lower surface thereof such that the substrate is in electrical communication with a contact ring; and
a power supply in electrical communication with the contact ring, the power supply being configured to apply a plurality of anodic pulses to a seed layer deposited on the substrate prior to an electrochemical deposition process and subsequent to the seed layer contacting a plating solution and apply a cathodic pulse to the seed layer immediately following each of the plurality of anodic pulses.
28. The electrochemical plating cell of claim 27, wherein the power supply is configured to generate an amplitude of between about 50 mA/cm2 and about 150 mA/cm2 for each of the plurality of anodic pulses.
29. The electrochemical plating cell of claim 27, wherein the power supply is configured to generate a duration of between about 5 milliseconds and about 50 milliseconds between each of the plurality of anodic pulses.
29. The electrochemical plating cell of claim 27, wherein the power supply is configured to generate an amplitude of between about 75 mA/cm2 and about 125 mA/cm2 for each of the cathodic pulses.
30. The electrochemical plating cell of claim 27, wherein a duration of the cathodic pulse is at least five times a duration of each of the plurality of anodic pulses.
31. An electrochemical plating cell, comprising:
a plating cell container configured hold a plating solution therein;
a pivotally mounted lid member configured to support a substrate on a lower surface thereof such that the substrate is in electrical communication with a contact ring;
means for applying a plurality of anodic pulses to a seed layer deposited on the substrate prior to an electrochemical deposition process and subsequent to the seed layer contacting a plating solution; and
means for applying a cathodic pulse to the seed layer immediately following each of the plurality of anodic pulses.
32. The electrochemical plating cell of claim 31, wherein the means for applying comprises a power supply in electrical communication with a system controller configured to control the operation of the power supply.
US10/135,499 2002-04-29 2002-04-29 In-situ pre-clean for electroplating process Abandoned US20030201185A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/135,499 US20030201185A1 (en) 2002-04-29 2002-04-29 In-situ pre-clean for electroplating process

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/135,499 US20030201185A1 (en) 2002-04-29 2002-04-29 In-situ pre-clean for electroplating process

Publications (1)

Publication Number Publication Date
US20030201185A1 true US20030201185A1 (en) 2003-10-30

Family

ID=29249471

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/135,499 Abandoned US20030201185A1 (en) 2002-04-29 2002-04-29 In-situ pre-clean for electroplating process

Country Status (1)

Country Link
US (1) US20030201185A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050155869A1 (en) * 2004-01-20 2005-07-21 Taiwan Semiconductor Manufacturing Co., Ltd. Electropolishing method for removing particles from wafer surface
EP1860210A1 (en) * 2006-05-22 2007-11-28 Siemens Aktiengesellschaft Method for electrolytic treatment of a workpiece

Citations (74)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3627661A (en) * 1969-02-13 1971-12-14 Ransburg Electro Coating Corp Electronic apparatus and method
US3770598A (en) * 1972-01-21 1973-11-06 Oxy Metal Finishing Corp Electrodeposition of copper from acid baths
US3770594A (en) * 1971-12-10 1973-11-06 Buckbee Mears Co Plating metal onto small flexibly based conductors
US4065374A (en) * 1976-08-10 1977-12-27 New Nippon Electric Co., Ltd. Method and apparatus for plating under constant current density
US4120759A (en) * 1976-08-10 1978-10-17 New Nippon Electric Company, Ltd. Constant current density plating method
US4315059A (en) * 1980-07-18 1982-02-09 The United States Of America As Represented By The United States Department Of Energy Molten salt lithium cells
US4396467A (en) * 1980-10-27 1983-08-02 General Electric Company Periodic reverse current pulsing to form uniformly sized feed through conductors
US4435266A (en) * 1981-10-01 1984-03-06 Emi Limited Electroplating arrangements
US4466864A (en) * 1983-12-16 1984-08-21 At&T Technologies, Inc. Methods of and apparatus for electroplating preselected surface regions of electrical articles
US4496436A (en) * 1976-09-01 1985-01-29 Inoue-Japax Research Incorporated Pulse electrodepositing method
US4510176A (en) * 1983-09-26 1985-04-09 At&T Bell Laboratories Removal of coating from periphery of a semiconductor wafer
US4786352A (en) * 1986-09-12 1988-11-22 Benzing Technologies, Inc. Apparatus for in-situ chamber cleaning
US4789437A (en) * 1986-07-11 1988-12-06 University Of Hong Kong Pulse electroplating process
US4839005A (en) * 1987-05-22 1989-06-13 Kabushiki Kaisha Kobe Seiko Sho Electrolytic-abrasive polishing method of aluminum surface
US4857154A (en) * 1986-06-30 1989-08-15 Nippon Steel Corporation Method for producing a Zn-series electroplated steel sheet
US4869971A (en) * 1986-05-22 1989-09-26 Nee Chin Cheng Multilayer pulsed-current electrodeposition process
US4956056A (en) * 1989-03-20 1990-09-11 Zubatova Lidia S Method of abrasive electroerosion grinding
US5032238A (en) * 1989-10-04 1991-07-16 Asahi Glass Co., Ltd. Method of and apparatus for electropolishing and grinding
US5039381A (en) * 1989-05-25 1991-08-13 Mullarkey Edward J Method of electroplating a precious metal on a semiconductor device, integrated circuit or the like
US5096550A (en) * 1990-10-15 1992-03-17 The United States Of America As Represented By The United States Department Of Energy Method and apparatus for spatially uniform electropolishing and electrolytic etching
US5114548A (en) * 1990-08-09 1992-05-19 Extrude Hone Corporation Orbital electrochemical machining
US5141602A (en) * 1991-06-18 1992-08-25 International Business Machines Corporation High-productivity method and apparatus for making customized interconnections
US5217586A (en) * 1992-01-09 1993-06-08 International Business Machines Corporation Electrochemical tool for uniform metal removal during electropolishing
US5256565A (en) * 1989-05-08 1993-10-26 The United States Of America As Represented By The United States Department Of Energy Electrochemical planarization
US5256274A (en) * 1990-08-01 1993-10-26 Jaime Poris Selective metal electrodeposition process
US5328555A (en) * 1992-11-24 1994-07-12 Applied Materials, Inc. Reducing particulate contamination during semiconductor device processing
US5340370A (en) * 1993-11-03 1994-08-23 Intel Corporation Slurries for chemical mechanical polishing
US5384640A (en) * 1993-01-19 1995-01-24 Gaztech International Corporation Gas sample chamber for use with a source of coherent radiation
US5429733A (en) * 1992-05-21 1995-07-04 Electroplating Engineers Of Japan, Ltd. Plating device for wafer
US5486280A (en) * 1994-10-20 1996-01-23 Martin Marietta Energy Systems, Inc. Process for applying control variables having fractal structures
US5522965A (en) * 1994-12-12 1996-06-04 Texas Instruments Incorporated Compact system and method for chemical-mechanical polishing utilizing energy coupled to the polishing pad/water interface
US5531862A (en) * 1993-07-19 1996-07-02 Hitachi, Ltd. Method of and apparatus for removing foreign particles
US5637031A (en) * 1996-06-07 1997-06-10 Industrial Technology Research Institute Electrochemical simulator for chemical-mechanical polishing (CMP)
US5637185A (en) * 1995-03-30 1997-06-10 Rensselaer Polytechnic Institute Systems for performing chemical mechanical planarization and process for conducting same
US5650015A (en) * 1994-08-11 1997-07-22 Nippon Sanso Corporation Dry method for cleaning semiconductor substrate
US5664990A (en) * 1996-07-29 1997-09-09 Integrated Process Equipment Corp. Slurry recycling in CMP apparatus
US5670034A (en) * 1995-07-11 1997-09-23 American Plating Systems Reciprocating anode electrolytic plating apparatus and method
US5683538A (en) * 1994-12-23 1997-11-04 International Business Machines Corporation Control of etch selectivity
US5705230A (en) * 1992-03-17 1998-01-06 Ebara Corporation Method for filling small holes or covering small recesses in the surface of substrates
US5723028A (en) * 1990-08-01 1998-03-03 Poris; Jaime Electrodeposition apparatus with virtual anode
US5738574A (en) * 1995-10-27 1998-04-14 Applied Materials, Inc. Continuous processing system for chemical mechanical polishing
US5807165A (en) * 1997-03-26 1998-09-15 International Business Machines Corporation Method of electrochemical mechanical planarization
US5827435A (en) * 1994-10-27 1998-10-27 Nec Corporation Plasma processing method and equipment used therefor
US5846398A (en) * 1996-08-23 1998-12-08 Sematech, Inc. CMP slurry measurement and control technique
US5885469A (en) * 1996-11-05 1999-03-23 Applied Materials, Inc. Topographical structure of an electrostatic chuck and method of fabricating same
US5911619A (en) * 1997-03-26 1999-06-15 International Business Machines Corporation Apparatus for electrochemical mechanical planarization
US5963833A (en) * 1996-07-03 1999-10-05 Micron Technology, Inc. Method for cleaning semiconductor wafers and
US6004188A (en) * 1998-09-10 1999-12-21 Chartered Semiconductor Manufacturing Ltd. Method for forming copper damascene structures by using a dual CMP barrier layer
US6004880A (en) * 1998-02-20 1999-12-21 Lsi Logic Corporation Method of single step damascene process for deposition and global planarization
US6010964A (en) * 1997-08-20 2000-01-04 Micron Technology, Inc. Wafer surface treatment methods and systems using electrocapillarity
US6027630A (en) * 1997-04-04 2000-02-22 University Of Southern California Method for electrochemical fabrication
US6056864A (en) * 1998-10-13 2000-05-02 Advanced Micro Devices, Inc. Electropolishing copper film to enhance CMP throughput
US6066030A (en) * 1999-03-04 2000-05-23 International Business Machines Corporation Electroetch and chemical mechanical polishing equipment
US6133061A (en) * 1998-02-05 2000-10-17 Canon Kabushiki Kaisha Method of forming thin zinc oxide film, and method of producing semiconductor element substrate and photovoltaic element using thin zinc oxide film
US6143155A (en) * 1998-06-11 2000-11-07 Speedfam Ipec Corp. Method for simultaneous non-contact electrochemical plating and planarizing of semiconductor wafers using a bipiolar electrode assembly
US6162344A (en) * 1998-07-22 2000-12-19 Novellus Systems, Inc. Method of electroplating semiconductor wafer using variable currents and mass transfer to obtain uniform plated layer
US6176992B1 (en) * 1998-11-03 2001-01-23 Nutool, Inc. Method and apparatus for electro-chemical mechanical deposition
US6197181B1 (en) * 1998-03-20 2001-03-06 Semitool, Inc. Apparatus and method for electrolytically depositing a metal on a microelectronic workpiece
US6203684B1 (en) * 1998-10-14 2001-03-20 Faraday Technology Marketing Group, Llc Pulse reverse electrodeposition for metallization and planarization of a semiconductor substrates
US6210555B1 (en) * 1999-01-29 2001-04-03 Faraday Technology Marketing Group, Llc Electrodeposition of metals in small recesses for manufacture of high density interconnects using reverse pulse plating
US6224737B1 (en) * 1999-08-19 2001-05-01 Taiwan Semiconductor Manufacturing Company Method for improvement of gap filling capability of electrochemical deposition of copper
US6228823B1 (en) * 1995-07-27 2001-05-08 Mitsubishi Chemical Corporation Method for treating surface of substrate and surface treatment composition used for the same
US6235625B1 (en) * 1999-04-27 2001-05-22 Taiwan Semiconductor Manufacturing Co., Ltd. Method of fabricating copper damascene
US6251236B1 (en) * 1998-11-30 2001-06-26 Applied Materials, Inc. Cathode contact ring for electrochemical deposition
US6258220B1 (en) * 1998-11-30 2001-07-10 Applied Materials, Inc. Electro-chemical deposition system
US6277263B1 (en) * 1998-03-20 2001-08-21 Semitool, Inc. Apparatus and method for electrolytically depositing copper on a semiconductor workpiece
US6299741B1 (en) * 1999-11-29 2001-10-09 Applied Materials, Inc. Advanced electrolytic polish (AEP) assisted metal wafer planarization method and apparatus
US6303014B1 (en) * 1998-10-14 2001-10-16 Faraday Technology Marketing Group, Llc Electrodeposition of metals in small recesses using modulated electric fields
US6309528B1 (en) * 1999-10-15 2001-10-30 Faraday Technology Marketing Group, Llc Sequential electrodeposition of metals using modulated electric fields for manufacture of circuit boards having features of different sizes
US6319384B1 (en) * 1998-10-14 2001-11-20 Faraday Technology Marketing Group, Llc Pulse reverse electrodeposition for metallization and planarization of semiconductor substrates
US6379223B1 (en) * 1999-11-29 2002-04-30 Applied Materials, Inc. Method and apparatus for electrochemical-mechanical planarization
US6432821B1 (en) * 2000-12-18 2002-08-13 Intel Corporation Method of copper electroplating
US6652727B2 (en) * 1999-10-15 2003-11-25 Faraday Technology Marketing Group, Llc Sequential electrodeposition of metals using modulated electric fields for manufacture of circuit boards having features of different sizes
US6793796B2 (en) * 1998-10-26 2004-09-21 Novellus Systems, Inc. Electroplating process for avoiding defects in metal features of integrated circuit devices

Patent Citations (78)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3627661A (en) * 1969-02-13 1971-12-14 Ransburg Electro Coating Corp Electronic apparatus and method
US3770594A (en) * 1971-12-10 1973-11-06 Buckbee Mears Co Plating metal onto small flexibly based conductors
US3770598A (en) * 1972-01-21 1973-11-06 Oxy Metal Finishing Corp Electrodeposition of copper from acid baths
US4065374A (en) * 1976-08-10 1977-12-27 New Nippon Electric Co., Ltd. Method and apparatus for plating under constant current density
US4120759A (en) * 1976-08-10 1978-10-17 New Nippon Electric Company, Ltd. Constant current density plating method
US4496436A (en) * 1976-09-01 1985-01-29 Inoue-Japax Research Incorporated Pulse electrodepositing method
US4315059A (en) * 1980-07-18 1982-02-09 The United States Of America As Represented By The United States Department Of Energy Molten salt lithium cells
US4396467A (en) * 1980-10-27 1983-08-02 General Electric Company Periodic reverse current pulsing to form uniformly sized feed through conductors
US4435266A (en) * 1981-10-01 1984-03-06 Emi Limited Electroplating arrangements
US4510176A (en) * 1983-09-26 1985-04-09 At&T Bell Laboratories Removal of coating from periphery of a semiconductor wafer
US4466864A (en) * 1983-12-16 1984-08-21 At&T Technologies, Inc. Methods of and apparatus for electroplating preselected surface regions of electrical articles
US4869971A (en) * 1986-05-22 1989-09-26 Nee Chin Cheng Multilayer pulsed-current electrodeposition process
US4857154A (en) * 1986-06-30 1989-08-15 Nippon Steel Corporation Method for producing a Zn-series electroplated steel sheet
US4789437A (en) * 1986-07-11 1988-12-06 University Of Hong Kong Pulse electroplating process
US4786352A (en) * 1986-09-12 1988-11-22 Benzing Technologies, Inc. Apparatus for in-situ chamber cleaning
US4839005A (en) * 1987-05-22 1989-06-13 Kabushiki Kaisha Kobe Seiko Sho Electrolytic-abrasive polishing method of aluminum surface
US4956056A (en) * 1989-03-20 1990-09-11 Zubatova Lidia S Method of abrasive electroerosion grinding
US5256565A (en) * 1989-05-08 1993-10-26 The United States Of America As Represented By The United States Department Of Energy Electrochemical planarization
US5039381A (en) * 1989-05-25 1991-08-13 Mullarkey Edward J Method of electroplating a precious metal on a semiconductor device, integrated circuit or the like
US5032238A (en) * 1989-10-04 1991-07-16 Asahi Glass Co., Ltd. Method of and apparatus for electropolishing and grinding
US5256274A (en) * 1990-08-01 1993-10-26 Jaime Poris Selective metal electrodeposition process
US5723028A (en) * 1990-08-01 1998-03-03 Poris; Jaime Electrodeposition apparatus with virtual anode
US5114548A (en) * 1990-08-09 1992-05-19 Extrude Hone Corporation Orbital electrochemical machining
US5096550A (en) * 1990-10-15 1992-03-17 The United States Of America As Represented By The United States Department Of Energy Method and apparatus for spatially uniform electropolishing and electrolytic etching
US5141602A (en) * 1991-06-18 1992-08-25 International Business Machines Corporation High-productivity method and apparatus for making customized interconnections
US5217586A (en) * 1992-01-09 1993-06-08 International Business Machines Corporation Electrochemical tool for uniform metal removal during electropolishing
US5705230A (en) * 1992-03-17 1998-01-06 Ebara Corporation Method for filling small holes or covering small recesses in the surface of substrates
US5429733A (en) * 1992-05-21 1995-07-04 Electroplating Engineers Of Japan, Ltd. Plating device for wafer
US5328555A (en) * 1992-11-24 1994-07-12 Applied Materials, Inc. Reducing particulate contamination during semiconductor device processing
US5384640A (en) * 1993-01-19 1995-01-24 Gaztech International Corporation Gas sample chamber for use with a source of coherent radiation
US5531862A (en) * 1993-07-19 1996-07-02 Hitachi, Ltd. Method of and apparatus for removing foreign particles
US5340370A (en) * 1993-11-03 1994-08-23 Intel Corporation Slurries for chemical mechanical polishing
US5650015A (en) * 1994-08-11 1997-07-22 Nippon Sanso Corporation Dry method for cleaning semiconductor substrate
US5486280A (en) * 1994-10-20 1996-01-23 Martin Marietta Energy Systems, Inc. Process for applying control variables having fractal structures
US5827435A (en) * 1994-10-27 1998-10-27 Nec Corporation Plasma processing method and equipment used therefor
US5522965A (en) * 1994-12-12 1996-06-04 Texas Instruments Incorporated Compact system and method for chemical-mechanical polishing utilizing energy coupled to the polishing pad/water interface
US5683538A (en) * 1994-12-23 1997-11-04 International Business Machines Corporation Control of etch selectivity
US5637185A (en) * 1995-03-30 1997-06-10 Rensselaer Polytechnic Institute Systems for performing chemical mechanical planarization and process for conducting same
US5670034A (en) * 1995-07-11 1997-09-23 American Plating Systems Reciprocating anode electrolytic plating apparatus and method
US6228823B1 (en) * 1995-07-27 2001-05-08 Mitsubishi Chemical Corporation Method for treating surface of substrate and surface treatment composition used for the same
US5738574A (en) * 1995-10-27 1998-04-14 Applied Materials, Inc. Continuous processing system for chemical mechanical polishing
US5637031A (en) * 1996-06-07 1997-06-10 Industrial Technology Research Institute Electrochemical simulator for chemical-mechanical polishing (CMP)
US5963833A (en) * 1996-07-03 1999-10-05 Micron Technology, Inc. Method for cleaning semiconductor wafers and
US5994240A (en) * 1996-07-03 1999-11-30 Micron Technology, Inc. Method for cleaning semiconductor wafers
US5664990A (en) * 1996-07-29 1997-09-09 Integrated Process Equipment Corp. Slurry recycling in CMP apparatus
US5846398A (en) * 1996-08-23 1998-12-08 Sematech, Inc. CMP slurry measurement and control technique
US5885469A (en) * 1996-11-05 1999-03-23 Applied Materials, Inc. Topographical structure of an electrostatic chuck and method of fabricating same
US5885469B1 (en) * 1996-11-05 2000-08-08 Applied Materials Inc Topographical structure of an electrostatic chuck and method of fabricating same
US5911619A (en) * 1997-03-26 1999-06-15 International Business Machines Corporation Apparatus for electrochemical mechanical planarization
US5807165A (en) * 1997-03-26 1998-09-15 International Business Machines Corporation Method of electrochemical mechanical planarization
US6027630A (en) * 1997-04-04 2000-02-22 University Of Southern California Method for electrochemical fabrication
US6010964A (en) * 1997-08-20 2000-01-04 Micron Technology, Inc. Wafer surface treatment methods and systems using electrocapillarity
US6133061A (en) * 1998-02-05 2000-10-17 Canon Kabushiki Kaisha Method of forming thin zinc oxide film, and method of producing semiconductor element substrate and photovoltaic element using thin zinc oxide film
US6090239A (en) * 1998-02-20 2000-07-18 Lsi Logic Corporation Method of single step damascene process for deposition and global planarization
US6004880A (en) * 1998-02-20 1999-12-21 Lsi Logic Corporation Method of single step damascene process for deposition and global planarization
US6197181B1 (en) * 1998-03-20 2001-03-06 Semitool, Inc. Apparatus and method for electrolytically depositing a metal on a microelectronic workpiece
US6290833B1 (en) * 1998-03-20 2001-09-18 Semitool, Inc. Method for electrolytically depositing copper on a semiconductor workpiece
US6277263B1 (en) * 1998-03-20 2001-08-21 Semitool, Inc. Apparatus and method for electrolytically depositing copper on a semiconductor workpiece
US6143155A (en) * 1998-06-11 2000-11-07 Speedfam Ipec Corp. Method for simultaneous non-contact electrochemical plating and planarizing of semiconductor wafers using a bipiolar electrode assembly
US6162344A (en) * 1998-07-22 2000-12-19 Novellus Systems, Inc. Method of electroplating semiconductor wafer using variable currents and mass transfer to obtain uniform plated layer
US6004188A (en) * 1998-09-10 1999-12-21 Chartered Semiconductor Manufacturing Ltd. Method for forming copper damascene structures by using a dual CMP barrier layer
US6056864A (en) * 1998-10-13 2000-05-02 Advanced Micro Devices, Inc. Electropolishing copper film to enhance CMP throughput
US6303014B1 (en) * 1998-10-14 2001-10-16 Faraday Technology Marketing Group, Llc Electrodeposition of metals in small recesses using modulated electric fields
US6319384B1 (en) * 1998-10-14 2001-11-20 Faraday Technology Marketing Group, Llc Pulse reverse electrodeposition for metallization and planarization of semiconductor substrates
US6203684B1 (en) * 1998-10-14 2001-03-20 Faraday Technology Marketing Group, Llc Pulse reverse electrodeposition for metallization and planarization of a semiconductor substrates
US6793796B2 (en) * 1998-10-26 2004-09-21 Novellus Systems, Inc. Electroplating process for avoiding defects in metal features of integrated circuit devices
US6176992B1 (en) * 1998-11-03 2001-01-23 Nutool, Inc. Method and apparatus for electro-chemical mechanical deposition
US6251236B1 (en) * 1998-11-30 2001-06-26 Applied Materials, Inc. Cathode contact ring for electrochemical deposition
US6258220B1 (en) * 1998-11-30 2001-07-10 Applied Materials, Inc. Electro-chemical deposition system
US6210555B1 (en) * 1999-01-29 2001-04-03 Faraday Technology Marketing Group, Llc Electrodeposition of metals in small recesses for manufacture of high density interconnects using reverse pulse plating
US6066030A (en) * 1999-03-04 2000-05-23 International Business Machines Corporation Electroetch and chemical mechanical polishing equipment
US6235625B1 (en) * 1999-04-27 2001-05-22 Taiwan Semiconductor Manufacturing Co., Ltd. Method of fabricating copper damascene
US6224737B1 (en) * 1999-08-19 2001-05-01 Taiwan Semiconductor Manufacturing Company Method for improvement of gap filling capability of electrochemical deposition of copper
US6309528B1 (en) * 1999-10-15 2001-10-30 Faraday Technology Marketing Group, Llc Sequential electrodeposition of metals using modulated electric fields for manufacture of circuit boards having features of different sizes
US6652727B2 (en) * 1999-10-15 2003-11-25 Faraday Technology Marketing Group, Llc Sequential electrodeposition of metals using modulated electric fields for manufacture of circuit boards having features of different sizes
US6299741B1 (en) * 1999-11-29 2001-10-09 Applied Materials, Inc. Advanced electrolytic polish (AEP) assisted metal wafer planarization method and apparatus
US6379223B1 (en) * 1999-11-29 2002-04-30 Applied Materials, Inc. Method and apparatus for electrochemical-mechanical planarization
US6432821B1 (en) * 2000-12-18 2002-08-13 Intel Corporation Method of copper electroplating

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050155869A1 (en) * 2004-01-20 2005-07-21 Taiwan Semiconductor Manufacturing Co., Ltd. Electropolishing method for removing particles from wafer surface
US7128821B2 (en) * 2004-01-20 2006-10-31 Taiwan Semiconductor Manufacturing Co., Ltd. Electropolishing method for removing particles from wafer surface
EP1860210A1 (en) * 2006-05-22 2007-11-28 Siemens Aktiengesellschaft Method for electrolytic treatment of a workpiece
WO2007134917A2 (en) * 2006-05-22 2007-11-29 Siemens Aktiengesellschaft Method for the electrolytic treatment of a component
WO2007134917A3 (en) * 2006-05-22 2008-03-20 Siemens Ag Method for the electrolytic treatment of a component

Similar Documents

Publication Publication Date Title
US11542630B2 (en) Cleaning electroplating substrate holders using reverse current deplating
US9376758B2 (en) Electroplating method
US20060237325A1 (en) Cu ecp planarization by insertion of polymer treatment step between gap fill and bulk fill steps
US6576110B2 (en) Coated anode apparatus and associated method
US6409903B1 (en) Multi-step potentiostatic/galvanostatic plating control
US20030034250A1 (en) Reverse voltage bias for electro-chemical plating system and method
KR100791393B1 (en) Method of application of electrical biasing to enhance metal deposition
US20050230260A1 (en) Plating apparatus and method
TW201107540A (en) Pulse sequence for plating on thin seed layers
US6627052B2 (en) Electroplating apparatus with vertical electrical contact
US20050218000A1 (en) Conditioning of contact leads for metal plating systems
TW201439385A (en) Electrofill vacuum plating cell
US20120145552A1 (en) Electroplating method
US20060175201A1 (en) Immersion process for electroplating applications
US20130313124A1 (en) Electro chemical deposition apparatus
US6746591B2 (en) ECP gap fill by modulating the voltate on the seed layer to increase copper concentration inside feature
US20030201185A1 (en) In-situ pre-clean for electroplating process
US6768194B2 (en) Electrode for electroplating planar structures
US10954602B1 (en) Method of electro-chemical plating
US20040222101A1 (en) Contact ring spin during idle time and deplate for defect reduction
US20040020780A1 (en) Immersion bias for use in electro-chemical plating system
US20230083395A1 (en) Electroplating apparatus and electroplating method
KR100660343B1 (en) Apparatus for Electro Chemical Plating
KR100865448B1 (en) Electro chemical plating apparatus and method thereof
JP2001316895A (en) Electrolytic plating device and electrolytic plating method

Legal Events

Date Code Title Description
AS Assignment

Owner name: APPLIED MATERIALS, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BAJAJ, RAJEEV;EMAMI, RAMIN;REEL/FRAME:012862/0438;SIGNING DATES FROM 20020423 TO 20020429

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE