US20030214797A1 - Multilayer printed circuit board - Google Patents

Multilayer printed circuit board Download PDF

Info

Publication number
US20030214797A1
US20030214797A1 US10/409,792 US40979203A US2003214797A1 US 20030214797 A1 US20030214797 A1 US 20030214797A1 US 40979203 A US40979203 A US 40979203A US 2003214797 A1 US2003214797 A1 US 2003214797A1
Authority
US
United States
Prior art keywords
printed circuit
circuit board
multilayer printed
conductor
hole
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/409,792
Other versions
US7084355B2 (en
Inventor
Yoshiyuki Kosaka
Kazuyasu Sugisawa
Kimihiro Yamanaka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KOSAKA, YOSHIYUKI, SUGISAWA, KAZUYASU, YAMANAKA, KIMIHIRO
Publication of US20030214797A1 publication Critical patent/US20030214797A1/en
Application granted granted Critical
Publication of US7084355B2 publication Critical patent/US7084355B2/en
Adjusted expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0271Arrangements for reducing stress or warp in rigid printed circuit boards, e.g. caused by loads, vibrations or differences in thermal expansion
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/0929Conductive planes
    • H05K2201/09354Ground conductor along edge of main surface
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/0959Plated through-holes or plated blind vias filled with insulating material
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4602Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated

Definitions

  • the present invention relates to a multilayer printed circuit board including a chip carrier, and more specifically to a multilayer printed circuit board having a Resin Filled Plated Through Hole (RFP) and RFP lands.
  • RFP Resin Filled Plated Through Hole
  • a multilayer printed circuit board includes an internal layer and an external layer on both sides of the internal layer. Through holes can be formed in the inner layer connecting wiring on the front side and on the back side of the internal layer. Some of the through holes, can be RFPs. Since the inside of an individual RFP is resin filled, a conductor or wiring can also be positioned directly on the resin fill in the RFP.
  • a region within about 0.5 millimeters (mm) from the edge of a multilayer printed circuit board is usually not utilized as a wiring region or does not include RFPs for the following reasons. Since an RFP includes a conductor on its inner circumference wall and the RFP is filled with resin, upon heating of the multilayer printed circuit board, a stress can be generated in a Z-direction (direction perpendicular to a principal surface of a multilayer printed circuit board) because resin and copper differ in their coefficient of thermal expansion.
  • An RFP arranged near the edge of a multilayer printed circuit board can experience microcracking due to the thermal stress when the multilayer printed circuit board is heated in high-temperature high-humidity test, solder reflow processing or even during operation. Microcracking can also occur in the layers in the vicinity of the RFP. When microcracks are generated, moisture permeation can occur and copper migration is likely.
  • An object of the present invention is to provide a multilayer printed circuit board having a resin filled plated through hole with lands near the edge of the printed circuit board, the plated through hole and multilayer printed circuit board having a much lower tendency for cracking under stress.
  • a multilayer printed circuit board comprising an inner layer including a buried-type through hole having a side wall and a through-hole conductor on the side wall. The inside of the buried-type through hole is filled with resin.
  • An outer layer is formed on the inner layer.
  • An outer edge of the land is within about 0.055 mm of an edge of the multilayer printed circuit board.
  • a conductor layer is formed on the outer layer, the conductor layer completely overlying the land and extending outward further than the outer edge of the land.
  • a multilayer printed circuit board comprising an inner layer including a first surface and a second surface opposite the first surface.
  • a first outer layer is provided on the first surface and a second outer layer is provided on the second surface of the inner layer.
  • a first land is between the first surface of the inner layer and the first outer layer and connected to the through-hole conductor.
  • An outer edge of the first land is within about 0.055 mm of an edge of the multilayer printed circuit board.
  • a second land is between the second surface of the inner layer and the second outer layer and connected to the through-hole conductor.
  • An outer edge of the second land is within about 0.055 mm of the edge of the multilayer printed circuit board.
  • a first conductor layer is formed on the first outer layer. The first conductor layer completely overlies the first land and extends outward further than the outer edge of the first land.
  • a second conductor layer is formed on the second outer layer. The second conductor layer completely overlies the second land and extends outwardly further than the outer edge of the second land.
  • FIG. 1 is a plan view showing an external appearance of a CSP including a multilayer printed circuit board according to a preferred embodiment of the present invention
  • FIG. 2 is an enlarged plan view showing a section of the multilayer printed circuit board shown in FIG. 1;
  • FIG. 3 is a partial sectional view in elevation of the multilayer printed circuit board of FIG. 2 taken along the line III-III in FIG. 2.
  • FIG. 1 is a plan view showing an external surface of a multilayer printed circuit board 10 according to one embodiment of the present invention.
  • a semiconductor chip 30 is mounted on multilayer printed circuit board 10 .
  • the semiconductor chip 30 has many terminals (not shown) arranged in a matrix on the underside thereof.
  • the multilayer printed circuit board 10 has many pads (not shown) on its surface thereof correspondingly to the terminals of semiconductor chip 30 . These terminals and corresponding pads are connected to each other by means of a solder connection, so that semiconductor chip 30 is mounted on multilayer printed circuit board 10 .
  • the package shown in FIG. 1 is known as a CSP wherein multilayer printed circuit board 10 is only slightly greater in size than semiconductor chip 30 .
  • the size of semiconductor chip 30 is 9 mm ⁇ 9 mm
  • the size of multilayer printed circuit board 10 is 10.8 mm ⁇ 10.8 mm (i.e. each side of the multilayer printed circuit board being greater in length than that of the semiconductor chip by 20%). Therefore, in this example, the ratio of the area of semiconductor chip 30 to the area of multilayer printed circuit board 10 is about 69%.
  • multilayer printed circuit board 10 has at the center thereof a chip mounting region 11 of as much as about 69% of the whole available external area, and thus has a wiring region 12 of only about 31% of the whole available external area therearound.
  • FIG. 2 is an enlarged plan view showing a section of multilayer printed circuit board 10 .
  • FIG. 3 is a partial sectional view in elevation of the multilayer printed circuit board in FIG. 2 taken along the line III-III in FIG. 2.
  • multilayer printed circuit board 10 includes an inner layer 13 (not shown in FIG. 2) comprised of an insulator such as resin, and outer layers 14 and 15 (not shown in FIG. 2) formed on both sides thereof.
  • inner layer 13 (not shown in FIG. 2) comprised of an insulator such as resin
  • outer layers 14 and 15 (not shown in FIG. 2) formed on both sides thereof.
  • Each of outer layers 14 and 15 comprises an insulator such as photosensitive resin formed by a build-up process.
  • inner layer 13 has an RFP 16 therein.
  • the RFP 16 is a buried-type through hole that is formed by drilling a through hole in inner layer 13 , forming a through-hole conductor 17 on the inner circumference wall thereon by copper plating or the like, and then filling the inside thereof with resin 18 .
  • the RFP is a Plated Through Hole (PTH), having a resin fill. Since the RFP is filled with the resin, a conductor can be placed thereon, if desired.
  • PTH Plated Through Hole
  • the multilayer printed circuit board 10 further comprises RFP lands 19 (see FIG. 2 also) and 20 each comprised of copper on inner layer 13 .
  • the RFP land 19 is formed between inner layer 13 and outer layer 14 around RFP 16 .
  • the RFP land 20 is formed between inner layer 13 and outer layer 15 around RFP 16 .
  • the RFP lands 19 and 20 are connected to through-hole conductor 17 .
  • the multilayer printed circuit board 10 further comprises conductor layers 21 and 22 formed on outer layers 14 and 15 , respectively.
  • Conductor layers 21 and 22 can be comprised of copper and have a thickness of from about 10 microns ( ⁇ m) to about 36 ⁇ m and can be formed on outer layers 14 and 15 by plating, sputtering, or by lamination of a copper foil followed by etching.
  • Outer edges 23 (see FIG. 2 also) and 24 of conductor layers 21 and 22 extend outward further than outer edges 25 and 26 of RFP lands 19 and 20 , respectively. Namely, conductor layers 21 and 22 are formed so as to completely cover RFP lands 19 and 20 , respectively.
  • a distance from each of the outer edges 25 and 26 of RFP lands 19 and 20 to corresponding ones of outer edges 23 and 24 , respectively, of conductor layers 21 and 22 is at least about 50 ⁇ m.
  • Each of outer edges 23 and 24 of conductor layers 21 and 22 is within about 0.5 mm from the edge of multilayer printed circuit board 10 , i.e. the edge is an area without wiring in known multilayer printed circuit boards.
  • Conductor layers 21 and 22 can be a ground pattern having a relatively large area. Conductor layers 21 and 22 can comprise a power supply pattern or signal line pattern.
  • RFP lands 19 and 20 and through-hole conductor 17 are made of copper, while inner layer 13 and outer layers 14 and 15 are made of resin. Furthermore, the inside of RFP 16 is filled with resin 18 .
  • the thermal expansion coefficient of copper is about 17 parts per million per degree Celsius (ppm/° C.), while the thermal expansion coefficient of resin is greater than copper and is about 50 to about 60 ppm/° C.
  • ppm/° C. parts per million per degree Celsius
  • the thermal expansion coefficient of resin is greater than copper and is about 50 to about 60 ppm/° C.
  • one outer layer 14 or 15 is formed on each side of inner layer 13 .
  • a plurality of outer layers may be formed on each side of the inner layer 13 .
  • a conductor layer for covering the RFP land it is not necessarily required that a conductor layer for covering the RFP land be formed on the outermost outer layer, i.e. the conductor layer may be formed on the innermost outer layer or intermediate outer layer. It is sufficient that the conductor layer completely covers the RFP land.
  • the shape of the conductor layer covering the RFP land can be any shape that surpresses Z direction stress near and in the RFP.
  • outer layers 14 and 15 formed on both sides of the inner layer 13 are shown as symmetrical to each other. However, they may be asymmetrical to each other. Further, the outer layer is not necessarily formed on each side of the inner layer, but may be formed on only one side of the inner layer.

Abstract

A multilayer printed circuit board is provided in which microcracks or metallic migration is mitigated when a Resin Fill Plated Through Hole (RFP) is arranged near the edge thereof. The multilayer printed circuit board includes an inner layer having an RFP, outer layers, RFP lands, and conductor layers. The conductor layers are positioned over the RFP lands and the outer edges of the conductor layers extends outward further than the outer edges of the RFP lands. When the multilayer printed circuit board is heated, a stress is generated in and near the RFP. The conductor layers positioned so as to cover the RFP lands, exert a reaction against the stress to suppress generation of microcracks in the multilayer printed circuit board and thereby mitigate metallic migration in the board.

Description

    FIELD OF THE INVENTION
  • The present invention relates to a multilayer printed circuit board including a chip carrier, and more specifically to a multilayer printed circuit board having a Resin Filled Plated Through Hole (RFP) and RFP lands. [0001]
  • BACKGROUND OF THE INVENTION
  • In general, a multilayer printed circuit board includes an internal layer and an external layer on both sides of the internal layer. Through holes can be formed in the inner layer connecting wiring on the front side and on the back side of the internal layer. Some of the through holes, can be RFPs. Since the inside of an individual RFP is resin filled, a conductor or wiring can also be positioned directly on the resin fill in the RFP. [0002]
  • A region within about 0.5 millimeters (mm) from the edge of a multilayer printed circuit board is usually not utilized as a wiring region or does not include RFPs for the following reasons. Since an RFP includes a conductor on its inner circumference wall and the RFP is filled with resin, upon heating of the multilayer printed circuit board, a stress can be generated in a Z-direction (direction perpendicular to a principal surface of a multilayer printed circuit board) because resin and copper differ in their coefficient of thermal expansion. An RFP arranged near the edge of a multilayer printed circuit board, can experience microcracking due to the thermal stress when the multilayer printed circuit board is heated in high-temperature high-humidity test, solder reflow processing or even during operation. Microcracking can also occur in the layers in the vicinity of the RFP. When microcracks are generated, moisture permeation can occur and copper migration is likely. [0003]
  • In the case of a Chip Scale Package (CSP) wherein the size of a multilayer printed circuit board is equal to or slightly greater than the size of a semiconductor chip mounted thereon, inasmuch as wiring area is limited, the necessity for having an RFP and/or wiring as close as possible to the edge of the multilayer printed circuit board has been increasing. [0004]
  • Accordingly there is a need in the art for an improved multilayer printed circuit board wherein a buried-type through hole such as an RFP and/or wiring can be located near the edge thereof, by overcoming the disadvantages of the known structure. [0005]
  • An object of the present invention is to provide a multilayer printed circuit board having a resin filled plated through hole with lands near the edge of the printed circuit board, the plated through hole and multilayer printed circuit board having a much lower tendency for cracking under stress. [0006]
  • SUMMARY OF THE INVENTION
  • According to one aspect of the invention, there is provided a multilayer printed circuit board comprising an inner layer including a buried-type through hole having a side wall and a through-hole conductor on the side wall. The inside of the buried-type through hole is filled with resin. An outer layer is formed on the inner layer. There is a land between the inner layer and the outer layer connected to the through-hole conductor. An outer edge of the land is within about 0.055 mm of an edge of the multilayer printed circuit board. A conductor layer is formed on the outer layer, the conductor layer completely overlying the land and extending outward further than the outer edge of the land. [0007]
  • According to another aspect of the invention, there is provided a multilayer printed circuit board comprising an inner layer including a first surface and a second surface opposite the first surface. There is a buried-type through hole having a side wall and a through-hole conductor on the side wall. The inside of the buried-type through hole is filled with resin. A first outer layer is provided on the first surface and a second outer layer is provided on the second surface of the inner layer. A first land is between the first surface of the inner layer and the first outer layer and connected to the through-hole conductor. An outer edge of the first land is within about 0.055 mm of an edge of the multilayer printed circuit board. A second land is between the second surface of the inner layer and the second outer layer and connected to the through-hole conductor. An outer edge of the second land is within about 0.055 mm of the edge of the multilayer printed circuit board. A first conductor layer is formed on the first outer layer. The first conductor layer completely overlies the first land and extends outward further than the outer edge of the first land. A second conductor layer is formed on the second outer layer. The second conductor layer completely overlies the second land and extends outwardly further than the outer edge of the second land. [0008]
  • The above objects, advantages, and features of the present invention will become more readily apparent from the following detailed description of the preferred embodiments as illustrated in the accompanying drawings.[0009]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a plan view showing an external appearance of a CSP including a multilayer printed circuit board according to a preferred embodiment of the present invention; [0010]
  • FIG. 2 is an enlarged plan view showing a section of the multilayer printed circuit board shown in FIG. 1; and [0011]
  • FIG. 3 is a partial sectional view in elevation of the multilayer printed circuit board of FIG. 2 taken along the line III-III in FIG. 2.[0012]
  • BEST MODE FOR CARRYING OUT THE INVENTION
  • Hereinbelow, a preferred embodiment of the present invention will be described in detail with reference to the drawings. In the drawings, the same or corresponding portions are assigned the same reference symbols so as to take advantage of explanation therefor. [0013]
  • FIG. 1 is a plan view showing an external surface of a multilayer printed [0014] circuit board 10 according to one embodiment of the present invention. A semiconductor chip 30 is mounted on multilayer printed circuit board 10. The semiconductor chip 30 has many terminals (not shown) arranged in a matrix on the underside thereof. The multilayer printed circuit board 10 has many pads (not shown) on its surface thereof correspondingly to the terminals of semiconductor chip 30. These terminals and corresponding pads are connected to each other by means of a solder connection, so that semiconductor chip 30 is mounted on multilayer printed circuit board 10.
  • The package shown in FIG. 1 is known as a CSP wherein multilayer printed [0015] circuit board 10 is only slightly greater in size than semiconductor chip 30. Specifically, the size of semiconductor chip 30 is 9 mm×9 mm, while the size of multilayer printed circuit board 10 is 10.8 mm×10.8 mm (i.e. each side of the multilayer printed circuit board being greater in length than that of the semiconductor chip by 20%). Therefore, in this example, the ratio of the area of semiconductor chip 30 to the area of multilayer printed circuit board 10 is about 69%. Namely, multilayer printed circuit board 10 has at the center thereof a chip mounting region 11 of as much as about 69% of the whole available external area, and thus has a wiring region 12 of only about 31% of the whole available external area therearound.
  • FIG. 2 is an enlarged plan view showing a section of multilayer printed [0016] circuit board 10. FIG. 3 is a partial sectional view in elevation of the multilayer printed circuit board in FIG. 2 taken along the line III-III in FIG. 2.
  • As shown in FIGS. 2 and 3, multilayer printed [0017] circuit board 10 includes an inner layer 13 (not shown in FIG. 2) comprised of an insulator such as resin, and outer layers 14 and 15 (not shown in FIG. 2) formed on both sides thereof. Each of outer layers 14 and 15 comprises an insulator such as photosensitive resin formed by a build-up process.
  • Referring to FIG. 3, [0018] inner layer 13 has an RFP 16 therein. The RFP 16 is a buried-type through hole that is formed by drilling a through hole in inner layer 13, forming a through-hole conductor 17 on the inner circumference wall thereon by copper plating or the like, and then filling the inside thereof with resin 18. The RFP is a Plated Through Hole (PTH), having a resin fill. Since the RFP is filled with the resin, a conductor can be placed thereon, if desired.
  • The multilayer printed [0019] circuit board 10 further comprises RFP lands 19 (see FIG. 2 also) and 20 each comprised of copper on inner layer 13. The RFP land 19 is formed between inner layer 13 and outer layer 14 around RFP 16. The RFP land 20 is formed between inner layer 13 and outer layer 15 around RFP 16. The RFP lands 19 and 20 are connected to through-hole conductor 17.
  • The multilayer printed [0020] circuit board 10 further comprises conductor layers 21 and 22 formed on outer layers 14 and 15, respectively. Conductor layers 21 and 22 can be comprised of copper and have a thickness of from about 10 microns (μm) to about 36 μm and can be formed on outer layers 14 and 15 by plating, sputtering, or by lamination of a copper foil followed by etching. Outer edges 23 (see FIG. 2 also) and 24 of conductor layers 21 and 22 extend outward further than outer edges 25 and 26 of RFP lands 19 and 20, respectively. Namely, conductor layers 21 and 22 are formed so as to completely cover RFP lands 19 and 20, respectively.
  • A distance from each of the [0021] outer edges 25 and 26 of RFP lands 19 and 20 to corresponding ones of outer edges 23 and 24, respectively, of conductor layers 21 and 22 is at least about 50 μm. Each of outer edges 23 and 24 of conductor layers 21 and 22 is within about 0.5 mm from the edge of multilayer printed circuit board 10, i.e. the edge is an area without wiring in known multilayer printed circuit boards.
  • Conductor layers [0022] 21 and 22 can be a ground pattern having a relatively large area. Conductor layers 21 and 22 can comprise a power supply pattern or signal line pattern.
  • As described above, RFP lands [0023] 19 and 20 and through-hole conductor 17 are made of copper, while inner layer 13 and outer layers 14 and 15 are made of resin. Furthermore, the inside of RFP 16 is filled with resin 18. The thermal expansion coefficient of copper is about 17 parts per million per degree Celsius (ppm/° C.), while the thermal expansion coefficient of resin is greater than copper and is about 50 to about 60 ppm/° C. Thus, when multilayer printed circuit board 10 is heated during processing, testing, or operational thermal cycling, a stress is generated in the Z-direction in the vicinity of and in RFP 16. Importantly, in multilayer printed circuit board 10, conductor layers 21 and 22 are formed so as to completely cover RFP lands 19 and 20. Accordingly, a reaction against the stress is exerted so that generation of microcracks in outer layers 14 and 15 near RFP 16 can be suppressed, eliminating microcracking.
  • Further, inasmuch as conductor layers [0024] 21 and 22 are formed so as to cover RFP lands 19 and 20, permeation of moisture from the surface of multilayer printed circuit board 10 can be suppressed. Consequently, generation of copper migration between the layers can be suppressed. Moreover, since the microcracks are prevented from occurring in outer layers 14 and 15 as described above, the migration preventing effect is very significant.
  • In the foregoing embodiment, one [0025] outer layer 14 or 15 is formed on each side of inner layer 13. However, a plurality of outer layers may be formed on each side of the inner layer 13. In this event, it is not necessarily required that a conductor layer for covering the RFP land be formed on the outermost outer layer, i.e. the conductor layer may be formed on the innermost outer layer or intermediate outer layer. It is sufficient that the conductor layer completely covers the RFP land. Further, the shape of the conductor layer covering the RFP land can be any shape that surpresses Z direction stress near and in the RFP.
  • In the foregoing embodiment, [0026] outer layers 14 and 15 formed on both sides of the inner layer 13 are shown as symmetrical to each other. However, they may be asymmetrical to each other. Further, the outer layer is not necessarily formed on each side of the inner layer, but may be formed on only one side of the inner layer.
  • In the foregoing embodiment, each of RFP lands [0027] 19 and 20 are shown as surrounding RFP 16. However, each of these may be formed into a disk shape covering the entire hole region of the RFP 16. In such a land structure, the problem of the microcracks is reduced, but there still remains a possibility of occurrence thereof. The present invention is also effective for preventing generation of microcracks in such a structure.
  • The preferred embodiment of the present invention has been described above, which, however, is only one example for embodying the present invention. Therefore, the present invention is not limited to the foregoing embodiment, but can be embodied by properly modifying the foregoing embodiment within a range without departing from the scope of the present invention. [0028]

Claims (16)

What is claimed is:
1. A multilayer printed circuit board comprising:
an inner layer including a buried-type through hole having a side wall and a through-hole conductor on said side wall, the inside of said buried-type through hole filled with resin;
an outer layer formed on said inner layer;
a land between said inner layer and said outer layer and connected to said through-hole conductor, an outer edge of said land being within about 0.055 mm of an edge of said multilayer printed circuit board; and
a conductor layer formed on said outer layer, said conductor layer completely overlying said land and extending outward further than said outer edge of said land.
2. The multilayer printed circuit board according to claim 1, wherein said through-hole conductor is formed by copper plating, and the inside of said buried-type through hole is filled with resin.
3. The multilayer printed circuit board according to claim 2, wherein said through-hole conductor has a thermal expansion coefficient of about 17 ppm/° C., and the resin in said buried-type through hole has a thermal expansion coefficient greater than that of said through-hole conductor.
4. The multilayer printed circuit board according to claim 3, wherein said thermal expansion coefficient of said resin is from about 50 to about 60 ppm/° C.
5. The multilayer printed circuit board according to claim 1, wherein a distance from said outer edge of said land to an outer edge of said conductor layer is at least about 50 μm.
6. The multilayer printed circuit board according to claim 5, wherein said outer edge of said conductor layer is within about 0.5 mm from said edge of said multilayer printed circuit board.
7. The multilayer printed circuit board according to claim 6, further comprising a chip mounting region for mounting a semiconductor chip, wherein the ratio of an area of said chip mounting region to an area of a principal surface of said multilayer printed circuit board is about 69% or greater.
8. The multilayer printed circuit board according to claim 1, wherein said conductor layer has a size and strength to prevent microcracks in said multilayer printed circuit board when said board is heated during operation or testing.
9. The multilayer printed circuit board comprising;
an inner layer including a first surface and a second surface opposite said first surface, a buried-type through hole having a side wall and a through-hole conductor on said side wall, the inside of said buried-type through hole filled with resin;
a first outer layer on said first surface and a second outer layer on said second surface of said inner layer;
a first land between said first surface of said inner layer and said first outer layer and connected to said through-hole conductor, an outer edge of said first land being within about 0.055 mm of an edge of said multilayer printed circuit board;
a second land between said second surface of said inner layer and said second outer layer and connected to said through-hole conductor, an outer edge of said second land being within about 0.055 mm of said edge of said multilayer printed circuit board;
a first conductor layer formed on said first outer layer, said first conductor layer completely overlying said first land and extending outward further than said outer edge of said first land; and
a second conductor layer formed on said second outer layer, said second conductor layer completely overlying said second land and extending outward further than said outer edge of said second land.
10. The multilayer printed circuit board according to claim 9, wherein said through-hole conductor is formed by copper plating, and the inside of said buried-type through hole is filled with resin.
11. The multilayer printed circuit board according to claim 10, wherein said through-hole conductor has a thermal expansion coefficient of about 17 ppm/° C, and the resin in said buried-type through hole has a thermal expansion coefficient greater than that of said through-hole conductor.
12. The multilayer printed circuit board according to claim 11, wherein said thermal expansion coefficient of said resin is from about 50 to about 60 ppm/° C.
13. The multilayer printed circuit board according to claim 9, wherein a distance from said outer edges of said first and second lands to outer edges of said first and second conductor layers, respectively, is at least about 50 μm.
14. The multilayer printed circuit board according to claim 13, wherein said outer edges of said first and second conductor layers are within about 0.5 mm from said edge of said multilayer printed circuit board.
15. The multilayer printed circuit board according to claim 14, further comprising a chip mounting region for mounting a semiconductor chip, wherein the ratio of an area of said chip mounting region to an area of said first or said second outer layer of said multilayer printed circuit board is about 69% or greater.
16. The multilayer printed circuit board according to claim 9, wherein said first and second conductor layers have a size and strength to prevent microcracks in said multilayer printed circuit board when said board is heated during operation or testing.
US10/409,792 2002-05-15 2003-04-08 Multilayer printed circuit board Expired - Fee Related US7084355B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2002-139876 2002-05-15
JP2002139876A JP2003332754A (en) 2002-05-15 2002-05-15 Multilayer circuit board

Publications (2)

Publication Number Publication Date
US20030214797A1 true US20030214797A1 (en) 2003-11-20
US7084355B2 US7084355B2 (en) 2006-08-01

Family

ID=29416917

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/409,792 Expired - Fee Related US7084355B2 (en) 2002-05-15 2003-04-08 Multilayer printed circuit board

Country Status (2)

Country Link
US (1) US7084355B2 (en)
JP (1) JP2003332754A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108476590A (en) * 2016-03-04 2018-08-31 日立汽车系统株式会社 Resin encapsulation type on-vehicle control apparatus

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7596863B2 (en) 2007-01-12 2009-10-06 Endicott Interconnect Technologies, Inc. Method of providing a printed circuit board with an edge connection portion and/or a plurality of cavities therein
US7646082B2 (en) 2007-05-22 2010-01-12 International Business Machines Corporation Multi-layer circuit substrate and method having improved transmission line integrity and increased routing density
US7712210B2 (en) * 2007-06-07 2010-05-11 Endicott Interconnect Technologies, Inc. Method of providing a printed circuit board with an edge connection portion
US7821796B2 (en) 2008-01-17 2010-10-26 International Business Machines Corporation Reference plane voids with strip segment for improving transmission line integrity over vias

Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US374831A (en) * 1887-12-13 Sylvania
US440713A (en) * 1890-11-18 Charles william krohne and henry frederick sesemann
US1695170A (en) * 1925-08-19 1928-12-11 Burdick Charles Laurence Respirator
US1998327A (en) * 1933-04-10 1935-04-16 Mcguire Clarence Vane Inhalant device
US2164330A (en) * 1937-07-10 1939-07-04 Sidney H Katz Fully molded gas mask facepiece
US2381568A (en) * 1942-10-19 1945-08-07 Mark Cooney Gas mask
US2432946A (en) * 1941-10-04 1947-12-16 Teco Sa Apparatus for the use of medicinal aerosols
US2848994A (en) * 1955-11-07 1958-08-26 Aguado Edward Disposable breather mask
US2931356A (en) * 1958-08-25 1960-04-05 Puritan Compressed Gas Corp Oxygen mask having detachable face seal cushion
US2985169A (en) * 1957-09-09 1961-05-23 Scott Aviation Corp Exhalation-valve unit for a breathing mask
US4016878A (en) * 1975-06-27 1977-04-12 Foundation For Ocean Research Heater and humidifier for breathing apparatus
US4470412A (en) * 1982-03-19 1984-09-11 Trutek Research, Inc. Inhalation valve
US4809692A (en) * 1986-01-31 1989-03-07 Trudell Medical Pediatric asthmatic medication inhaler
US4832015A (en) * 1988-05-19 1989-05-23 Trudell Medical Pediatric asthmatic inhaler
US4927983A (en) * 1988-12-16 1990-05-22 International Business Machines Corporation Circuit board
US5012803A (en) * 1989-03-06 1991-05-07 Trudell Medical Modular medication inhaler
US5097593A (en) * 1988-12-16 1992-03-24 International Business Machines Corporation Method of forming a hybrid printed circuit board
US5109839A (en) * 1988-11-14 1992-05-05 Blasdell Richard J Inhalation apparatus
US5450290A (en) * 1993-02-01 1995-09-12 International Business Machines Corporation Printed circuit board with aligned connections and method of making same
US6392164B1 (en) * 1998-10-16 2002-05-21 Matsushita Electric Industrial Co., Ltd. Multi-level circuit substrate, method for manufacturing same and method for adjusting a characteristic impedance therefor
US20020100610A1 (en) * 2000-11-08 2002-08-01 Masao Yasuda Electronic component and method and structure for mounting semiconductor device
US20020157860A1 (en) * 2001-02-14 2002-10-31 Eiichi Umemura Interconnection structure of semiconductor element
US6492008B1 (en) * 1999-10-13 2002-12-10 Hitachi, Ltd. Multilayer printed wiring board and electronic equipment

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS626357A (en) 1985-07-02 1987-01-13 Mitsubishi Electric Corp Priority control system for channel
JPH088538A (en) 1994-06-16 1996-01-12 Ibiden Co Ltd Multilayer printed wiring board and manufacture thereof
JP3724920B2 (en) 1997-06-10 2005-12-07 日本特殊陶業株式会社 Multilayer printed wiring board
JP3864586B2 (en) 1998-11-09 2007-01-10 株式会社村田製作所 Low temperature fired ceramic multilayer circuit board
JP2000216551A (en) 1999-01-26 2000-08-04 Hitachi Ltd Multilayer wiring board and manufacture thereof

Patent Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US374831A (en) * 1887-12-13 Sylvania
US440713A (en) * 1890-11-18 Charles william krohne and henry frederick sesemann
US1695170A (en) * 1925-08-19 1928-12-11 Burdick Charles Laurence Respirator
US1998327A (en) * 1933-04-10 1935-04-16 Mcguire Clarence Vane Inhalant device
US2164330A (en) * 1937-07-10 1939-07-04 Sidney H Katz Fully molded gas mask facepiece
US2432946A (en) * 1941-10-04 1947-12-16 Teco Sa Apparatus for the use of medicinal aerosols
US2381568A (en) * 1942-10-19 1945-08-07 Mark Cooney Gas mask
US2848994A (en) * 1955-11-07 1958-08-26 Aguado Edward Disposable breather mask
US2985169A (en) * 1957-09-09 1961-05-23 Scott Aviation Corp Exhalation-valve unit for a breathing mask
US2931356A (en) * 1958-08-25 1960-04-05 Puritan Compressed Gas Corp Oxygen mask having detachable face seal cushion
US4016878A (en) * 1975-06-27 1977-04-12 Foundation For Ocean Research Heater and humidifier for breathing apparatus
US4470412A (en) * 1982-03-19 1984-09-11 Trutek Research, Inc. Inhalation valve
US4809692A (en) * 1986-01-31 1989-03-07 Trudell Medical Pediatric asthmatic medication inhaler
US4832015A (en) * 1988-05-19 1989-05-23 Trudell Medical Pediatric asthmatic inhaler
US5109839A (en) * 1988-11-14 1992-05-05 Blasdell Richard J Inhalation apparatus
US4927983A (en) * 1988-12-16 1990-05-22 International Business Machines Corporation Circuit board
US5097593A (en) * 1988-12-16 1992-03-24 International Business Machines Corporation Method of forming a hybrid printed circuit board
US5012803A (en) * 1989-03-06 1991-05-07 Trudell Medical Modular medication inhaler
US5450290A (en) * 1993-02-01 1995-09-12 International Business Machines Corporation Printed circuit board with aligned connections and method of making same
US6392164B1 (en) * 1998-10-16 2002-05-21 Matsushita Electric Industrial Co., Ltd. Multi-level circuit substrate, method for manufacturing same and method for adjusting a characteristic impedance therefor
US6492008B1 (en) * 1999-10-13 2002-12-10 Hitachi, Ltd. Multilayer printed wiring board and electronic equipment
US20020100610A1 (en) * 2000-11-08 2002-08-01 Masao Yasuda Electronic component and method and structure for mounting semiconductor device
US20020157860A1 (en) * 2001-02-14 2002-10-31 Eiichi Umemura Interconnection structure of semiconductor element

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108476590A (en) * 2016-03-04 2018-08-31 日立汽车系统株式会社 Resin encapsulation type on-vehicle control apparatus

Also Published As

Publication number Publication date
US7084355B2 (en) 2006-08-01
JP2003332754A (en) 2003-11-21

Similar Documents

Publication Publication Date Title
US7180012B2 (en) Module part
US5875102A (en) Eclipse via in pad structure
US7098407B2 (en) Non-solder mask defined (NSMD) type wiring substrate for ball grid array (BGA) package and method for manufacturing such a wiring substrate
US6303878B1 (en) Mounting structure of electronic component on substrate board
US7906835B2 (en) Oblong peripheral solder ball pads on a printed circuit board for mounting a ball grid array package
US7816777B2 (en) Semiconductor-element mounting substrate, semiconductor device, and electronic equipment
US20020104669A1 (en) Methods and apparatus for shielding printed circuit board circuits
KR100401355B1 (en) Circuit board
US9741648B2 (en) Wiring board
US7084355B2 (en) Multilayer printed circuit board
CN112449484B (en) Circuit board and method for manufacturing the same
JPH0864983A (en) Shield case
JP2001189539A (en) Printed substrate and method of mounting electric component thereon
JPH0955597A (en) Semiconductor device
JPH01135099A (en) Electronic circuit package
JPH0815236B2 (en) Shield package for surface mount components
KR101753685B1 (en) Flexible printed circuit boards
JP2886613B2 (en) Multilayer printed wiring board for surface mounting
JP3153062B2 (en) Substrate for mounting electronic components
JP7331521B2 (en) Substrate with built-in electronic components
JPH09237802A (en) Electric component
JPH085559Y2 (en) Printed board
EP4040925A1 (en) Circuit board
JP3797044B2 (en) TAB tape and semiconductor device using the same
KR100764164B1 (en) Printed circuit board, package using the printed circuit board and making method of the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KOSAKA, YOSHIYUKI;SUGISAWA, KAZUYASU;YAMANAKA, KIMIHIRO;REEL/FRAME:013972/0180

Effective date: 20030326

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20100801