US20030222305A1 - Low-temperature polysilicon thin film transistor having buried LDD structure and process for producing same - Google Patents

Low-temperature polysilicon thin film transistor having buried LDD structure and process for producing same Download PDF

Info

Publication number
US20030222305A1
US20030222305A1 US10/262,740 US26274002A US2003222305A1 US 20030222305 A1 US20030222305 A1 US 20030222305A1 US 26274002 A US26274002 A US 26274002A US 2003222305 A1 US2003222305 A1 US 2003222305A1
Authority
US
United States
Prior art keywords
semiconductor layer
ions
doped region
thin film
doping material
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/262,740
Inventor
An Shih
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Innolux Corp
Original Assignee
Toppoly Optoelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toppoly Optoelectronics Corp filed Critical Toppoly Optoelectronics Corp
Assigned to TOPPOLY OPTOELECTRONICS CORP. reassignment TOPPOLY OPTOELECTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SHIH, AN
Publication of US20030222305A1 publication Critical patent/US20030222305A1/en
Priority to US10/855,542 priority Critical patent/US6951793B2/en
Assigned to TPO DISPLAYS CORP. reassignment TPO DISPLAYS CORP. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: TOPPOLY OPTOELECTRONICS CORPORATION
Assigned to CHIMEI INNOLUX CORPORATION reassignment CHIMEI INNOLUX CORPORATION MERGER (SEE DOCUMENT FOR DETAILS). Assignors: TPO DISPLAYS CORP.
Assigned to Innolux Corporation reassignment Innolux Corporation CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: CHIMEI INNOLUX CORPORATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66742Thin film unipolar transistors
    • H01L29/6675Amorphous silicon or polysilicon transistors
    • H01L29/66757Lateral single gate single channel transistors with non-inverted structure, i.e. the channel layer is formed before the gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78606Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
    • H01L29/78618Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure
    • H01L29/78621Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure with LDD structure or an extension or an offset region or characterised by the doping profile

Definitions

  • the present invention relates to a low-temperature polysilicon thin film transistor, and more particularly to a low-temperature polysilicon thin film transistor having a buried lightly doped drain (LDD) structure.
  • the present invention also relates to a process for producing such low-temperature polysilicon thin film transistor.
  • FIG. 1 is a schematic cross-sectional view illustrating the structure of a typical TFT, and the process for forming such TFT.
  • a gate electrode 105 is formed on a glass substrate 100 , and the substrate 100 and the gate electrode 105 are then covered with a gate insulator 110 .
  • an amorphous silicon layer 115 is formed on the gate insulator 110 to be used as a channel layer.
  • source/drain regions 120 are formed on the amorphous silicon layer 115 .
  • the glass substrate 100 is not able to sustain high temperature during the producing process, only the amorphous silicon layer 115 other than a polysilicon layer is formed in the process mentioned above. It is known that the TFT having the amorphous silicon layer 115 has electrical properties inferior to a TFT having the polysilicon layer. Recently, a TFT having a polysilicon layer was produced by a laser annealing procedure at a relatively low temperature. The laser annealing procedure is well known to those skilled in the art and will not be described in details herein. The laser annealing procedure improves electrical properties of TFT transistors and facilitates direct formation of TFTs on a glass substrate. FIG.
  • the LTPS-TFT in FIG. 2 comprises a polysilicon layer 200 , N-type regions 205 , a gate insulator 210 , an interlayer dielectric layer 215 , a gate electrode 220 and source/drain conductive lines 225 , which are all formed on a glass substrate (not shown). Since these two N-type regions 205 are heavily doped and has a short distance from the gate electrode 220 , a so-called “hot electron effect” which impairs stability of the LTPS-TFT is rendered.
  • a polysilicon layer 300 is formed on a glass substrate (not shown) by a laser annealing procedure, and then a gate insulator 310 is formed on the polysilicon layer 300 .
  • a gate electrode 320 is formed on the gate insulator 310 , and N-type regions 305 are formed by a first ion doping procedure with the gate electrode 320 serving as a mask. Then, the gate insulator 310 and the gate electrode 320 are covered with a dielectric layer 330 , as can be seen in FIG. 3( b ). In FIG. 3( c ), a sidewall or spacer 335 is formed beside the gate electrode 320 . Then, as shown in FIG. 3( d ), LDD (lightly doped drain) regions 340 are formed just below the surface of the polysilicon layer 300 by a second ion doping procedure with the gate electrode 320 and the sidewall/spacer 335 serving as a mask.
  • LDD lightly doped drain
  • the LDD regions 340 are disposed between and in the vicinity of these two heavily doped N-type regions 306 .
  • an interlayer dielectric layer 315 and source/drain conductive lines 325 are formed in sequence, thereby forming the LTPS-TFT having an LDD structure shown in FIG. 3( e ).
  • FIGS. 4 ( a ) to 4 ( c ) illustrates another process for producing the LTPS-TFT having LDD structures.
  • a polysilicon layer 400 is formed on a glass substrate (not shown), and N-type regions 405 are formed on the polysilicon layer 400 by a first ion doping procedure with a photoresist 430 serving as a mask. Then, as shown in FIG. 4( b ), the photoresist 430 is removed, and a gate insulator 410 is formed on the polysilicon layer 400 .
  • a gate electrode 420 is then formed on the gate insulator 410 at a position where the photoresist 430 was formed previously, but has cross-sectional area less than that of the photoresist 430 formed in the previous step shown in FIG. 4( a ).
  • LDD regions 440 are then formed just below the surface of the polysilicon layer 400 by a second ion doping procedure. Meanwhile, the heavily doped N-type regions 406 are formed. Finally, an interlayer dielectric layer 415 and source/drain conductive lines 425 are formed in sequence, thereby forming the LTPS-TFT having an LDD structure shown in FIG. 4( c ).
  • the LTPS-TFT of FIG. 3( e ) or FIG. 4( c ) has LDD regions just below the surface of the polysilicon layer, such structure is referred as a surface LDD structure.
  • the ion doping procedures mentioned above can be ion implantation procedures and/or ion shower procedures.
  • the dopants for the ion implantation procedure or the ion shower procedure can be P, As, PHx or AsHx.
  • the LTPS-TFT having the LDD structures as shown in FIG. 3( e ) or FIG. 4( c ) is also referred as a gate-drain overlapped LDD (GO-LD).
  • the valence distribution of dopants for an ion implantation procedure is controlled relatively precisely compared to an ion shower procedure. Since the doped drain region comprises lightly doped regions in addition to heavily doped regions, the electric field intensity in the vicinity of the drain regions is slightly diminished and thus the influence of the hot electron effect is reduced. However, the electric field intensity in the vicinity of the drain regions is still very strong so as to adversely affect movement of electrons in the channel between the two LDD regions. When electrons flow through the channel and in the vicinity of the LDD regions, the energy of the electrons is very high due to the strong electric field intensity in the vicinity of the LDD regions. Therefore, two undesirable effects occur.
  • the silicon-hydrogen bonds at the interface between the gate insulator and the polysilicon layer may be cut off by such high energy so as to increase the interface state and result in inferior sub-threshold swing.
  • electrons may be scattered into the gate insulator to generate an oxide trap state so as to cause a change of the threshold voltage and abnormal operations of electronic devices.
  • the circuits to be incorporated into the display are more complicated than ever.
  • the circuitry involves in one or more shift registers, level shifters, digital-to-analog converters (DACs), dynamic random access memories (DRAMs), and even operation amplifiers (OP). Accordingly, it is predicted that the channels of transistors will become narrower and narrower, and electric field intensities at the channels will be stronger and stronger. The above-described effects will be even significant.
  • Another object of the present invention is to provide an LTPS-TFT structure having diminished electron-scattering effect by burying the LDD regions thereof into the polysilicon layer.
  • a thin film transistor includes a semiconductor layer, an insulator layer, two heavily doped regions, two LDD regions and a gate electrode.
  • the insulator layer is formed on the semiconductor layer.
  • the two heavily doped regions are formed in the semiconductor layer and distributed just below a surface of the semiconductor layer.
  • the two LDD regions are both sandwiched between the two heavily doped regions in a first direction, and between two portions of the semiconductor layer in a second direction substantially perpendicularly to the first direction.
  • the two LDD regions are immediately adjacent to the two heavily doped regions, respectively, and have therebetween a channel region in the first direction.
  • the gate electrode is formed on the insulator layer and over the channel region.
  • the first direction is substantially parallel to the surface of the semiconductor, and the second direction is substantially normal to the surface of the semiconductor.
  • the thin film transistor further includes a dielectric layer, a source conductive line and a drain conductive line.
  • the dielectric layer is formed on the gate electrode and the insulator layer.
  • the source conductive line and the drain conductive line penetrate through the insulator layer and the dielectric layer to contact with the first heavily doped region and the second heavily doped region, respectively.
  • the semiconductor layer is made of polycrystalline silicon and disposed on a glass substrate.
  • each of the two heavily doped regions is of an N type, and each of the two LDD regions contains a doping material selected from a group consisting of P ions, As ions, PHx ions and AsHx ions.
  • each of the two LDD regions has more than one doping material selected from a group consisting of P ions, As ions, PHx ions and AsHx ions, and has gradual dopant distributions.
  • a process for producing a thin film transistor having a buried LDD structure An insulator layer is formed on the semiconductor layer, and then a gate electrode on the insulator layer. Then, a first doping material is injected into the semiconductor layer in a first direction normal to the surface of the semiconductor layer to form a first doped region. A second doping material is injected into the semiconductor layer in a second direction deviating from the first direction by a first angle to form a second doped region. Finally, a third doping material is injected into the semiconductor layer in a third direction deviating from the first direction by a second angle to form a third doped region. In such way, the second and the third doped regions partially overlap the first doped region, respectively.
  • the process further comprises a step of forming sidewalls beside the gate electrode.
  • the injection step of the first doping material is performed after the forming step of the sidewalls.
  • the injection step of the first doping material is performed after the forming step of the gate electrode.
  • Each of the injection steps of the first, second and third doping material is implemented by one of an ion implantation procedure and an ion shower procedure.
  • each of the first, second and third doping material is ions elected from a group consisting of P ions, As ions, PHx ions and AsHx ions.
  • each of the second doping material and the third doping material comprises at least two kinds of ions selected from a group consisting of P ions, As ions, PHx ions and AsHx ions.
  • the second direction and the third direction are substantially symmetric with respect of the first direction. More preferably, each of the first angle and the second angle is greater than 0° and no greater than 30°.
  • a process for forming a buried LDD structure of a thin film transistor includes steps of providing a semiconductor layer, providing a doping mask on the semiconductor layer, injecting a first doping material into the semiconductor layer in a first direction normal to a surface of the semiconductor layer to form a first doped region, injecting a second doping material into the semiconductor layer in a second direction having a first incline angle with respect to the first direction to form a second doped region partially overlapping the first doped region, and injecting a third doping material into the semiconductor layer in a third direction having a second incline angle with respect to the first direction to form a third doped region partially overlapping the first doped region.
  • the doping mask is made of a material of a photoresist.
  • the process further comprises steps of removing the doping mask, forming an insulator layer on the surface of the semiconductor layer, and forming a gate electrode on the insulator layer at a position corresponding to the doping mask.
  • the injection step of the first doping material is performed before the removing step of the doping mask, and the injection step of the second doping material is performed after the forming step of the gate electrode.
  • the doping mask is a gate electrode of the thin film transistor. No additional doping mask is required in this embodiment.
  • FIG. 1 is a schematic cross-sectional view illustrating a typical thin film transistor
  • FIG. 2 is a schematic cross-sectional view illustrating a typical LTPS-TFT
  • FIGS. 3 ( a ) to 3 ( e ) are schematic cross-sectional views illustrating a conventional process for producing an LTPS-TFT having a superficial LDD structure
  • FIGS. 4 ( a ) to 4 ( c ) are schematic cross-sectional views illustrating another conventional process for producing an LTPS-TFT having a superficial LDD structure
  • FIGS. 5 ( a ) to 5 ( d ) are schematic cross-sectional views illustrating a process for producing an LTPS-TFT having a buried LDD structure according to a preferred embodiment of the present invention
  • FIG. 6 is a schematic cross-sectional view illustrating an embodiment of an LTPS-TFT having a buried LDD structure of gradual dopant distributions according to the present invention
  • FIGS. 7 ( a ) to 7 ( d ) are schematic cross-sectional views illustrating another process for producing an LTPS-TFT having a buried LDD structure according to another preferred embodiment of the present invention.
  • FIG. 8 is a schematic cross-sectional view illustrating another embodiment of an LTPS-TFT having a buried LDD structure of gradual dopant distributions according to the present invention.
  • FIGS. 5 ( a ) to 5 ( d ) illustrate steps for producing an LTPS-TFT having a buried LDD structure according to the present invention.
  • a polysilicon layer 500 is formed on a glass substrate (not shown) by a laser annealing procedure, and then a gate insulator 510 is formed on the polysilicon layer 500 . Then, a gate electrode 520 is formed on the gate insulator 510 , and sidewalls or spacers 535 are formed beside the gate electrode 520 .
  • an N-type doping material for example P ions, As ions, PHx ions and/or AsHx ions, is injected into the polysilicon layer 500 in a first direction normal to a surface of the polysilicon layer 500 by a first ion doping procedure, thereby forming N-type regions 505 just below the surface of the polysilicon layer 500 .
  • P ions, As ions, PHx ions and/or AsHx ions is injected into the polysilicon layer 500 in a first direction normal to a surface of the polysilicon layer 500 by a first ion doping procedure, thereby forming N-type regions 505 just below the surface of the polysilicon layer 500 .
  • two successive doping procedures are performed to inject doping materials such as P ions, As ions, PHx ions and/or AsHx ions into the polysilicon layer 500 in a second direction and a third direction deviating from the first direction by a first angle and a second angle, respectively, to form source/drain electrodes in the N-type regions 505 and a first and a second LDD regions 542 and 544 .
  • the slantingly doping procedures result in that the LDD regions 542 and 544 are formed next to the source/drain electrodes 505 and buried in the polysilicon layer 500 .
  • the portion 501 isolates the interface between the gate insulator 510 and the polysilicon layer 500 from a channel 503 between the first LDD region 542 and the second LDD region 544 , thereby avoiding the silicon-hydrogen bonds at the interface between the gate insulator 510 and the polysilicon layer 500 being cut off by high electron energy, and minimize the scattering of electrons into the gate insulator 510 . Therefore, the sub-threshold swing shift and the oxide trap state are diminished, and the threshold voltage is stabilized.
  • the second direction and the third direction are preferably symmetric with respect of the first direction so as to unify the concentrations of dopants in source and drain regions.
  • each of the first angle and the second angle can be made equal and ranged between 0° and 30°.
  • an interlayer dielectric layer 515 and source/drain conductive lines 525 are formed in sequence, thereby forming the LTPS-TFT having a buried LDD structure shown in FIG. 5( d ).
  • the first, second and third ion doping procedures can be in any sequence for the purpose of forming the buried structure of an LTPS-TFT.
  • the buried LDD structure may consist of more than one doping material, for example two kinds of doping material, such as PH 3 ions and AsH 3 ions. Due to a difference between the molecular weights of the two dopants, the LDD regions 642 and 644 are formed with gradual dopant distributions, as can be seen in FIG. 6.
  • FIGS. 7 ( a ) to 7 ( d ) illustrates another process for producing the LTPS-TFT having a buried LDD structure.
  • a polysilicon layer 700 is formed on a glass substrate (not shown).
  • an N-type doping material is injected into the polysilicon layer 700 in a first direction normal to a surface of the polysilicon layer 700 by a first ion doping procedure with energy of about 10 keV and dose of about e 15 cm ⁇ 2 thereby forming N-type regions 705 just below the surface of the polysilicon layer 700 .
  • energy of about 10 keV and dose of about e 15 cm ⁇ 2 thereby forming N-type regions 705 just below the surface of the polysilicon layer 700 .
  • the photoresist 730 is removed, and a gate insulator 710 is formed on the polysilicon layer 700 .
  • a gate electrode 720 is then formed on the gate insulator 710 at a position where the photoresist 730 was formed previously in the step shown in FIG. 7( a ).
  • a second ion doping procedure with energy of about 50 ⁇ 110 keV and dose of about 5 ⁇ e 12 ⁇ 1 ⁇ e 14 cm ⁇ 2 is performed to inject a doping material into the polysilicon layer 700 in a second direction deviating from the first direction by a first angle, thereby forming a first LDD region 742 .
  • a third ion doping procedure with energy and dose similar to the second ion doping procedure is performed to inject a doping material into the polysilicon layer 700 in a third direction deviating from the first direction by a second angle, thereby forming a second LDD region 744 . Therefore, a channel is formed between the first LDD region 742 and the second LDD region 744 .
  • an interlayer dielectric layer 715 and source/drain conductive lines 725 are formed in sequence, thereby forming the LTPS-TFT having a buried LDD structure shown in FIG. 7( d ).
  • the LDD regions 742 and 744 are arranged with a proper clearance from the interface between the gate insulator 710 and the polysilicon layer 700 , thereby stabilizing the operation of the electronic device.
  • the first, second and third ion doping procedures can be in any sequence for the purpose of forming the buried structure of an LTPS-TFT.
  • the buried LDD structure can be formed of at least two kinds of doping materials, for example PH 3 ions and AsH 3 ions, and has gradual dopant distributions, as can be seen in FIG. 8.
  • the ion doping procedures mentioned above can be ion implantation procedures and/or ion shower procedures.
  • the gate conductor in this embodiment is formed by sputtering with chromium, tungsten molybdenum, tantalum, aluminum or copper and has a thickness of about 200 nm.
  • An amorphous silicon layer having a thickness of about 50 nm is employed to form the polysilicon layer in the above embodiments by a laser annealing/crystallizing procedure.
  • the amorphous silicon layer needs to be dehydrogenated for 30 min in a high temperature furnace at 400° C. prior to the laser annealing/crystallizing procedure.
  • the energy for carrying out the laser annealing/crystallizing procedure is selected such that at least 100 shots are provided at 400 mJ/cm 2 .
  • the gate insulator used in the above embodiment generally has a thickness of about 100 nm and is formed with silicon dioxide by a plasma enhanced chemical vapor deposition (PECVD) procedure.
  • the moving path of the electron is distant from the interface between the polysilicon layer and the gate insulator. It is found that the silicon-hydrogen bonds at the interface between the polysilicon layer and the gate insulator can be prevented from cutting off by the hot electrons. In addition, the electrons are hard to be scattered into the gate insulator to generate an oxide trap state. Therefore, an LTPS-TFT with good sub-threshold swing and stable threshold voltage is produced to meet the increasing demand of LCD quality.

Abstract

A low-temperature polysilicon thin film transistor having a buried LDD structure is provided. Two heavily doped regions are formed in a semiconductor layer and distributed just below a surface of the semiconductor layer. Two LDD regions are both sandwiched between the two heavily doped regions in a direction substantially parallel to the surface of semiconductor layer, and separated from the surface of the semiconductor layer by a portion of the semiconductor layer. The process for producing such a thin film transistor is also provided. A first, a second and a third doping materials are injected into a semiconductor layer in different directions to form heavily doped regions and LDD regions.

Description

    FIELD OF THE INVENTION
  • The present invention relates to a low-temperature polysilicon thin film transistor, and more particularly to a low-temperature polysilicon thin film transistor having a buried lightly doped drain (LDD) structure. The present invention also relates to a process for producing such low-temperature polysilicon thin film transistor. [0001]
  • BACKGROUND OF THE INVENTION
  • TFTs (Thin Film Transistors) are widely used as basic electronic devices for controlling pixels of a TFT liquid crystal display (LCD). For this application, TFT units are formed on a glass substrate. Since the glass substrate is generally not heat resistant, the process for producing TFTs on the LCD glass plate should be a low-temperature manufacturing process. FIG. 1 is a schematic cross-sectional view illustrating the structure of a typical TFT, and the process for forming such TFT. First, a [0002] gate electrode 105 is formed on a glass substrate 100, and the substrate 100 and the gate electrode 105 are then covered with a gate insulator 110. Subsequently, an amorphous silicon layer 115 is formed on the gate insulator 110 to be used as a channel layer. Finally, source/drain regions 120 are formed on the amorphous silicon layer 115.
  • Since the [0003] glass substrate 100 is not able to sustain high temperature during the producing process, only the amorphous silicon layer 115 other than a polysilicon layer is formed in the process mentioned above. It is known that the TFT having the amorphous silicon layer 115 has electrical properties inferior to a TFT having the polysilicon layer. Recently, a TFT having a polysilicon layer was produced by a laser annealing procedure at a relatively low temperature. The laser annealing procedure is well known to those skilled in the art and will not be described in details herein. The laser annealing procedure improves electrical properties of TFT transistors and facilitates direct formation of TFTs on a glass substrate. FIG. 2 illustrates a typical low-temperature polysilicon thin film transistor (LTPS-TFT). The LTPS-TFT in FIG. 2 comprises a polysilicon layer 200, N-type regions 205, a gate insulator 210, an interlayer dielectric layer 215, a gate electrode 220 and source/drain conductive lines 225, which are all formed on a glass substrate (not shown). Since these two N-type regions 205 are heavily doped and has a short distance from the gate electrode 220, a so-called “hot electron effect” which impairs stability of the LTPS-TFT is rendered.
  • In order to minimize the hot electron effect, an LTPS-TFT having an LDD (lightly doped drain) structure was developed. Two examples of the processes for producing such LTPS-TFT are illustrated with reference to FIGS. [0004] 3(a) to 3(e) and FIGS. 4(a) to 4(c), respectively. In FIG. 3(a), a polysilicon layer 300 is formed on a glass substrate (not shown) by a laser annealing procedure, and then a gate insulator 310 is formed on the polysilicon layer 300. Then, a gate electrode 320 is formed on the gate insulator 310, and N-type regions 305 are formed by a first ion doping procedure with the gate electrode 320 serving as a mask. Then, the gate insulator 310 and the gate electrode 320 are covered with a dielectric layer 330, as can be seen in FIG. 3(b). In FIG. 3(c), a sidewall or spacer 335 is formed beside the gate electrode 320. Then, as shown in FIG. 3(d), LDD (lightly doped drain) regions 340 are formed just below the surface of the polysilicon layer 300 by a second ion doping procedure with the gate electrode 320 and the sidewall/spacer 335 serving as a mask. Meanwhile, heavily doped N-type regions 306 are formed, and the LDD regions 340 are disposed between and in the vicinity of these two heavily doped N-type regions 306. Finally, an interlayer dielectric layer 315 and source/drain conductive lines 325 are formed in sequence, thereby forming the LTPS-TFT having an LDD structure shown in FIG. 3(e).
  • FIGS. [0005] 4(a) to 4(c) illustrates another process for producing the LTPS-TFT having LDD structures. In FIG. 4(a), a polysilicon layer 400 is formed on a glass substrate (not shown), and N-type regions 405 are formed on the polysilicon layer 400 by a first ion doping procedure with a photoresist 430 serving as a mask. Then, as shown in FIG. 4(b), the photoresist 430 is removed, and a gate insulator 410 is formed on the polysilicon layer 400. A gate electrode 420 is then formed on the gate insulator 410 at a position where the photoresist 430 was formed previously, but has cross-sectional area less than that of the photoresist 430 formed in the previous step shown in FIG. 4(a). LDD regions 440 are then formed just below the surface of the polysilicon layer 400 by a second ion doping procedure. Meanwhile, the heavily doped N-type regions 406 are formed. Finally, an interlayer dielectric layer 415 and source/drain conductive lines 425 are formed in sequence, thereby forming the LTPS-TFT having an LDD structure shown in FIG. 4(c).
  • Since the LTPS-TFT of FIG. 3([0006] e) or FIG. 4(c) has LDD regions just below the surface of the polysilicon layer, such structure is referred as a surface LDD structure. The ion doping procedures mentioned above can be ion implantation procedures and/or ion shower procedures. The dopants for the ion implantation procedure or the ion shower procedure can be P, As, PHx or AsHx. The LTPS-TFT having the LDD structures as shown in FIG. 3(e) or FIG. 4(c) is also referred as a gate-drain overlapped LDD (GO-LD). It is known that the valence distribution of dopants for an ion implantation procedure is controlled relatively precisely compared to an ion shower procedure. Since the doped drain region comprises lightly doped regions in addition to heavily doped regions, the electric field intensity in the vicinity of the drain regions is slightly diminished and thus the influence of the hot electron effect is reduced. However, the electric field intensity in the vicinity of the drain regions is still very strong so as to adversely affect movement of electrons in the channel between the two LDD regions. When electrons flow through the channel and in the vicinity of the LDD regions, the energy of the electrons is very high due to the strong electric field intensity in the vicinity of the LDD regions. Therefore, two undesirable effects occur. In view of the first effect, the silicon-hydrogen bonds at the interface between the gate insulator and the polysilicon layer may be cut off by such high energy so as to increase the interface state and result in inferior sub-threshold swing. In view of the second effect, electrons may be scattered into the gate insulator to generate an oxide trap state so as to cause a change of the threshold voltage and abnormal operations of electronic devices.
  • With the increasing demand of the quality of a low temperature polysilicon liquid crystal display (LCD), it is required to increase the size and resolution of the display. Furthermore, the circuits to be incorporated into the display are more complicated than ever. For example, the circuitry involves in one or more shift registers, level shifters, digital-to-analog converters (DACs), dynamic random access memories (DRAMs), and even operation amplifiers (OP). Accordingly, it is predicted that the channels of transistors will become narrower and narrower, and electric field intensities at the channels will be stronger and stronger. The above-described effects will be even significant. [0007]
  • SUMMARY OF THE INVENTION
  • It is an object of the present invention to provide an LTPS-TFT structure having improved sub-threshold swing by burying the LDD regions thereof into the polysilicon layer. [0008]
  • Another object of the present invention is to provide an LTPS-TFT structure having diminished electron-scattering effect by burying the LDD regions thereof into the polysilicon layer. [0009]
  • It is another object of the present invention to provide a process for producing an LTPS-TFT having a buried LLD structure and improved stability. [0010]
  • In accordance with an aspect of the present invention, there is provided a thin film transistor. The thin film transistor includes a semiconductor layer, an insulator layer, two heavily doped regions, two LDD regions and a gate electrode. The insulator layer is formed on the semiconductor layer. The two heavily doped regions are formed in the semiconductor layer and distributed just below a surface of the semiconductor layer. The two LDD regions are both sandwiched between the two heavily doped regions in a first direction, and between two portions of the semiconductor layer in a second direction substantially perpendicularly to the first direction. The two LDD regions are immediately adjacent to the two heavily doped regions, respectively, and have therebetween a channel region in the first direction. The gate electrode is formed on the insulator layer and over the channel region. [0011]
  • Generally, the first direction is substantially parallel to the surface of the semiconductor, and the second direction is substantially normal to the surface of the semiconductor. The thin film transistor further includes a dielectric layer, a source conductive line and a drain conductive line. The dielectric layer is formed on the gate electrode and the insulator layer. The source conductive line and the drain conductive line penetrate through the insulator layer and the dielectric layer to contact with the first heavily doped region and the second heavily doped region, respectively. The semiconductor layer is made of polycrystalline silicon and disposed on a glass substrate. [0012]
  • In an embodiment, each of the two heavily doped regions is of an N type, and each of the two LDD regions contains a doping material selected from a group consisting of P ions, As ions, PHx ions and AsHx ions. In another embodiment, each of the two LDD regions has more than one doping material selected from a group consisting of P ions, As ions, PHx ions and AsHx ions, and has gradual dopant distributions. [0013]
  • In accordance with another aspect of the present invention, there is provided a process for producing a thin film transistor having a buried LDD structure. An insulator layer is formed on the semiconductor layer, and then a gate electrode on the insulator layer. Then, a first doping material is injected into the semiconductor layer in a first direction normal to the surface of the semiconductor layer to form a first doped region. A second doping material is injected into the semiconductor layer in a second direction deviating from the first direction by a first angle to form a second doped region. Finally, a third doping material is injected into the semiconductor layer in a third direction deviating from the first direction by a second angle to form a third doped region. In such way, the second and the third doped regions partially overlap the first doped region, respectively. [0014]
  • In an embodiment, the process further comprises a step of forming sidewalls beside the gate electrode. The injection step of the first doping material is performed after the forming step of the sidewalls. The injection step of the first doping material is performed after the forming step of the gate electrode. Each of the injection steps of the first, second and third doping material is implemented by one of an ion implantation procedure and an ion shower procedure. [0015]
  • Preferably, each of the first, second and third doping material is ions elected from a group consisting of P ions, As ions, PHx ions and AsHx ions. In an embodiment, each of the second doping material and the third doping material comprises at least two kinds of ions selected from a group consisting of P ions, As ions, PHx ions and AsHx ions. [0016]
  • Preferably, the second direction and the third direction are substantially symmetric with respect of the first direction. More preferably, each of the first angle and the second angle is greater than 0° and no greater than 30°. [0017]
  • In accordance with another aspect of the present invention, there is provided a process for forming a buried LDD structure of a thin film transistor. The process includes steps of providing a semiconductor layer, providing a doping mask on the semiconductor layer, injecting a first doping material into the semiconductor layer in a first direction normal to a surface of the semiconductor layer to form a first doped region, injecting a second doping material into the semiconductor layer in a second direction having a first incline angle with respect to the first direction to form a second doped region partially overlapping the first doped region, and injecting a third doping material into the semiconductor layer in a third direction having a second incline angle with respect to the first direction to form a third doped region partially overlapping the first doped region. [0018]
  • In an embodiment, the doping mask is made of a material of a photoresist. The process further comprises steps of removing the doping mask, forming an insulator layer on the surface of the semiconductor layer, and forming a gate electrode on the insulator layer at a position corresponding to the doping mask. The injection step of the first doping material is performed before the removing step of the doping mask, and the injection step of the second doping material is performed after the forming step of the gate electrode. [0019]
  • In another embodiment, the doping mask is a gate electrode of the thin film transistor. No additional doping mask is required in this embodiment. [0020]
  • The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:[0021]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a schematic cross-sectional view illustrating a typical thin film transistor; [0022]
  • FIG. 2 is a schematic cross-sectional view illustrating a typical LTPS-TFT; [0023]
  • FIGS. [0024] 3(a) to 3(e) are schematic cross-sectional views illustrating a conventional process for producing an LTPS-TFT having a superficial LDD structure;
  • FIGS. [0025] 4(a) to 4(c) are schematic cross-sectional views illustrating another conventional process for producing an LTPS-TFT having a superficial LDD structure;
  • FIGS. [0026] 5(a) to 5(d) are schematic cross-sectional views illustrating a process for producing an LTPS-TFT having a buried LDD structure according to a preferred embodiment of the present invention;
  • FIG. 6 is a schematic cross-sectional view illustrating an embodiment of an LTPS-TFT having a buried LDD structure of gradual dopant distributions according to the present invention; [0027]
  • FIGS. [0028] 7(a) to 7(d) are schematic cross-sectional views illustrating another process for producing an LTPS-TFT having a buried LDD structure according to another preferred embodiment of the present invention; and
  • FIG. 8 is a schematic cross-sectional view illustrating another embodiment of an LTPS-TFT having a buried LDD structure of gradual dopant distributions according to the present invention.[0029]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
  • Please refer to FIGS. [0030] 5(a) to 5(d), which illustrate steps for producing an LTPS-TFT having a buried LDD structure according to the present invention. In FIG. 5(a), a polysilicon layer 500 is formed on a glass substrate (not shown) by a laser annealing procedure, and then a gate insulator 510 is formed on the polysilicon layer 500. Then, a gate electrode 520 is formed on the gate insulator 510, and sidewalls or spacers 535 are formed beside the gate electrode 520. With the gate electrode 520 and the sidewalls 535 serving as a doping mask, an N-type doping material, for example P ions, As ions, PHx ions and/or AsHx ions, is injected into the polysilicon layer 500 in a first direction normal to a surface of the polysilicon layer 500 by a first ion doping procedure, thereby forming N-type regions 505 just below the surface of the polysilicon layer 500. As shown in FIGS. 5(b) and 5(c), also with the gate electrode 520 and the sidewalls 535 serving as a doping mask, two successive doping procedures are performed to inject doping materials such as P ions, As ions, PHx ions and/or AsHx ions into the polysilicon layer 500 in a second direction and a third direction deviating from the first direction by a first angle and a second angle, respectively, to form source/drain electrodes in the N-type regions 505 and a first and a second LDD regions 542 and 544. The slantingly doping procedures result in that the LDD regions 542 and 544 are formed next to the source/drain electrodes 505 and buried in the polysilicon layer 500. In other words, there are polysilicon portions 501 and 502 existent above and below the LDD region 542 or 544. The portion 501 isolates the interface between the gate insulator 510 and the polysilicon layer 500 from a channel 503 between the first LDD region 542 and the second LDD region 544, thereby avoiding the silicon-hydrogen bonds at the interface between the gate insulator 510 and the polysilicon layer 500 being cut off by high electron energy, and minimize the scattering of electrons into the gate insulator 510. Therefore, the sub-threshold swing shift and the oxide trap state are diminished, and the threshold voltage is stabilized. In this embodiment, the second direction and the third direction are preferably symmetric with respect of the first direction so as to unify the concentrations of dopants in source and drain regions. For example, each of the first angle and the second angle can be made equal and ranged between 0° and 30°. Finally, an interlayer dielectric layer 515 and source/drain conductive lines 525 are formed in sequence, thereby forming the LTPS-TFT having a buried LDD structure shown in FIG. 5(d).
  • According to the present invention, the first, second and third ion doping procedures can be in any sequence for the purpose of forming the buried structure of an LTPS-TFT. In addition, the buried LDD structure may consist of more than one doping material, for example two kinds of doping material, such as PH[0031] 3 ions and AsH3 ions. Due to a difference between the molecular weights of the two dopants, the LDD regions 642 and 644 are formed with gradual dopant distributions, as can be seen in FIG. 6.
  • FIGS. [0032] 7(a) to 7(d) illustrates another process for producing the LTPS-TFT having a buried LDD structure. In FIG. 7(a), a polysilicon layer 700 is formed on a glass substrate (not shown). With a photoresist 730 serving as a mask, an N-type doping material is injected into the polysilicon layer 700 in a first direction normal to a surface of the polysilicon layer 700 by a first ion doping procedure with energy of about 10 keV and dose of about e15 cm−2 thereby forming N-type regions 705 just below the surface of the polysilicon layer 700. Then, as shown in FIG. 7(b), the photoresist 730 is removed, and a gate insulator 710 is formed on the polysilicon layer 700. A gate electrode 720 is then formed on the gate insulator 710 at a position where the photoresist 730 was formed previously in the step shown in FIG. 7(a). Then, a second ion doping procedure with energy of about 50˜110 keV and dose of about 5×e12˜1×e14 cm−2 is performed to inject a doping material into the polysilicon layer 700 in a second direction deviating from the first direction by a first angle, thereby forming a first LDD region 742. As shown in FIG. 7(c), a third ion doping procedure with energy and dose similar to the second ion doping procedure is performed to inject a doping material into the polysilicon layer 700 in a third direction deviating from the first direction by a second angle, thereby forming a second LDD region 744. Therefore, a channel is formed between the first LDD region 742 and the second LDD region 744. Finally, an interlayer dielectric layer 715 and source/drain conductive lines 725 are formed in sequence, thereby forming the LTPS-TFT having a buried LDD structure shown in FIG. 7(d). By declining the injection angles and properly selecting the doping energy and dose in the second and third ion doping procedures, the LDD regions 742 and 744 are arranged with a proper clearance from the interface between the gate insulator 710 and the polysilicon layer 700, thereby stabilizing the operation of the electronic device.
  • It is of course that the first, second and third ion doping procedures can be in any sequence for the purpose of forming the buried structure of an LTPS-TFT. In addition, the buried LDD structure can be formed of at least two kinds of doping materials, for example PH[0033] 3 ions and AsH3 ions, and has gradual dopant distributions, as can be seen in FIG. 8.
  • The ion doping procedures mentioned above, for example, can be ion implantation procedures and/or ion shower procedures. Furthermore, the gate conductor in this embodiment is formed by sputtering with chromium, tungsten molybdenum, tantalum, aluminum or copper and has a thickness of about 200 nm. An amorphous silicon layer having a thickness of about 50 nm is employed to form the polysilicon layer in the above embodiments by a laser annealing/crystallizing procedure. Preferably, the amorphous silicon layer needs to be dehydrogenated for 30 min in a high temperature furnace at 400° C. prior to the laser annealing/crystallizing procedure. During the laser annealing/crystallizing procedure, the energy for carrying out the laser annealing/crystallizing procedure is selected such that at least 100 shots are provided at 400 mJ/cm[0034] 2. The gate insulator used in the above embodiment generally has a thickness of about 100 nm and is formed with silicon dioxide by a plasma enhanced chemical vapor deposition (PECVD) procedure.
  • According to the present invention, since the LDD regions are buried in the polysilicon layer, the moving path of the electron is distant from the interface between the polysilicon layer and the gate insulator. It is found that the silicon-hydrogen bonds at the interface between the polysilicon layer and the gate insulator can be prevented from cutting off by the hot electrons. In addition, the electrons are hard to be scattered into the gate insulator to generate an oxide trap state. Therefore, an LTPS-TFT with good sub-threshold swing and stable threshold voltage is produced to meet the increasing demand of LCD quality. [0035]
  • While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures. [0036]

Claims (22)

What is claimed is:
1. A thin film transistor, comprising:
a semiconductor layer;
an insulator layer on said semiconductor layer;
a first heavily doped region and a second heavily doped region in said semiconductor layer and distributed just below a surface of said semiconductor layer;
a first LDD region and a second LDD region, both sandwiched between said first heavily doped region and said second heavily doped region in a first direction, and between two portions of said semiconductor layer in a second direction substantially perpendicularly to said first direction, said first LDD region and said second LDD region being immediately adjacent to said first heavily doped region and said second heavily doped region, respectively, and having therebetween a channel region in said first direction; and
a gate electrode formed on said insulator layer and over said channel region.
2. The thin film transistor according to claim 1 wherein said first direction is substantially parallel to said surface of said semiconductor, and said second direction is substantially normal to said surface of said semiconductor.
3. The thin film transistor according to claim 1 further comprising:
a dielectric layer on said gate electrode and said insulator layer; and
a source conductive line and a drain conductive line penetrating through said insulator layer and said dielectric layer to contact with said first heavily doped region and said second heavily doped region, respectively.
4. The thin film transistor according to claim 1 wherein said semiconductor layer is made of polycrystalline silicon.
5. The thin film transistor according to claim 1 wherein each of said first heavily doped region and said second heavily doped region is of an N type.
6. The thin film transistor according to claim 1 wherein each of said first LDD region and said second LDD region contains a doping material selected from a group consisting of P ions, As ions, PHx ions and AsHx ions.
7. The thin film transistor according to claim 1 wherein each of said first LDD region and said second LDD region has more than one doping material selected from a group consisting of P ions, As ions, PHx ions and AsHx ions, and has gradual dopant distributions.
8. The thin film transistor according to claim 1 wherein said semiconductor layer is disposed on a glass substrate.
9. A process for producing a thin film transistor having a buried LDD structure, comprising:
providing a semiconductor layer;
forming an insulator layer on said semiconductor layer;
forming a gate electrode on said insulator layer;
injecting a first doping material into said semiconductor layer in a first direction normal to said surface of said semiconductor layer to form a first doped region;
injecting a second doping material into said semiconductor layer in a second direction deviating from said first direction by a first angle to form a second doped region; and
injecting a third doping material into said semiconductor layer in a third direction deviating from said first direction by a second angle to form a third doped region,
wherein said second and said third doped regions partially overlap said first doped region, respectively.
10. The process according to claim 9 further comprising a step of forming sidewalls beside said gate electrode.
11. The process according to claim 9 wherein the injection step of said first doping material is performed after the forming step of said sidewalls.
12. The process according to claim 9 wherein the injection step of said first doping material is performed after the forming step of said gate electrode.
13. The process according to claim 9 wherein each of the injection steps of said first, second and third doping material is implemented by one of an ion implantation procedure and an ion shower procedure.
14. The process according to claim 9 wherein each of said first, second and third doping material is ions elected from a group consisting of P ions, As ions, PHx ions and AsHx ions.
15. The process according to claim 9 wherein each of said second doping material and said third doping material comprises at least two kinds of ions selected from a group consisting of P ions, As ions, PHx ions and AsHx ions.
16. The process according to claim 9 wherein said second direction and said third direction are substantially symmetric with respect of said first direction.
17. The process according to claim 9 wherein each of said first angle and said second angle is greater than 0° and no greater than 30°.
18. A process for forming a buried LDD structure of a thin film transistor, comprising:
providing a semiconductor layer;
providing a doping mask on said semiconductor layer;
injecting a first doping material into said semiconductor layer in a first direction normal to a surface of said semiconductor layer to form a first doped region;
injecting a second doping material into said semiconductor layer in a second direction having a first incline angle with respect to said first direction to form a second doped region partially overlapping said first doped region; and
injecting a third doping material into said semiconductor layer in a third direction having a second incline angle with respect to said first direction to form a third doped region partially overlapping said first doped region.
19. The process according to claim 18 wherein said doping mask is made of a material of a photoresist, and said process further comprises steps of:
removing said doping mask;
forming an insulator layer on said surface of said semiconductor layer; and
forming a gate electrode on said insulator layer at a position corresponding to said doping mask.
20. The process according to claim 19 wherein the injection step of said first doping material is performed before the removing step of said doping mask, and said injection step of said second doping material is performed after the forming step of said gate electrode.
21. The process according to claim 18 wherein said doping mask is a gate electrode of said thin film transistor.
22. The process according to claim 18 wherein said first doping material is injected into said semiconductor layer with energy of about 10 keV and dose of about e15 cm−2, and said second and third doping materials are injected into said semiconductor layer with energy of about 50˜110 keV and dose of about 5×e12˜1×e14 cm−2.
US10/262,740 2002-05-29 2002-10-02 Low-temperature polysilicon thin film transistor having buried LDD structure and process for producing same Abandoned US20030222305A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/855,542 US6951793B2 (en) 2002-05-29 2004-05-27 Low-temperature polysilicon thin film transistor having buried LDD structure and process for producing same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW091111421 2002-05-29
TW091111421A TW548850B (en) 2002-05-29 2002-05-29 Low-temperature polysilicon TFT of LDD structure and process for producing same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/855,542 Division US6951793B2 (en) 2002-05-29 2004-05-27 Low-temperature polysilicon thin film transistor having buried LDD structure and process for producing same

Publications (1)

Publication Number Publication Date
US20030222305A1 true US20030222305A1 (en) 2003-12-04

Family

ID=29580702

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/262,740 Abandoned US20030222305A1 (en) 2002-05-29 2002-10-02 Low-temperature polysilicon thin film transistor having buried LDD structure and process for producing same
US10/855,542 Expired - Fee Related US6951793B2 (en) 2002-05-29 2004-05-27 Low-temperature polysilicon thin film transistor having buried LDD structure and process for producing same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/855,542 Expired - Fee Related US6951793B2 (en) 2002-05-29 2004-05-27 Low-temperature polysilicon thin film transistor having buried LDD structure and process for producing same

Country Status (3)

Country Link
US (2) US20030222305A1 (en)
JP (1) JP2003347313A (en)
TW (1) TW548850B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100437944C (en) * 2005-07-01 2008-11-26 友达光电股份有限公司 Method for making low-temperature polycrystal silicon film transistor with low doped drain electrode structure

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4482428B2 (en) * 2004-11-12 2010-06-16 川崎マイクロエレクトロニクス株式会社 Manufacturing method of semiconductor integrated circuit and semiconductor integrated circuit
US7495258B2 (en) * 2006-05-17 2009-02-24 Tpo Displays Corp. N-channel TFT and OLED display apparatus and electronic device using the same
JP2008235407A (en) * 2007-03-19 2008-10-02 Fujitsu Ltd Semiconductor device and its manufacturing method

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3936857A (en) * 1973-07-02 1976-02-03 Nippon Electric Company Limited Insulated gate field effect transistor having high transconductance
US4613882A (en) * 1985-04-12 1986-09-23 General Electric Company Hybrid extended drain concept for reduced hot electron effect
US5060033A (en) * 1988-08-18 1991-10-22 Seiko Epson Corporation Semiconductor device and method of producing semiconductor device
US5349225A (en) * 1993-04-12 1994-09-20 Texas Instruments Incorporated Field effect transistor with a lightly doped drain
US5362982A (en) * 1992-04-03 1994-11-08 Matsushita Electric Industrial Co., Ltd. Insulated gate FET with a particular LDD structure
US5825079A (en) * 1997-01-23 1998-10-20 Luminous Intent, Inc. Semiconductor diodes having low forward conduction voltage drop and low reverse current leakage
US5965915A (en) * 1992-10-30 1999-10-12 Semiconductor Energy Laboratory Co., Ltd. Laser processing method, method for forming a flash memory, insulated gate semiconductor device and method for forming the same
US6071762A (en) * 1998-11-16 2000-06-06 Industrial Technology Research Institute Process to manufacture LDD TFT
US6165876A (en) * 1995-01-30 2000-12-26 Yamazaki; Shunpei Method of doping crystalline silicon film
US6211533B1 (en) * 1998-05-15 2001-04-03 Ois Optical Imaging Systems, Inc. Solid state imager including TFTs with variably doped contact layer system for reducing TFT leakage current and increasing mobility
US6281552B1 (en) * 1999-03-23 2001-08-28 Semiconductor Energy Laboratory Co., Ltd. Thin film transistors having ldd regions
US6284577B1 (en) * 1994-11-25 2001-09-04 Semiconductor Energy Laboratory Co., Ltd. MIS semiconductor device having an LDD structure and a manufacturing method therefor
US6727123B2 (en) * 2000-01-07 2004-04-27 Seiko Epson Corporation Method for manufacturing a thin-film transistor comprising a recombination center

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4680603A (en) * 1985-04-12 1987-07-14 General Electric Company Graded extended drain concept for reduced hot electron effect
US4894694A (en) * 1986-10-31 1990-01-16 Hewlett-Packard Company MOSFET structure and method for making same
US5223445A (en) * 1990-05-30 1993-06-29 Matsushita Electric Industrial Co., Ltd. Large angle ion implantation method
JPH0479424A (en) 1990-07-18 1992-03-12 Seiko Instr Inc Radio frequency setting system
JPH04167564A (en) 1990-10-31 1992-06-15 Victor Co Of Japan Ltd Mis transistor
JP3293039B2 (en) 1991-10-28 2002-06-17 カシオ計算機株式会社 Method for manufacturing thin film transistor
JP3197667B2 (en) 1993-03-24 2001-08-13 三洋電機株式会社 Accumulation type polycrystalline silicon thin film transistor
JP3221766B2 (en) * 1993-04-23 2001-10-22 三菱電機株式会社 Method for manufacturing field effect transistor
JPH0851207A (en) 1994-08-05 1996-02-20 Casio Comput Co Ltd Film transistor and its manufacture
JPH08264784A (en) 1995-03-28 1996-10-11 Sony Corp Manufacture of field-effect semiconductor device
US5719424A (en) * 1995-10-05 1998-02-17 Micron Technology, Inc. Graded LDD implant process for sub-half-micron MOS devices
JPH09162393A (en) 1995-12-07 1997-06-20 Sanyo Electric Co Ltd Semiconductor device manufacturing method
KR100236098B1 (en) * 1997-09-06 1999-12-15 김영환 Semiconductor device and method of manufacturing the same

Patent Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3936857A (en) * 1973-07-02 1976-02-03 Nippon Electric Company Limited Insulated gate field effect transistor having high transconductance
US4613882A (en) * 1985-04-12 1986-09-23 General Electric Company Hybrid extended drain concept for reduced hot electron effect
US5060033A (en) * 1988-08-18 1991-10-22 Seiko Epson Corporation Semiconductor device and method of producing semiconductor device
US5362982A (en) * 1992-04-03 1994-11-08 Matsushita Electric Industrial Co., Ltd. Insulated gate FET with a particular LDD structure
US5965915A (en) * 1992-10-30 1999-10-12 Semiconductor Energy Laboratory Co., Ltd. Laser processing method, method for forming a flash memory, insulated gate semiconductor device and method for forming the same
US5349225A (en) * 1993-04-12 1994-09-20 Texas Instruments Incorporated Field effect transistor with a lightly doped drain
US6284577B1 (en) * 1994-11-25 2001-09-04 Semiconductor Energy Laboratory Co., Ltd. MIS semiconductor device having an LDD structure and a manufacturing method therefor
US6165876A (en) * 1995-01-30 2000-12-26 Yamazaki; Shunpei Method of doping crystalline silicon film
US5825079A (en) * 1997-01-23 1998-10-20 Luminous Intent, Inc. Semiconductor diodes having low forward conduction voltage drop and low reverse current leakage
US6211533B1 (en) * 1998-05-15 2001-04-03 Ois Optical Imaging Systems, Inc. Solid state imager including TFTs with variably doped contact layer system for reducing TFT leakage current and increasing mobility
US6071762A (en) * 1998-11-16 2000-06-06 Industrial Technology Research Institute Process to manufacture LDD TFT
US6281552B1 (en) * 1999-03-23 2001-08-28 Semiconductor Energy Laboratory Co., Ltd. Thin film transistors having ldd regions
US6727123B2 (en) * 2000-01-07 2004-04-27 Seiko Epson Corporation Method for manufacturing a thin-film transistor comprising a recombination center

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100437944C (en) * 2005-07-01 2008-11-26 友达光电股份有限公司 Method for making low-temperature polycrystal silicon film transistor with low doped drain electrode structure

Also Published As

Publication number Publication date
TW548850B (en) 2003-08-21
JP2003347313A (en) 2003-12-05
US20040219741A1 (en) 2004-11-04
US6951793B2 (en) 2005-10-04

Similar Documents

Publication Publication Date Title
US7919811B2 (en) Semiconductor device and method for manufacturing same
KR100865333B1 (en) Thin Film Transistor Array Substrate, Manufacturing Method Thereof And Display Device
US8643121B2 (en) Semiconductor device and method of manufacturing a semiconductor device
US6358783B1 (en) Semiconductor device and method of manufacturing the same
US7491591B2 (en) Thin film transistor having LDD structure
US7224021B2 (en) MOSFET with high angle sidewall gate and contacts for reduced miller capacitance
US6747325B2 (en) LDD structure of thin film transistor and process for producing same
US5536957A (en) MOS field effect transistor having source/drain regions surrounded by impurity wells
US20010002058A1 (en) Semiconductor apparatus and method of manufacture
JP2005228819A (en) Semiconductor device
KR20020050085A (en) Thin film transistor
US6951793B2 (en) Low-temperature polysilicon thin film transistor having buried LDD structure and process for producing same
US7678627B2 (en) Process for producing thin film transistor having LDD region
US20040201067A1 (en) LLD structure of thin film transistor
US20040201068A1 (en) Process for producing thin film transistor
KR20000033991A (en) Method for fabricating polysilicon thin flim transistor having trench gate structure
CN111223877A (en) Array substrate, manufacturing method of array substrate and display panel
JP2007180422A (en) Semiconductor element, and method of manufacturing same
US8124979B2 (en) Thin film transistor and method of manufacturing the same
KR100195265B1 (en) Fabrication method of thin film transistor
US7307316B2 (en) Thin film transistor
US7023015B2 (en) Thin-film semiconductor device and liquid crystal display
JPH07142739A (en) Manufacture of polycrystal line silicon thin-film transistor
KR100537272B1 (en) Method for fabricating of semiconductor device
JPH1093094A (en) Thin-film transistor

Legal Events

Date Code Title Description
AS Assignment

Owner name: TOPPOLY OPTOELECTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SHIH, AN;REEL/FRAME:013365/0966

Effective date: 20020702

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: INNOLUX CORPORATION, TAIWAN

Free format text: CHANGE OF NAME;ASSIGNOR:CHIMEI INNOLUX CORPORATION;REEL/FRAME:032672/0897

Effective date: 20121219

Owner name: TPO DISPLAYS CORP., TAIWAN

Free format text: CHANGE OF NAME;ASSIGNOR:TOPPOLY OPTOELECTRONICS CORPORATION;REEL/FRAME:032672/0838

Effective date: 20060605

Owner name: CHIMEI INNOLUX CORPORATION, TAIWAN

Free format text: MERGER;ASSIGNOR:TPO DISPLAYS CORP.;REEL/FRAME:032672/0856

Effective date: 20100318