US20040040933A1 - Wafer processing apparatus and a wafer stage and a wafer processing method - Google Patents
Wafer processing apparatus and a wafer stage and a wafer processing method Download PDFInfo
- Publication number
- US20040040933A1 US20040040933A1 US10/655,007 US65500703A US2004040933A1 US 20040040933 A1 US20040040933 A1 US 20040040933A1 US 65500703 A US65500703 A US 65500703A US 2004040933 A1 US2004040933 A1 US 2004040933A1
- Authority
- US
- United States
- Prior art keywords
- wafer
- wafer stage
- temperature
- stage
- temperature adjusting
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67098—Apparatus for thermal treatment
- H01L21/67109—Apparatus for thermal treatment mainly by convection
Definitions
- the present invention relates to a semiconductor manufacturing technology, and in particular to temperature control for a wafer, which is required for processing a semiconductor wafer in a semiconductor manufacturing apparatus.
- a wafer is electrostatically attracted and held to a stage by means of an electrostatic chuck, at this stage, in order to ensure heat transfer between the wafer and the stage, a method in which gas for heat transfer (usually helium is used) is introduced for cooling, has been conventionally used.
- gas for heat transfer usually helium is used
- the structure of the electrostatic chuck should be changed variously, depending upon a specification of an apparatus, in a typical example, a high thermal conductive metal such as aluminum which is covered on its outer surface with a ceramic film having a thickness of not greater than about 1 mm is used as a base, and a temperature adjusting medium controlled by an external temperature adjusting unit is circulated through the base in order to adjust the temperature.
- the range of temperature to be controlled is various in dependence upon a process to be used.
- the temperature of the stage for holding the wafer stable operation is required over a wide range from, for example, ⁇ 40 deg.C. to a high temperature up to about 100 deg.C. That is, Severe requirements have been imposed such that even though several heat is inputted to a wafer stage in a plasma processing apparatus in a wide range from a low temperature to a high temperature, an uniform temperature distribution should be materialized over a wafer having a large diameter.
- JP-A-7-249586 discloses such a structure that first and second gas passages which are opened at the outer surface of a lower electrode in the vicinity of its outer periphery, and at a plurality of positions therein, and both gas passages in dual systems are connected thereto with first and second gas supply and discharge means, respectively, so as to supply helium gas to the gas passages, independent from each other, in order to cool a semiconductor wafer.
- FIG. 9 shows an example of a prior art wafer processing apparatus which are formed for processing a 8 inch wafer
- FIG. 10 is an example of a wafer processing apparatus for processing a 12 inch wafer.
- etching gas is introduced into a vacuum chamber 9 , as shown, and the pressure in the chamber 9 is set to an appropriate value by adjusting the opening degree of a valve 12 provided upstream of a turbo-molecular pump 13 .
- a parallel planar type upper electrode 100 is laid in the upper part of the vacuum chamber 9 and is connected to a high frequency power source 8 so as to be applied thereto with a high frequency voltage having a frequency of, for example, 13.56 MHz in order to generate plasma 6 to which a wafer 1 is exposed so as to subject the wafer 1 to an etching process.
- the diameter of the wafer 1 is 8 inches, and is set on convex part formed on a wafer stage which has a diameter of 190 mm and which is located being opposed to the upper electrode 10 .
- the reason why the diameter of the convex part on which the wafer is set, is smaller than the diameter of the wafer 1 which is 200 mm (8 inches) is such that the outer surface of the wafer stage 40 is protected from the plasma 6 .
- the wafer stage 40 has a diameter of 240 mm, and is formed of a member composed of an aluminum lower cover 42 and a base 41 which are blazed to each other, and is formed on its outer surface with a dielectric film 21 made of ceramic as a main component and having a thickness of 1 mm, by spray coating.
- the wafer stage 40 is secured to an insulation member 9 fixed to a flange, by means of bolts 19 , and is electrically insulated from the vacuum chamber 9 .
- the bolts 19 are circumferentially provided by a number of 12 at positions having a diameter of 220 mm.
- a through hole 14 for introduction of helium gas is formed in the wafer stage 40 at the center of the latter, and is covered with a ceramic susceptor 43 so as to protect the outer periphery thereof. Further, concentric temperature adjusting grooves 15 are formed in the wafer stage 40 , and are communicated with an introduction port 44 and a discharge port 45 which are formed piercing through the flange 5 and the Insulation member, and through which the temperature adjusting grooves 15 are connected to pipe lines 46 , 47 .
- Each of these pipe lines 46 , 47 has a double pipe structure in order to prevent occurrence of dew formation even though coolant having a low temperature such as ⁇ 40 deg.C. is circulated therethrough, and internal pipe lines 48 , 49 are vacuum-insulated from heat. It is noted here that the above-mentioned introduction port 44 and the discharge port 45 are provided at positions having a distance of 100 mm from the center.
- the pusher pins 50 serve to peel off the wafer 1 attracted to the wafer stage 40 , and accordingly, it is configured to move up and down in association with telescopic motion of a transfer mechanism which is not shown and bellows 51 .
- the number of the pusher pins 50 is three which are located at positions with a radius of 50 mm.
- the wafer stage 40 is connected to a high frequency power source 20 in a condition in which it is electrically isolated from the flange 50 by means of an insulating connection part 18 , and accordingly, it can be applied with a bias voltage having a frequency of, for example, 800 kHz.
- a bias potential is effected at the wafer 1 so as to effectively introduce ions in order to carry out anisotropic etching or increase the etching rate, thereby it is possible to enhance the etching performance.
- coolant having a temperature which has been adjusted to a predetermined temperature is circulated through the temperature adjusting grooves 15 formed in the wafer stage 40 , from an external temperature adjusting machine.
- the pressure of a processing chamber or the vacuum chamber 9 is low, that is, not higher than several Pa. Accordingly, the thermal resistance between the wafer 1 and the wafer stage 40 is high so that no sufficient cooling effect can be obtained.
- inert gas having a relatively high thermal conductivity such as helium gas, is introduced between the wafer 1 and the wafer stage 40 by way of the through holes 14 in order to aim at improving the thermal conductivity. It is noted that the pressure of this gas is adjusted by controlling a flow rate controller 25 in accordance with a value detected by a pressure gauge 24 connected to a pipe line 23 .
- D.C. current is applied to the wafer stage 40 from a D.C. power source 22 so as to electrostatically attract the wafer 1 in order to prevent the wafer from coming off from the wafer stage 40 by a pressure of the gas which is set to a value in a rage of about 500 to 3 k Pa. That is, since the wafer 1 makes contact with the plasma, it is held at a potential which is substantially the same as that of the vacuum chamber 9 , and accordingly, a potential difference is caused between the wafer 1 and the wafer stage 40 so that the wafer 1 is electrostatically attracted by a Coulomb's force by a charge effected in a dielectric film 21 .
- FIG. 10 the configuration including, for example, the upper electrode is the same as that of the prior art technology shown in FIG. 9, but the diameter of the wafer stage 40 is enlarged to 340 mm in order to cope with a wafer 95 having a diameter of 12 inches. Accordingly, the sizes of the insulation member 17 and the flange 27 for securing the wafer stage 40 are changed.
- the convex part (upper part) of the wafer stage on which the wafer 95 is set has a diameter of 90 mm
- screws 19 with which the wafer stage is secured to the insulation member 17 are located at positions with a diameter of 320 mm.
- the introduction port 44 and the discharge port 45 connecting the temperature grooves 15 and the pipe lines are shifted to positions having a distance of 145 mm from the center.
- the dimensions and the structure thereof are completely different from those of the processing apparatus for 8 inch wafers.
- the above-mentioned problem is not always limited to the enlargement of the size of wafer.
- a processing apparatus capable of processing wafers having a 12 inch diameter has been introduced, there might be often caused such a case as to process wafers having a 8 inch diameter.
- a wafer having a 8 inch diameter may be set on a wafer stage for a wafer having a 12 inch diameter, this wafer cannot actually be processed due to problems of a temperature distribution over the wafer and transfer of the wafer.
- the time for replacement of component parts becomes longer.
- a first object of the present invention is to provide a wafer processing apparatus in which a wafer stage can be replaced with any of a plurality of inexpensive wafer stages having different functions
- a second object of the present invention is to provide an inexpensive wafer processing apparatus which can optimize the temperature distribution over the surface of the wafer.
- a third object of the present invention is to provide a common single wafer stage which is inexpensive and which can be used solely, instead of a plurality of wafer stages having different functions, and a fourth object of the present invention is to provide a wafer stage which is inexpensive and which can optimize the temperature distribution over the surface of a wafer.
- a fifth object of the present invention is to provide a wafer processing method which can maximize the processing capacity of a wafer processing apparatus.
- the above-mentioned first object can be attained by a wafer processing apparatus of a type which comprises a wafer stage and processes a semiconductor wafer set on this wafer stage, wherein a wafer holding mechanism is commonly used among a plurality of wafer stages, and the aforementioned wafer stage can be changed into one of the plurality of stages having different functions in order to process the semiconductor wafer.
- the first object can also attained by having a wafer stage incorporated in a wafer processing apparatus, for holding a semiconductor wafer, which can be separated from a structure to which the wafer stage is secured, and by commonly using, among a plurality of wafer stages having different functions, the positions and the structures of means for securing a wafer stage to the above-mentioned structure, component parts with which alignments between the structure and the wafer stage are required, such as for example, an electrical connection structure or a transfer mechanism for the semiconductor wafer, a cooling structure for the wafer stage, through-holes for introducing cooling gas between the semiconductor wafer and the wafer stage, or various wafer monitoring mechanisms, in order to simply change the wafer stage into the one having a different function.
- a wafer stage incorporated in a wafer processing apparatus, for holding a semiconductor wafer, which can be separated from a structure to which the wafer stage is secured, and by commonly using, among a plurality of wafer stages having different functions, the positions and the structures of means for
- the second object can be attained by the provision of a heat insulating layer having a heat conductivity which is lower than that of a material of the wafer stage, in a wafer stage incorporated in a wafer processing apparatus.
- the third object can be attained by having a wafer stage incorporated in a wafer processing apparatus, for holding a semiconductor wafer, which can be separated from a structure to which the wafer stage is secured, by commonly using, among a plurality of wafer stages having different functions, the positions and structures of means for securing a wafer stage, components parts with which alignment is required between the structure and the wafer stage, such as an electrical connection structure or a transfer mechanism for the semiconductor wafer, a cooling structure for the wafer stage or through holes for introducing cooling gas between the semiconductor wafer and the wafer stage or various monitor mechanism for the wafer, in order to enable any of the plurality of wafer stages to be mounted to the structure.
- a wafer stage incorporated in a wafer processing apparatus, for holding a semiconductor wafer, which can be separated from a structure to which the wafer stage is secured, by commonly using, among a plurality of wafer stages having different functions, the positions and structures of means for securing a wafer stage, components parts with which alignment is required between
- the fourth object can be attained by the provision of a heat insulating layer having a heat conductivity which is lower than a material of the wafer stage in the wafer stage incorporated in a wafer processing apparatus.
- the fifth object can be attained by monitoring a temperature of a semiconductor wafer on processing, a temperature of coolant flowing through a wafer stage or thermal data from a wafer stage, and controlling the status of the apparatus in accordance with the thermal data.
- FIG. 1 is a sectional view illustrating a first embodiment of a wafer processing apparatus according to the present invention
- FIG. 2 is a sectional view illustrating a wafer stage in the first embodiment of the present invention
- FIG. 3 is a front view illustrating the wafer stage in the first embodiment of the present invention.
- FIG. 4 is a rear view illustrating the wafer stage in the first embodiment of the present invention.
- FIG. 5 is a rear view illustrating the wafer stage in the first embodiment of the present invention, which is viewed from a certain section of the wafer stage;
- FIG. 6 is a sectional view illustrating another example of the first embodiment of the wafer processing apparatus according to the present invention.
- FIG. 7 is a sectional view illustrating a wafer stage in another example of the first embodiment of the present invention.
- FIG. 8 is a front view illustrating a wafer stage in another example of the first embodiment of the present invention.
- FIG. 9 is a sectional view illustrating an example of a prior art wafer processing apparatus
- FIG. 10 is a sectional view illustrating another example of prior art wafer processing apparatus
- FIG. 11 is a sectional view illustrating a second embodiment of a wafer processing apparatus according to the present invention.
- FIG. 12 is a sectional view illustrating a third embodiment of a wafer processing apparatus according to the present invention.
- FIG. 13 is a sectional view illustrating a fourth embodiment of a wafer processing apparatus according to the present invention.
- FIG. 14 is a sectional view illustrating a fifth embodiment of a wafer processing apparatus according to the present invention.
- FIG. 15 is a sectional view illustrating a wafer stage in the fifth embodiment of the present invention.
- FIG. 16 is a sectional view illustrating a sixth embodiment of a wafer processing apparatus according to the present invention.
- FIG. 17 is a sectional view illustrating a wafer stage in the sixth embodiment of the present invention.
- FIG. 18 is a rear view illustrating the wafer stage in the sixth embodiment of the present invention, which is viewed from a certain section of the wafer stage;
- FIG. 19 is a sectional view illustrating a seventh embodiment of a wafer processing apparatus according to the present invention.
- FIG. 20 is a sectional view illustrating an eighth embodiment of a wafer processing apparatus according to the present invention.
- FIG. 21 is a sectional view illustrating a wafer stage in the eighth embodiment of the present invention.
- FIG. 22 is a rear view illustrating the wafer stage in the eighth embodiment of the present invention, which is viewed from a certain section of the wafer stage;
- FIG. 23 is a flow-chart for explaining processing in an embodiment of a wafer processing method according to the present invention.
- FIGS. 1 to 5 show a first embodiment in which the present invention is applied for a 12 inch wafer which is denoted by reference numeral 95 in this case, in order to distinguish it from a 8 inch wafer 1 .
- FIG. 1 is a sectional view which shows a wafer processing apparatus in its entirety
- FIG. 2 is a longitudinal sectional view which shows a wafer stage in the processing apparatus shown in FIG. 1
- FIG. 3 is a view which shows the wafer stage in the processing apparatus shown in FIG. 1, as viewed from above
- FIG. 4 is a view which shows the wafer stage in the processing apparatus shown in FIG.
- FIG. 5 is a cross-sectional view which shows the wafer stage in the processing apparatus shown in FIG. 1.
- a wafer stage is denoted by reference numeral 52 in this embodiment, but the mechanism for generating plasma, including wafer processing steps and the exhaust device are the same as those in the prior art technology which has been explained with reference to FIGS. 11 and 12, and accordingly, explanation thereto will be omitted.
- the wafer stage 52 in this embodiment is formed of an aluminum base 54 which is brazed to an aluminum lower cover 53 and is formed by spray-coating over the outer surface thereof with a dielectric film having a thickness of 1 mm and composed of ceramic as a main component.
- a step-like convex zone having a diameter of 290 mm is formed on the wafer holding surface side of the base 54 , and accordingly, in a condition in which the wafer 95 is held, the wafer 95 overhangs by 5 mm from each side thereof.
- the outer diameter of the wafer stage 52 is 320 mm, and a ceramic susceptor 28 which is the same as that of the prior art technology explained with reference to FIG. 12 is attached. Further, as shown in FIG. 3, at eight circumferential positions with a diameter of 310 mm, screw holes 26 for fixing the wafer stage 52 to an insulating member 7 are formed, and these screw holes 26 are formed with counterbores in order to avoid protrusion of heads of bolts therefrom.
- concentric attracting zones 56 , 57 , 58 , 59 which are arranged outward from the center in the mentioned order, and gas grooves 60 which are radially extended, for guiding heat transmission medium from the through hole 14 at the center to the outer peripheral part of the wafer stage are formed in the outer surface of the wafer stage 52 .
- the gas grooves 60 have a width of 2 mm and a depth of 0.5 mm in this embodiment.
- the reason why the gas grooves are formed is such as to allow the heat transmission medium to propagate around the outer periphery, and accordingly, the above-mentioned dimensions are not essential.
- FIGS. 2 and 3 there are shown holes 61 for pusher pins formed at three positions with a diameter of 100 mm, which are on a concentric circle, and probe through-holes 62 , 63 for introducing thereinto a thermometer for measuring a temperature of the wafer, and a high voltage probe for measuring a voltage on the wafer, which are formed at two positions with a diameter of 150 mm.
- a fluorescent thermometer 64 for monitoring a temperature of the wafer during processing is provided in one of the through-holes, and a dummy plug 65 made of an insulation material is embedded in the other one of the through-holes since it is not required in this embodiment.
- a wafer monitor probe which is not usually required may be simply incorporated as required, thereby it is extremely convenient.
- FIG. 4 is a view showing the rear side of the wafer stage shown in FIG. 2 after removal thereof, there are shown an introduction port 66 and a discharge port 67 for coolant which are communicated with the temperature adjusting grooves (passages for coolant) formed in the wafer stage 52 , and which are formed at positions with the diameter of 280 mm.
- FIG. 5 which shows the surface of a base 54 after a lower cover 53 is separated from the base 54 at a position where they are brazed together, as shown in FIG. 2, it is understood that coolant which has been introduced from a coolant source point 68 is bifurcated into two directions by the temperature adjusting grooves 15 , and then flows toward the inner periphery. Then, the branch streams are finally merged again into a single stream before a final point 69 , and then, the coolant is discharged.
- the coolant led through the temperature adjusting grooves 15 but in order to raise the temperature of the wafer state to a high temperature, the coolant having a high temperature is led through the temperature adjusting grooves 15 , and in this case, the coolant serves as temperature adjusting medium.
- the concentric three temperature grooves are provided in order to allow the coolant introduced from a position having a distance of 140 mm from the center to be discharged on the opposite side at positions having the equal distance from the center in this embodiment
- the number of the temperature adjusting grooves should not limited to three but any number of the grooves may be formed.
- the introduction port and the discharge port for coolant may be provided on opposite sides of the center, thereby it is convenient in view of designing.
- organic solvent having high electrical insulation is often used in general as the temperature adjusting medium (coolant), and in this case, the flow rate thereof is about 0.5 to 10 liters per min.
- a higher flow rate is desirable in order to enhance the heat conduction between the temperature adjusting medium and the base, but this flow rate is inevitably determined by a capacity of a pump incorporated in a temperature adjusting unit for circulating the temperature adjusting medium.
- FIG. 6 is a sectional view which shows a wafer processing apparatus in its entirety
- FIG. 7 is a longitudinal sectional view which shows a wafer stage in the processing apparatus shown in FIG. 6
- FIG. 8 is a view which shows the wafer stage in the processing apparatus shown in FIG. 6, as viewed from above.
- the configuration of the embodiment shown in FIGS. 6 to 8 is the same as that of the wafer processing apparatus which is shown in FIG. 1 and which is applied for a 12 inch wafer, except the wafer stage denoted by reference numeral 70 and a susceptor denoted by 43 .
- the wafer stage 70 in this embodiment is formed of a base 71 basically having the same dimensions as that of the base 54 in the embodiment for a 12 inch wafer, as shown in FIGS. 2 to 5 , except that the convex part for carrying thereon a wafer has a diameter of 190 mm.
- base 54 is covered over its outer surface with the dielectric film 30 having a thickness of 1 mm and formed of ceramic, as a main component, by spray coating, and such a point that the lower cover 53 is composed of the same component parts in the embodiment for a 12 inch wafer shown in FIGS. 2 to 5 .
- either of the wafer stage 52 and the wafer stage 70 can be at once removed from the insulation member 7 only by removing the susceptor 28 or the susceptor 30 covered on the wafer stages 52 or 70 , respectively, therefrom, and then removing the bolts 19 , and accordingly, it can be simply removed from the vacuum chamber 9 .
- either of the wafer stage 52 and the wafer stage 70 can be simply installed in the vacuum chamber 9 only by inserting and fastening the bolts 19 thereinto and then covering the susceptor 28 or the susceptor 30 thereon after it is set on the insulation member 7 .
- the wafer stage 52 for a 12 inch wafer and the wafer stage 70 for a 8 inch wafer can be simply replaced with each other, and as a result, only with the provision of the wafer stage 52 and the susceptor 28 for a 12 inch wafer, and the wafer stage 70 and the susceptor 30 , the wafer processing apparatus can be at once suitably and simply used for a wafer having either 12 inch or a 8 inch wafer, thereby it is possible to sufficiently reduce the costs.
- the wafer stage can be separated from a structure (the insulation member 7 in this embodiment) for securing the wafer stage, and since the positions and the structures of the component parts with which alignment is required between the different wafer stages, such as the means for securing the wafer stage, for example an electrical connection structure and a wafer transfer mechanism, the cooling structure for the wafer stage, the introduction port for cooling gas, the monitor probes are commonly used, the replacement of the wafer stages can be made in a short time, thereby it is possible to simply cope with a change between the sizes of wafers at a low cost.
- the means for securing the wafer stage for example an electrical connection structure and a wafer transfer mechanism
- the cooling structure for the wafer stage, the introduction port for cooling gas, the monitor probes are commonly used
- the configuration of the embodiment of the present invention can offer such an advantage that the costs for introduction of the apparatus can be decreased, and the size of wafers can be simply changed. That is, if the user who owns a processing device for wafers having a certain size desires to process wafers having a different diameter, being caused by development of a new device, a new apparatus has to be purchased or improve the processing apparatus now owned. With the prior art technology, it takes a long time until the apparatus is changed in order to cope with wafers having a different diameter even though it can be barely made. In the worst case, it is considered such a fact that the development of the device has to be held back.
- the relationship of take-up of the wafer stage corresponding to the apparatus manufactures can be made in one and the same way in the case of this embodiment, and accordingly, there may be raised such an advantage that the change of drawings among wafer sizes can be facilitated so as to reduce the burden upon the designers.
- concentric circular groove pattern is formed on the outer surface of the dielectric film having an electrostatic chuck function, but this pattern may not always be required. In view of the temperature distribution over the surface of the wafer and the method of manufacturing the dielectric film, another optimum pattern can be used. Further, as to the pattern of the coolant grooves, the coolant grooves have two concentric branch systems, but this configuration is not always essential.
- the dielectric film is formed by spray coating, it is not always essential, but a sintered material may be brazed or applied by adhesive. Alternatively, it may be formed of a film made of ceramic as a main component and formed by a chemical vapor growth process.
- FIG. 13 shows a second embodiment of the present invention, which is different from the wafer stage in the processing apparatus for wafers having a 12 inch diameter, and in which no electrostatic chuck function is incorporated in a wafer stage 73 .
- the temperature grooves 15 are formed in the wafer stage 73 , similar to the first embodiment, and temperature adjusting medium (coolant) is circulated therethrough.
- cooling gas is introduced to the rear surface of a wafer 95 also in this embodiment. Accordingly, in order to prevent the wafer 95 from being shifted by the pressure of the cooling gas, a clamp 74 is used to constrain the wafer 95 around its outer periphery in order to secure the wafer 95 .
- the formation of the dielectric film on the outer surface of the wafer stage 73 is not required, and a D.C. power source for the electrostatic chuck is not required. Accordingly, the configuration of the apparatus is simplified, and it is possible to reduce the costs. On the contrary, in comparison with such a case that a usual electrostatic chuck is used, the temperature distribution tends to deteriorate more or less, and accordingly, this processing apparatus is effective in a process in which the heat input capacity to the wafer is small, or a process in which the thermal condition of the wafer is vague.
- the third embodiment has such a configuration that a stepped part 38 is formed around the outer periphery of the upper part of the wafer stage 52 in the first embodiment, and a silicon ring 32 is set on the stepped part 38 . Accordingly, the configuration of this embodiment is the same as that of the first embodiment, except that structure of the susceptor 76 is changed more or less in order to set the ring 32 .
- ring 32 is the so-called focus ring, and accordingly, when plasma 6 is generated in the processing chamber (vacuum chamber 9 ) while a D.C. voltage is applied to the wafer stage 52 in a condition in which this ring 32 is provided, similar to the first embodiment, the ring 32 is electrostatically attracted similar to the wafer 95 . In this condition, a bias power is introduced into the wafer stage 52 , a bias potential is generated also in the ring 32 , accelerated ions enters thereinto from the plasma 6 .
- the reason thereof is such that excessive fluorine radical in the plasma is removed, and accordingly, a plasma distribution which is uniform from the center to the outer periphery of a wafer can be materialized.
- the ring 32 is made of silicon in the third embodiment, it may be made of another material such as carbon or silicon carbide (SiC).
- the change from the wafer processing apparatus in the embodiment shown in FIG. 1 is made by only changing the shapes of the wafer stage 52 and the susceptor 28 and by adding the ring 32 , and accordingly, the wafer stage can be replaced with a wafer stage having a different function in an extremely simple manner, thus the wafer processing chamber can be changed at a low cost.
- FIG. 13 shows a fourth embodiment of the present invention
- the single electrode to which a D.C. voltage is applied is used as the electrostatic chuck provided to the wafer ring in the first and the third embodiments, that is, it is the so-called mono-pole type
- the so-called bipolar type electrostatic chuck using two electrodes is installed in the embodiment shown in FIG. 13.
- the base 77 serving as the wafer stage 77 is formed around its outer periphery with a stepped part 78 which is lower than a part around its center, and an insulation layer 79 for electrically insulating from he base 77 is provided on the stepped part 78 while a ring-like internal electrode 34 made of tungsten is provided on the insulation layer 79 . Further, a dielectric film 33 for attracting the wafer 95 is formed on the internal electrode 34 by spray coating.
- a D.C. voltage is applied to the internal electrode 34 from a D.C. power source 37 externally provided, through the intermediary of this plug 36 .
- the polarity of the D.C. voltage from the D.C. power source 37 is set to be opposite to the polarity of a D.C. voltage applied from the D.C. voltage 22 . That is, in this case, since a D.C. voltage applied to the base 77 constituting the wafer stage 75 has a negative polarity, as shown in the figure, a D.C. voltage having a positive polarity is applied to the internal electrode 34 .
- a wafer can be mounted and removed, irrespective of the presence of the plasma, and accordingly, no waiting time for removal of charge applied to the wafer is required after completion of the process, thereby it is possible to obtain such an advantage that the through-put can be expected to be enhanced for processing a wafer.
- the change from the wafer processing apparatus in the first embodiment is made only by changing the shapes of the wafer stage 52 and the susceptor 28 and by adding the internal electrode 34 , and accordingly, the wafer stage can be replaced with a wafer stage having a different function in an extremely simple manner, thereby it is possible to change the wafer processing apparatus at a low cost.
- the dielectric film 33 may be formed not only by spray coating but also by brazing a sintered material even in the fourth embodiment or attaching the same with an adhesive.
- the internal electrode has a ring-like shape, but it may have another shape.
- the polarities of the D.C. power source 22 and the D.C. power source 37 are set to be opposite to each other, it is not always required to have opposite polarities. It is important to provide two electrodes, that is, to apply a potential difference between the base 77 and the internal electrode 34 .
- FIGS. 14 and 15 show a fifth embodiment of the present invention
- the lower cover 53 provided in the first to fourth embodiments is eliminated from a wafer stage 75 in this embodiment, and the wafer stage 75 is formed only of a base 97 which is formed on its outer surface with a dielectric film 96 having a thickness of 1 mm.
- the other configuration thereof is similar to that of the first embodiment.
- Temperature adjusting grooves are formed in the rear surface of the base 97 , and further, bolt holes 99 each having a counter-bore are formed in the outer periphery thereof at circumferentially eight positions.
- the base 97 is secured to the insulation member 31 with bolts 19 .
- an O-ring 3 is interposed between the insulation member 7 and the base 97 so as to prevent coolant from leaking into the processing chamber from the temperature adjusting grooves 98 .
- the necessity of the lower cover can be eliminated from the wafer stage in the first embodiment, and further the necessity of adhering the base and the lower cover to each other can be eliminated. Accordingly, it is possible to offer such an advantage that the manufacturing cost can be lowered.
- the change from the wafer processing apparatus in the embodiment shown in FIG. 1 is made only by changing the shapes of the wafer stage 75 and the insulation member 72 , and accordingly, the wafer stage can be replaced with a wafer stage having a different function in an extremely simple manner, thereby it is possible to change the wafer processing apparatus at a low cost.
- the wafer stage can be mounted and removed from the structure underneath thereof in a simple manner, and the mounting positional relationship between the wafer stage and another wafer stage having a different function is made to be common so as to facilitate the replacement thereof.
- a wafer stage in this embodiment is different from the wafer stage 52 in the first embodiment, that is, the wafer stage 75 is configured by forming an insulation groove 29 in a part of a base 80 attached to a lower cover 53 , and a temperature adjusting groove 35 through which coolant flows, is formed only around the outer periphery of the heat insulating groove 29 in the base 80 . Further, a dielectric film 55 having a thickness of 1 mm is formed on the outer surface of the base 80 , similar to the first embodiment.
- Like reference numerals are used to denote like parts to those explained in the first embodiment, and accordingly, explanation thereto will be omitted.
- the heat insulating groove 29 in this embodiment is formed as a hollow part which extends within the base 80 , and is thereafter evacuated so as to effect vacuum therein. It is noted that the atmosphere around the base 80 and the lower cover 53 may be set to be vacuum for this purpose when they are brazed to each other.
- heat inputted to the wafer 95 from the plasma 6 transmits to the temperature adjusting groove 35 through the base 80 , and the temperature of a part around the center of the wafer is restrained from lowering, due to a large thermal resistance by the heat insulation groove 29 when the heat is exchanged by the coolant in the temperature adjusting groove 35 .
- a large thermal resistance by the heat insulation groove 29 when the heat is exchanged by the coolant in the temperature adjusting groove 35 .
- the object of this embodiment is to lower the temperature in the vicinity of the outer periphery of the wafer, relative to that of the temperature around the center thereof. This is because of the following reasons. That is, it is ordinally desired to lower the temperature in the vicinity of the outer periphery of the wafer in comparison with that in the inner periphery thereof during processing of the wafer, as in this embodiment. Accordingly, as so configured in this embodiment, the outer periphery of the wafer has often such a structure that it overhangs in comparison with the outer periphery of the wafer stage in order to restrain corrosion of the outer surface of the wafer stage by the plasma.
- the cooling of the outer periphery of the wafer becomes insufficient so that the temperature in the vicinity of the outer periphery of the wafer becomes higher in comparison with the temperature of the inner periphery thereof. Accordingly, the cooling has to be sufficient in the outer periphery of the wafer in comparison with the center part thereof.
- This can be attained in the sixth embodiment by a simple configuration in which the heat insulation groove 29 is formed in the base 80 , and accordingly, it is possible to simply improve the temperature distribution at an extremely low cost.
- the heat insulation groove 29 is constituted by a vacuum hollow zone in this embodiment. However, it is not necessary to constitute the heat insulation groove 29 from such a vacuum hollow zone, but it should be determined in view of a wafer temperature distribution which is desired to be materialized. Thus, a material having a heat conductivity which is lower than that of the base 80 may be embedded so as to form the heat insulation groove 29 .
- this embodiment has such a structure that the heat insulation groove is isolated in the base 80 , it may be opened in part so as to be communicated with the vacuum chamber 9 .
- the pressure in the heat insulation groove 29 becomes equal to the pressure in the processing chamber, that is, it becomes vacuum.
- the temperature adjusting groove 35 may be arranged on the inside of the heat insulation groove 35 . Accordingly, the positional relationship between the heat insulation groove 29 and the temperature adjusting groove 35 and the pattern thereof may be suitably determined in view of a required temperature distribution of the wafer. It should not be limited to this embodiment.
- FIG. 19 which shows a seventh embodiment of the present invention
- the idea of this embodiment is similar to that of the above-mentioned six embodiment.
- this embodiment only a wafer stage 2 is provided without the lower cover, and accordingly, an O-ring 83 is interposed between the wafer stage and an insulation member 84 in order to prevent coolant from leaking into a heat insulation groove 84 formed in the base 81 from the temperature adjusting groove 35 .
- this seventh embodiment is constituted by applying the technique for improving the wafer temperature distribution in the sixth embodiment into the fifth embodiment.
- the temperature of the wafer can be decreased in the vicinity of the outer periphery thereof in comparison with the temperature around the center thereof even with such a simple structure that only the heat insulation groove 82 is formed in the wafer stage 2 .
- the seventh embodiment does not require the lower cover in the wafer stage 2 , the number of component parts and the number of manufacturing steps can be reduced in comparison with the sixth embodiment, thereby it is possible to offer such an advantage that it can be materialized at a lower cost.
- temperature adjusting grooves 86 , 87 are formed on the inside and the outside of a heat insulation groove 85 , respectively, independent from each other so as to constitute a base 81 , and the temperature adjusting grooves 86 , 87 are communicated thereto with introduction ports 88 , 89 and discharge ports 90 , 91 , respectively. Further, the introduction ports 88 , 89 are connected to a discharge port of the temperature adjusting groove 94 through the intermediary of valves 92 , 93 , and the discharge ports 90 , 91 are connected to a return port of the temperature adjusting groove 94 .
- the flow rate of coolant circulated through the temperature adjusting grooves 86 , 87 can be controlled, independent from each other by adjusting the opening degrees of the valves 92 , 93 , and accordingly, the temperature of the wafer around the center thereof, and the temperature in the vicinity of the outer periphery thereof can be controlled, independent from each other, thereby it is possible to obtain an optional temperature distribution.
- the flow rate of coolant circulated through the zone inside of the heat insulation groove 85 is set to be low but the flow rate of the coolant flowing through zone outside of the heat insulation groove is set to be high.
- the temperature of the wafer on processing can be simply changed, and accordingly, it is possible to provide a high performance wafer processing apparatus which has extremely satisfactory control ability for the temperature distribution of the wafer on processing.
- the flow rates of coolant flowing through the respective zones are usually set to be in a range from about 0.5 to 10 liters per min.
- the combination of these temperatures should be determined so as to cause the temperature of the wafer to be optimum, and the maximum value of the flow rate can be determined by a capacity of a pump incorporated a temperature adjusting unit 94 .
- the temperature distribution over the surface of the wafer can be adjusted.
- only one temperature adjusting unit is required, and accordingly, although it is possible to offer such an advantage that the cost can be restrained from increasing, it would be insufficient if it is desired that the temperature distribution is changed largely.
- the temperature adjusting grooves 86 , 87 are provided with temperature adjusting units, independent from each other, and coolant is circulated through the temperature adjusting grooves in which the temperatures of the coolant are controlled so as to be different from each other. In this case, even though the cost becomes higher, the temperature of the wafer is more effectively adjusted.
- the plasma is generated in the parallel planar system.
- the present invention should not be always limited to this system.
- UHF plasma system a microwave plasma system
- VHF plasma system a VHF plasma system
- ECR plasma system a magnetron type plasma processing apparatus using a magnetic field
- inductively coupled type plasma processing apparatus a magnetron type plasma processing apparatus using a magnetic field
- inductively coupled type plasma processing apparatus a magnetron type plasma processing apparatus using a magnetic field
- the temperature of the wafer may be measured by using, for example, a floroptic thermometer or thermocouples, and in this case, explanation will be made of the measurement with the use of a fluorescent thermometer 64 as explained in the embodiment shown in FIG. 1.
- a temperature of a wafer is at first measured ( 121 ). At this time, as mentioned above, a result of measurement can be obtained from the fluorescent thermometer 64 (FIG. 1). Next, the measured data is transmitted to a computer externally connected so as to carry out computation ( 122 ). Then, the temperature data is compared with a temperature range which has been previously set. With the result of the comparison, if it is determined that the processed condition is normal, the process is continued as it is ( 125 ), but if it is found that the processed condition is abnormal, the process is interrupted and indication of detection of the abnormality is concurrently indicated at a place which can be easily recognized by a worker, such as a computer display or the like ( 124 ).
- the temperature of the wafer is directly measured in the embodiment shown in FIG. 25, it is not always required to directly measure the temperature.
- the temperature of the wafer stage 52 may be monitored at a certain position thereon in order to estimate a temperature of a wafer on processing. Further, the temperature of the coolant flowing through the temperature adjusting groove 15 is monitored in order to estimate the temperature of the wafer. In this case that it is sufficient to make the relationship between a monitored temperature and a temperature of a wafer clear beforehand.
- the embodiments of the present invention cannot only be applied in the case that the diameters of wafers are different from each other, but also be applied to common use among a plural kinds of wafer stages having different functions, and accordingly, the wafer processing apparatus can be incorporated with an arbitrary function which is different from a function which has been initially incorporated to the wafer processing apparatus, thereby it is also possible to sufficiently lower the costs.
- the positions and the structures of means for securing a wafer stage, component parts which requires alignment between wafer stages, such as an electrical connection mechanism or a wafer transfer mechanism, a cooling structure for a wafer stage, a coolant gas introduction port and monitor probes can be commonly used among a plurality of wafer stages having different functions, thereby it is possible to simply replace a wafer stage with another one at a low cost in order to easily handle them.
- the process is at once interrupted when an abnormality is found as to the temperature of the wafer, and the worker can be informed of the abnormality, and accordingly, the number of useless wafers can be restrained to a minimum value, thereby it is possible to sufficiently restrain the manufacturing cost from being increased.
Abstract
A method of processing a wafer, incorporating a processing chamber for subjecting a semiconductor wafer to a plasma process, a generator for generating plasma in the processing chamber, and a wafer stage for carrying thereon the semiconductor wafer so as to subject the semiconductor wafer to the plasma process, wherein the wafer stage has an attaching part for attachment to the wafer processing apparatus, which is commonly used among a plurality of wafer stages, and is configured to cope with a change of the wafer stage into a wafer stage having a different function, and a high frequency voltage for applying a bias voltage to the semiconductor wafer, and a D.C. voltage for providing a potential difference between the semiconductor wafer and the wafer stage are applied to the wafer stage.
Description
- This is a divisional of U.S. application Ser. No. 10/086,722, filed Mar. 4, 2002, the subject matter of which is incorporated by reference herein.
- The present invention relates to a semiconductor manufacturing technology, and in particular to temperature control for a wafer, which is required for processing a semiconductor wafer in a semiconductor manufacturing apparatus.
- These years, the diameter of a wafer to be processed by a semiconductor manufacturing technique, becomes larger and larger so as to fall in a range from 8 to 12 inches. This is because a number of chips, which are available from a single wafer, is to be increased so as to reduce the manufacturing cost. However, as a result, this fact has forced manufacturers of semiconductor equipments into development of an apparatus capable of manufacturing large diameter wafers with enormous investments.
- However, on one hand, in view of the relationship to other apparatus in an ordinal manufacturing line, since there is raised such a problem, as an actual circumstance, that all apparatus ordered by clients are not always those which can cope with large diameter wafers, and accordingly, it is required to design, evaluate and produce a new apparatus for every size of wafers desired by a client, resulting in a heavy task to the manufacturer of semiconductor equipments.
- Further, due to highly increased integration of semiconductor chips, these years, required machining accuracy has becomes more and more severe, and accordingly, the control of the temperature of a wafer during processing has been more and more important. For example, in order to materialize anisotropic etching in an etching process which requires a high aspect ratio, a process in which etching is made while a side wall is protected by organic polymer is used, but in this process, the degree of formation of the organic polymer serving as a protecting film is changed in dependence upon a temperature.
- Accordingly, if the distribution of temperature of a wafer on processing is not uniform, the degree of formation of the protection film on a side wall becomes uneven within the surface of the wafer, and as a result, there is raised a problem of unevenness in an etching shape. Further, in addition to this fact, since the diameter of the wafer becomes larger and larger, as mentioned above, so that the input heat to the wafer tends to be more and more large, that is, for example, a bias power applied to an wafer in a process of etching an inter-layer-dielectric on a manufacturing line for 12 inch diameter wafers becomes higher up to 3 kW, and accordingly, to uniform the temperature distribution in the surface of the wafer causes a very important technical task.
- By the way, during plasma processing, a wafer is electrostatically attracted and held to a stage by means of an electrostatic chuck, at this stage, in order to ensure heat transfer between the wafer and the stage, a method in which gas for heat transfer (usually helium is used) is introduced for cooling, has been conventionally used. Further, although the structure of the electrostatic chuck should be changed variously, depending upon a specification of an apparatus, in a typical example, a high thermal conductive metal such as aluminum which is covered on its outer surface with a ceramic film having a thickness of not greater than about 1 mm is used as a base, and a temperature adjusting medium controlled by an external temperature adjusting unit is circulated through the base in order to adjust the temperature.
- At this stage, the range of temperature to be controlled is various in dependence upon a process to be used. As to the temperature of the stage for holding the wafer, stable operation is required over a wide range from, for example, −40 deg.C. to a high temperature up to about 100 deg.C. That is, Severe requirements have been imposed such that even though several heat is inputted to a wafer stage in a plasma processing apparatus in a wide range from a low temperature to a high temperature, an uniform temperature distribution should be materialized over a wafer having a large diameter.
- By the way, in an actual electrostatic chuck structure, it is, in general, overhanged from the outer periphery of a wafer by several millimeters, and accordingly, cooling in the vicinity of the outer periphery of the wafer is insufficient, resulting in main cause of deterioration of the temperature distribution over the surface of the wafer. Thus, several ideas for optimizing a method of introduction of helium gas passing between the electrostatic chuck and the back-side surface of the wafer, and the pressure thereof have been conventionally proposed.
- However, in a certain method which has been conventionally proposed, since the chuck has a specific structure which is optimized for wafers having a specific size, redesigning has to be additionally made for the electrostatic chuck and the structure of the lower part of the apparatus to which the chuck is mounted, as a whole. Thus, it has been extremely ineffective.
- It is noted that a method of improving the temperature distribution over the surface of a wafer is disclosed as a conventional example in JP-A-7-249586 which discloses such a structure that first and second gas passages which are opened at the outer surface of a lower electrode in the vicinity of its outer periphery, and at a plurality of positions therein, and both gas passages in dual systems are connected thereto with first and second gas supply and discharge means, respectively, so as to supply helium gas to the gas passages, independent from each other, in order to cool a semiconductor wafer.
- It cannot be safely said that consideration is sufficiently made as to variation of the wafer processing function, and it is raised a problem in view of restraining the cost.
- That is, in the conventional technology, since the structure is optimized for a wafer having a certain specific size, it becomes extremely inefficient if the structure is used for wafers having different sizes, and as a result, there is raised such a problem that the cost cannot be restrained from increasing.
- Further, since the conventional technology requires the gas supply and discharge means which are independent from each other between the position in the vicinity of the outer periphery of the wafer and the inner periphery thereof, the change of the wafer processing function is complicated and expensive.
- Further, in the conventional technology, it is required to set the pressure of helium gas to be fed in the vicinity of the outer periphery of the wafer to a high value, up to about 30 Torr, and accordingly, the attracting force of the electrostatic chuck has to be set to a value which can match with the pressure. As a result, the cost is further increased. It is here estimated that erroneous attraction occurs. The wafer on processing is greatly corrupted, and accordingly, there is raised such a problem that the burden caused by recovery works becomes heavier. Thus, it is inevitable to increase the attraction force.
- Detailed explanation will be hereinafter made of the problems inherent to the conventional technology with reference to FIGS. 9 and 10 of which FIG. 9 shows an example of a prior art wafer processing apparatus which are formed for processing a 8 inch wafer and FIG. 10 is an example of a wafer processing apparatus for processing a 12 inch wafer. At first the prior art shown in FIG. 9 will be explained. In the apparatus shown in FIG. 9, etching gas is introduced into a
vacuum chamber 9, as shown, and the pressure in thechamber 9 is set to an appropriate value by adjusting the opening degree of avalve 12 provided upstream of a turbo-molecular pump 13. - Further, a parallel planar type upper electrode100 is laid in the upper part of the
vacuum chamber 9 and is connected to a highfrequency power source 8 so as to be applied thereto with a high frequency voltage having a frequency of, for example, 13.56 MHz in order to generateplasma 6 to which awafer 1 is exposed so as to subject thewafer 1 to an etching process. - Here, in the case of FIG. 9, the diameter of the
wafer 1 is 8 inches, and is set on convex part formed on a wafer stage which has a diameter of 190 mm and which is located being opposed to theupper electrode 10. The reason why the diameter of the convex part on which the wafer is set, is smaller than the diameter of thewafer 1 which is 200 mm (8 inches) is such that the outer surface of thewafer stage 40 is protected from theplasma 6. - In this case, the
wafer stage 40 has a diameter of 240 mm, and is formed of a member composed of an aluminum lower cover 42 and a base 41 which are blazed to each other, and is formed on its outer surface with adielectric film 21 made of ceramic as a main component and having a thickness of 1 mm, by spray coating. Thewafer stage 40 is secured to aninsulation member 9 fixed to a flange, by means ofbolts 19, and is electrically insulated from thevacuum chamber 9. In this arrangement, thebolts 19 are circumferentially provided by a number of 12 at positions having a diameter of 220 mm. - A through hole14 for introduction of helium gas is formed in the
wafer stage 40 at the center of the latter, and is covered with a ceramic susceptor 43 so as to protect the outer periphery thereof. Further, concentrictemperature adjusting grooves 15 are formed in thewafer stage 40, and are communicated with anintroduction port 44 and adischarge port 45 which are formed piercing through theflange 5 and the Insulation member, and through which thetemperature adjusting grooves 15 are connected to pipe lines 46, 47. - Each of these pipe lines46, 47 has a double pipe structure in order to prevent occurrence of dew formation even though coolant having a low temperature such as −40 deg.C. is circulated therethrough, and
internal pipe lines 48, 49 are vacuum-insulated from heat. It is noted here that the above-mentionedintroduction port 44 and thedischarge port 45 are provided at positions having a distance of 100 mm from the center. - The
pusher pins 50 serve to peel off thewafer 1 attracted to thewafer stage 40, and accordingly, it is configured to move up and down in association with telescopic motion of a transfer mechanism which is not shown and bellows 51. The number of thepusher pins 50 is three which are located at positions with a radius of 50 mm. - Next, the
wafer stage 40 is connected to a highfrequency power source 20 in a condition in which it is electrically isolated from theflange 50 by means of aninsulating connection part 18, and accordingly, it can be applied with a bias voltage having a frequency of, for example, 800 kHz. Thus, a bias potential is effected at thewafer 1 so as to effectively introduce ions in order to carry out anisotropic etching or increase the etching rate, thereby it is possible to enhance the etching performance. - However, since the injection of the ions causes heat generation, should the ions are injected to the wafer, the wafer would be heated up to a high temperature. Accordingly, as mentioned above, coolant having a temperature which has been adjusted to a predetermined temperature is circulated through the
temperature adjusting grooves 15 formed in thewafer stage 40, from an external temperature adjusting machine. - However, even with a normal etching condition, the pressure of a processing chamber or the
vacuum chamber 9 is low, that is, not higher than several Pa. Accordingly, the thermal resistance between thewafer 1 and thewafer stage 40 is high so that no sufficient cooling effect can be obtained. Thus, inert gas having a relatively high thermal conductivity, such as helium gas, is introduced between thewafer 1 and thewafer stage 40 by way of the through holes 14 in order to aim at improving the thermal conductivity. It is noted that the pressure of this gas is adjusted by controlling aflow rate controller 25 in accordance with a value detected by apressure gauge 24 connected to apipe line 23. - It is noted that D.C. current is applied to the
wafer stage 40 from aD.C. power source 22 so as to electrostatically attract thewafer 1 in order to prevent the wafer from coming off from thewafer stage 40 by a pressure of the gas which is set to a value in a rage of about 500 to 3 k Pa. That is, since thewafer 1 makes contact with the plasma, it is held at a potential which is substantially the same as that of thevacuum chamber 9, and accordingly, a potential difference is caused between thewafer 1 and thewafer stage 40 so that thewafer 1 is electrostatically attracted by a Coulomb's force by a charge effected in adielectric film 21. - Next, explanation will be made of a
prior art technology 10 shown in FIG. 10. In this case, the configuration including, for example, the upper electrode is the same as that of the prior art technology shown in FIG. 9, but the diameter of thewafer stage 40 is enlarged to 340 mm in order to cope with awafer 95 having a diameter of 12 inches. Accordingly, the sizes of theinsulation member 17 and the flange 27 for securing thewafer stage 40 are changed. - Specifically, the convex part (upper part) of the wafer stage on which the
wafer 95 is set, has a diameter of 90 mm,screws 19 with which the wafer stage is secured to theinsulation member 17 are located at positions with a diameter of 320 mm. Further, since the distribution of heat input to a wafer on processing is different between a wafer having 8 inches and a wafer having 12 inches, it is required to change the configuration of thetemperature adjusting grooves 15, and as a result, theintroduction port 44 and thedischarge port 45 connecting thetemperature grooves 15 and the pipe lines are shifted to positions having a distance of 145 mm from the center. Thus, the dimensions and the structure thereof are completely different from those of the processing apparatus for 8 inch wafers. - Thus, in the prior art technology, the dimensions and the structure of the apparatus are different among sizes of wafers and accordingly, the above-mentioned problems are caused. In detail, in the consideration of the stand point of an apparatus manufacturer, a problem of heavy burden upon the designers is caused. That is, new design is required for all component parts for every one of different wafer sizes. However, almost semiconductor manufacturing apparatus have complicated structures with a large number of component parts, and accordingly, the labor costs for the designers are increased. As a result, the apparatus becomes expensive.
- As to a next problem, a large number of component parts should be managed, and accordingly, stock components reserved in a firm is increased. Further, due to the large number of component parts, a disposal which should be taken for a trouble raised on the client side is delayed, which becomes a secondary problem. Further, in this case, the delivery of component parts to the client side is finally made by worker, but since almost cases are such that not only a larger number of component parts are present but also component parts have shapes which are similar to one another except their dimensions, it is likely to cause errors during the delivery.
- Next, as to a hindrance caused on the user side, first of all, the introduction cost of the apparatus is expensive. That is, even though a processing apparatus for wafers having a certain size is owned, since the structure of the lower part of the apparatus should be modified in its entity in order to cope with wafers having a different diameter, the apparatus cannot be immediately used. Accordingly, a new apparatus has to be introduced or the change of the diameter of wafers should be given up.
- Further, the above-mentioned problem is not always limited to the enlargement of the size of wafer. For example, even though a processing apparatus capable of processing wafers having a 12 inch diameter has been introduced, there might be often caused such a case as to process wafers having a 8 inch diameter. In this case, although a wafer having a 8 inch diameter may be set on a wafer stage for a wafer having a 12 inch diameter, this wafer cannot actually be processed due to problems of a temperature distribution over the wafer and transfer of the wafer. Further, as to another problem, as already detailed in the problem of the manufacturer side, the time for replacement of component parts becomes longer.
- Next, explanation will be made of hindrance caused by a wafer stage manufacture. In a relatively large number of cases, component parts relating to the wafer stage is purchased from an external supplier, and accordingly, in this case, the external wafer stage manufacturer has to change the dimensions of every component part for every of the wafer sizes, and accordingly, redesigning thereof is required. The burden upon the designers must be heavy and be increased. Further, since the specification of the wafer stage is different among apparatuses, there is a problem of increasing the kinds of stock components.
- A first object of the present invention is to provide a wafer processing apparatus in which a wafer stage can be replaced with any of a plurality of inexpensive wafer stages having different functions, and a second object of the present invention is to provide an inexpensive wafer processing apparatus which can optimize the temperature distribution over the surface of the wafer.
- Further, a third object of the present invention is to provide a common single wafer stage which is inexpensive and which can be used solely, instead of a plurality of wafer stages having different functions, and a fourth object of the present invention is to provide a wafer stage which is inexpensive and which can optimize the temperature distribution over the surface of a wafer.
- Further, a fifth object of the present invention is to provide a wafer processing method which can maximize the processing capacity of a wafer processing apparatus.
- The above-mentioned first object can be attained by a wafer processing apparatus of a type which comprises a wafer stage and processes a semiconductor wafer set on this wafer stage, wherein a wafer holding mechanism is commonly used among a plurality of wafer stages, and the aforementioned wafer stage can be changed into one of the plurality of stages having different functions in order to process the semiconductor wafer.
- The first object can also attained by having a wafer stage incorporated in a wafer processing apparatus, for holding a semiconductor wafer, which can be separated from a structure to which the wafer stage is secured, and by commonly using, among a plurality of wafer stages having different functions, the positions and the structures of means for securing a wafer stage to the above-mentioned structure, component parts with which alignments between the structure and the wafer stage are required, such as for example, an electrical connection structure or a transfer mechanism for the semiconductor wafer, a cooling structure for the wafer stage, through-holes for introducing cooling gas between the semiconductor wafer and the wafer stage, or various wafer monitoring mechanisms, in order to simply change the wafer stage into the one having a different function.
- Next, the second object can be attained by the provision of a heat insulating layer having a heat conductivity which is lower than that of a material of the wafer stage, in a wafer stage incorporated in a wafer processing apparatus.
- Further, the third object can be attained by having a wafer stage incorporated in a wafer processing apparatus, for holding a semiconductor wafer, which can be separated from a structure to which the wafer stage is secured, by commonly using, among a plurality of wafer stages having different functions, the positions and structures of means for securing a wafer stage, components parts with which alignment is required between the structure and the wafer stage, such as an electrical connection structure or a transfer mechanism for the semiconductor wafer, a cooling structure for the wafer stage or through holes for introducing cooling gas between the semiconductor wafer and the wafer stage or various monitor mechanism for the wafer, in order to enable any of the plurality of wafer stages to be mounted to the structure.
- Further, the fourth object can be attained by the provision of a heat insulating layer having a heat conductivity which is lower than a material of the wafer stage in the wafer stage incorporated in a wafer processing apparatus.
- Further, the fifth object can be attained by monitoring a temperature of a semiconductor wafer on processing, a temperature of coolant flowing through a wafer stage or thermal data from a wafer stage, and controlling the status of the apparatus in accordance with the thermal data.
- Other objects, features and advantages of the invention will become apparent from the following description of the embodiments of the invention taken in conjunction with the accompanying drawings.
- FIG. 1 is a sectional view illustrating a first embodiment of a wafer processing apparatus according to the present invention;
- FIG. 2 is a sectional view illustrating a wafer stage in the first embodiment of the present invention;
- FIG. 3 is a front view illustrating the wafer stage in the first embodiment of the present invention;
- FIG. 4 is a rear view illustrating the wafer stage in the first embodiment of the present invention;
- FIG. 5 is a rear view illustrating the wafer stage in the first embodiment of the present invention, which is viewed from a certain section of the wafer stage;
- FIG. 6 is a sectional view illustrating another example of the first embodiment of the wafer processing apparatus according to the present invention;
- FIG. 7 is a sectional view illustrating a wafer stage in another example of the first embodiment of the present invention;
- FIG. 8 is a front view illustrating a wafer stage in another example of the first embodiment of the present invention;
- FIG. 9 is a sectional view illustrating an example of a prior art wafer processing apparatus;
- FIG. 10 is a sectional view illustrating another example of prior art wafer processing apparatus;
- FIG. 11 is a sectional view illustrating a second embodiment of a wafer processing apparatus according to the present invention;
- FIG. 12 is a sectional view illustrating a third embodiment of a wafer processing apparatus according to the present invention;
- FIG. 13 is a sectional view illustrating a fourth embodiment of a wafer processing apparatus according to the present invention;
- FIG. 14 is a sectional view illustrating a fifth embodiment of a wafer processing apparatus according to the present invention;
- FIG. 15 is a sectional view illustrating a wafer stage in the fifth embodiment of the present invention;
- FIG. 16 is a sectional view illustrating a sixth embodiment of a wafer processing apparatus according to the present invention;
- FIG. 17 is a sectional view illustrating a wafer stage in the sixth embodiment of the present invention;
- FIG. 18 is a rear view illustrating the wafer stage in the sixth embodiment of the present invention, which is viewed from a certain section of the wafer stage;
- FIG. 19 is a sectional view illustrating a seventh embodiment of a wafer processing apparatus according to the present invention;
- FIG. 20 is a sectional view illustrating an eighth embodiment of a wafer processing apparatus according to the present invention;
- FIG. 21 is a sectional view illustrating a wafer stage in the eighth embodiment of the present invention;
- FIG. 22 is a rear view illustrating the wafer stage in the eighth embodiment of the present invention, which is viewed from a certain section of the wafer stage; and
- FIG. 23 is a flow-chart for explaining processing in an embodiment of a wafer processing method according to the present invention.
- Explanation will be hereinafter made of embodiments of the present invention with reference to the accompanying drawings. At first, FIGS.1 to 5 show a first embodiment in which the present invention is applied for a 12 inch wafer which is denoted by
reference numeral 95 in this case, in order to distinguish it from a 8inch wafer 1. Further, FIG. 1 is a sectional view which shows a wafer processing apparatus in its entirety, FIG. 2 is a longitudinal sectional view which shows a wafer stage in the processing apparatus shown in FIG. 1, FIG. 3 is a view which shows the wafer stage in the processing apparatus shown in FIG. 1, as viewed from above; FIG. 4 is a view which shows the wafer stage in the processing apparatus shown in FIG. 1, as viewed from below: and FIG. 5 is a cross-sectional view which shows the wafer stage in the processing apparatus shown in FIG. 1. It is noted that a wafer stage is denoted byreference numeral 52 in this embodiment, but the mechanism for generating plasma, including wafer processing steps and the exhaust device are the same as those in the prior art technology which has been explained with reference to FIGS. 11 and 12, and accordingly, explanation thereto will be omitted. - Further, at first, the
wafer stage 52 in this embodiment, as shown in FIG. 2, is formed of an aluminum base 54 which is brazed to an aluminumlower cover 53 and is formed by spray-coating over the outer surface thereof with a dielectric film having a thickness of 1 mm and composed of ceramic as a main component. - Further, a step-like convex zone having a diameter of 290 mm is formed on the wafer holding surface side of the base54, and accordingly, in a condition in which the
wafer 95 is held, thewafer 95 overhangs by 5 mm from each side thereof. - In this arrangement, the outer diameter of the
wafer stage 52 is 320 mm, and aceramic susceptor 28 which is the same as that of the prior art technology explained with reference to FIG. 12 is attached. Further, as shown in FIG. 3, at eight circumferential positions with a diameter of 310 mm, screw holes 26 for fixing thewafer stage 52 to an insulatingmember 7 are formed, and these screw holes 26 are formed with counterbores in order to avoid protrusion of heads of bolts therefrom. - Further, as shown in FIG. 3, concentric attracting
zones gas grooves 60 which are radially extended, for guiding heat transmission medium from the through hole 14 at the center to the outer peripheral part of the wafer stage are formed in the outer surface of thewafer stage 52. - It is noted that the
gas grooves 60 have a width of 2 mm and a depth of 0.5 mm in this embodiment. However, the reason why the gas grooves are formed is such as to allow the heat transmission medium to propagate around the outer periphery, and accordingly, the above-mentioned dimensions are not essential. Referring similarly to FIGS. 2 and 3, there are shownholes 61 for pusher pins formed at three positions with a diameter of 100 mm, which are on a concentric circle, and probe through-holes - Further, in the embodiment shown in FIG. 1, a fluorescent thermometer64 for monitoring a temperature of the wafer during processing is provided in one of the through-holes, and a dummy plug 65 made of an insulation material is embedded in the other one of the through-holes since it is not required in this embodiment. With this arrangement, a wafer monitor probe which is not usually required may be simply incorporated as required, thereby it is extremely convenient.
- Next, Referring to FIG. 4 which is a view showing the rear side of the wafer stage shown in FIG. 2 after removal thereof, there are shown an introduction port66 and a
discharge port 67 for coolant which are communicated with the temperature adjusting grooves (passages for coolant) formed in thewafer stage 52, and which are formed at positions with the diameter of 280 mm. - Next, referring to FIG. 5, explanation will be made of the
temperature adjusting grooves 15 formed in thewafer stage 52. In FIG. 5 which shows the surface of a base 54 after alower cover 53 is separated from the base 54 at a position where they are brazed together, as shown in FIG. 2, it is understood that coolant which has been introduced from a coolant source point 68 is bifurcated into two directions by thetemperature adjusting grooves 15, and then flows toward the inner periphery. Then, the branch streams are finally merged again into a single stream before afinal point 69, and then, the coolant is discharged. - It is noted that the coolant led through the
temperature adjusting grooves 15, but in order to raise the temperature of the wafer state to a high temperature, the coolant having a high temperature is led through thetemperature adjusting grooves 15, and in this case, the coolant serves as temperature adjusting medium. - It is noted that although the concentric three temperature grooves are provided in order to allow the coolant introduced from a position having a distance of 140 mm from the center to be discharged on the opposite side at positions having the equal distance from the center in this embodiment, the number of the temperature adjusting grooves should not limited to three but any number of the grooves may be formed. However, in the case of the provision of an odd number of concentric temperature adjusting grooves as is in this embodiment, the introduction port and the discharge port for coolant may be provided on opposite sides of the center, thereby it is convenient in view of designing.
- Naturally, due to the convenience for the positions at which the above-mentioned probes are embedded, it is not required to concentrically lay the temperature adjusting grooves. It is clear that the configuration thereof may be suitably determined in view of positions of component parts such as pusher pins and probes even though an even number of the temperature adjusting grooves are formed.
- It is noted that organic solvent having high electrical insulation is often used in general as the temperature adjusting medium (coolant), and in this case, the flow rate thereof is about 0.5 to 10 liters per min. A higher flow rate is desirable in order to enhance the heat conduction between the temperature adjusting medium and the base, but this flow rate is inevitably determined by a capacity of a pump incorporated in a temperature adjusting unit for circulating the temperature adjusting medium.
- Next, referring to FIGS.6 to 8 which also show the first embodiment of the present invention in the case of application for a 8 inch wafer, FIG. 6 is a sectional view which shows a wafer processing apparatus in its entirety, FIG. 7 is a longitudinal sectional view which shows a wafer stage in the processing apparatus shown in FIG. 6, and FIG. 8 is a view which shows the wafer stage in the processing apparatus shown in FIG. 6, as viewed from above.
- It is noted that the configuration of the embodiment shown in FIGS.6 to 8 is the same as that of the wafer processing apparatus which is shown in FIG. 1 and which is applied for a 12 inch wafer, except the wafer stage denoted by
reference numeral 70 and a susceptor denoted by 43. Specifically, as shown in FIG. 7, thewafer stage 70 in this embodiment is formed of a base 71 basically having the same dimensions as that of the base 54 in the embodiment for a 12 inch wafer, as shown in FIGS. 2 to 5, except that the convex part for carrying thereon a wafer has a diameter of 190 mm. - Accordingly, in the embodiment shown in FIGS.6 to 8, as the diameter of the convex part for carrying the wafer thereon is decreased, the diameter of a circular exposed part of the susceptor 43 made of ceramic is increased, and further, of the attracting
zones zone 72 having a decreased diameter, as shown in FIG. 8, but the structure thereof is not basically changed. It is the same in view of such a point that base 54 is covered over its outer surface with thedielectric film 30 having a thickness of 1 mm and formed of ceramic, as a main component, by spray coating, and such a point that thelower cover 53 is composed of the same component parts in the embodiment for a 12 inch wafer shown in FIGS. 2 to 5. - Accordingly, according to the first embodiment of the present invention shown in FIGS.1 to 8, either of the
wafer stage 52 and thewafer stage 70 can be at once removed from theinsulation member 7 only by removing thesusceptor 28 or thesusceptor 30 covered on the wafer stages 52 or 70, respectively, therefrom, and then removing thebolts 19, and accordingly, it can be simply removed from thevacuum chamber 9. On the contrary, either of thewafer stage 52 and thewafer stage 70 can be simply installed in thevacuum chamber 9 only by inserting and fastening thebolts 19 thereinto and then covering thesusceptor 28 or thesusceptor 30 thereon after it is set on theinsulation member 7. - Accordingly, with the configuration of the first embodiment, the
wafer stage 52 for a 12 inch wafer and thewafer stage 70 for a 8 inch wafer can be simply replaced with each other, and as a result, only with the provision of thewafer stage 52 and thesusceptor 28 for a 12 inch wafer, and thewafer stage 70 and thesusceptor 30, the wafer processing apparatus can be at once suitably and simply used for a wafer having either 12 inch or a 8 inch wafer, thereby it is possible to sufficiently reduce the costs. - That is, with the configuration of this embodiment, since the wafer stage can be separated from a structure (the
insulation member 7 in this embodiment) for securing the wafer stage, and since the positions and the structures of the component parts with which alignment is required between the different wafer stages, such as the means for securing the wafer stage, for example an electrical connection structure and a wafer transfer mechanism, the cooling structure for the wafer stage, the introduction port for cooling gas, the monitor probes are commonly used, the replacement of the wafer stages can be made in a short time, thereby it is possible to simply cope with a change between the sizes of wafers at a low cost. - In view of the stand-point of an apparatus manufacturer, with the configuration of the embodiment of the present invention, no redesigning is required for each of diameters of wafers to be processed, the burden upon the designers can be reduced, thereby it is possible to restrain the labor cost for the designers. Thus, it is possible to lower the manufacturing costs. Further, since the number of component parts to be managed can be reduced, it can be offered such an advantage that the stock components which should be reserved In the firm can become less, and since the number of component parts is less, any trouble caused on the client side can soon be solved, thereby it is possible to contribute to the acquirement of clients.
- Next, in view of the stand-point of the user, the configuration of the embodiment of the present invention can offer such an advantage that the costs for introduction of the apparatus can be decreased, and the size of wafers can be simply changed. That is, if the user who owns a processing device for wafers having a certain size desires to process wafers having a different diameter, being caused by development of a new device, a new apparatus has to be purchased or improve the processing apparatus now owned. With the prior art technology, it takes a long time until the apparatus is changed in order to cope with wafers having a different diameter even though it can be barely made. In the worst case, it is considered such a fact that the development of the device has to be held back.
- On the contrary, according to the present invention including the configuration of this embodiment, it is only required to simply replace the wafer stage with another one, and it is possible to simply cope with wafers having a different diameter in a short time. Further, as to other technical effects and advantages, only a short time is required for replacement of component parts, as previously explained as to the advantages of the apparatus manufacturer.
- Further, in view of the stand-point of a wafer stage manufacturer, the relationship of take-up of the wafer stage corresponding to the apparatus manufactures can be made in one and the same way in the case of this embodiment, and accordingly, there may be raised such an advantage that the change of drawings among wafer sizes can be facilitated so as to reduce the burden upon the designers.
- It is noted that although the radial positions of the structure such as pusher pins, a coolant inlet or outlet are set to the same positions, it is not always necessary, but the position can be suitably changed in view of other required functions. That is, it is important here that the mounting positional relationship among the wafer stages is set to be common.
- Further, in the above-mentioned embodiment, although concentric circular groove pattern is formed on the outer surface of the dielectric film having an electrostatic chuck function, but this pattern may not always be required. In view of the temperature distribution over the surface of the wafer and the method of manufacturing the dielectric film, another optimum pattern can be used. Further, as to the pattern of the coolant grooves, the coolant grooves have two concentric branch systems, but this configuration is not always essential.
- It is important to design the wafer stage so as to make the temperature distribution over the wafer appropriate, and in view of the present invention, the mounting positional relationship among wafer stages is common which can cope with wafers having different diameters.
- Further, in the above-mentioned embodiment, although the dielectric film is formed by spray coating, it is not always essential, but a sintered material may be brazed or applied by adhesive. Alternatively, it may be formed of a film made of ceramic as a main component and formed by a chemical vapor growth process.
- By the way, in the first embodiment of the present invention as mentioned above, although explanation has been made of such a case that the wafer stage has an electrostatic chuck function, an embodiment in which the function of the wafer stage is different will be explained hereinafter. At first, FIG. 13 shows a second embodiment of the present invention, which is different from the wafer stage in the processing apparatus for wafers having a 12 inch diameter, and in which no electrostatic chuck function is incorporated in a wafer stage73.
- However, even in this embodiment, since it is required to control the temperature of a wafer on processing, the
temperature grooves 15 are formed in the wafer stage 73, similar to the first embodiment, and temperature adjusting medium (coolant) is circulated therethrough. - Further, cooling gas is introduced to the rear surface of a
wafer 95 also in this embodiment. Accordingly, in order to prevent thewafer 95 from being shifted by the pressure of the cooling gas, a clamp 74 is used to constrain thewafer 95 around its outer periphery in order to secure thewafer 95. - It is noted that although a D.C. voltage is applied to the lower cover in the first embodiment, it is not required in the embodiment shown in FIG. 11. The other configuration is the same as that of the first embodiment.
- Accordingly, as to an advantageous point obtained by the second embodiment shown in FIG. 11, the formation of the dielectric film on the outer surface of the wafer stage73 is not required, and a D.C. power source for the electrostatic chuck is not required. Accordingly, the configuration of the apparatus is simplified, and it is possible to reduce the costs. On the contrary, in comparison with such a case that a usual electrostatic chuck is used, the temperature distribution tends to deteriorate more or less, and accordingly, this processing apparatus is effective in a process in which the heat input capacity to the wafer is small, or a process in which the thermal condition of the wafer is vague.
- Further, even in the case of the second embodiment, a change from the processing apparatus in the first embodiment shown in FIG. 1 is caused only by the wafer stage, and accordingly, such an effect that the change of the wafer processing apparatus can be extremely simply made is not altered.
- Next, referring to FIG. 12 which shows a third embodiment of the present invention, the third embodiment has such a configuration that a stepped
part 38 is formed around the outer periphery of the upper part of thewafer stage 52 in the first embodiment, and asilicon ring 32 is set on the steppedpart 38. Accordingly, the configuration of this embodiment is the same as that of the first embodiment, except that structure of the susceptor 76 is changed more or less in order to set thering 32. - It is noted that
ring 32 is the so-called focus ring, and accordingly, whenplasma 6 is generated in the processing chamber (vacuum chamber 9) while a D.C. voltage is applied to thewafer stage 52 in a condition in which thisring 32 is provided, similar to the first embodiment, thering 32 is electrostatically attracted similar to thewafer 95. In this condition, a bias power is introduced into thewafer stage 52, a bias potential is generated also in thering 32, accelerated ions enters thereinto from theplasma 6. - This is an effective technique for making the etching characteristic uniform over the surface of the wafer, in the case of etching process for an insulation film with fluorocarbon plasma. The reason thereof is such that excessive fluorine radical in the plasma is removed, and accordingly, a plasma distribution which is uniform from the center to the outer periphery of a wafer can be materialized.
- Accordingly, with the wafer processing apparatus in the third embodiment, in addition to the advantages which can be expected from the first embodiment, there may be expected such an effect that an uniform etching characteristic is obtained since not only the uniform wafer temperature can be ensured but also the focus ring (ring32) can be cooled.
- It is noted that although the
ring 32 is made of silicon in the third embodiment, it may be made of another material such as carbon or silicon carbide (SiC). - Also in the configuration of the third embodiment, the change from the wafer processing apparatus in the embodiment shown in FIG. 1, is made by only changing the shapes of the
wafer stage 52 and the susceptor 28 and by adding thering 32, and accordingly, the wafer stage can be replaced with a wafer stage having a different function in an extremely simple manner, thus the wafer processing chamber can be changed at a low cost. - Next, referring to FIG. 13 which shows a fourth embodiment of the present invention, although the single electrode to which a D.C. voltage is applied is used as the electrostatic chuck provided to the wafer ring in the first and the third embodiments, that is, it is the so-called mono-pole type, the so-called bipolar type electrostatic chuck using two electrodes is installed in the embodiment shown in FIG. 13.
- Thus, specifically, as shown in FIG. 13, the base77 serving as the wafer stage 77 is formed around its outer periphery with a stepped
part 78 which is lower than a part around its center, and aninsulation layer 79 for electrically insulating from he base 77 is provided on the steppedpart 78 while a ring-like internal electrode 34 made of tungsten is provided on theinsulation layer 79. Further, a dielectric film 33 for attracting thewafer 95 is formed on the internal electrode 34 by spray coating. - Further, in this embodiment, the above-mentioned dummy plug66 in the first embodiment is eliminated, and a
plug 36 is provided instead thereof. Thus, a D.C. voltage is applied to the internal electrode 34 from aD.C. power source 37 externally provided, through the intermediary of thisplug 36. At this time, the polarity of the D.C. voltage from theD.C. power source 37 is set to be opposite to the polarity of a D.C. voltage applied from theD.C. voltage 22. That is, in this case, since a D.C. voltage applied to the base 77 constituting thewafer stage 75 has a negative polarity, as shown in the figure, a D.C. voltage having a positive polarity is applied to the internal electrode 34. - With this configuration, irrespective of the presence of the
plasma 6, an electric circuit can be established through the intermediary of thewafer 95, and accordingly, thewafer 95 can be attracted before the plasma discharge is started while helium gas can be introduced in this fourth embodiment, thereby it is possible to control the temperature of the wafer just after the wafer process is started. - Accordingly, by applying the wafer stage according to the fourth embodiment to a wafer processing apparatus, a high performance processing apparatus which can further enhance the wafer temperature control ability can be provided.
- Further, with the configuration of the fourth embodiment, a wafer can be mounted and removed, irrespective of the presence of the plasma, and accordingly, no waiting time for removal of charge applied to the wafer is required after completion of the process, thereby it is possible to obtain such an advantage that the through-put can be expected to be enhanced for processing a wafer.
- Further, even in the case of the fourth embodiment, the change from the wafer processing apparatus in the first embodiment is made only by changing the shapes of the
wafer stage 52 and the susceptor 28 and by adding the internal electrode 34, and accordingly, the wafer stage can be replaced with a wafer stage having a different function in an extremely simple manner, thereby it is possible to change the wafer processing apparatus at a low cost. - It is noted that the dielectric film33 may be formed not only by spray coating but also by brazing a sintered material even in the fourth embodiment or attaching the same with an adhesive.
- Further, in this embodiment, although the internal electrode has a ring-like shape, but it may have another shape.
- Anyway, in the fourth embodiment, with the provision of a plurality of electrodes, it is important that a wafer can be mounted and removed, irrespective of the presence of the plasma.
- Further, in this embodiment, although the polarities of the
D.C. power source 22 and theD.C. power source 37 are set to be opposite to each other, it is not always required to have opposite polarities. It is important to provide two electrodes, that is, to apply a potential difference between the base 77 and the internal electrode 34. - By the way, explanation has been made hereinafter of the embodiments in which the wafer stage is composed of the lower cover and the base provided in the upper part of the former. However, the present invention should not be limited to this configuration. Thus, explanation will be hereinafter made of embodiments having different configurations.
- At first, referring to FIGS. 14 and 15 which show a fifth embodiment of the present invention, the
lower cover 53 provided in the first to fourth embodiments is eliminated from awafer stage 75 in this embodiment, and thewafer stage 75 is formed only of a base 97 which is formed on its outer surface with adielectric film 96 having a thickness of 1 mm. The other configuration thereof is similar to that of the first embodiment. - Temperature adjusting grooves are formed in the rear surface of the
base 97, and further, bolt holes 99 each having a counter-bore are formed in the outer periphery thereof at circumferentially eight positions. With this arrangement, thebase 97 is secured to the insulation member 31 withbolts 19. In this arrangement, an O-ring 3 is interposed between theinsulation member 7 and the base 97 so as to prevent coolant from leaking into the processing chamber from thetemperature adjusting grooves 98. - With the provision of the
wafer stage 75 having the above-mentioned configuration, the necessity of the lower cover can be eliminated from the wafer stage in the first embodiment, and further the necessity of adhering the base and the lower cover to each other can be eliminated. Accordingly, it is possible to offer such an advantage that the manufacturing cost can be lowered. - Further, in the case of this embodiment, the change from the wafer processing apparatus in the embodiment shown in FIG. 1 is made only by changing the shapes of the
wafer stage 75 and theinsulation member 72, and accordingly, the wafer stage can be replaced with a wafer stage having a different function in an extremely simple manner, thereby it is possible to change the wafer processing apparatus at a low cost. - In the fifth embodiment, other than that mentioned above, there may be provided such a configuration that no temperature adjusting grooves are formed in the
wafer stage 75, but thewafer stage 75 is cooled by a cooling jacket independent from the wafer stage. - Anyway, it is important in this embodiment that the wafer stage can be mounted and removed from the structure underneath thereof in a simple manner, and the mounting positional relationship between the wafer stage and another wafer stage having a different function is made to be common so as to facilitate the replacement thereof.
- Thus, the explanation has been made of the typical embodiments of the present invention in which the wafer stage can be simply changed, and with this configuration alone, the function of the wafer processing apparatus can be simply changed. However, if, for example, the diameter of a wafer to be processed is changed, an improvement in the temperature distribution over the wafer would be sometime required. In particular, in an insulation film process in which a high capacity of a high frequency bias power applied to the wafer stage is required to have a high capacity, the heat input to the wafer is large, and accordingly, the temperature distribution causes a serous problem.
- Thus, explanation will be hereinafter made of embodiments of the present invention, which are preferable for this case. It is noted that the technique for improving the temperature distribution which will be explained in the following embodiments is not limited to he first to fifth embodiments which have been already explained, as a premise, but it goes without saying that it can be carried out solely.
- In other words, it goes without saying that the embodiments which will be explained hereinafter, are effective even for a wafer stage in a wafer processing apparatus specified for a wafer having a specific diameter but also a wafer stage having a specific function. However, it is not limited to this stage, but it is also effective if it is applied to the wafer processing devices in the first to fifth embodiments, and accordingly, it becomes a solving means for improving the temperature distribution of the wafer in an extremely simple manner.
- Referring to FIGS.16 to 18 which shows a sixth embodiment of the present invention, a wafer stage in this embodiment is different from the
wafer stage 52 in the first embodiment, that is, thewafer stage 75 is configured by forming aninsulation groove 29 in a part of a base 80 attached to alower cover 53, and a temperature adjusting groove 35 through which coolant flows, is formed only around the outer periphery of theheat insulating groove 29 in thebase 80. Further, adielectric film 55 having a thickness of 1 mm is formed on the outer surface of thebase 80, similar to the first embodiment. Like reference numerals are used to denote like parts to those explained in the first embodiment, and accordingly, explanation thereto will be omitted. - The
heat insulating groove 29 in this embodiment is formed as a hollow part which extends within thebase 80, and is thereafter evacuated so as to effect vacuum therein. It is noted that the atmosphere around thebase 80 and thelower cover 53 may be set to be vacuum for this purpose when they are brazed to each other. With this arrangement, heat inputted to thewafer 95 from theplasma 6 transmits to the temperature adjusting groove 35 through thebase 80, and the temperature of a part around the center of the wafer is restrained from lowering, due to a large thermal resistance by theheat insulation groove 29 when the heat is exchanged by the coolant in the temperature adjusting groove 35. As a result, such a temperature distribution that the temperature around the center of the wafer becomes higher than the temperature in the vicinity of the outer periphery of the wafer is obtained. - That is, the object of this embodiment is to lower the temperature in the vicinity of the outer periphery of the wafer, relative to that of the temperature around the center thereof. This is because of the following reasons. That is, it is ordinally desired to lower the temperature in the vicinity of the outer periphery of the wafer in comparison with that in the inner periphery thereof during processing of the wafer, as in this embodiment. Accordingly, as so configured in this embodiment, the outer periphery of the wafer has often such a structure that it overhangs in comparison with the outer periphery of the wafer stage in order to restrain corrosion of the outer surface of the wafer stage by the plasma.
- However, in this case, the cooling of the outer periphery of the wafer becomes insufficient so that the temperature in the vicinity of the outer periphery of the wafer becomes higher in comparison with the temperature of the inner periphery thereof. Accordingly, the cooling has to be sufficient in the outer periphery of the wafer in comparison with the center part thereof. This can be attained in the sixth embodiment by a simple configuration in which the
heat insulation groove 29 is formed in thebase 80, and accordingly, it is possible to simply improve the temperature distribution at an extremely low cost. - It is noted that the
heat insulation groove 29 is constituted by a vacuum hollow zone in this embodiment. However, it is not necessary to constitute theheat insulation groove 29 from such a vacuum hollow zone, but it should be determined in view of a wafer temperature distribution which is desired to be materialized. Thus, a material having a heat conductivity which is lower than that of the base 80 may be embedded so as to form theheat insulation groove 29. - Further, this embodiment has such a structure that the heat insulation groove is isolated in the
base 80, it may be opened in part so as to be communicated with thevacuum chamber 9. With this arrangement, the pressure in theheat insulation groove 29 becomes equal to the pressure in the processing chamber, that is, it becomes vacuum. Thereby it is possible to offer such an advantage that a wafer stage having a constant temperature characteristic can be obtained, irrespective of unevenness in the manufacture of the wafer stage. - By the way, although explanation has been made of such configuration that the temperature of the wafer is high in the vicinity of the outer periphery thereof in comparison with the temperature around the center thereof in this embodiment, it may be considered that the temperature of the wafer is lower in the center part thereof in comparison with the temperature in the outer peripheral part thereof. However, in this case, the temperature adjusting groove35 may be arranged on the inside of the heat insulation groove 35. Accordingly, the positional relationship between the
heat insulation groove 29 and the temperature adjusting groove 35 and the pattern thereof may be suitably determined in view of a required temperature distribution of the wafer. It should not be limited to this embodiment. - Next, referring to FIG. 19 which shows a seventh embodiment of the present invention, the idea of this embodiment is similar to that of the above-mentioned six embodiment. In this embodiment, only a
wafer stage 2 is provided without the lower cover, and accordingly, an O-ring 83 is interposed between the wafer stage and an insulation member 84 in order to prevent coolant from leaking into a heat insulation groove 84 formed in the base 81 from the temperature adjusting groove 35. Accordingly, this seventh embodiment is constituted by applying the technique for improving the wafer temperature distribution in the sixth embodiment into the fifth embodiment. - Thus, even in the seventh embodiment, similar to the above-mentioned sixth embodiment, the temperature of the wafer can be decreased in the vicinity of the outer periphery thereof in comparison with the temperature around the center thereof even with such a simple structure that only the
heat insulation groove 82 is formed in thewafer stage 2. Thereby it is possible to simply improve the temperature distribution at an extremely low cost. Further, since the seventh embodiment does not require the lower cover in thewafer stage 2, the number of component parts and the number of manufacturing steps can be reduced in comparison with the sixth embodiment, thereby it is possible to offer such an advantage that it can be materialized at a lower cost. - Next, explanation will be made of an eighth embodiment with reference to FIGS.20 to 22. In this eighth embodiment, different from the sixth embodiment as mentioned above,
temperature adjusting grooves 86, 87 are formed on the inside and the outside of a heat insulation groove 85, respectively, independent from each other so as to constitute abase 81, and thetemperature adjusting grooves 86, 87 are communicated thereto withintroduction ports discharge ports introduction ports temperature adjusting groove 94 through the intermediary ofvalves discharge ports temperature adjusting groove 94. - Accordingly, the flow rate of coolant circulated through the
temperature adjusting grooves 86, 87 can be controlled, independent from each other by adjusting the opening degrees of thevalves - Thus, with the wafer processing apparatus in the eighth embodiment, the temperature of the wafer on processing can be simply changed, and accordingly, it is possible to provide a high performance wafer processing apparatus which has extremely satisfactory control ability for the temperature distribution of the wafer on processing.
- At this time, in most cases, the flow rates of coolant flowing through the respective zones, are usually set to be in a range from about 0.5 to 10 liters per min. However, the combination of these temperatures should be determined so as to cause the temperature of the wafer to be optimum, and the maximum value of the flow rate can be determined by a capacity of a pump incorporated a
temperature adjusting unit 94. - By the way, in the eighth embodiment, by adjusting the flow rates of the coolant flowing through the outside and the inside of the heat insulation groove85 formed in the
base 81 of thewafer stage 75, the temperature distribution over the surface of the wafer can be adjusted. In this method, only one temperature adjusting unit is required, and accordingly, although it is possible to offer such an advantage that the cost can be restrained from increasing, it would be insufficient if it is desired that the temperature distribution is changed largely. - Accordingly, in this case, the
temperature adjusting grooves 86, 87 are provided with temperature adjusting units, independent from each other, and coolant is circulated through the temperature adjusting grooves in which the temperatures of the coolant are controlled so as to be different from each other. In this case, even though the cost becomes higher, the temperature of the wafer is more effectively adjusted. - It is noted that the plasma is generated in the parallel planar system. However, the present invention should not be always limited to this system. There may be used UHF plasma system, a microwave plasma system, a VHF plasma system and ECR plasma system. Naturally, in addition to these as mentioned above, it goes without saying that it may be applied to a magnetron type plasma processing apparatus using a magnetic field, and an inductively coupled type plasma processing apparatus.
- Next, one embodiment of a wafer processing method according to the present invention will be explained with reference a flow-chart in FIG. 23. It is noted that explanation will be made of such a case that a wafer is processed in accordance with a temperature of the wafer on actually processing with the use of the wafer processing apparatus in the first embodiment of the present invention explained with reference to FIG. 1.
- In this arrangement, the temperature of the wafer may be measured by using, for example, a floroptic thermometer or thermocouples, and in this case, explanation will be made of the measurement with the use of a fluorescent thermometer64 as explained in the embodiment shown in FIG. 1.
- Referring to FIG. 23, a temperature of a wafer is at first measured (121). At this time, as mentioned above, a result of measurement can be obtained from the fluorescent thermometer 64 (FIG. 1). Next, the measured data is transmitted to a computer externally connected so as to carry out computation (122). Then, the temperature data is compared with a temperature range which has been previously set. With the result of the comparison, if it is determined that the processed condition is normal, the process is continued as it is (125), but if it is found that the processed condition is abnormal, the process is interrupted and indication of detection of the abnormality is concurrently indicated at a place which can be easily recognized by a worker, such as a computer display or the like (124).
- Accordingly, with this processing method, if an abnormality is caused during processing of a wafer, it can rapidly cope therewith, and as a result, it is possible to prevent occurrence of such a risk that a large number of inferior wafers are produced, thereby it is possible to sufficiently restrain the manufacturing cost to a lower value.
- It is noted here that although the temperature of the wafer is directly measured in the embodiment shown in FIG. 25, it is not always required to directly measure the temperature. For example, the temperature of the
wafer stage 52 may be monitored at a certain position thereon in order to estimate a temperature of a wafer on processing. Further, the temperature of the coolant flowing through thetemperature adjusting groove 15 is monitored in order to estimate the temperature of the wafer. In this case that it is sufficient to make the relationship between a monitored temperature and a temperature of a wafer clear beforehand. - Explanation has been made of the embodiments in which the wafer processing apparatus can be commonly used, being mainly concentrated to such a case that the diameters of wafers are different, such as a 8 inch wafer and a 12 inch wafer. The embodiments of the present invention should not be limited to this case. For the combination of 6 inch wafers and 8 inch wafers can be considered. An embodiment which is commonly used for 6 to 8 inch wafers, and as well 12 inch wafers in all may be considered. Naturally, it goes without saying that the present invention can be applied in such a case that it is commonly used for various combinations including a combination of 12 inch wafers and 14 inch wafers.
- Further, the embodiments of the present invention cannot only be applied in the case that the diameters of wafers are different from each other, but also be applied to common use among a plural kinds of wafer stages having different functions, and accordingly, the wafer processing apparatus can be incorporated with an arbitrary function which is different from a function which has been initially incorporated to the wafer processing apparatus, thereby it is also possible to sufficiently lower the costs.
- With the wafer processing apparatus and the wafer stage according to the present Invention, the positions and the structures of means for securing a wafer stage, component parts which requires alignment between wafer stages, such as an electrical connection mechanism or a wafer transfer mechanism, a cooling structure for a wafer stage, a coolant gas introduction port and monitor probes can be commonly used among a plurality of wafer stages having different functions, thereby it is possible to simply replace a wafer stage with another one at a low cost in order to easily handle them.
- Further, with the wafer processing method according to the present invention, the process is at once interrupted when an abnormality is found as to the temperature of the wafer, and the worker can be informed of the abnormality, and accordingly, the number of useless wafers can be restrained to a minimum value, thereby it is possible to sufficiently restrain the manufacturing cost from being increased.
- It will be further understood by those skilled in the art that the foregoing description has been made on embodiments of the invention and that various changes and modifications may be made in the invention without departing from the spirit of the invention and scope of the appended claims.
Claims (14)
1. A method of processing a wafer, incorporating a processing chamber for subjecting a semiconductor wafer to a plasma process, a generator for generating plasma in the processing chamber, and a wafer stage for carrying thereon the semiconductor wafer so as to subject the semiconductor wafer to the plasma process, wherein the wafer stage has an attaching part for attachment to the wafer processing apparatus, which is commonly used among a plurality of wafer stages, and is configured to cope with a change of the wafer stage into a wafer stage having a different function, and a high frequency voltage for applying a bias voltage to the semiconductor wafer, and a D.C. voltage for providing a potential difference between the semiconductor wafer and the wafer stage are applied to the wafer stage.
2. A method as claimed in claim 1 , wherein the wafer stage is configured to enable the wafer stage to be separated from a structure to which the wafer stage is secured, in order to mount any of a plurality of wafer stages having different functions on the structure, a means for securing the wafer stage to the structure, a component part which requires alignment between the structure and the wafer stage, or a structure part is commonly used among a plurality of wafer stages.
3. A method as claimed in claim 2 , wherein the component part or the structure part are an electrical connection structure, a semiconductor wafer transfer mechanism, and a cooling structure for the wafer stage, a through hole for introducing cooling gas between the semiconductor wafer and the wafer stage, or a semiconductor wafer monitor mechanism.
4. A method as claimed in claim 2 , wherein the wafer stage is composed of a base formed therein with a temperature adjusting groove for circulating temperature adjusting medium therethrough in order to cool or heat the wafer stage, and a lower cover joined to the base on the temperature adjusting groove side.
5. A method as claimed in any one of claims 1-4, wherein a temperature of the semiconductor wafer, a temperature of the temperature adjusting medium and a temperature of the wafer stage are monitored in order to control the wafer process.
6. A method of processing a wafer, incorporating a processing chamber for subjecting a semiconductor wafer to a plasma process, a generator for generating plasma in the processing chamber, and a wafer stage for carrying thereon the semiconductor wafer so as to subject the semiconductor wafer to the plasma process, wherein the wafer stage comprises a heat insulation layer and a temperature adjusting groove, the heat insulation layer is made of a material having a thermal conductivity which is smaller than that of a material of the wafer stage, the temperature adjusting groove is adapted to circulate a temperature adjusting medium therethrough so as to cool or heat the wafer stage, a high frequency voltage for applying a bias voltage to the semiconductor wafer, and a D.C. voltage for providing a potential difference between the semiconductor wafer and the wafer stage are applied to the wafer stage, and the temperature adjusting medium is circulated through the temperature adjusting groove formed in the wafer stage so as to control the temperature of the wafer stage.
7. A method as claimed in claim 6 , wherein the temperature adjusting groove is formed only on either the inside or the outside of the heat insulating layer.
8. A method as claimed in claim 6 , wherein the temperature adjusting groove is provided in each of the inside and the outside of the heat insulation layer.
9. A method as claimed in claim 6 , wherein a dielectric film is formed on the outer surface of the wafer stage, and an electrical potential difference is provided between the dielectric film and the semiconductor wafer so as to produce an electrostatic chuck function for fixing the semiconductor wafer with a static electric force.
10. A method as claimed in claim 9 , wherein the dielectric film is formed of a sintered material comprising a ceramic as a main component.
11. A method as claimed in claim 9 , wherein the dielectric film is secured through either a joint by an electrically conductive brazing material or a joint by an adhesive.
12. A method as claimed in claim 9 , wherein said dielectric film is a film formed by a chemical vapor phase growth process and made of ceramic as a main component.
13. A method as claimed in claim 9 , wherein the dielectric film is a film formed by spray coating, and made of ceramic as a main component.
14. A method as claimed in any one of claims 6-13, wherein a temperature of the semiconductor wafer, a temperature of the temperature adjusting medium and a temperature of the wafer stage are monitored in order to control the wafer process.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/655,007 US20040040933A1 (en) | 2002-03-04 | 2003-09-05 | Wafer processing apparatus and a wafer stage and a wafer processing method |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/086,722 US6677167B2 (en) | 2002-03-04 | 2002-03-04 | Wafer processing apparatus and a wafer stage and a wafer processing method |
US10/655,007 US20040040933A1 (en) | 2002-03-04 | 2003-09-05 | Wafer processing apparatus and a wafer stage and a wafer processing method |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/086,722 Division US6677167B2 (en) | 2002-03-04 | 2002-03-04 | Wafer processing apparatus and a wafer stage and a wafer processing method |
Publications (1)
Publication Number | Publication Date |
---|---|
US20040040933A1 true US20040040933A1 (en) | 2004-03-04 |
Family
ID=27803826
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/086,722 Expired - Fee Related US6677167B2 (en) | 2002-03-04 | 2002-03-04 | Wafer processing apparatus and a wafer stage and a wafer processing method |
US10/655,007 Abandoned US20040040933A1 (en) | 2002-03-04 | 2003-09-05 | Wafer processing apparatus and a wafer stage and a wafer processing method |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/086,722 Expired - Fee Related US6677167B2 (en) | 2002-03-04 | 2002-03-04 | Wafer processing apparatus and a wafer stage and a wafer processing method |
Country Status (1)
Country | Link |
---|---|
US (2) | US6677167B2 (en) |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060168794A1 (en) * | 2005-01-28 | 2006-08-03 | Hitachi Global Storage Technologies | Method to control mask profile for read sensor definition |
US20070000614A1 (en) * | 2003-03-21 | 2007-01-04 | Tokyo Electron Limited | Method and apparatus for reducing substrate backside deposition during processing |
US20070042592A1 (en) * | 2005-08-19 | 2007-02-22 | Honeywell International Inc. | Novel approach to high temperature wafer processing |
US20070274020A1 (en) * | 2003-12-22 | 2007-11-29 | Adaptive Plasma Technology Corporation | Electrostatic Chuck And Chuck Base Having Cooling Path For Cooling Wafer |
US20090211742A1 (en) * | 2008-02-22 | 2009-08-27 | Applied Materials, Inc. | Cooling plates and semiconductor apparatus thereof |
US20090250855A1 (en) * | 2008-04-08 | 2009-10-08 | Tokyo Ohka Kogyo Co., Ltd. | Stage for substrate |
US20100326600A1 (en) * | 2009-06-25 | 2010-12-30 | Min-Joon Park | Plasma dry etching apparatus having coupling ring with cooling and heating units |
US20110154843A1 (en) * | 2009-12-31 | 2011-06-30 | Ko Sungyong | Apparatus for controlling temperature of electrostatic chuck comprising two-stage refrigerant fluid channel |
US20120193071A1 (en) * | 2009-06-24 | 2012-08-02 | Canon Anelva Corporation | Vacuum heating/cooling apparatus and manufacturing method of magnetoresistance element |
US20130069531A1 (en) * | 2008-06-16 | 2013-03-21 | Fraunhofer Usa | Microwave plasma reactors |
CN103887136A (en) * | 2012-12-20 | 2014-06-25 | 上海华虹宏力半导体制造有限公司 | Etching cavity suitable for metal dry method etching semiconductor equipment |
EP2592647A4 (en) * | 2010-07-09 | 2017-08-16 | NHK Spring Co., Ltd. | Manufacturing method for channel plate, channel plate, temperature adjustment plate, cold plate, and shower plate |
Families Citing this family (132)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8114245B2 (en) * | 1999-11-26 | 2012-02-14 | Tadahiro Ohmi | Plasma etching device |
JP4133333B2 (en) * | 2001-02-15 | 2008-08-13 | 東京エレクトロン株式会社 | Method of processing object and processing apparatus thereof |
JP4034145B2 (en) * | 2002-08-09 | 2008-01-16 | 住友大阪セメント株式会社 | Susceptor device |
US7347901B2 (en) * | 2002-11-29 | 2008-03-25 | Tokyo Electron Limited | Thermally zoned substrate holder assembly |
US7235155B2 (en) * | 2003-03-14 | 2007-06-26 | Tokyo Electron Limited | Method and apparatus for monitoring plasma conditions using a monitoring ring |
US20040187787A1 (en) * | 2003-03-31 | 2004-09-30 | Dawson Keith E. | Substrate support having temperature controlled substrate support surface |
US7221553B2 (en) * | 2003-04-22 | 2007-05-22 | Applied Materials, Inc. | Substrate support having heat transfer system |
US20060105182A1 (en) * | 2004-11-16 | 2006-05-18 | Applied Materials, Inc. | Erosion resistant textured chamber surface |
US20040261946A1 (en) * | 2003-04-24 | 2004-12-30 | Tokyo Electron Limited | Plasma processing apparatus, focus ring, and susceptor |
KR100541447B1 (en) * | 2003-07-23 | 2006-01-11 | 삼성전자주식회사 | Electrostatic chuck for wafer |
JP4241295B2 (en) * | 2003-09-26 | 2009-03-18 | キヤノン株式会社 | Stage equipment |
US7489388B2 (en) * | 2003-12-22 | 2009-02-10 | Asml Netherlands B.V. | Lithographic apparatus and device manufacturing method |
US20050229854A1 (en) * | 2004-04-15 | 2005-10-20 | Tokyo Electron Limited | Method and apparatus for temperature change and control |
JP2005317749A (en) * | 2004-04-28 | 2005-11-10 | Sumitomo Electric Ind Ltd | Holding body for semiconductor manufacturing apparatus and semiconductor manufacturing apparatus loaded therewith |
US7988816B2 (en) | 2004-06-21 | 2011-08-02 | Tokyo Electron Limited | Plasma processing apparatus and method |
US7951262B2 (en) | 2004-06-21 | 2011-05-31 | Tokyo Electron Limited | Plasma processing apparatus and method |
US20060027169A1 (en) * | 2004-08-06 | 2006-02-09 | Tokyo Electron Limited | Method and system for substrate temperature profile control |
US7436645B2 (en) | 2004-10-07 | 2008-10-14 | Applied Materials, Inc. | Method and apparatus for controlling temperature of a substrate |
US7544251B2 (en) * | 2004-10-07 | 2009-06-09 | Applied Materials, Inc. | Method and apparatus for controlling temperature of a substrate |
US7648914B2 (en) | 2004-10-07 | 2010-01-19 | Applied Materials, Inc. | Method for etching having a controlled distribution of process results |
US20060096951A1 (en) * | 2004-10-29 | 2006-05-11 | International Business Machines Corporation | Apparatus and method for controlling process non-uniformity |
US7815740B2 (en) * | 2005-03-18 | 2010-10-19 | Tokyo Electron Limited | Substrate mounting table, substrate processing apparatus and substrate processing method |
JP2006351887A (en) * | 2005-06-17 | 2006-12-28 | Hitachi High-Technologies Corp | Plasma processing device |
TWI420579B (en) * | 2005-07-12 | 2013-12-21 | Creative Tech Corp | And a foreign matter removing method for a substrate |
US7654010B2 (en) * | 2006-02-23 | 2010-02-02 | Tokyo Electron Limited | Substrate processing system, substrate processing method, and storage medium |
US20070210037A1 (en) * | 2006-02-24 | 2007-09-13 | Toshifumi Ishida | Cooling block forming electrode |
US8343280B2 (en) * | 2006-03-28 | 2013-01-01 | Tokyo Electron Limited | Multi-zone substrate temperature control system and method of operating |
US8226769B2 (en) | 2006-04-27 | 2012-07-24 | Applied Materials, Inc. | Substrate support with electrostatic chuck having dual temperature zones |
JP2007311613A (en) * | 2006-05-19 | 2007-11-29 | Hitachi High-Technologies Corp | Sample stand and plasma processing device with it |
US9275887B2 (en) | 2006-07-20 | 2016-03-01 | Applied Materials, Inc. | Substrate processing with rapid temperature gradient control |
US20080267257A1 (en) * | 2007-04-27 | 2008-10-30 | Sokudo Co., Ltd. | Method and System for Detecting Substrate Temperature in a Track Lithography Tool |
US20100116788A1 (en) * | 2008-11-12 | 2010-05-13 | Lam Research Corporation | Substrate temperature control by using liquid controlled multizone substrate support |
US9267742B2 (en) * | 2010-01-27 | 2016-02-23 | Applied Materials, Inc. | Apparatus for controlling the temperature uniformity of a substrate |
JP5563347B2 (en) * | 2010-03-30 | 2014-07-30 | 東京エレクトロン株式会社 | Plasma processing apparatus and semiconductor device manufacturing method |
US8822876B2 (en) * | 2010-10-15 | 2014-09-02 | Applied Materials, Inc. | Multi-zoned plasma processing electrostatic chuck with improved temperature uniformity |
US20120097330A1 (en) * | 2010-10-20 | 2012-04-26 | Applied Materials, Inc. | Dual delivery chamber design |
US10283321B2 (en) | 2011-01-18 | 2019-05-07 | Applied Materials, Inc. | Semiconductor processing system and methods using capacitively coupled plasma |
US9076644B2 (en) * | 2011-01-18 | 2015-07-07 | Hitachi Kokusai Electric Inc. | Substrate processing apparatus, substrate supporter and method of manufacturing semiconductor device |
US9064815B2 (en) | 2011-03-14 | 2015-06-23 | Applied Materials, Inc. | Methods for etch of metal and metal-oxide films |
DE102012205616B4 (en) * | 2012-04-04 | 2016-07-14 | Siltronic Ag | Device for depositing a layer on a semiconductor wafer by means of vapor deposition |
US9267739B2 (en) | 2012-07-18 | 2016-02-23 | Applied Materials, Inc. | Pedestal with multi-zone temperature control and multiple purge capabilities |
US9373517B2 (en) | 2012-08-02 | 2016-06-21 | Applied Materials, Inc. | Semiconductor processing with DC assisted RF power for improved control |
US9132436B2 (en) | 2012-09-21 | 2015-09-15 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US10256079B2 (en) | 2013-02-08 | 2019-04-09 | Applied Materials, Inc. | Semiconductor processing systems having multiple plasma configurations |
US9362130B2 (en) | 2013-03-01 | 2016-06-07 | Applied Materials, Inc. | Enhanced etching processes using remote plasma sources |
US9668373B2 (en) | 2013-03-15 | 2017-05-30 | Applied Materials, Inc. | Substrate support chuck cooling for deposition chamber |
US20140356985A1 (en) | 2013-06-03 | 2014-12-04 | Lam Research Corporation | Temperature controlled substrate support assembly |
JP6219227B2 (en) | 2014-05-12 | 2017-10-25 | 東京エレクトロン株式会社 | Heater feeding mechanism and stage temperature control method |
JP6442296B2 (en) * | 2014-06-24 | 2018-12-19 | 東京エレクトロン株式会社 | Mounting table and plasma processing apparatus |
US9355922B2 (en) | 2014-10-14 | 2016-05-31 | Applied Materials, Inc. | Systems and methods for internal surface conditioning in plasma processing equipment |
US9966240B2 (en) | 2014-10-14 | 2018-05-08 | Applied Materials, Inc. | Systems and methods for internal surface conditioning assessment in plasma processing equipment |
US11637002B2 (en) | 2014-11-26 | 2023-04-25 | Applied Materials, Inc. | Methods and systems to enhance process uniformity |
US10224210B2 (en) | 2014-12-09 | 2019-03-05 | Applied Materials, Inc. | Plasma processing system with direct outlet toroidal plasma source |
US10573496B2 (en) | 2014-12-09 | 2020-02-25 | Applied Materials, Inc. | Direct outlet toroidal plasma source |
US11257693B2 (en) | 2015-01-09 | 2022-02-22 | Applied Materials, Inc. | Methods and systems to improve pedestal temperature control |
US9728437B2 (en) | 2015-02-03 | 2017-08-08 | Applied Materials, Inc. | High temperature chuck for plasma processing systems |
US20160225652A1 (en) * | 2015-02-03 | 2016-08-04 | Applied Materials, Inc. | Low temperature chuck for plasma processing systems |
US10497606B2 (en) * | 2015-02-09 | 2019-12-03 | Applied Materials, Inc. | Dual-zone heater for plasma processing |
US9881805B2 (en) | 2015-03-02 | 2018-01-30 | Applied Materials, Inc. | Silicon selective removal |
US9870934B2 (en) * | 2015-07-28 | 2018-01-16 | Micron Technology, Inc. | Electrostatic chuck and temperature-control method for the same |
US9741593B2 (en) | 2015-08-06 | 2017-08-22 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US9691645B2 (en) | 2015-08-06 | 2017-06-27 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US9349605B1 (en) | 2015-08-07 | 2016-05-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US10504700B2 (en) | 2015-08-27 | 2019-12-10 | Applied Materials, Inc. | Plasma etching systems and methods with secondary plasma injection |
US10586718B2 (en) * | 2015-11-11 | 2020-03-10 | Applied Materials, Inc. | Cooling base with spiral channels for ESC |
US10522371B2 (en) | 2016-05-19 | 2019-12-31 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10504754B2 (en) | 2016-05-19 | 2019-12-10 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US9865484B1 (en) | 2016-06-29 | 2018-01-09 | Applied Materials, Inc. | Selective etch using material modification and RF pulsing |
US10062575B2 (en) | 2016-09-09 | 2018-08-28 | Applied Materials, Inc. | Poly directional etch by oxidation |
US10629473B2 (en) | 2016-09-09 | 2020-04-21 | Applied Materials, Inc. | Footing removal for nitride spacer |
US10062585B2 (en) | 2016-10-04 | 2018-08-28 | Applied Materials, Inc. | Oxygen compatible plasma source |
US9934942B1 (en) | 2016-10-04 | 2018-04-03 | Applied Materials, Inc. | Chamber with flow-through source |
US10546729B2 (en) | 2016-10-04 | 2020-01-28 | Applied Materials, Inc. | Dual-channel showerhead with improved profile |
US10062579B2 (en) | 2016-10-07 | 2018-08-28 | Applied Materials, Inc. | Selective SiN lateral recess |
US9947549B1 (en) | 2016-10-10 | 2018-04-17 | Applied Materials, Inc. | Cobalt-containing material removal |
US10163696B2 (en) | 2016-11-11 | 2018-12-25 | Applied Materials, Inc. | Selective cobalt removal for bottom up gapfill |
US9768034B1 (en) | 2016-11-11 | 2017-09-19 | Applied Materials, Inc. | Removal methods for high aspect ratio structures |
US10242908B2 (en) | 2016-11-14 | 2019-03-26 | Applied Materials, Inc. | Airgap formation with damage-free copper |
US10026621B2 (en) | 2016-11-14 | 2018-07-17 | Applied Materials, Inc. | SiN spacer profile patterning |
US10566206B2 (en) | 2016-12-27 | 2020-02-18 | Applied Materials, Inc. | Systems and methods for anisotropic material breakthrough |
US10403507B2 (en) | 2017-02-03 | 2019-09-03 | Applied Materials, Inc. | Shaped etch profile with oxidation |
US10431429B2 (en) | 2017-02-03 | 2019-10-01 | Applied Materials, Inc. | Systems and methods for radial and azimuthal control of plasma uniformity |
US10043684B1 (en) | 2017-02-06 | 2018-08-07 | Applied Materials, Inc. | Self-limiting atomic thermal etching systems and methods |
US10319739B2 (en) | 2017-02-08 | 2019-06-11 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10943834B2 (en) | 2017-03-13 | 2021-03-09 | Applied Materials, Inc. | Replacement contact process |
US10319649B2 (en) | 2017-04-11 | 2019-06-11 | Applied Materials, Inc. | Optical emission spectroscopy (OES) for remote plasma monitoring |
US11276559B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Semiconductor processing chamber for multiple precursor flow |
US11276590B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Multi-zone semiconductor substrate supports |
US10497579B2 (en) | 2017-05-31 | 2019-12-03 | Applied Materials, Inc. | Water-free etching methods |
US10049891B1 (en) | 2017-05-31 | 2018-08-14 | Applied Materials, Inc. | Selective in situ cobalt residue removal |
US10920320B2 (en) | 2017-06-16 | 2021-02-16 | Applied Materials, Inc. | Plasma health determination in semiconductor substrate processing reactors |
US10541246B2 (en) | 2017-06-26 | 2020-01-21 | Applied Materials, Inc. | 3D flash memory cells which discourage cross-cell electrical tunneling |
WO2019004183A1 (en) * | 2017-06-27 | 2019-01-03 | キヤノンアネルバ株式会社 | Plasma treatment device |
US10727080B2 (en) | 2017-07-07 | 2020-07-28 | Applied Materials, Inc. | Tantalum-containing material removal |
US10541184B2 (en) | 2017-07-11 | 2020-01-21 | Applied Materials, Inc. | Optical emission spectroscopic techniques for monitoring etching |
US10354889B2 (en) | 2017-07-17 | 2019-07-16 | Applied Materials, Inc. | Non-halogen etching of silicon-containing materials |
US10043674B1 (en) | 2017-08-04 | 2018-08-07 | Applied Materials, Inc. | Germanium etching systems and methods |
US10170336B1 (en) | 2017-08-04 | 2019-01-01 | Applied Materials, Inc. | Methods for anisotropic control of selective silicon removal |
US10297458B2 (en) | 2017-08-07 | 2019-05-21 | Applied Materials, Inc. | Process window widening using coated parts in plasma etch processes |
US10128086B1 (en) | 2017-10-24 | 2018-11-13 | Applied Materials, Inc. | Silicon pretreatment for nitride removal |
US10283324B1 (en) | 2017-10-24 | 2019-05-07 | Applied Materials, Inc. | Oxygen treatment for nitride etching |
US10256112B1 (en) | 2017-12-08 | 2019-04-09 | Applied Materials, Inc. | Selective tungsten removal |
US10903054B2 (en) | 2017-12-19 | 2021-01-26 | Applied Materials, Inc. | Multi-zone gas distribution systems and methods |
US11328909B2 (en) | 2017-12-22 | 2022-05-10 | Applied Materials, Inc. | Chamber conditioning and removal processes |
US10854426B2 (en) | 2018-01-08 | 2020-12-01 | Applied Materials, Inc. | Metal recess for semiconductor structures |
US10964512B2 (en) | 2018-02-15 | 2021-03-30 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus and methods |
US10679870B2 (en) | 2018-02-15 | 2020-06-09 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus |
TWI766433B (en) | 2018-02-28 | 2022-06-01 | 美商應用材料股份有限公司 | Systems and methods to form airgaps |
US10593560B2 (en) | 2018-03-01 | 2020-03-17 | Applied Materials, Inc. | Magnetic induction plasma source for semiconductor processes and equipment |
US10319600B1 (en) | 2018-03-12 | 2019-06-11 | Applied Materials, Inc. | Thermal silicon etch |
US10497573B2 (en) | 2018-03-13 | 2019-12-03 | Applied Materials, Inc. | Selective atomic layer etching of semiconductor materials |
US10573527B2 (en) | 2018-04-06 | 2020-02-25 | Applied Materials, Inc. | Gas-phase selective etching systems and methods |
US10490406B2 (en) | 2018-04-10 | 2019-11-26 | Appled Materials, Inc. | Systems and methods for material breakthrough |
US10699879B2 (en) | 2018-04-17 | 2020-06-30 | Applied Materials, Inc. | Two piece electrode assembly with gap for plasma control |
US10886137B2 (en) | 2018-04-30 | 2021-01-05 | Applied Materials, Inc. | Selective nitride removal |
US10755941B2 (en) | 2018-07-06 | 2020-08-25 | Applied Materials, Inc. | Self-limiting selective etching systems and methods |
US10872778B2 (en) | 2018-07-06 | 2020-12-22 | Applied Materials, Inc. | Systems and methods utilizing solid-phase etchants |
JP7175114B2 (en) * | 2018-07-19 | 2022-11-18 | 東京エレクトロン株式会社 | Mounting table and electrode member |
US10672642B2 (en) | 2018-07-24 | 2020-06-02 | Applied Materials, Inc. | Systems and methods for pedestal configuration |
US11049755B2 (en) | 2018-09-14 | 2021-06-29 | Applied Materials, Inc. | Semiconductor substrate supports with embedded RF shield |
US10892198B2 (en) | 2018-09-14 | 2021-01-12 | Applied Materials, Inc. | Systems and methods for improved performance in semiconductor processing |
US11062887B2 (en) | 2018-09-17 | 2021-07-13 | Applied Materials, Inc. | High temperature RF heater pedestals |
US11417534B2 (en) | 2018-09-21 | 2022-08-16 | Applied Materials, Inc. | Selective material removal |
US11682560B2 (en) | 2018-10-11 | 2023-06-20 | Applied Materials, Inc. | Systems and methods for hafnium-containing film removal |
US11121002B2 (en) | 2018-10-24 | 2021-09-14 | Applied Materials, Inc. | Systems and methods for etching metals and metal derivatives |
US11437242B2 (en) | 2018-11-27 | 2022-09-06 | Applied Materials, Inc. | Selective removal of silicon-containing materials |
US11721527B2 (en) | 2019-01-07 | 2023-08-08 | Applied Materials, Inc. | Processing chamber mixing systems |
US10920319B2 (en) | 2019-01-11 | 2021-02-16 | Applied Materials, Inc. | Ceramic showerheads with conductive electrodes |
CN115362542A (en) * | 2020-01-29 | 2022-11-18 | 朗姆研究公司 | Wafer chuck with thermally tuned cavity features |
KR20210125155A (en) * | 2020-04-07 | 2021-10-18 | 삼성디스플레이 주식회사 | Method for manufacturing a display apparatus |
US11587809B2 (en) * | 2020-09-30 | 2023-02-21 | Advanced Semiconductor Engineering, Inc. | Wafer supporting mechanism and method for wafer dicing |
US11569114B2 (en) | 2021-02-12 | 2023-01-31 | Applied Materials, Inc. | Semiconductor processing with cooled electrostatic chuck |
Citations (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4897171A (en) * | 1985-11-26 | 1990-01-30 | Tadahiro Ohmi | Wafer susceptor |
US5078851A (en) * | 1989-07-26 | 1992-01-07 | Kouji Nishihata | Low-temperature plasma processor |
US5382469A (en) * | 1992-06-26 | 1995-01-17 | Shin-Etsu Chemical Co., Ltd. | Ceramic-titanium nitride electrostatic chuck |
US5557215A (en) * | 1993-05-12 | 1996-09-17 | Tokyo Electron Limited | Self-bias measuring method, apparatus thereof and electrostatic chucking apparatus |
US5751538A (en) * | 1996-09-26 | 1998-05-12 | Nikon Corporation | Mask holding device and method for holding mask |
US5835334A (en) * | 1996-09-30 | 1998-11-10 | Lam Research | Variable high temperature chuck for high density plasma chemical vapor deposition |
US5854819A (en) * | 1996-02-07 | 1998-12-29 | Canon Kabushiki Kaisha | Mask supporting device and correction method therefor, and exposure apparatus and device producing method utilizing the same |
US6235146B1 (en) * | 1998-05-25 | 2001-05-22 | Hitachi, Ltd. | Vacuum treatment system and its stage |
US20010047762A1 (en) * | 1997-05-20 | 2001-12-06 | Kazuichi Hayashi | Processing apparatus |
US6331885B1 (en) * | 1997-09-19 | 2001-12-18 | Nikon Corporation | Stage apparatus, scanning type exposure apparatus, and device produced with the same |
US6366342B2 (en) * | 2000-03-21 | 2002-04-02 | Nikon Corporation | Drive apparatus, exposure apparatus, and method of using the same |
US6456019B1 (en) * | 2001-02-03 | 2002-09-24 | Nikon Corporation | Real time measurement of leakage current in high voltage electron guns |
US6496350B2 (en) * | 2000-06-20 | 2002-12-17 | Nikon Corporation | Electrostatic wafer chucks and charged-particle-beam exposure apparatus comprising same |
US6509957B1 (en) * | 1999-12-01 | 2003-01-21 | Nikon Corporation | Stage device and exposure apparatus |
US20030029572A1 (en) * | 2001-08-13 | 2003-02-13 | Seiichiro Kanno | Semiconductor wafer processing apparatus and method |
US6610170B2 (en) * | 1993-09-16 | 2003-08-26 | Hitachi, Ltd. | Method of holding substrate and substrate holding system |
US6664738B2 (en) * | 2002-02-27 | 2003-12-16 | Hitachi, Ltd. | Plasma processing apparatus |
US6692576B2 (en) * | 1995-09-01 | 2004-02-17 | Asm America, Inc. | Wafer support system |
US6733624B2 (en) * | 2000-07-17 | 2004-05-11 | Tokyo Electron Limited | Apparatus for holding an object to be processed |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH07249586A (en) | 1993-12-22 | 1995-09-26 | Tokyo Electron Ltd | Treatment device and its manufacturing method and method for treating body to be treated |
US6429090B1 (en) * | 1999-03-03 | 2002-08-06 | Nikon Corporation | Fiducial mark bodies for charged-particle-beam (CPB) microlithography, methods for making same, and CPB microlithography apparatus comprising same |
JP2001118776A (en) * | 1999-10-19 | 2001-04-27 | Nikon Corp | Transfer aligner, and mask holding mechanism used for that device, and manufacturing method of semiconductor element |
-
2002
- 2002-03-04 US US10/086,722 patent/US6677167B2/en not_active Expired - Fee Related
-
2003
- 2003-09-05 US US10/655,007 patent/US20040040933A1/en not_active Abandoned
Patent Citations (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4897171A (en) * | 1985-11-26 | 1990-01-30 | Tadahiro Ohmi | Wafer susceptor |
US5078851A (en) * | 1989-07-26 | 1992-01-07 | Kouji Nishihata | Low-temperature plasma processor |
US5382469A (en) * | 1992-06-26 | 1995-01-17 | Shin-Etsu Chemical Co., Ltd. | Ceramic-titanium nitride electrostatic chuck |
US5557215A (en) * | 1993-05-12 | 1996-09-17 | Tokyo Electron Limited | Self-bias measuring method, apparatus thereof and electrostatic chucking apparatus |
US6610170B2 (en) * | 1993-09-16 | 2003-08-26 | Hitachi, Ltd. | Method of holding substrate and substrate holding system |
US6692576B2 (en) * | 1995-09-01 | 2004-02-17 | Asm America, Inc. | Wafer support system |
US5854819A (en) * | 1996-02-07 | 1998-12-29 | Canon Kabushiki Kaisha | Mask supporting device and correction method therefor, and exposure apparatus and device producing method utilizing the same |
US5751538A (en) * | 1996-09-26 | 1998-05-12 | Nikon Corporation | Mask holding device and method for holding mask |
US5835334A (en) * | 1996-09-30 | 1998-11-10 | Lam Research | Variable high temperature chuck for high density plasma chemical vapor deposition |
US20010047762A1 (en) * | 1997-05-20 | 2001-12-06 | Kazuichi Hayashi | Processing apparatus |
US6331885B1 (en) * | 1997-09-19 | 2001-12-18 | Nikon Corporation | Stage apparatus, scanning type exposure apparatus, and device produced with the same |
US6235146B1 (en) * | 1998-05-25 | 2001-05-22 | Hitachi, Ltd. | Vacuum treatment system and its stage |
US6509957B1 (en) * | 1999-12-01 | 2003-01-21 | Nikon Corporation | Stage device and exposure apparatus |
US6366342B2 (en) * | 2000-03-21 | 2002-04-02 | Nikon Corporation | Drive apparatus, exposure apparatus, and method of using the same |
US6496350B2 (en) * | 2000-06-20 | 2002-12-17 | Nikon Corporation | Electrostatic wafer chucks and charged-particle-beam exposure apparatus comprising same |
US6733624B2 (en) * | 2000-07-17 | 2004-05-11 | Tokyo Electron Limited | Apparatus for holding an object to be processed |
US6456019B1 (en) * | 2001-02-03 | 2002-09-24 | Nikon Corporation | Real time measurement of leakage current in high voltage electron guns |
US20030029572A1 (en) * | 2001-08-13 | 2003-02-13 | Seiichiro Kanno | Semiconductor wafer processing apparatus and method |
US6664738B2 (en) * | 2002-02-27 | 2003-12-16 | Hitachi, Ltd. | Plasma processing apparatus |
Cited By (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8382942B2 (en) * | 2003-03-21 | 2013-02-26 | Tokyo Electron Limited | Method and apparatus for reducing substrate backside deposition during processing |
US20070000614A1 (en) * | 2003-03-21 | 2007-01-04 | Tokyo Electron Limited | Method and apparatus for reducing substrate backside deposition during processing |
US20070274020A1 (en) * | 2003-12-22 | 2007-11-29 | Adaptive Plasma Technology Corporation | Electrostatic Chuck And Chuck Base Having Cooling Path For Cooling Wafer |
US20060168794A1 (en) * | 2005-01-28 | 2006-08-03 | Hitachi Global Storage Technologies | Method to control mask profile for read sensor definition |
US7791200B2 (en) | 2005-08-19 | 2010-09-07 | Honeywell International Inc. | Approach to high temperature wafer processing |
US20090243107A1 (en) * | 2005-08-19 | 2009-10-01 | Honeywell International Inc. | Novel approach to high temperature wafer processing |
US7531426B2 (en) | 2005-08-19 | 2009-05-12 | Honeywell International Inc. | Approach to high temperature wafer processing |
US20070042592A1 (en) * | 2005-08-19 | 2007-02-22 | Honeywell International Inc. | Novel approach to high temperature wafer processing |
US20090211742A1 (en) * | 2008-02-22 | 2009-08-27 | Applied Materials, Inc. | Cooling plates and semiconductor apparatus thereof |
US9091491B2 (en) * | 2008-02-22 | 2015-07-28 | Applied Materials, Inc. | Cooling plates and semiconductor apparatus thereof |
US20090250855A1 (en) * | 2008-04-08 | 2009-10-08 | Tokyo Ohka Kogyo Co., Ltd. | Stage for substrate |
US8336866B2 (en) * | 2008-04-08 | 2012-12-25 | Tokyo Ohka Kogyo Co., Ltd. | Stage for substrate |
US9139909B2 (en) * | 2008-06-16 | 2015-09-22 | Board Of Trustees Of Michigan State University | Microwave plasma reactors |
US20130069531A1 (en) * | 2008-06-16 | 2013-03-21 | Fraunhofer Usa | Microwave plasma reactors |
US8837924B2 (en) * | 2009-06-24 | 2014-09-16 | Canon Anelva Corporation | Vacuum heating/cooling apparatus and manufacturing method of magnetoresistance element |
US20120193071A1 (en) * | 2009-06-24 | 2012-08-02 | Canon Anelva Corporation | Vacuum heating/cooling apparatus and manufacturing method of magnetoresistance element |
US8555810B2 (en) * | 2009-06-25 | 2013-10-15 | Samsung Electronics Co., Ltd. | Plasma dry etching apparatus having coupling ring with cooling and heating units |
US20100326600A1 (en) * | 2009-06-25 | 2010-12-30 | Min-Joon Park | Plasma dry etching apparatus having coupling ring with cooling and heating units |
KR101559913B1 (en) * | 2009-06-25 | 2015-10-27 | 삼성전자주식회사 | Plasma dry etching apparatus |
US20110154843A1 (en) * | 2009-12-31 | 2011-06-30 | Ko Sungyong | Apparatus for controlling temperature of electrostatic chuck comprising two-stage refrigerant fluid channel |
EP2592647A4 (en) * | 2010-07-09 | 2017-08-16 | NHK Spring Co., Ltd. | Manufacturing method for channel plate, channel plate, temperature adjustment plate, cold plate, and shower plate |
US10279441B2 (en) | 2010-07-09 | 2019-05-07 | Nhk Spring Co., Ltd. | Method of manufacturing plate with passage, plate with passage, temperature adjustment plate, cold plate, and shower plate |
CN103887136A (en) * | 2012-12-20 | 2014-06-25 | 上海华虹宏力半导体制造有限公司 | Etching cavity suitable for metal dry method etching semiconductor equipment |
Also Published As
Publication number | Publication date |
---|---|
US6677167B2 (en) | 2004-01-13 |
US20030164226A1 (en) | 2003-09-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6677167B2 (en) | Wafer processing apparatus and a wafer stage and a wafer processing method | |
US11743973B2 (en) | Placing table and plasma processing apparatus | |
US6549393B2 (en) | Semiconductor wafer processing apparatus and method | |
US10468285B2 (en) | High temperature chuck for plasma processing systems | |
KR102383357B1 (en) | Mounting table and substrate processing apparatus | |
US5810933A (en) | Wafer cooling device | |
KR100794507B1 (en) | Heater for processing chamber | |
JP5660753B2 (en) | High temperature cathode for plasma etching | |
US6646233B2 (en) | Wafer stage for wafer processing apparatus and wafer processing method | |
KR101892911B1 (en) | Electrostatic chuck and methods of use thereof | |
JP4955539B2 (en) | Apparatus for plasma processing comprising showerhead electrode and heater | |
US5556500A (en) | Plasma etching apparatus | |
KR101280184B1 (en) | Gas distribution member supplying process gas and rf power for plasma processing | |
JP5388704B2 (en) | Method and apparatus for controlling spatial temperature distribution across the surface of a workpiece support | |
US20170365443A1 (en) | Gas distribution plate assembly for high power plasma etch processes | |
WO2016126425A1 (en) | Low temperature chuck for plasma processing systems | |
JP2006140455A (en) | Method of controlling substrate temperature and its apparatus | |
JPH01251735A (en) | Electrostatic chuck apparatus | |
KR20020027374A (en) | A plasma reaction chamber component having improved temperature uniformity | |
US20080223523A1 (en) | Substrate processing apparatus and electrode structure | |
JP2003243490A (en) | Wafer treatment device and wafer stage, and wafer treatment method | |
JP2003243492A (en) | Wafer treatment device and wafer stage, and wafer treatment method | |
US20050120960A1 (en) | Substrate holder for plasma processing | |
JP2002141332A (en) | Semiconductor manufacturing equipment | |
WO2021158612A1 (en) | Electrostatic edge ring mounting system for substrate processing |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |