US20040185630A1 - Technique to mitigate short channel effects with vertical gate transistor with different gate materials - Google Patents
Technique to mitigate short channel effects with vertical gate transistor with different gate materials Download PDFInfo
- Publication number
- US20040185630A1 US20040185630A1 US10/765,477 US76547704A US2004185630A1 US 20040185630 A1 US20040185630 A1 US 20040185630A1 US 76547704 A US76547704 A US 76547704A US 2004185630 A1 US2004185630 A1 US 2004185630A1
- Authority
- US
- United States
- Prior art keywords
- gate electrodes
- gate
- gate electrode
- over
- transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 31
- 239000000463 material Substances 0.000 title claims abstract description 30
- 230000000694 effects Effects 0.000 title description 14
- 239000004065 semiconductor Substances 0.000 claims description 55
- 239000000758 substrate Substances 0.000 claims description 47
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 36
- 229920005591 polysilicon Polymers 0.000 claims description 36
- 150000004767 nitrides Chemical class 0.000 claims description 18
- 230000015654 memory Effects 0.000 claims description 10
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 8
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 8
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 7
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 7
- 239000004020 conductor Substances 0.000 claims description 7
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 6
- 238000005530 etching Methods 0.000 claims description 6
- 229910052710 silicon Inorganic materials 0.000 claims description 6
- 239000010703 silicon Substances 0.000 claims description 6
- 229910052751 metal Inorganic materials 0.000 claims description 5
- 239000002184 metal Substances 0.000 claims description 5
- 230000001681 protective effect Effects 0.000 claims description 5
- 239000007943 implant Substances 0.000 claims description 2
- 150000002500 ions Chemical class 0.000 claims description 2
- 239000002019 doping agent Substances 0.000 claims 3
- 241001669573 Galeorhinus galeus Species 0.000 claims 1
- 230000008569 process Effects 0.000 abstract description 4
- 238000012545 processing Methods 0.000 description 6
- 230000001419 dependent effect Effects 0.000 description 4
- 238000005468 ion implantation Methods 0.000 description 4
- 230000004888 barrier function Effects 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 239000003990 capacitor Substances 0.000 description 3
- 229910021417 amorphous silicon Inorganic materials 0.000 description 2
- 230000006399 behavior Effects 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 230000000873 masking effect Effects 0.000 description 2
- 238000004904 shortening Methods 0.000 description 2
- 125000006850 spacer group Chemical group 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910018999 CoSi2 Inorganic materials 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 229910008479 TiSi2 Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- DFJQEGUNXWZVAH-UHFFFAOYSA-N bis($l^{2}-silanylidene)titanium Chemical compound [Si]=[Ti]=[Si] DFJQEGUNXWZVAH-UHFFFAOYSA-N 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000001627 detrimental effect Effects 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 230000000116 mitigating effect Effects 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000010561 standard procedure Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4983—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET with a lateral structure, e.g. a Polysilicon gate with a lateral doping variation or with a lateral composition variation or characterised by the sidewalls being composed of conductive, resistive or dielectric material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28105—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor next to the insulator having a lateral composition or doping variation, or being formed laterally by more than one deposition step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7831—Field effect transistors with field effect produced by an insulated gate with multiple gate structure
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
Definitions
- This invention relates to the field of semiconductor transistors that are scaled down to sub-micron sizes.
- FIG. 1 a shows a representational illustration of a MOSFET having a polysilicon gate 3 over a substrate 5 , with the two being separated by a gate oxide 7 .
- Source and drain regions 9 of the substrate are on either side of the gate structure, forming a transistor.
- the aspect ratio equation represents the spatial relationship between the elementary parts of a MOSFET device, specifically between the distance between the source/drain areas defining the effective gate length (L), the width of the depletion region (W d ), the depths of the source/drain areas (x j ), and the gate oxide thickness (t ox ).
- Detrimental short-channel effects occur when the gate length (L) is reduced by the same order as the width of the depletion region (W d ).
- the depletion widths (synonymous with W d ) and source/drain junction depths (x j ) must be scaled to smaller dimensions as well.
- the depletion region width (or space charge) (W d ) are made smaller by increasing the substrate or channel dopings.
- short channel effects are highly dependent on the channel length.
- Short channel effects impact threshold voltage, subthreshold currents, and I-V behavior beyond threshold.
- Techniques have been developed for avoiding short channel effects in MOSFETs, such as the “straddle gate” transistor shown in FIG. 1 b .
- Such a structure utilizes thinner gate oxides 11 under the gate sidewall spacers 21 to allow the regions to turn-on easier and at lower voltages.
- a thicker gate oxide 15 is provided beneath the gate 17 . These thinner regions produce a “virtual” source/drain junction 19 with minimal junction depth.
- This invention relates to a process of forming a transistor having three adjacent gate electrodes and the resulting transistor.
- This transistor fabrication process can utilize different materials for the gate electrodes so that the workfunctions of the three gate electrodes can be tailored to be different.
- the three gate electrodes can be connected by a single conducting line and all three are positioned over a single channel and operate as a single gate having a pair of outer gate regions and an inner gate region. This allows for use with higher source and drain voltages.
- These devices provide for higher performance, using a standard or scaled down transistor surface area, than can be achieved with conventional transistor structure. They have smaller effective channel lengths when “on,” and consequently, faster speeds are achievable. The devices have longer channel lengths when “off,” thereby mitigating short channel effects.
- the two side gate electrodes can be independently biased to a fixed voltage to turn on portions of the channel regions over source/drain extensions and the inner gate can subsequently turn on a portion of the channel region between the source/drain regions.
- FIG. 1 a is an illustration of a typical semiconductor transistor and the relationship of its dimensions to the aspect ratio equation
- FIG. 1 b is an illustration of a “straddle gate” transistor
- FIG. 2 is an illustration of a semiconductor device transistor in accordance with the invention.
- FIG. 2 a is an illustration of an alternative embodiment of the semiconductor device of FIG. 2.
- FIGS. 3 a and 3 b illustrate the principles of workfunction as it relates to the different areas of a semiconductor device having low and high V t in accordance with the invention
- FIGS. 4-9 show a cross section of a semiconductor device during successive steps of processing in accordance with the invention.
- FIGS. 10 a and 10 b illustrate the principles of workfunction as it relates to the different materials of the semiconductor device in accordance with the invention.
- FIG. 11 is an illustration of a processor system utilizing a semiconductor device in accordance with the invention.
- wafer and “substrate” are used interchangeably and are to be understood to refer to any type of semiconductor substrate, including silicon, silicon-on-insulator (SOI), and silicon-on-sapphire (SOS) technology, and other semiconductor structures.
- SOI silicon-on-insulator
- SOS silicon-on-sapphire
- This invention relates to a process of forming a transistor with three adjacent gate electrodes and the resulting transistor.
- the transistor mitigates short channel effects as MOSFET structures are scaled down to sub-micron sizes and increases the performance of these devices.
- the transistor can be fabricated with different gate materials so that the workfunctions of the three gate electrodes can be tailored, thereby improving device behavior when “on” and “off.”
- the three gate electrodes can be connected by a single conducing line and all three gate electrodes are provided over a single channel and operate as a single gate having a pair of outer gate regions and an inner gate region.
- the two side gate electrodes can be independently biased to a fixed voltage to turn on portions of the channel adjacent the source/drain regions, creating extensions, and the inner gate electrode can be turned on for the remainder of the channel by an independent voltage driving source.
- the series resistance of the source/drain extensions can be adjusted for by controlling the inner or outer gate voltages.
- FIG. 2 a transistor structure formed in accordance with the invention is shown in FIG. 2.
- the transistor is shown as part of a DRAM memory cell having a bit line 62 and bit line plug 60 , and a capacitor plug 64 and a capacitor 66 , shown in dashed lines.
- the transistor is not limited to such a use and may be used for other memories (e.g., SRAM, Flash, etc.), general logic, processor, and ASIC applications.
- the transistor includes a gate dielectric 12 and 13 over a substrate 10 , and three thin vertical gate structures 40 , 42 a and 42 b .
- the outer two gate structures 42 a and 42 b are of one conductive type material, preferably N+ type polysilicon; and the center gate structure 40 is a different conductive type material, preferably P+ type polysilicon.
- All three gate electrodes can be doped by implant using As or P ions for the N+ conductivity type polysilicon and BF 2 or B for the P+ type polysilicon. If the gate materials are deposited at different steps, then in-situ doped polysilicon can be used, using PH 3 for N+, or Diborane for P+ polysilicon.
- the gate electrode arrangement may be just the opposite where the channel is to be a p-channel and the device is fabricated over an N-well.
- gate electrode 40 is N+ polysilicon and the outer gate electrodes 42 a and 42 b are P+ polysilicon. Additionally, instead of using only doped polysilicon for the gate electrodes 40 , 42 a and 42 b , it is possible to use a metal gate electrode (e.g., W, TiN, TaN, or Mo) where the middle gate 40 will have a higher workfunction than the outer gate electrodes 42 a and 42 b.
- a metal gate electrode e.g., W, TiN, TaN, or Mo
- the N+ gate electrodes 42 a and 42 b are separated by a thin dielectric layer 22 from the P+ gate electrode 40 , and the tops of all three gate electrodes 40 , 42 a , and 42 b are connected by a single conductive cap 26 , which is preferably doped polysilicon, but can alternatively be self-aligned silicide, TiSi 2 , or CoSi 2 .
- This device is effectively the same size (or smaller) and overall shape as a standard DRAM type transistor gate and may be utilized in virtually any semiconductor transistor device.
- the inner 40 and outer 42 a , 42 b gate electrodes can be formed to have different workfunctions (by choice of different conductivity types and/or material types) so that upon turning on, source/drain 32 extensions 46 , which consist of virtual source/drain junctions with minimal junction depth, are created by inversion of the transistor channel region below the outer gate structures 42 a and 42 b , thereby shortening the effective channel length of the device and allowing for faster operation. These virtual source/drain junctions 46 are not present when the device is not operating, so the actual channel length is long enough to avoid undesirable short channel effects.
- V t The threshold voltage (V t ) equation has four terms, the Fermi potential (2 ⁇ f ), the bulk charge (Q B ), the oxide charge (Q ox ), and the workfunction difference ( ⁇ ms ).
- the equation for V t can be written as follows:
- V t +
- the Fermi potential is dependent on channel doping and increases with increased doping.
- the bulk charge behaves the same way, but in a square root relationship.
- C ox is the normalized gate dielectric capacitance and increases as the gate dielectric thickness is reduced.
- the oxide charge is a function of gate dielectric processing and includes a fixed and interface charge. The workfunction difference is dependent on the gate material and is weakly dependent on the Fermi level of the substrate.
- the potential (workfunction) in the gate material is a characteristic property of the material itself.
- the use of different materials for the three transistor gate electrodes 40 , 42 a , and 42 b such as those materials described herein, can tailor the transistor's V t under the different vertical gate electrodes 40 , 42 a , and 42 b by utilizing the inherent workfunctions of those differing materials. This allows the short channel effects to be mitigated by enabling the virtual source/drain 32 extensions 46 (junctions) to be created only when transistor is “on,” thereby shortening the transistor's effective channel lengths resulting in faster device performance characteristics.
- FIG. 3 b relates to the channel 48 region under the central gate 40 of the FIG. 2 transistor. It illustrates the workfunction difference of the P+ poly gate 40 compared to a P-type substrate 10 , where E f is the Fermi level energy (inside band gap), E v is the valence band energy, and E c is the conduction energy.
- the P+ poly gate 40 results in a more positive workfunction relative to the substrate and thus a higher relative V t .
- FIG. 3 a which relates to the source/drain 32 extensions 46 under the outer gate electrodes 42 a and 42 b of the FIG. 2 transistor, the N+ poly results in a more negative workfunction relative to the substrate, and thus, a lower relative V t .
- the P+ gate 40 has a more positive workfunction, resulting in a V t that can be one volt or more positive and require more voltage to turn on than the N+ gate electrodes 42 a and 42 b , thus they will turn on after the N+ outer gate electrodes 42 a and 42 b .
- the outer N+ gate electrodes 42 a and 42 b should each occupy no more than about 10 to 33% of the total channel 48 length, preferably no more than 25% each. As illustrated in FIG. 3 b , almost any workfunction difference may be obtained by using a wide band gap gate material, with low electron affinity and doping the gate material to be P type or N type.
- the FIG. 2 transistor 44 works as follows. As gate voltage is applied to the conductive cap 26 and thus to the three vertical gate electrodes 40 , 42 a and 42 b , the channel 48 regions under the N+ polysilicon gate electrodes 42 a and 42 b will become inverted and these outer gate electrodes will turn on first. By the time a sufficient threshold voltage for the N+ gate electrodes 42 a and 42 b (effectively any applied voltage) is applied, there will be conductive regions under the N+ gate electrodes, which act as “virtual” S/D (source/drain) extensions 46 (of the actually formed source and drain to which they are adjacent) with minimal junction depth. When enough voltage is applied the P+ gate 40 will start to turn on and normal transistor action will follow. The conductivity under the transistor 44 (channel 48 region) can be the same throughout. The V t of the P+ gate 40 can be around 0.3 volts, which is appropriate for deep sub-micron dimensioned devices.
- the central gate electrode 40 and the outer two gate electrodes 42 a and 42 b can be independently biased.
- the overlying polysilicon cap 26 from FIG. 2 can alternatively be formed as one conductive cap 26 a in electrical contact with the central gate electrode 40 and a conductive ring cap 26 b in contact with the outer two gate electrodes 42 b .
- separate and tailored voltages can be applied independently to the three adjacent gate electrodes 40 , 42 a , and 42 b , further tailoring the device.
- These separate conductive caps 26 a and 26 b are electrically insulated from one another.
- the outer gate electrodes 42 a and 42 b can be connected to a sidewall electrical contact (not shown) instead of the conductive ring cap 26 b.
- the transistor 44 can be formed as follows. Referring to FIG. 4, a semiconductor substrate 10 is provided. A sheet ion implantation and V t adjustment is performed on substrate 10 . LOCOS or STI (Shallow Trench Isolation) can be performed to form FOX (Field Oxide) regions 14 to isolate the devices and a sacrificial oxide can be grown over the substrate to correct defects caused by the STI. If a sacrificial oxide is grown, it is removed prior to further processing.
- LOCOS or STI Shallow Trench Isolation
- a thin gate dielectric 12 is grown over the substrate 10 , by, for example, thermal oxidation.
- Thermal nitridation which produces a self limited silicon nitride barrier of up to about 20 ⁇ or 2.0 nm, can be used to harden the gate dielectric 12 when a P+ center gate electrode 40 is utilized.
- RTP Rapid Thermal Nitridation
- RPN Remote Plasma Nitridation
- the nitridation will produce a good diffusion barrier for the gate dielectric 12 , which can prevent Boron penetration from P+ doped polysilicon (or amorphous silicon).
- the gate dielectric 12 should be as thin as possible (e.g., 1.0-3.0 nm) to still maintain standard device functioning, as is known in the art.
- a P+ doped polysilicon layer is formed over the wafer and the gate dielectric 12 .
- This layer can alternatively be amorphous silicon.
- a layer of conductive material such as Tungsten (W)
- W Tungsten
- a protective cap is deposited over the P+ polysilicon layer.
- These layers are patterned and etched using the gate dielectric as a stop to form gate stacks as is known in the art using standard techniques.
- the dimensions of minimum feature size can be made subnominal by the use of etch bias or OPC (Optical Proximity Correction).
- the etch bias can make the final line width 90 to 100 nm (standard practice in the art).
- Subnominal gate size is needed to accommodate the additional two gate electrodes for the transistors. These gate stacks will form two center P+ gate electrodes 40 of two transistors.
- a simple wet dean removes the residual gate dielectric 12 .
- a dielectric layer 22 is formed on the sides of the remaining P+ gate electrode 40 stacks by depositing a nitride layer up to, but preferably less than, about 2.0 nm in thickness.
- the dielectric layer 22 can alternatively be oxynitride or nitrided oxide.
- the dielectric layer 22 should be as thin as possible to still ensure proper insulation between the gate electrodes 40 and 42 a and 42 b because of the possible formation of resistive regions. Resistive regions under the transistor gate will result in a channel region of lower conductivity and thus lower device performance.
- a light anisotropic nitride etch is used to clear the dielectric layer 22 from over the active areas, but keeps the dielectric layer 22 on the sidewalls of the central P+ gate electrode 40 .
- the wafer is wet cleaned and prepared for the growth of a second gate dielectric 13 .
- the second gate dielectric 13 is now grown over the substrate to a thickness substantially equal to or thinner than that of the original gate dielectric 12 , which is still beneath the P+ polysilicon of the P+ gate electrode 40 .
- This regrown gate dielectric 13 serves as the barrier between the outer gate electrodes 42 a and 42 b and the substrate 10 .
- N+ polysilicon layer having an N+ conductivity type, is deposited over the dielectric layer 22 and the newly formed gate dielectric 13 .
- This N+ polysilicon layer can be up to about 50 nm thick, preferably 20 to 25 nm thick, and can be deposited in a similar manner as the first P+ polysilicon layer.
- the structure is subjected to anisotropic etching to remove a portion of N+ polysilicon layer and leave sidewalls on the dielectric layer 22 .
- the N+ polysilicon layer is thus removed from over the substrate 10 except for the portion that remains on the sides of the dielectric layer 22 adjacent to the P+ gate electrode 40 .
- the resulting structure shown in FIG. 7 consists of two free-standing structures having three gate electrodes 40 , 42 a and 42 b.
- a conductive layer preferably polysilicon, is deposited over each of the two three-gate structures (100 nm), followed by the masking and etching of this layer to leave a conductive cap 26 (e.g., a strap contact) in electrical contact with all three gate electrodes 40 , 42 a and 42 b of each structure.
- a conductive cap 26 e.g., a strap contact
- salicide formation of cap 26 can be used to save a masking step.
- the conductive cap 26 described in reference to FIG. 8 can be patterned and etched to isolate separate conductive caps 26 a and 26 b over the three adjacent gate electrodes 40 , 42 a , and 42 b .
- the outer gate electrodes 42 a and 42 b can be connected by a sidewall electrical contact (not shown).
- an insulating layer preferably oxide or nitride, is formed over the structures (10-20 nm) and dry etched to form insulating sidewall spacers 28 . Then source/drain regions 32 are formed by ion implantation 30 . If the alternative embodiment illustrated in FIG. 2 a is to be formed, the insulating layer should be formed between the separate conductive caps 26 a and 26 b to electrically isolate them from one another. At this point the device according to the invention is substantially complete, only to be followed by standard semiconductor processing, including the possible formation of capacitors and interconnect lines, or other devices as appropriate for the intended transistor function, be it as part of a DRAM memory cell, or otherwise.
- various other materials may be used for the gate electrodes other than polysilicon.
- silicon-germanium may be used to tailor the workfunctions of the gate electrodes. This may be appropriate if the difference in V t between the P+ polysilicon and N+ polysilicon is excessive in relation to the power supply to the device. For low voltage applications, even a few hundred mV can be excessive. For memory access device applications, for instance, plus or minus 200 mV can cause the device to fail a margins test.
- a Si/Ge gate can allow adjustment of the workfunction up to 0.46 volts for 100% Ge. The Si/Ge material can be used to replace the P+ polysilicon. Referring to FIG.
- silicon carbide or silicon oxycarbide can also be used, for either gate types with either P-type or N-type dopings. These compounds have larger band gap energies and as a consequence, lower electron affinities and different workfunctions in comparison to silicon. Various other crystalline structures with very small grain size and quantum confinement will also produce different workfunctions and may be utilized as is known in the art.
- FIG. 11 illustrates a processor-based system (e.g., a computer system), with which semiconductor transistors constructed as described above may be used.
- the processor-based system comprises a central processing unit (CPU) 102 , a memory circuit 104 , and an input/output device (I/O) 100 .
- the memory circuit 104 may be formed as one or more memory modules, each containing one or more integrated memory devices (e.g., DRAM devices) including transistor devices constructed in accordance with the invention.
- the CPU 102 may itself be an integrated processor which utilizes transistor devices constructed in accordance with the present invention, and both the CPU 102 and the memory circuit 104 may be integrated on a single chip.
Abstract
This invention relates to a process of forming a transistor with three vertical gate electrodes and the resulting transistor. By forming such a transistor it is possible to maintain an acceptable aspect ratio as MOSFET structures are scaled down to sub-micron sizes. The transistor gate electrodes can be formed of different materials so that the workfunctions of the three electrodes can be tailored. The three electrodes are positioned over a single channel and operate as a single gate having outer and inner gate regions.
Description
- This invention relates to the field of semiconductor transistors that are scaled down to sub-micron sizes.
- There is ever-present pressure in the semiconductor industry to develop smaller and more highly integrated devices. As the industry standard approaches smaller and smaller scaled devices, problems with further advancement are presented and it becomes more difficult to produce sub-micron devices that can perform as desired.
- As MOSFET are scaled to deep sub-micron dimensions it becomes increasingly difficult to maintain an acceptable aspect ratio, as shown in FIG. 1a. FIG. 1a shows a representational illustration of a MOSFET having a
polysilicon gate 3 over asubstrate 5, with the two being separated by agate oxide 7. Source anddrain regions 9 of the substrate are on either side of the gate structure, forming a transistor. The aspect ratio equation represents the spatial relationship between the elementary parts of a MOSFET device, specifically between the distance between the source/drain areas defining the effective gate length (L), the width of the depletion region (Wd), the depths of the source/drain areas (xj), and the gate oxide thickness (tox). Detrimental short-channel effects occur when the gate length (L) is reduced by the same order as the width of the depletion region (Wd). In current trends, not only are the gate oxide thicknesses scaled to under 5 nm (50 Å) dimensions as the channel lengths are shortened to sub-micron sizes, but also, the depletion widths (synonymous with Wd) and source/drain junction depths (xj) must be scaled to smaller dimensions as well. The depletion region width (or space charge) (Wd) are made smaller by increasing the substrate or channel dopings. However, it is extremely difficult to scale junction depths to under 100 nm dimensions because these are doped by ion implantation and thermally activated. - Related to aspect ratio are short channel effects, which are highly dependent on the channel length. For shorter channel devices (channel lengths below 2 μm) a series of effects arise that result in deviations from the predictable performance of larger scaled devices. Short channel effects impact threshold voltage, subthreshold currents, and I-V behavior beyond threshold. Techniques have been developed for avoiding short channel effects in MOSFETs, such as the “straddle gate” transistor shown in FIG. 1b. Such a structure utilizes
thinner gate oxides 11 under thegate sidewall spacers 21 to allow the regions to turn-on easier and at lower voltages. Athicker gate oxide 15 is provided beneath thegate 17. These thinner regions produce a “virtual” source/drain junction 19 with minimal junction depth. The problem with such structures is that gate oxides are already approaching theoretical minimal values, therefore, regions of even thinner gate oxides pose reliability risks. It would be beneficial to devise a semiconductor having an acceptable aspect ratio, where the channel length is large enough when the device is “off” to avoid short channel effects and undesired shorting of the device, and where the device channel is short enough when the device is “on” to allow for the fastest operation possible. - This invention relates to a process of forming a transistor having three adjacent gate electrodes and the resulting transistor. In forming such a transistor it is possible to mitigate short channel effects as MOSFET structures are scaled down to sub-micron sizes. This transistor fabrication process can utilize different materials for the gate electrodes so that the workfunctions of the three gate electrodes can be tailored to be different. The three gate electrodes can be connected by a single conducting line and all three are positioned over a single channel and operate as a single gate having a pair of outer gate regions and an inner gate region. This allows for use with higher source and drain voltages. These devices provide for higher performance, using a standard or scaled down transistor surface area, than can be achieved with conventional transistor structure. They have smaller effective channel lengths when “on,” and consequently, faster speeds are achievable. The devices have longer channel lengths when “off,” thereby mitigating short channel effects.
- In an alternative arrangement the two side gate electrodes can be independently biased to a fixed voltage to turn on portions of the channel regions over source/drain extensions and the inner gate can subsequently turn on a portion of the channel region between the source/drain regions.
- These and other features and advantages of the invention will be more dearly understood from the following detailed description of the invention which is provided in connection with the accompanying drawings.
- FIG. 1a is an illustration of a typical semiconductor transistor and the relationship of its dimensions to the aspect ratio equation;
- FIG. 1b is an illustration of a “straddle gate” transistor;
- FIG. 2 is an illustration of a semiconductor device transistor in accordance with the invention;
- FIG. 2a is an illustration of an alternative embodiment of the semiconductor device of FIG. 2.
- FIGS. 3a and 3 b illustrate the principles of workfunction as it relates to the different areas of a semiconductor device having low and high Vt in accordance with the invention;
- FIGS. 4-9 show a cross section of a semiconductor device during successive steps of processing in accordance with the invention;
- FIGS. 10a and 10 b illustrate the principles of workfunction as it relates to the different materials of the semiconductor device in accordance with the invention; and
- FIG. 11 is an illustration of a processor system utilizing a semiconductor device in accordance with the invention.
- In the following detailed description, reference is made to various specific embodiments of the invention. These embodiments are described with sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be employed, and that structural and electrical changes may be made without departing from the spirit or scope of the present invention.
- In the following discussion the terms “wafer” and “substrate” are used interchangeably and are to be understood to refer to any type of semiconductor substrate, including silicon, silicon-on-insulator (SOI), and silicon-on-sapphire (SOS) technology, and other semiconductor structures. Furthermore, references to a “wafer” or “substrate” in the following description, do not exclude previous processing steps utilized to form regions or junctions in or on the base semiconductor structure or foundation.
- No particular order is required for the method steps described below, with the exception of those logically requiring the results of prior steps. Accordingly, while many of the steps discussed below are discussed as being performed in an exemplary order, this order may be altered.
- This invention relates to a process of forming a transistor with three adjacent gate electrodes and the resulting transistor. The transistor mitigates short channel effects as MOSFET structures are scaled down to sub-micron sizes and increases the performance of these devices. The transistor can be fabricated with different gate materials so that the workfunctions of the three gate electrodes can be tailored, thereby improving device behavior when “on” and “off.” The three gate electrodes can be connected by a single conducing line and all three gate electrodes are provided over a single channel and operate as a single gate having a pair of outer gate regions and an inner gate region. Alternatively, the two side gate electrodes can be independently biased to a fixed voltage to turn on portions of the channel adjacent the source/drain regions, creating extensions, and the inner gate electrode can be turned on for the remainder of the channel by an independent voltage driving source. In such a configuration, the series resistance of the source/drain extensions can be adjusted for by controlling the inner or outer gate voltages.
- Referring now to the drawings, where like elements are designated by like reference numerals, a transistor structure formed in accordance with the invention is shown in FIG. 2. For exemplary purposes, the transistor is shown as part of a DRAM memory cell having a
bit line 62 andbit line plug 60, and acapacitor plug 64 and acapacitor 66, shown in dashed lines. However, the transistor is not limited to such a use and may be used for other memories (e.g., SRAM, Flash, etc.), general logic, processor, and ASIC applications. The transistor includes agate dielectric substrate 10, and three thinvertical gate structures gate structures center gate structure 40 is a different conductive type material, preferably P+ type polysilicon. All three gate electrodes can be doped by implant using As or P ions for the N+ conductivity type polysilicon and BF2 or B for the P+ type polysilicon. If the gate materials are deposited at different steps, then in-situ doped polysilicon can be used, using PH3 for N+, or Diborane for P+ polysilicon. Alternatively, the gate electrode arrangement may be just the opposite where the channel is to be a p-channel and the device is fabricated over an N-well. In such a scenario,gate electrode 40 is N+ polysilicon and theouter gate electrodes gate electrodes middle gate 40 will have a higher workfunction than theouter gate electrodes - In the first arrangement, the
N+ gate electrodes thin dielectric layer 22 from theP+ gate electrode 40, and the tops of all threegate electrodes conductive cap 26, which is preferably doped polysilicon, but can alternatively be self-aligned silicide, TiSi2, or CoSi2. This device is effectively the same size (or smaller) and overall shape as a standard DRAM type transistor gate and may be utilized in virtually any semiconductor transistor device. - The inner40 and outer 42 a, 42 b gate electrodes can be formed to have different workfunctions (by choice of different conductivity types and/or material types) so that upon turning on, source/
drain 32extensions 46, which consist of virtual source/drain junctions with minimal junction depth, are created by inversion of the transistor channel region below theouter gate structures drain junctions 46 are not present when the device is not operating, so the actual channel length is long enough to avoid undesirable short channel effects. - There can be over a one-volt difference in the workfunction between the gate electrodes of different types. The threshold voltage (Vt) equation has four terms, the Fermi potential (2φf), the bulk charge (QB), the oxide charge (Qox), and the workfunction difference (φms). The equation for Vt can be written as follows:
- V t=+|2φf |+|Q B /C ox |−|Q ox /C ox |+φ ms
- The Fermi potential is dependent on channel doping and increases with increased doping. The bulk charge behaves the same way, but in a square root relationship. Cox is the normalized gate dielectric capacitance and increases as the gate dielectric thickness is reduced. The oxide charge is a function of gate dielectric processing and includes a fixed and interface charge. The workfunction difference is dependent on the gate material and is weakly dependent on the Fermi level of the substrate.
- The potential (workfunction) in the gate material is a characteristic property of the material itself. In reference to FIGS. 3a and 3 b, the use of different materials for the three
transistor gate electrodes vertical gate electrodes drain 32 extensions 46 (junctions) to be created only when transistor is “on,” thereby shortening the transistor's effective channel lengths resulting in faster device performance characteristics. However, as stated, when “off,” the device channel length can be large enough to avoid short channel effects. FIG. 3b relates to thechannel 48 region under thecentral gate 40 of the FIG. 2 transistor. It illustrates the workfunction difference of theP+ poly gate 40 compared to a P-type substrate 10, where Ef is the Fermi level energy (inside band gap), Ev is the valence band energy, and Ec is the conduction energy. TheP+ poly gate 40 results in a more positive workfunction relative to the substrate and thus a higher relative Vt. As illustrated by FIG. 3a, which relates to the source/drain 32extensions 46 under theouter gate electrodes - In accordance with the invention, changing the gate materials of the
various gate electrodes center 40 gate electrodes, and as a consequence different threshold voltages. It is the tailoring of the three gate electrodes' 40, 42 a, and 42 b threshold voltages that allows for the forming of the virtual source/drain 32extensions 46. TheN+ gate electrodes P+ gate 40 has a more positive workfunction, resulting in a Vt that can be one volt or more positive and require more voltage to turn on than theN+ gate electrodes outer gate electrodes channel 48 length while still having a shortened effective channel length. The outerN+ gate electrodes total channel 48 length, preferably no more than 25% each. As illustrated in FIG. 3b, almost any workfunction difference may be obtained by using a wide band gap gate material, with low electron affinity and doping the gate material to be P type or N type. - The FIG. 2
transistor 44 works as follows. As gate voltage is applied to theconductive cap 26 and thus to the threevertical gate electrodes channel 48 regions under the N+polysilicon gate electrodes N+ gate electrodes P+ gate 40 will start to turn on and normal transistor action will follow. The conductivity under the transistor 44 (channel 48 region) can be the same throughout. The Vt of theP+ gate 40 can be around 0.3 volts, which is appropriate for deep sub-micron dimensioned devices. - As illustrated in FIG. 2a, as an alternative embodiment, the
central gate electrode 40 and the outer twogate electrodes polysilicon cap 26 from FIG. 2, can alternatively be formed as oneconductive cap 26 a in electrical contact with thecentral gate electrode 40 and aconductive ring cap 26 b in contact with the outer twogate electrodes 42 b. In this way, separate and tailored voltages can be applied independently to the threeadjacent gate electrodes conductive caps outer gate electrodes conductive ring cap 26 b. - As illustrated in FIG. 4 to FIG. 9, the
transistor 44 can be formed as follows. Referring to FIG. 4, asemiconductor substrate 10 is provided. A sheet ion implantation and Vt adjustment is performed onsubstrate 10. LOCOS or STI (Shallow Trench Isolation) can be performed to form FOX (Field Oxide)regions 14 to isolate the devices and a sacrificial oxide can be grown over the substrate to correct defects caused by the STI. If a sacrificial oxide is grown, it is removed prior to further processing. - Next, referring to FIG. 4, after a wafer surface cleaning by a standard RCA clean, a
thin gate dielectric 12 is grown over thesubstrate 10, by, for example, thermal oxidation. Thermal nitridation, which produces a self limited silicon nitride barrier of up to about 20 Å or 2.0 nm, can be used to harden thegate dielectric 12 when a P+center gate electrode 40 is utilized. RTP (Rapid Thermal Nitridation) in NH3 or Remote Plasma Nitridation (RPN) is sufficient for this purpose. The nitridation will produce a good diffusion barrier for thegate dielectric 12, which can prevent Boron penetration from P+ doped polysilicon (or amorphous silicon). Thegate dielectric 12 should be as thin as possible (e.g., 1.0-3.0 nm) to still maintain standard device functioning, as is known in the art. - Next, referring to FIG. 5, a P+ doped polysilicon layer is formed over the wafer and the
gate dielectric 12. This layer can alternatively be amorphous silicon. Over the P+ polysilicon layer is deposited a layer of conductive material, such as Tungsten (W), and a protective cap. These layers (polysilicon, conductive material and protective cap) are patterned and etched using the gate dielectric as a stop to form gate stacks as is known in the art using standard techniques. The dimensions of minimum feature size can be made subnominal by the use of etch bias or OPC (Optical Proximity Correction). Therefore, if the minimum resolution of photo-definition is 130 nm, the etch bias can make the final line width 90 to 100 nm (standard practice in the art). Subnominal gate size is needed to accommodate the additional two gate electrodes for the transistors. These gate stacks will form two centerP+ gate electrodes 40 of two transistors. - Referring to FIG. 6, a simple wet dean removes the
residual gate dielectric 12. Then, adielectric layer 22 is formed on the sides of the remainingP+ gate electrode 40 stacks by depositing a nitride layer up to, but preferably less than, about 2.0 nm in thickness. Thedielectric layer 22 can alternatively be oxynitride or nitrided oxide. Thedielectric layer 22 should be as thin as possible to still ensure proper insulation between thegate electrodes dielectric layer 22 from over the active areas, but keeps thedielectric layer 22 on the sidewalls of the centralP+ gate electrode 40. - Referring to FIG. 7, the wafer is wet cleaned and prepared for the growth of a
second gate dielectric 13. Thesecond gate dielectric 13 is now grown over the substrate to a thickness substantially equal to or thinner than that of theoriginal gate dielectric 12, which is still beneath the P+ polysilicon of theP+ gate electrode 40. Thisregrown gate dielectric 13 serves as the barrier between theouter gate electrodes substrate 10. - Next, another polysilicon layer, having an N+ conductivity type, is deposited over the
dielectric layer 22 and the newly formedgate dielectric 13. This will eventually form the two outerN+ gate electrodes dielectric layer 22. The N+ polysilicon layer is thus removed from over thesubstrate 10 except for the portion that remains on the sides of thedielectric layer 22 adjacent to theP+ gate electrode 40. The resulting structure shown in FIG. 7 consists of two free-standing structures having threegate electrodes - Next, referring to FIG. 8, a conductive layer, preferably polysilicon, is deposited over each of the two three-gate structures (100 nm), followed by the masking and etching of this layer to leave a conductive cap26 (e.g., a strap contact) in electrical contact with all three
gate electrodes cap 26 can be used to save a masking step. - If forming the alternative embodiment illustrated in FIG. 2a, the
conductive cap 26 described in reference to FIG. 8 can be patterned and etched to isolate separateconductive caps adjacent gate electrodes outer gate electrodes - Next, referring to FIG. 9, an insulating layer, preferably oxide or nitride, is formed over the structures (10-20 nm) and dry etched to form insulating
sidewall spacers 28. Then source/drain regions 32 are formed byion implantation 30. If the alternative embodiment illustrated in FIG. 2a is to be formed, the insulating layer should be formed between the separateconductive caps - For alternative embodiments, various other materials may be used for the gate electrodes other than polysilicon. Referring to FIG. 10a, silicon-germanium may be used to tailor the workfunctions of the gate electrodes. This may be appropriate if the difference in Vt between the P+ polysilicon and N+ polysilicon is excessive in relation to the power supply to the device. For low voltage applications, even a few hundred mV can be excessive. For memory access device applications, for instance, plus or minus 200 mV can cause the device to fail a margins test. A Si/Ge gate can allow adjustment of the workfunction up to 0.46 volts for 100% Ge. The Si/Ge material can be used to replace the P+ polysilicon. Referring to FIG. 10b, silicon carbide or silicon oxycarbide can also be used, for either gate types with either P-type or N-type dopings. These compounds have larger band gap energies and as a consequence, lower electron affinities and different workfunctions in comparison to silicon. Various other crystalline structures with very small grain size and quantum confinement will also produce different workfunctions and may be utilized as is known in the art.
- FIG. 11 illustrates a processor-based system (e.g., a computer system), with which semiconductor transistors constructed as described above may be used. The processor-based system comprises a central processing unit (CPU)102, a
memory circuit 104, and an input/output device (I/O) 100. Thememory circuit 104 may be formed as one or more memory modules, each containing one or more integrated memory devices (e.g., DRAM devices) including transistor devices constructed in accordance with the invention. Also, the CPU 102 may itself be an integrated processor which utilizes transistor devices constructed in accordance with the present invention, and both the CPU 102 and thememory circuit 104 may be integrated on a single chip. - The above description and accompanying drawings are only illustrative of exemplary embodiments, which can achieve the features and advantages of the present invention. It is not intended that the invention be limited to the embodiments shown and described in detail herein. The invention can be modified to incorporate any number of variations, alterations, substitutions or equivalent arrangements not heretofore described, but which are commensurate with the spirit and scope of the invention. The invention is only limited by the scope of the following claims.
Claims (91)
1. A semiconductor device comprising:
a substrate having at least two spaced doped source/drain regions, said source/drain regions defining a channel region therebetween; and
a transistor gate over said substrate and between said spaced doped source/drain regions, said transistor gate having one first gate electrode of a first conductivity type and two second gate electrodes of a second conductivity type, where said two second gate electrodes are provided on either side of said first gate electrode, and are separated from said first gate electrode by an insulating dielectric layer.
2. The device of claim 1 , further comprising a conductive cap layer, said conductive cap layer electrically connecting the first and second gate electrodes.
3. The device of claim 2 , wherein said first gate electrode comprises a metal and has a workfunction higher than that of said second gate electrodes.
4. The device of claim 2 , wherein said first gate electrode is of N+ conductivity type and said second gate electrodes are of P+ conductivity type, and said device is over an n-well of said substrate.
5. The device of claim 2 , wherein the first gate electrode is of P+ conductivity type and the second gate electrodes are of N+ conductivity type.
6. The device of claim 5 , wherein the first and second gate electrodes comprise doped polysilicon.
7. The device of claim 5 , wherein the first gate electrode comprises silicon-germanium.
8. The device of claim 5 , wherein the first and second gate electrodes comprise a material selected from the group consisting of silicon-carbide and silicon-oxycarbide.
9. The device of claim 5 , wherein the dielectric layer comprises a material selected from the group consisting of nitride, oxynitride, and nitrided oxide
10. The device of claim 9 , wherein the dielectric layer is a nitride.
11. The device of claim 5 , wherein each of said second gate electrodes occupy about 10% to about 33% of the total channel region length between said source/drain regions.
12. The device of claim 5 , wherein the threshold voltages of said first and second gate electrodes are such that the portions of the channel region below said second gate electrodes are inverted first upon the application of a voltage to said conductive cap layer and the application of a greater voltage to said conductive cap layer is required to invert the portion of the channel region below said first gate electrode.
13. The device of claim 12 , wherein said device is used in a DRAM.
14. The device of claim 13 , wherein said device is used as an access transistor of said DRAM.
15. The device of claim 13 , wherein said DRAM is part of a memory module.
16. The device of claim 12 , wherein said device is part of an apparatus included in the group consisting of memory devices, logic devices, processor devices, and ASIC devices.
17. A semiconductor transistor having three gate electrodes, comprising:
a semiconductor substrate having at least two spaced doped source/drain regions, said at least two spaced doped source/drain regions defining a channel region therebetween;
a gate dielectric over said substrate;
a central gate electrode containing a first dopant provided over said gate dielectric and said channel region; and
two outer gate electrodes provided over said gate dielectric and said channel region and adjacent to said central gate electrode, said outer gate electrodes containing a second dopant having a different conductivity type than said first dopant and being separated from said central gate electrode by a dielectric layer;
wherein a workfunction difference between the central gate electrode and the outer gate electrodes is such that said central gate electrode experiences a greater threshold voltage than said outer gate electrodes.
18. The semiconductor transistor of claim 17 , wherein at least a portion of the channel region below said outer gate electrodes is converted to a virtual source/drain junction upon the application of a voltage to the outer gate electrodes.
19. The semiconductor transistor of claim 18 , further comprising a conductive cap layer, said conductive cap layer electrically connecting the central and outer gate electrodes.
20. The semiconductor transistor of claim 19 , wherein said central gate electrode comprises a metal and has a workfunction higher that that of said outer gate electrodes.
21. The semiconductor transistor of claim 19 , wherein said central gate electrode is of N+ conductivity type and said outer gate electrodes are of P+ conductivity type, and said transistor is over an n-well of said substrate.
22. The semiconductor transistor of claim 19 , wherein the central gate electrode is of a P+ conductivity type and the outer gate electrodes are of an N+ conductivity type.
23. The semiconductor transistor of claim 22 , wherein the central and outer gate electrodes comprise doped polysilicon.
24. The semiconductor transistor of claim 22 , wherein the central gate electrode comprises silicon-germanium.
25. The semiconductor transistor of claim 22 , wherein the central and outer gate electrodes comprise a material selected from the group consisting of silicon-carbide and silicon-oxycarbide.
26. The semiconductor transistor of claim 22 , wherein the dielectric layer comprises a material selected from the group consisting of nitride, oxynitride, and nitrided oxide.
27. The semiconductor transistor of claim 26 , wherein the dielectric layer is a nitride.
28. The semiconductor transistor of claim 22 , wherein each of said outer gate electrodes occupy about 10% to about 33% of the total channel region length between said source/drain regions.
29. The semiconductor transistor of claim 22 , wherein said transistor is part of a memory device.
30. The semiconductor transistor of claim 22 , wherein said transistor is part of a DRAM.
31. The semiconductor transistor of claim 25 , wherein said DRAM is part of a memory module.
32. The semiconductor transistor of claim 22 , wherein said device is part of an apparatus included in the group consisting of logic devices, processor devices, and ASIC devices.
33. A semiconductor device, comprising:
a semiconductor substrate, said substrate having at least two separated doped source/drain regions;
three gate electrodes over said substrate and at least partially between said source/drain regions, including a center gate electrode of P+ type conductivity and two adjacent outer gate electrodes of N+ type conductivity;
a gate dielectric separating said three gate electrodes from said substrate;
a thin dielectric layer separating said outer gate electrodes from said center gate electrode;
a conductive cap layer over said three vertical gate electrodes, said conductive cap layer electrically connecting said three vertical gate electrodes; and
insulating sidewalls adjacent to said conductive cap layer and said outer gate electrodes.
34. The semiconductor device of claim 33 , wherein the three vertical gate electrodes comprise doped polysilicon.
35. The semiconductor device of claim 33 , wherein the central gate electrode comprises silicon-germanium.
36. The semiconductor device of claim 33 , wherein the three vertical gate electrodes comprise a material selected from the group consisting of silicon-carbide and silicon oxycarbide.
37. The semiconductor device of claim 33 , wherein the dielectric layer comprises a material selected from the group consisting of nitride, oxynitride, and nitrided oxyide.
38. The semiconductor device of claim 37 , wherein the dielectric layer is a nitride.
39. The semiconductor device of claim 33 , wherein each of the outer gate electrodes occupy about 10% to about 33% of the total channel region length between said source/drain regions.
40. The semiconductor device of claim 33 , wherein a workfunction difference exists between the central gate electrode and the outer gate electrodes.
41. The semiconductor device of claim 40 , wherein said workfunction difference results in the central gate electrode having a higher threshold voltage than said outer gate electrodes.
42. A transistor structure comprising:
a semiconductor substrate having at least two spaced doped source/drain regions, said source/drain regions defining a channel region therebetween;
a gate dielectric over said substrate;
a central gate electrode over said channel region and said gate dielectric; and
two outer gate electrodes over said channel region and said gate dielectric and adjacent to said central gate electrode, said outer gate electrodes being separated from said central gate electrode by a dielectric layer;
wherein a workfunction difference between the central gate electrode and the outer gate electrodes is such that said central gate electrode experiences a greater threshold voltage than said outer gate electrodes.
43. The transistor structure of claim 42 , wherein at least a portion of the channel region of said substrate below said outer gate electrodes is converted to a virtual source/drain junction upon the application of a voltage to the outer gate electrodes.
44. The transistor structure of claim 43 , further comprising a conductive cap layer, said conductive cap layer electrically connecting the central and outer gate electrodes.
45. The transistor structure of claim 44 , wherein said central gate electrode comprises a metal and has a workfunction higher that that of said outer gate electrodes.
46. The transistor structure of claim 44 , wherein said central gate electrode is of N+ conductivity type and said outer gate electrodes are of P+ conductivity type, and said transistor structure is over an n-well of said substrate.
47. The transistor structure of claim 44 , wherein the central gate electrode is of a P+ conductivity type and the outer gate electrodes are of an N+ conductivity type.
48. The transistor structure of claim 47 , wherein the central and outer gate electrodes comprise doped polysilicon.
49. The transistor structure of claim 47 , wherein the central gate electrode comprises silicon-germanium.
50. The transistor structure of claim 47 , wherein the central and outer gate electrodes comprise a material selected from the group consisting of silicon-carbide and silicon-oxycarbide.
51. The transistor structure of claim 47 , wherein the dielectric layer comprises a material selected from the group consisting of nitride, oxynitride, and nitrided oxide.
52. The transistor structure of claim 51 , wherein the dielectric layer is a nitride.
53. The transistor structure of claim 47 , wherein each of said outer gate electrodes occupy about 10% to about 33% of the total channel region length between said source/drain regions.
54. A processor system comprising:
a processor;
a memory device coupled to said processor, at least one of the memory device and processor comprising a transistor;
said transistor comprising:
a substrate, said substrate having at least two separated doped source/drain regions, said source/drain regions defining a channel region;
a gate dielectric over the substrate;
a central gate electrode over said gate dielectric and said channel region, said central gate electrode being of a first conductivity type;
two side gate electrodes, said side gate electrodes being on either side of said central gate electrode and over said gate dielectric and said channel region, said side gate electrodes being of a second conductivity type; and
a insulating dielectric layer separating said two side gate electrodes from said central gate electrode.
55. The processor system of claim 54 , wherein said semiconductor transistor further comprises a conductive cap layer over the central gate electrode and the side gate electrodes, said conductive cap layer connecting said gate electrodes.
56. The processor system of claim 54 , wherein said central gate electrode comprises a metal and has a higher workfunction than that of said side gate electrodes.
57. The processor system of claim 54 , wherein said first conductivity tope is N+ type and said second conductivity type is P+ type, and said transistor is over an n-well of said substrate.
58. The processor system of claim 54 , where said first conductivity type is P+ type and said second conductivity type is N+ type.
59. The processor system of claim 58 , wherein when a voltage is applied to the conductive cap layer the portions of said channel region under the side gate electrodes become inverted to form virtual source/drain extensions.
60. The processor system of claim 59 , wherein said central gate electrode and said side gate electrodes of said semiconductor transistor comprise doped polysilicon
61. The processor system of claim 59 , wherein said central gate electrode and said side gate electrodes comprise silicon-carbide.
62. The processor system of claim 59 , wherein said central gate electrode and said side gate electrodes comprise silicon-oxycarbide.
63. The processor system of claim 59 , wherein the central gate electrode of said semiconductor transistor comprises silicon-germanium.
64. The processor system of claim 59 , wherein the insulating dielectric layer comprises a material selected from the group consisting of nitride, oxynitride, and nitrided oxide.
65. The processor system of claim 64 , wherein the insulating dielectric layer is nitride.
66. The semiconductor transistor of claim 59 , wherein each of the side gate electrodes of said semiconductor transistor occupy about 10% to about 33% of the total channel region length between said source/drain regions.
67. The processor system of claim 59 , wherein said semiconductor transistor further comprises an insulating layer over said conductive cap layer, said central gate electrode, and said side gate electrodes.
68. A method of forming a semiconductor transistor, comprising:
forming a first gate dielectric over a substrate;
forming a first type conductive gate region over said first gate dielectric;
forming a dielectric layer on the sides of said first type conductive layer;
forming a second gate dielectric over said substrate;
forming a second type conductive gate region over said second gate dielectric, adjacent to said dielectric layer, and on the sides of said first type conductive region; and
forming source and drain regions in said substrate to define a channel region between them and beneath said first and second conductive type gate regions.
69. The method of claim 68 , wherein said first type conductive region is of P+ conductivity type and said second type conductive region is of N+ conductivity type.
70. The method of claim 69 , wherein the act of forming said P+ type conductive region comprises:
forming said P+ type conductive region over said first gate dielectric;
forming a conductive material region over said P+ type conductive region;
forming a protective cap over said conductive material region; and
removing a portion of said P+ type conductive region, said conductive material region and said protective cap by etching, using said first gate dielectric as a stop to leave a freestanding vertical portion of said P+ type conductive region, said conductive material region and said protective cap.
71. The method of claim 70 , wherein the act of forming said dielectric layer comprises forming a layer comprising a material selected from the group consisting of nitride, oxynitride, and nitrided oxynitride, on the sides of said P+ type conductive layer.
72. The method of claim 71 , wherein the act of forming the N+ type conductive region comprises:
forming a region of N+ type conductive material over said second gate dielectric and adjacent to said dielectric layer and said P+ type conductive region; and
removing a portion of said N+ type conductive region to leave substantially vertical portions of said N+ type conductive region adjacent to and on the sides of said P+ type conductive region, wherein said dielectric layer separates said substantially vertical portions of said N+ type conductive region from said P+ type conductive region.
73. The method of claim 72 , further comprising forming a conductive cap over said substantially vertical portions of said N+ type conductive region and said P+ type conductive region.
74. The method of claim 73 , further comprising forming electrically insulating sidewalls adjacent to said conductive cap and said substantially vertical portions of said N+ type conductive region.
75. The method of claim 74 , further comprising performing an ion implant to form source and drain regions in said substrate.
76. The method of claim 75 , wherein said P+ type conductive region is formed to a thickness of up to about 200 nm.
77. The method of claim 76 , wherein said P+ type conductive region comprises doped polysilicon.
78. The method of claim 76 , wherein said P+ type conductive region comprises silicon-germanium.
79. The method of claim 76 , wherein said P+ type conductive region comprises silicon carbide.
80. The method of claim 76 , wherein said P+ type conductive region comprises silicon oxycarbide.
81. The method of claim 75 , wherein said dielectric layer is up to about 2.0 nm thick.
82. The method of claim 81 , wherein said dielectric layer comprises nitride.
83. The method of claim 75 , wherein said N+ type conductive region is up to about 50 nm thick.
84. The method of claim 83 , wherein said N+ type conductive region comprises doped polysilicon.
85. The method of claim 83 , wherein said N+ type conductive region comprises silicon carbide.
86. The method of claim 83 , wherein said N+ type conductive region comprises silicon oxycarbide.
87. The method of claim 75 , wherein said conductive cap is up to about 100 nm thick.
88. The method of claim 87 , wherein said conductive cap comprises polysilicon.
89. A method of forming a semiconductor transistor, comprising:
providing a substrate;
forming a first gate dielectric layer over said substrate;
forming a P+ type conductive layer over said first gate dielectric;
selectively etching said P+ type conductive layer to leave at least two substantially vertical P+ type conductive layer regions over said first gate dielectric;
removing a portion of said first gate dielectric by selectively etching to said substrate to leave said at least two substantially vertical P+ type conductive layer regions over remaining said first gate dielectric;
forming a nitride layer on the sidewalls of said P+ type conductive layer;
forming a second gate dielectric over said substrate;
forming a N+ type conductive layer over said second gate dielectric and adjacent to said nitride layer and on the sides of each said substantially vertical P+ type conductive layer region;
etching said N+ type conductive layer to leave at least two structures, said at least two structures including the substantially vertical P+ type conductive layer regions and the adjacent regions of the N+ type conductive layer, said nitride layer separating said N+ type conductive layer regions from said P+ type conductive layer regions;
forming a conductive cap over each of said at least two structures;
forming insulating sidewalls adjacent to said N+ type regions and said conductive caps.
90. A method of forming a semiconductor transistor, comprising:
providing a substrate;
forming a first gate dielectric layer over said substrate;
forming a first gate electrode over said first gate dielectric layer, said first gate electrode having a first workfunction and sidewalls;
forming a dielectric layer on the sidewalls of said first gate electrode;
forming a second gate dielectric over said substrate;
forming a pair of second gate electrodes over said second gate dielectric and adjacent to said dielectric layer, said second gate electrodes being separated from said first gate electrode by said dielectric layer, said pair of second gate electrodes having a second workfunction which is different than said first workfunction;
forming a conductive cap over each of said gate electrodes; and
forming insulating sidewalls adjacent to said conductive cap and said gate electrodes.
91. The method of claim 90 , wherein said second workfunction is more negative than said first workfunction.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/765,477 US20040185630A1 (en) | 2001-03-15 | 2004-01-28 | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
US11/073,754 US20050145959A1 (en) | 2001-03-15 | 2005-03-08 | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/808,114 US6734510B2 (en) | 2001-03-15 | 2001-03-15 | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
US10/765,477 US20040185630A1 (en) | 2001-03-15 | 2004-01-28 | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/808,114 Division US6734510B2 (en) | 2001-03-15 | 2001-03-15 | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
US09/808,114 Continuation US6734510B2 (en) | 2001-03-15 | 2001-03-15 | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/073,754 Continuation-In-Part US20050145959A1 (en) | 2001-03-15 | 2005-03-08 | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
Publications (1)
Publication Number | Publication Date |
---|---|
US20040185630A1 true US20040185630A1 (en) | 2004-09-23 |
Family
ID=25197900
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/808,114 Expired - Lifetime US6734510B2 (en) | 2001-03-15 | 2001-03-15 | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
US10/765,477 Abandoned US20040185630A1 (en) | 2001-03-15 | 2004-01-28 | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/808,114 Expired - Lifetime US6734510B2 (en) | 2001-03-15 | 2001-03-15 | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
Country Status (1)
Country | Link |
---|---|
US (2) | US6734510B2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050087777A1 (en) * | 2003-10-23 | 2005-04-28 | Anam Semiconductor Inc. | MOS transistor |
US7670646B2 (en) | 2002-05-02 | 2010-03-02 | Micron Technology, Inc. | Methods for atomic-layer deposition |
US7687409B2 (en) | 2005-03-29 | 2010-03-30 | Micron Technology, Inc. | Atomic layer deposited titanium silicon oxide films |
US8084370B2 (en) | 2006-08-31 | 2011-12-27 | Micron Technology, Inc. | Hafnium tantalum oxynitride dielectric |
US8278225B2 (en) | 2005-01-05 | 2012-10-02 | Micron Technology, Inc. | Hafnium tantalum oxide dielectrics |
US8501563B2 (en) | 2005-07-20 | 2013-08-06 | Micron Technology, Inc. | Devices with nanocrystals and methods of formation |
CN103855006A (en) * | 2012-11-30 | 2014-06-11 | 中国科学院微电子研究所 | Manufacturing method of semiconductor device |
CN103855007A (en) * | 2012-11-30 | 2014-06-11 | 中国科学院微电子研究所 | Manufacturing method of P type MOSFE |
Families Citing this family (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050145959A1 (en) * | 2001-03-15 | 2005-07-07 | Leonard Forbes | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
US6888198B1 (en) * | 2001-06-04 | 2005-05-03 | Advanced Micro Devices, Inc. | Straddled gate FDSOI device |
US6891234B1 (en) * | 2004-01-07 | 2005-05-10 | Acorn Technologies, Inc. | Transistor with workfunction-induced charge layer |
US6927454B2 (en) * | 2003-10-07 | 2005-08-09 | International Business Machines Corporation | Split poly-SiGe/poly-Si alloy gate stack |
US20050101147A1 (en) * | 2003-11-08 | 2005-05-12 | Advanced Micro Devices, Inc. | Method for integrating a high-k gate dielectric in a transistor fabrication process |
US20050259467A1 (en) * | 2004-05-18 | 2005-11-24 | Micron Technology, Inc. | Split gate flash memory cell with ballistic injection |
US7547945B2 (en) | 2004-09-01 | 2009-06-16 | Micron Technology, Inc. | Transistor devices, transistor structures and semiconductor constructions |
US20060063318A1 (en) * | 2004-09-10 | 2006-03-23 | Suman Datta | Reducing ambipolar conduction in carbon nanotube transistors |
US7265425B2 (en) * | 2004-11-15 | 2007-09-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device employing an extension spacer and a method of forming the same |
US7384849B2 (en) | 2005-03-25 | 2008-06-10 | Micron Technology, Inc. | Methods of forming recessed access devices associated with semiconductor constructions |
US7465992B2 (en) * | 2005-04-27 | 2008-12-16 | International Business Machines Corporation | Field effect transistor with mixed-crystal-orientation channel and source/drain regions |
US7510983B2 (en) * | 2005-06-14 | 2009-03-31 | Micron Technology, Inc. | Iridium/zirconium oxide structure |
US7282401B2 (en) | 2005-07-08 | 2007-10-16 | Micron Technology, Inc. | Method and apparatus for a self-aligned recessed access device (RAD) transistor gate |
US7867851B2 (en) | 2005-08-30 | 2011-01-11 | Micron Technology, Inc. | Methods of forming field effect transistors on substrates |
US7339230B2 (en) * | 2006-01-09 | 2008-03-04 | International Business Machines Corporation | Structure and method for making high density mosfet circuits with different height contact lines |
US7700441B2 (en) | 2006-02-02 | 2010-04-20 | Micron Technology, Inc. | Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates |
US7977736B2 (en) * | 2006-02-23 | 2011-07-12 | Samsung Electronics Co., Ltd. | Vertical channel transistors and memory devices including vertical channel transistors |
US7602001B2 (en) * | 2006-07-17 | 2009-10-13 | Micron Technology, Inc. | Capacitorless one transistor DRAM cell, integrated circuitry comprising an array of capacitorless one transistor DRAM cells, and method of forming lines of capacitorless one transistor DRAM cells |
US7772632B2 (en) | 2006-08-21 | 2010-08-10 | Micron Technology, Inc. | Memory arrays and methods of fabricating memory arrays |
US7589995B2 (en) * | 2006-09-07 | 2009-09-15 | Micron Technology, Inc. | One-transistor memory cell with bias gate |
TW200847446A (en) * | 2007-05-16 | 2008-12-01 | Nanya Technology Corp | Two-bit flash memory cell and method for manufacturing the same |
US7642616B2 (en) * | 2007-05-17 | 2010-01-05 | Micron Technology, Inc. | Tunnel and gate oxide comprising nitrogen for use with a semiconductor device and a process for forming the device |
US7923373B2 (en) | 2007-06-04 | 2011-04-12 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
US7767560B2 (en) * | 2007-09-29 | 2010-08-03 | Intel Corporation | Three dimensional strained quantum wells and three dimensional strained surface channels by Ge confinement method |
US7728392B2 (en) * | 2008-01-03 | 2010-06-01 | International Business Machines Corporation | SRAM device structure including same band gap transistors having gate stacks with high-K dielectrics and same work function |
US7943997B2 (en) * | 2008-04-17 | 2011-05-17 | International Business Machines Corporation | Fully-depleted low-body doping field effect transistor (FET) with reverse short channel effects (SCE) induced by self-aligned edge back-gate(s) |
US8604546B1 (en) | 2012-07-09 | 2013-12-10 | International Business Machines Corporation | Reducing gate resistance in nonplanar multi-gate transistor |
DE102014111140B4 (en) * | 2014-08-05 | 2019-08-14 | Infineon Technologies Austria Ag | Semiconductor device with field effect structures with different gate materials and method for the production thereof |
RU2629698C1 (en) * | 2016-05-25 | 2017-08-31 | Федеральное государственное учреждение "Федеральный научный центр Научно-исследовательский институт системных исследований Российской академии наук" (ФГУ ФНЦ НИИСИ РАН) | Single-transistor logical valve and with architecture without overlapping gate-drain/source areas |
CN110943129A (en) * | 2018-09-25 | 2020-03-31 | 长鑫存储技术有限公司 | Semiconductor device and method for manufacturing the same |
CN111009522A (en) * | 2018-10-08 | 2020-04-14 | 无锡华润上华科技有限公司 | Method for manufacturing semiconductor device, and semiconductor device |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5358879A (en) * | 1993-04-30 | 1994-10-25 | Loral Federal Systems Company | Method of making gate overlapped lightly doped drain for buried channel devices |
US5559049A (en) * | 1994-07-25 | 1996-09-24 | Hyundai Electronics Insustries Co., Ltd | Method of manufacturing a semiconductor device |
US5741736A (en) * | 1995-05-04 | 1998-04-21 | Motorola Inc. | Process for forming a transistor with a nonuniformly doped channel |
US6051470A (en) * | 1999-01-15 | 2000-04-18 | Advanced Micro Devices, Inc. | Dual-gate MOSFET with channel potential engineering |
US6169315B1 (en) * | 1995-12-28 | 2001-01-02 | Hyundai Electronics Industries Co., Ltd. | Metal oxide semiconductor field effect transistor (MOSFET) and method for making thereof |
US6259142B1 (en) * | 1998-04-07 | 2001-07-10 | Advanced Micro Devices, Inc. | Multiple split gate semiconductor device and fabrication method |
US6312995B1 (en) * | 1999-03-08 | 2001-11-06 | Advanced Micro Devices, Inc. | MOS transistor with assisted-gates and ultra-shallow “Psuedo” source and drain extensions for ultra-large-scale integration |
US6329248B1 (en) * | 1998-07-09 | 2001-12-11 | Winbond Electronics Corp | Method for making split gate flash memory cells with high coupling efficiency |
US6399451B1 (en) * | 1998-09-16 | 2002-06-04 | Samsung Electronics Co., Ltd. | Semiconductor device having gate spacer containing conductive layer and manufacturing method therefor |
US6420234B1 (en) * | 1999-03-19 | 2002-07-16 | Hyundai Electronics Industries Co., Ltd. | Short channel length transistor and method of fabricating the same |
US6528404B2 (en) * | 2000-01-25 | 2003-03-04 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device and fabrication method thereof |
US6664153B2 (en) * | 2002-02-08 | 2003-12-16 | Chartered Semiconductor Manufacturing Ltd. | Method to fabricate a single gate with dual work-functions |
US6967143B2 (en) * | 2003-04-30 | 2005-11-22 | Freescale Semiconductor, Inc. | Semiconductor fabrication process with asymmetrical conductive spacers |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2740087B2 (en) * | 1992-08-15 | 1998-04-15 | 株式会社東芝 | Method for manufacturing semiconductor integrated circuit device |
US5923999A (en) * | 1996-10-29 | 1999-07-13 | International Business Machines Corporation | Method of controlling dopant diffusion and metal contamination in thin polycide gate conductor of mosfet device |
US5895487A (en) * | 1996-11-13 | 1999-04-20 | International Business Machines Corporation | Integrated processing and L2 DRAM cache |
US5886368A (en) * | 1997-07-29 | 1999-03-23 | Micron Technology, Inc. | Transistor with silicon oxycarbide gate and methods of fabrication and use |
US6274510B1 (en) * | 1998-07-15 | 2001-08-14 | Texas Instruments Incorporated | Lower temperature method for forming high quality silicon-nitrogen dielectrics |
US6097070A (en) * | 1999-02-16 | 2000-08-01 | International Business Machines Corporation | MOSFET structure and process for low gate induced drain leakage (GILD) |
US6281559B1 (en) * | 1999-03-03 | 2001-08-28 | Advanced Micro Devices, Inc. | Gate stack structure for variable threshold voltage |
US6348387B1 (en) * | 2000-07-10 | 2002-02-19 | Advanced Micro Devices, Inc. | Field effect transistor with electrically induced drain and source extensions |
US6563151B1 (en) * | 2000-09-05 | 2003-05-13 | Samsung Electronics Co., Ltd. | Field effect transistors having gate and sub-gate electrodes that utilize different work function materials and methods of forming same |
-
2001
- 2001-03-15 US US09/808,114 patent/US6734510B2/en not_active Expired - Lifetime
-
2004
- 2004-01-28 US US10/765,477 patent/US20040185630A1/en not_active Abandoned
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5358879A (en) * | 1993-04-30 | 1994-10-25 | Loral Federal Systems Company | Method of making gate overlapped lightly doped drain for buried channel devices |
US5559049A (en) * | 1994-07-25 | 1996-09-24 | Hyundai Electronics Insustries Co., Ltd | Method of manufacturing a semiconductor device |
US5741736A (en) * | 1995-05-04 | 1998-04-21 | Motorola Inc. | Process for forming a transistor with a nonuniformly doped channel |
US6169315B1 (en) * | 1995-12-28 | 2001-01-02 | Hyundai Electronics Industries Co., Ltd. | Metal oxide semiconductor field effect transistor (MOSFET) and method for making thereof |
US6259142B1 (en) * | 1998-04-07 | 2001-07-10 | Advanced Micro Devices, Inc. | Multiple split gate semiconductor device and fabrication method |
US6329248B1 (en) * | 1998-07-09 | 2001-12-11 | Winbond Electronics Corp | Method for making split gate flash memory cells with high coupling efficiency |
US6399451B1 (en) * | 1998-09-16 | 2002-06-04 | Samsung Electronics Co., Ltd. | Semiconductor device having gate spacer containing conductive layer and manufacturing method therefor |
US6051470A (en) * | 1999-01-15 | 2000-04-18 | Advanced Micro Devices, Inc. | Dual-gate MOSFET with channel potential engineering |
US6312995B1 (en) * | 1999-03-08 | 2001-11-06 | Advanced Micro Devices, Inc. | MOS transistor with assisted-gates and ultra-shallow “Psuedo” source and drain extensions for ultra-large-scale integration |
US6420234B1 (en) * | 1999-03-19 | 2002-07-16 | Hyundai Electronics Industries Co., Ltd. | Short channel length transistor and method of fabricating the same |
US6528404B2 (en) * | 2000-01-25 | 2003-03-04 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device and fabrication method thereof |
US6664153B2 (en) * | 2002-02-08 | 2003-12-16 | Chartered Semiconductor Manufacturing Ltd. | Method to fabricate a single gate with dual work-functions |
US6967143B2 (en) * | 2003-04-30 | 2005-11-22 | Freescale Semiconductor, Inc. | Semiconductor fabrication process with asymmetrical conductive spacers |
Cited By (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7670646B2 (en) | 2002-05-02 | 2010-03-02 | Micron Technology, Inc. | Methods for atomic-layer deposition |
US7279734B2 (en) * | 2003-10-23 | 2007-10-09 | Dongbu Electronics Co., Ltd. | MOS transistor |
US20050087777A1 (en) * | 2003-10-23 | 2005-04-28 | Anam Semiconductor Inc. | MOS transistor |
US8524618B2 (en) | 2005-01-05 | 2013-09-03 | Micron Technology, Inc. | Hafnium tantalum oxide dielectrics |
US8278225B2 (en) | 2005-01-05 | 2012-10-02 | Micron Technology, Inc. | Hafnium tantalum oxide dielectrics |
US7687409B2 (en) | 2005-03-29 | 2010-03-30 | Micron Technology, Inc. | Atomic layer deposited titanium silicon oxide films |
US8076249B2 (en) | 2005-03-29 | 2011-12-13 | Micron Technology, Inc. | Structures containing titanium silicon oxide |
US8399365B2 (en) | 2005-03-29 | 2013-03-19 | Micron Technology, Inc. | Methods of forming titanium silicon oxide |
US8921914B2 (en) | 2005-07-20 | 2014-12-30 | Micron Technology, Inc. | Devices with nanocrystals and methods of formation |
US8501563B2 (en) | 2005-07-20 | 2013-08-06 | Micron Technology, Inc. | Devices with nanocrystals and methods of formation |
US8466016B2 (en) | 2006-08-31 | 2013-06-18 | Micron Technolgy, Inc. | Hafnium tantalum oxynitride dielectric |
US8759170B2 (en) | 2006-08-31 | 2014-06-24 | Micron Technology, Inc. | Hafnium tantalum oxynitride dielectric |
US8084370B2 (en) | 2006-08-31 | 2011-12-27 | Micron Technology, Inc. | Hafnium tantalum oxynitride dielectric |
CN103855006A (en) * | 2012-11-30 | 2014-06-11 | 中国科学院微电子研究所 | Manufacturing method of semiconductor device |
CN103855007A (en) * | 2012-11-30 | 2014-06-11 | 中国科学院微电子研究所 | Manufacturing method of P type MOSFE |
US9899270B2 (en) | 2012-11-30 | 2018-02-20 | Institute of Microelectronics, Chinese Academy of Sciences | Methods for manufacturing semiconductor devices |
Also Published As
Publication number | Publication date |
---|---|
US6734510B2 (en) | 2004-05-11 |
US20020130378A1 (en) | 2002-09-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6734510B2 (en) | Technique to mitigate short channel effects with vertical gate transistor with different gate materials | |
US20050145959A1 (en) | Technique to mitigate short channel effects with vertical gate transistor with different gate materials | |
US6894357B2 (en) | Gate stack for high performance sub-micron CMOS devices | |
US6879009B2 (en) | Integrated circuit with MOSFETS having bi-layer metal gate electrodes | |
US6607959B2 (en) | Integrated circuit devices having trench isolation structures and methods of fabricating the same | |
US7091113B2 (en) | Methods of forming semiconductor constructions | |
JP2004241755A (en) | Semiconductor device | |
US6713819B1 (en) | SOI MOSFET having amorphized source drain and method of fabrication | |
US7919379B2 (en) | Dielectric spacer removal | |
US6297530B1 (en) | Self aligned channel implantation | |
CN100405612C (en) | Semiconductor device and process for manufacturing the same | |
US6977421B2 (en) | Semiconductor constructions | |
KR100455541B1 (en) | Method and structure for mixed hv/lv cmos using controlled gate depletion | |
US20010002058A1 (en) | Semiconductor apparatus and method of manufacture | |
US20060211197A1 (en) | Mos transistor and method of manufacturing the same | |
US6207482B1 (en) | Integration method for deep sub-micron dual gate transistor design | |
US20090224327A1 (en) | Plane mos and the method for making the same | |
KR20030050995A (en) | Method for fabricating high-integrated transistor | |
US6586296B1 (en) | Method of doping wells, channels, and gates of dual gate CMOS technology with reduced number of masks | |
JP3744694B2 (en) | Semiconductor device manufacturing method for improving transistor characteristics | |
US6300662B1 (en) | Electronic programmable read-only-memory including a charge storage capacitor coupled to the gate electrode | |
US7723777B2 (en) | Semiconductor device and method for making same | |
US5612243A (en) | Polycide local interconnect method and structure | |
US11114486B2 (en) | Implant isolated devices and method for forming the same | |
JP2001274262A (en) | Method of manufacturing substitute for dual gate oxide of mosfet |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |