US20040194920A1 - Apparatus for and method of heat-treating a wafer - Google Patents

Apparatus for and method of heat-treating a wafer Download PDF

Info

Publication number
US20040194920A1
US20040194920A1 US10/822,751 US82275104A US2004194920A1 US 20040194920 A1 US20040194920 A1 US 20040194920A1 US 82275104 A US82275104 A US 82275104A US 2004194920 A1 US2004194920 A1 US 2004194920A1
Authority
US
United States
Prior art keywords
wafer
heat transfer
transfer plate
spacers
heat
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/822,751
Inventor
Choung Hyep Kim
Sung Il Jang
Kyung Seo Park
Ki Hyon Chyun
Hee Sun Chae
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/822,751 priority Critical patent/US20040194920A1/en
Publication of US20040194920A1 publication Critical patent/US20040194920A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/324Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67098Apparatus for thermal treatment
    • H01L21/67109Apparatus for thermal treatment mainly by convection
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S414/00Material or article handling
    • Y10S414/135Associated with semiconductor wafer handling

Definitions

  • differences in temperature within the bake unit are compensated for by regulating the energy levels, at which the respective portions of the photoresist are exposed, to correspond to the temperature distribution characteristic of the bake unit.
  • the portions of the photoresist extending over the regions of the wafer 9 having a high surface temperature within the bake unit are subjected to a relatively low energy level during the exposure process, whereas the portions of the photoresist extending over the regions of the wafer 9 having a lower surface temperature are subjected to a higher energy level. Consequently, less acid, which will serve as a catalyst during the PEB, is produced in the portion of the photoresist exposed to the lower energy level than in the portion exposed to the higher energy level.
  • relatively uniform critical dimensions can be acquired by the wafer 9 .
  • the heat-treating apparatus of the present invention includes a heat transfer plate, a heater, and a plurality of spacers projecting from the upper surface of the heat transfer plate such that a wafer to be heat-treated can be supported by the spacers while facing and being spaced from the heat transfer plate.
  • the spacing between the wafer supported by the spacers and the heat transfer plate and the inclination of the wafer relative to the upper surface of the heat transfer plate can be adjusted by the spacers to produce the desired distribution of surface temperatures.
  • FIG. 1 is a schematic sectional view of a conventional wafer heat-treatment apparatus
  • FIG. 3 is a plan view of the heat transfer plate shown from the perspective of arrow A of FIG. 2;
  • FIGS. 4A and 4B are diagrams illustrating characteristic temperature distributions of first and second heat transfer plates of respective heat-treatment apparatus
  • FIGS. 5A and 5B are diagrams illustrating the surface temperature distributions of wafers heat-treated by using the first and second heat transfer plates having the characteristic temperature distributions shown in FIGS. 4A and 4B, respectively;
  • the housing 10 includes a lower case 11 and an upper case 12 .
  • the upper case is separated upwardly from the lower case, the wafer 9 is placed on the heat transfer plate 20 , and the upper case 12 is closed so as to once again abut the lower case 11 as shown in FIG. 2, thereby forming a space in which the wafer 9 is heat-treated.
  • the heat transfer plate 20 is provided with a plurality of guide pins 25 intended to be disposed around the wafer 9 for preventing the wafer from moving in horizontal directions.
  • a heater 3 for heating the wafer 9 is disposed within the heat transfer plate 20 . Heat generated by the heater 3 is transferred to the wafer 9 via the heat transfer plate 20 , whereby the wafer 9 is heat-treated.
  • the spacers 30 of the present invention allow a plurality of bake units to be used in parallel in, for example, the PEB process without affecting the characteristic temperature distribution of the wafers which have been previously heat-treated in another bake unit.
  • spacers 30 having thicknesses of 0.10 mm were inserted around respective guide pins 25 of the heat transfer plate 20 of the first bake unit such that all of the projections provided by the spacers 30 around the guide pins 25 were 0.10 mm high with respect to the upper surface of the heat transfer plate 20 .
  • a sample wafer 9 was placed on the spacers 30 of the first bake unit. The wafer 9 was heated to within a range of desired temperatures and once the temperature of the wafer 9 had sufficiently stabilized, the surface temperatures of the wafer 9 were measured.
  • the conventional method was tested.
  • the exposure energy produced by an exposure unit of photolithography apparatus was adjusted based on the surface temperature distribution of the wafer treated within the first bake unit.
  • a first wafer exposed by the exposure unit was heat-treated using the first bake unit, and a second wafer also exposed by the exposure unit was heat-treated using the second bake unit.
  • the critical dimensions of the wafer baked using the second bake unit were found to be significantly degraded by the PEB.
  • the height of the spacers 40 can be adjusted independently of one another by a technician, the spacing between different portions of the wafer 9 and the heat transfer plate 20 can be adjusted. Therefore, these bake units can be used in parallel for the same for the same advantage as described with reference to the embodiment of FIG. 2.
  • the present invention has been described as a bake unit provided with a heater 3 in the heat transfer plate 20 for heating the wafer 9 , the present invention can be applied to a structure in which cooling water is circulated in or a cooling source is installed in the heat transfer plate for cooling the wafer.

Abstract

An apparatus for and a method of heat-treating a wafer for use in producing a semiconductor device ensures a desired distribution of surface temperatures across the wafer. Spacers are used to space the wafer above a heat transfer plate. The spacers can be used to adjust the spacing and inclination of the wafer relative to the heat transfer plate by predetermined amounts determined in advance to produce the desired distribution of surface temperatures across the wafer during heat-treatment. With the present invention, wafers can be heat-treated during production using a plurality of bake units disposed in parallel because each of the bake units can be precisely adjusted using the spacers to produce surface temperature distributions similar to a standard surface temperature distribution. Accordingly, the productivity of the semiconductor manufacturing process can be markedly enhanced.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates to an apparatus for and to a method of temperature-conditioning a wafer in the process of manufacturing a semiconductor device. More particularly, the present invention relates to an apparatus for and to a method of controlling the distribution of surface temperatures of the wafer. [0002]
  • 2. Description of the Related Art [0003]
  • The manufacturing process of a semiconductor device includes heat-treating a wafer, or various films such as photoresist films, conductive films, and dielectric films formed on the wafer, at a predetermined temperature so that the structure thereof is stabilized. In particular. Such heat-treating is carried out during photolithography. In photolithography, a photoresist on the wafer is patterned after a predetermined pattern of a reticle, by coating the wafer with photoresist, exposing the coating of photoresist through the reticle, and developing the photoresist to remove the exposed or unexposed portion thereof. For example, when manufacturing a very large scale integrated (VLSI) semiconductor device having a critical dimension (CD) less than 0.3 μm, after the wafer is coated with a chemically amplified photoresist, a heat treatment is carried out in which the wafer is baked at a temperature within the range of 80˜300° C. so that a solvent used to apply the photoresist is evaporated and the photoresist remains on the wafer in the form of a film having a stable structure. Then, a heat treatment referred to as a post exposure bake (referred to as “PEB” hereinafter) is performed, thereby forming H[0004] + in a continuous reaction. In PEB, an acid catalyst is formed by the decomposition of a photoacid generator (PAG). In addition, after the development process, a heat treatment known as a hard bake is performed to dry the wafer and harden the photoresist. In addition to these heat treatments, a heat treatment for heating the wafer to a temperature higher than the melting point of the photoresist may, if necessary, be performed. This heat treatment causes a proper amount of the photoresist on the wafer to flow on the wafer after the development process, so that a desired critical dimension can be realized.
  • An example of a heat-treatment apparatus for heat-treating a wafer as described above is schematically shown in FIG. 1. This heat treatment apparatus, namely a bake unit, comprises a [0005] housing 1, a heat transfer plate 2 disposed in the housing 1, and a heater 3 located within the heat transfer plate 2. When a wafer 9 is to be heat-treated by the bake unit, the wafer 9 is inserted in the housing 1 and is laid on the heat transfer plate 2, and is heated by heat transferred from the heater 3 via the heat transfer plate 2. Horizontal movement of the wafer 9 on the heat transfer plate 2 is limited by a guide means (not shown).
  • The surface of the [0006] heat transfer plate 2 has a characteristic temperature distribution meaning that different temperatures are produced across the surface thereof when the heater 3 is operated. These varying temperatures occur due to minute differences in dimensions of the heat transfer plate 2, structural differences thereof and the configuration and location of the heater 3 within the heat transfer plate. Therefore, the wafer 9 to be heat-treated is subject to the temperature distribution at the surface of the heat transfer plate 2 on which the wafer 9 is laid, whereby the temperatures at different portions of the wafer 9 vary. In addition, the temperatures within the housing 1 are influenced by the direction and velocity of the air flow around the bake unit. Therefore the distribution of surface temperatures of the wafer 9 heat-treated by the bake unit may fluctuate from the desired surface temperature distribution.
  • If a PEB is performed on the [0007] wafer 9 using the bake unit after exposing a chemically amplified photoresist on the wafer 9 to the same energy level over an entire exposure portion of the wafer, the chemical reaction proceeds at different rates at respective portions of the exposed photoresist on the wafer 9 due to the variations in the surface temperature of the wafer 9. Therefore, different quantities of the solubilized polymer are removed during developing, resulting in irregularities in the critical dimensions. That is, because an active reaction proceeds during PEB in a portion of the photoresist located directly over a region of the wafer 9 having a high surface temperature, a large quantity of the solubilized polymer is produced and the critical dimension of that portion widens during development. On the other hand, because the reaction proceeds relatively slowly in that portion of the photoresist extending over a region of the wafer 9 having a relatively low surface temperature, the critical dimension of that portion narrows during development.
  • Taking this into consideration, differences in temperature within the bake unit are compensated for by regulating the energy levels, at which the respective portions of the photoresist are exposed, to correspond to the temperature distribution characteristic of the bake unit. For instance, the portions of the photoresist extending over the regions of the [0008] wafer 9 having a high surface temperature within the bake unit are subjected to a relatively low energy level during the exposure process, whereas the portions of the photoresist extending over the regions of the wafer 9 having a lower surface temperature are subjected to a higher energy level. Consequently, less acid, which will serve as a catalyst during the PEB, is produced in the portion of the photoresist exposed to the lower energy level than in the portion exposed to the higher energy level. Thus, relatively uniform critical dimensions can be acquired by the wafer 9.
  • However, such uniform critical dimensions degrade when the wafer exposed to energy adjusted in consideration of the temperature distribution characteristic of any one bake unit is heat-treated in another bake unit. Therefore, the wafers which are to be heat-treated more than once must be heat-treated sequentially in the same bake unit. [0009]
  • However, as is well known, the PEB process requires a long time whereas the applying, developing, and exposing of the photoresist can be performed in a relatively short time. That is, the PEB process requires the longest time of all the processes involved in photolithography and therefore, the PEB process is considered to pose a limit on the overall productivity associated with photolithography. The problem, per se, of the low productivity of photolithography as caused by the PEB process could be easily resolved by, for example, heat-treating the exposed wafers using a plurality of bake units disposed in parallel. However, if the exposed wafers are not subjected to PEB in the same bake unit used during the exposure process, the above-described problem of non-uniformity in their critical dimensions arises. Accordingly, the delay caused by the PEB process cannot be overcome without giving rise to other significant problems. Thus, the productivity associated with photolithography remains low. [0010]
  • SUMMARY OF THE INVENTION
  • It is therefore an object of the present invention to provide a method of and an apparatus for heat-treating a wafer such that the distribution of surface temperatures of the wafer when heat-treated corresponds to a desired distribution of surface temperatures determined in advance of the heat-treatment. [0011]
  • To achieve this object, the heat-treating apparatus of the present invention includes a heat transfer plate, a heater, and a plurality of spacers projecting from the upper surface of the heat transfer plate such that a wafer to be heat-treated can be supported by the spacers while facing and being spaced from the heat transfer plate. The spacing between the wafer supported by the spacers and the heat transfer plate and the inclination of the wafer relative to the upper surface of the heat transfer plate can be adjusted by the spacers to produce the desired distribution of surface temperatures. [0012]
  • To achieve the object, the method of heat-treating a wafer according to the present invention comprises the steps of setting a wafer in a position above a heat transfer plate, heat-treating the wafer by transferring heat between the heat transfer plate and the wafer disposed thereabove. To set the wafer in position for heat-treatment, the wafer are spaced by and inclined relative to the upper surface of the heat transfer plate by amounts which have been predetermined to produce a desired distribution of surface temperatures across the wafer when the wafer is heat-treated.[0013]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects, features and advantages of the present invention will become more apparent by referring tot he following detailed description of the preferred embodiments thereof made with reference to the attached drawings, of which: [0014]
  • FIG. 1 is a schematic sectional view of a conventional wafer heat-treatment apparatus; [0015]
  • FIG. 2 is a schematic sectional view of an embodiment of a heat-treatment apparatus according to the present invention; [0016]
  • FIG. 3 is a plan view of the heat transfer plate shown from the perspective of arrow A of FIG. 2; [0017]
  • FIGS. 4A and 4B are diagrams illustrating characteristic temperature distributions of first and second heat transfer plates of respective heat-treatment apparatus; [0018]
  • FIGS. 5A and 5B are diagrams illustrating the surface temperature distributions of wafers heat-treated by using the first and second heat transfer plates having the characteristic temperature distributions shown in FIGS. 4A and 4B, respectively; [0019]
  • FIG. 6 is a diagram illustrating the surface temperature distribution of a wafer heat-treated by the second heat transfer plate, having the characteristic temperature distribution shown in FIG. 4B, but after spacers of the heat-treatment apparatus had been adjusted according to the present invention; [0020]
  • FIG. 7 is a schematic sectional view illustrating a heat-treatment apparatus for a wafer according to another embodiment of the present invention; [0021]
  • FIG. 8 is a plan view of the heat transfer plate of FIG. 7 shown from the perspective in the direction indicated by arrow A; [0022]
  • FIG. 9 is a front view illustrating the heat transfer plate portion according to still another embodiment of the present invention; and [0023]
  • FIG. 10 is a schematic bottom view diagram illustrating the heat transfer plate shown in FIG. 9.[0024]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Referring to FIGS. 2 and 3, like the conventional heat treatment apparatus described with reference to FIG. 1, the heat treatment apparatus of the present invention can be used, for example, when a wafer is heat-treated during photolithography. Such a heat treatment apparatus will be referred to hereinafter as a “bake unit” and comprises a [0025] housing 10 and a heat transfer plate 20.
  • The [0026] housing 10 includes a lower case 11 and an upper case 12. When a wafer 9 is to be heat-treated, the upper case is separated upwardly from the lower case, the wafer 9 is placed on the heat transfer plate 20, and the upper case 12 is closed so as to once again abut the lower case 11 as shown in FIG. 2, thereby forming a space in which the wafer 9 is heat-treated. The heat transfer plate 20 is provided with a plurality of guide pins 25 intended to be disposed around the wafer 9 for preventing the wafer from moving in horizontal directions. A heater 3 for heating the wafer 9 is disposed within the heat transfer plate 20. Heat generated by the heater 3 is transferred to the wafer 9 via the heat transfer plate 20, whereby the wafer 9 is heat-treated.
  • On the other hand, as distinguished from the conventional bake unit, the bake unit of the present invention includes [0027] spacers 30. Each spacer 30 is thin and annular and extends around a guide pin 25 as resting on the heat transfer plate 20. The spacers 30 project upwardly from the heat transfer plate 20 so that the spacers 30 will support the wafer 9 as spaced from the heat transfer plate 20. Each spacer 30 is freely withdrawable from the guide pin 25 so that it can be replaced, if necessary, with another spacer having a different thickness when the distance between the wafer 9 and the heat transfer plate 20 or the inclination of the wafer 9 relative to the heat transfer plate 20 must be adjusted. To this end, each spacer 30 is preferably loosely fitted to the corresponding guide pin 25 so that the spacer 25 can be easily withdrawn from the guide pin 25 when being replaced.
  • As with the conventional bake units, the [0028] heat transfer plate 20 has a characteristic temperature distribution when the heater 3 is operated. In addition, the temperatures within the housing 10 of the bake unit vary within the housing 10 according to the environment in which the bake unit is located. Therefore, when the wafer 9 is heat-treated within the bake unit, the wafer 9 acquires a characteristic temperature distribution based on the characteristic temperature distribution of the heat transfer plate 20, and the direction and, velocity of air flow around the bake unit and the like. A wafer 9 sequentially heat-treated in the same bake unit without change would retain its characteristic temperature distribution.
  • Nonetheless, the [0029] spacers 30 of the present invention allow a plurality of bake units to be used in parallel in, for example, the PEB process without affecting the characteristic temperature distribution of the wafers which have been previously heat-treated in another bake unit.
  • A method of using the bake units of the present invention in parallel will be described in detail with reference to a trial method performed by the present inventors with two bake units disposed in parallel in the manufacturing line. For reference, the characteristic temperature distribution of the [0030] heat transfer plate 20 of one of the two bake units (referred to as the “first bake unit” hereinafter) is shown in FIG. 4A, and the characteristic temperature distribution of the heat transfer plate 20 of the other bake unit (referred to as the “second bake unit” hereinafter) is shown in FIG. 4B.
  • First, spacers [0031] 30 having thicknesses of 0.10 mm were inserted around respective guide pins 25 of the heat transfer plate 20 of the first bake unit such that all of the projections provided by the spacers 30 around the guide pins 25 were 0.10 mm high with respect to the upper surface of the heat transfer plate 20. Then, after the heater 3 of the first bake unit was operated and the heat transfer plate 20 reached a desired temperature, i.e. was in a sufficiently stabilized state, a sample wafer 9 was placed on the spacers 30 of the first bake unit. The wafer 9 was heated to within a range of desired temperatures and once the temperature of the wafer 9 had sufficiently stabilized, the surface temperatures of the wafer 9 were measured.
  • Various methods of determining the distribution of surface temperatures of a wafer are known. The present inventors used a method in which a dummy wafer provided with temperature measuring sensors installed at a plurality of portions thereof was used, and the surface temperatures at these locations were measured based on the signals generated by the temperature measuring sensors. [0032]
  • The results of these measurements are shown by the isothermal lines in FIG. 5A. These results show that the surface of the [0033] wafer 9 exhibited a temperature distribution in which the temperatures of the central portion thereof was the highest and those of the peripheral portion were the lowest, and that the left edge portion 91 and the right edge portion 92 had almost,the same temperature distribution. Specifically, the central portion had a temperature of 146.36° C., and the peripheral portion had a temperature of 145.81° C., the temperature difference between the two being 0.55° C., and the mean temperature of the entire surface of the wafer 9 being 146.06° C.
  • Next, [0034] spacers 30 each having a thicknesses of 0.10 mm were used in the second bake unit, such that all of the projections provided by the spacers 30 around the guide pins 25 were also 0.10 mm high with respect to the upper surface of the heat transfer plate 20. Thereafter, a wafer 9 was baked under the same conditions used with respect to the first bake unit, and the surface temperatures of the wafer 9 were measured.
  • The result of these measurements are shown by the isothermal lines in FIG. 5B. These results show that the surface of the [0035] wafer 9 exhibited a temperature distribution in which the temperature of the left edge portion 91 was higher than that of the right edge portion 92 and in which the temperature difference therebetween was relatively large. Specifically, the central portion had the highest temperature of any portion of the surface of the wafer 9, namely 145.81° C., the peripheral portion had the lowest temperature, namely 145.16° C., the temperature difference therebetween was 0.65° C., and the mean temperature of the entire surface of the wafer 9 was 145.49° C.
  • Thereafter, the conventional method was tested. In this case, the exposure energy produced by an exposure unit of photolithography apparatus was adjusted based on the surface temperature distribution of the wafer treated within the first bake unit. Then, a first wafer exposed by the exposure unit was heat-treated using the first bake unit, and a second wafer also exposed by the exposure unit was heat-treated using the second bake unit. The critical dimensions of the wafer baked using the second bake unit were found to be significantly degraded by the PEB. [0036]
  • Next, considering that the left portion of a wafer heat-treated in the second bake unit will be heated to a higher temperature than the right portion thereof, the spacers of the second bake unit were changed. More specifically, spacers were provided so that the spacing between the [0037] left edge portion 91 of the wafer 9 and the heat transfer plate 20 of the second bake unit was 0.11 mm, and the spacing between the right edge portion 92 of the wafer 9 and the heat transfer plate 20 was 0.09, whereby the temperature of the left portion of the wafer 9 would be relatively lower and that of the right portion would be relatively higher than the corresponding portions of the wafer heat-treated in the second bake unit when all of the spacers provided projections of 0.10 mm around the guide pins 25. Thereafter, the wafer 9 was placed on the adjusted spacers, heat-treated, and the surface temperatures of the wafer 9 were measured.
  • The result of these measurements are shown in FIG. 6. In this case, the [0038] wafer 9 had a temperature distribution in which the temperature of the central portion of the wafer 9 was high and that of the peripheral portion was low, and in which the temperature difference between the left edge portion 91 and the right edge portion 92 was markedly reduced compared to the case when the conventional method was performed, i.e., the wafer 9 had a temperature distribution similar to that of the wafer 9 treated in the first bake unit (FIG. 5A). The central portion had the highest temperature (145.86° C.) of any portion of the surface of the wafer 9, the peripheral portion had the lowest temperature (145.30° C.), the temperature difference was 0.56° C., and the mean temperature of the entire surface of the wafer 9 was 145.55° C.
  • In addition, when several of the exposed wafers exposed were heat-treated within the second bake unit and developed, and the critical dimensions thereof were measured, the critical dimensions of the wafers were found to have been degraded to nearly the same extent as those of the wafer heat-treated using the first bake unit. This reveals that the first and second bake units can be used in parallel to enhance the productivity of the manufacturing line. [0039]
  • And, even though the smaller the spacing between the [0040] wafer 9 and the heat transfer plate 20, the quicker the wafer stabilizes at its highest temperature, the distribution of surface temperatures of the wafer 9 nonetheless disadvantageously approaches the characteristic temperature distribution of the heat transfer plate 20. And, even though the distribution of the surface temperature of the wafer 9 becomes more independent of the characteristic temperature distribution of the heat transfer plate 20 as the spacing between the wafer and the heat transfer plate increases, the time required for the temperature of the wafer to stabilize at its highest temperature disadvantageously increases as well. Therefore, the spacing between the wafer 9 and the heat transfer plate 20 should be predetermined only considering the conditions existing at the actual site where the wafer 9 is to be heat-treated. The present inventors found through separate simulations that, for their tests, the most suitable mean spacing between the wafer 9 and the heat transfer plate 20 was 0.10 mm, and the above-described tests were performed based on the results of these simulations.
  • In the method according to the present invention, a desired distribution of surface temperatures of the [0041] wafer 9 can be produced by adjusting the inclination of the wafer 9 and the spacing between the wafer 9 and the heat transfer plate 20, that is, by adjusting the heights of the projections provided by the spacers 39. Therefore, for example, when the distribution of surface temperatures of a wafer produced by the heat treatment performed by any one bake unit is taken as a reference standard, other bake units can be adjusted based on the reference distribution of surface temperatures, so that a plurality of wafers can be simultaneously heat-treated using the plurality of bake units, whereby the wafers will possess uniform characteristics. Thus, the present invention is particularly well-suited to a manufacturing process requiring precise temperature control, such as the PEB process.
  • Although the present invention has been described as comprising annular spacers which allow the spacing between the [0042] wafer 9 and the heat transfer plate 20 to be adjusted, various other means may be employed which enable the heights of projections on which the wafer rests to be adjusted.
  • For instance, FIGS. 7 and 8 show another embodiment of a bake unit according to the present invention. In this bake unit, a [0043] housing 10, a heat transfer plate 20 and a heater 3 are similar to those described with reference to the embodiment of FIG. 2. On the other hand, the bake unit of this embodiment is provided with pin-like spacers 40.
  • The upper end of each spacer [0044] 40 projects from the upper surface of the heat transfer plate 20 so that a wafer 9 inserted in the housing 10 can be spaced from the heat transfer plate 20 as supported by the spacers 40. The spacers 40 can be vertically movable individually with respect to the heat transfer plate 20. Various means can be employed to allow the spacers 40 to be vertically movable with respect to the heat transfer plate 20. In this embodiment, each spacer 40 is provided with screw threads mated to female threads formed in the heat transfer plate 20. Therefore, when a torque is applied to each spacer 40, the spacer 40 will be raised or lowered. Accordingly the height of the spacer 40 can be properly adjusted and selected. The material of the spacers 40 is preferably the same as that of the heat transfer plate 20 to provide for an effective transfer of heat to the wafer.
  • Because the height of the [0045] spacers 40 can be adjusted independently of one another by a technician, the spacing between different portions of the wafer 9 and the heat transfer plate 20 can be adjusted. Therefore, these bake units can be used in parallel for the same for the same advantage as described with reference to the embodiment of FIG. 2.
  • FIGS. 9 and 10 show a heat transfer plate of still another embodiment of a bake unit according to the present invention. [0046]
  • In this embodiment, three [0047] spacers 40 comprising pins similar to the spacers 40 of the embodiment shown in FIG. 7 extend through the heat transfer plate 20. However, in this embodiment, three motors 50 and a power transmission mechanism are coupled tot he spacers 40. The power transmission mechanism transfers the powers of the motors 50 to the corresponding spacers 40, and comprises worm wheels 41 fixed to the spacers 40, respectively, and worms 51 assembled to the output shafts of the motors 50 and engaged with the worm wheels 41.
  • When any one of the [0048] motors 50 operates, the spacer 40 associated with the motor 50 is rotated by the power transferred via the worm 51 assembled to the output shaft of the motor 50 and the worm wheel 41 engaged with the worm wheel 51. Accordingly, the spacer 40 is raised or lowered with respect to the heat transfer plate 20. Because the heights of the spacers 40 with respect to the heat transfer plate 20 can be adjusted independently of one another, a plurality of these bake units can be disposed in parallel for performing the same stage of heat-treatment.
  • Although the present invention has been described with respect to the preferred embodiments thereof, many changes thereto and modifications thereof will become apparent to those of ordinary skill in the art. [0049]
  • For example, the power transmission mechanism of the embodiment of FIGS. 9 and 10 has been described and shown as a [0050] worm 51 fixed to the output shaft of the motor 50, and a worm wheel 41 engaged with the worm 51 and fixed to the spacer 40. However, the present invention is not limited to such a structure and other power transmission mechanisms may be employed. The worm wheel 41 may instead be connected to a spacer 40 via a plurality of reduction gears instead of being directly connected thereto. In addition, as the means for moving the spacers 40 vertically, any one of numerous means, known to those of ordinary skill in the art, of converting the torque of a motor into linear motion, may be employed by the present invention without departing from the spirit thereof.
  • Still further, the [0051] motors 50 may be separately operated by switches manually operated by a technician or, for example, may be automatically operated by a signal generated by a controller based on the difference between the actual surface temperature distribution of a wafer and temperature distribution data input to controller in advance.
  • Furthermore, although the [0052] housing 10 has been described and shown as comprising a lower case 11 and an upper case 12, it should be understood that the housing could be of one piece with a doorway for a wafer formed at one side of the housing.
  • And, although the present invention has been described in connection with photolithography, the present invention can be applied to any semiconductor manufacturing process which involves the heat-treating of a wafer. [0053]
  • In addition, although the present invention has been described as a bake unit provided with a [0054] heater 3 in the heat transfer plate 20 for heating the wafer 9, the present invention can be applied to a structure in which cooling water is circulated in or a cooling source is installed in the heat transfer plate for cooling the wafer.
  • Therefore, all such changes and modifications are seen to be within the true spirit and scope of the present invention as defined by the appended claims. [0055]

Claims (6)

1. An apparatus for temperature-conditioning a wafer, the apparatus comprising:
a heat transfer plate having an upper surface;
a heating or cooling device integrated with said heat transfer plate; and
a plurality of spacers projecting upwardly from the upper surface of said heat transfer plate at different locations thereon spaced from one another such that a wafer to be temperature-conditioned by heat transferred between said heat transfer plate and the wafer can be supported by the spacers while facing and being spaced from said heat transfer plate, said spacers being supported in the apparatus in such a way that the heights of projections provided by the spacers, as taken from the upper surface of said heat transfer plate, can be individually adjusted, whereby the spacing between a wafer, supported by the spacers, and the heat transfer plate and the inclination of the wafer relative to the upper surface of said heat transfer plate can be adjusted.
2. The apparatus for temperature-conditioning a wafer as claimed in claim 1, and further comprising a plurality of guide pins extending from the upper surface of said heat transfer plate at the periphery of the upper surface, and wherein each of said spacers comprises an annular member fitted freely around a respective one of said guide pins, whereby the annular member can be freely withdrawn from the guide pin so as to be replaceable.
3. The apparatus for temperature-conditioning a wafer as claimed in claim 1, wherein each of said spacers is supported in the apparatus so as to be to be vertically movable and fixable in different vertical positions relative to the upper surface of said heat transfer plate.
4. The apparatus for temperature-conditioning a wafer as claimed in claim 3, wherein each of the spacers comprises a pin threaded to the heat transfer plate so that the amount by which the spacer projects from the upper surface of said heat transfer plate can be adjusted by rotating the pin.
5. The apparatus for temperature-conditioning a wafer as claimed in claim 4, and further comprising a plurality of motors each operatively associated with a respective one of said spacers, and a power transmission mechanism coupled between each of said motors and the spacer operatively associated therewith so as to transmit output torque of the motor to the spacer, whereby the motors rotate the spacers to raise and lower the same relative to said heat transfer plate.
6-9 (cancelled).
US10/822,751 1999-06-29 2004-04-13 Apparatus for and method of heat-treating a wafer Abandoned US20040194920A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/822,751 US20040194920A1 (en) 1999-06-29 2004-04-13 Apparatus for and method of heat-treating a wafer

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR1019990025341A KR100319891B1 (en) 1999-06-29 1999-06-29 heat treatment method for wafer
KR99-25341 1999-06-29
US09/605,660 US6746972B1 (en) 1999-06-29 2000-06-28 Apparatus for and method of heat-treating a wafer
US10/822,751 US20040194920A1 (en) 1999-06-29 2004-04-13 Apparatus for and method of heat-treating a wafer

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/605,660 Division US6746972B1 (en) 1999-06-29 2000-06-28 Apparatus for and method of heat-treating a wafer

Publications (1)

Publication Number Publication Date
US20040194920A1 true US20040194920A1 (en) 2004-10-07

Family

ID=19597017

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/605,660 Expired - Fee Related US6746972B1 (en) 1999-06-29 2000-06-28 Apparatus for and method of heat-treating a wafer
US10/822,751 Abandoned US20040194920A1 (en) 1999-06-29 2004-04-13 Apparatus for and method of heat-treating a wafer

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/605,660 Expired - Fee Related US6746972B1 (en) 1999-06-29 2000-06-28 Apparatus for and method of heat-treating a wafer

Country Status (3)

Country Link
US (2) US6746972B1 (en)
JP (2) JP4363754B2 (en)
KR (1) KR100319891B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107166799A (en) * 2017-06-05 2017-09-15 山东荣安电子科技有限公司 cold-hot integrated water tank

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100319891B1 (en) * 1999-06-29 2002-01-10 윤종용 heat treatment method for wafer
US7846851B2 (en) * 2004-01-27 2010-12-07 Micron Technology, Inc. Method and apparatus for a two-step resist soft bake to prevent ILD outgassing during semiconductor processing
TWI281833B (en) 2004-10-28 2007-05-21 Kyocera Corp Heater, wafer heating apparatus and method for manufacturing heater
US20100312129A1 (en) 2005-01-26 2010-12-09 Schecter Stuart O Cardiovascular haptic handle system
US7633601B2 (en) * 2006-03-14 2009-12-15 United Microelectronics Corp. Method and related operation system for immersion lithography
JP5478280B2 (en) * 2010-01-27 2014-04-23 東京エレクトロン株式会社 Substrate heating apparatus, substrate heating method, and substrate processing system
JP5907953B2 (en) * 2010-05-28 2016-04-26 ピレリ・タイヤ・ソチエタ・ペル・アツィオーニ Control method of forming drum management in construction of vehicle wheel tire, and vehicle wheel tire production plant
US8942828B1 (en) 2011-04-13 2015-01-27 Stuart Schecter, LLC Minimally invasive cardiovascular support system with true haptic coupling
US20130274712A1 (en) * 2011-11-02 2013-10-17 Stuart O. Schecter Haptic system for balloon tipped catheter interventions
US10013082B2 (en) 2012-06-05 2018-07-03 Stuart Schecter, LLC Operating system with haptic interface for minimally invasive, hand-held surgical instrument
JP6487244B2 (en) * 2015-03-25 2019-03-20 株式会社Screenホールディングス Heat treatment apparatus and heat treatment method
CN110133969A (en) * 2019-04-26 2019-08-16 厦门通富微电子有限公司 It is a kind of for toasting the roasting plant, baking system and baking method of photoresist

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3472684A (en) * 1965-01-29 1969-10-14 Siemens Ag Method and apparatus for producing epitaxial crystalline layers,particularly semiconductor layers
US3699917A (en) * 1970-10-02 1972-10-24 Cogar Corp Vapor deposition apparatus
US4535228A (en) * 1982-12-28 1985-08-13 Ushio Denki Kabushiki Kaisha Heater assembly and a heat-treatment method of semiconductor wafer using the same
US4724621A (en) * 1986-04-17 1988-02-16 Varian Associates, Inc. Wafer processing chuck using slanted clamping pins
US5421894A (en) * 1994-02-24 1995-06-06 Applied Materials, Inc. Power loss recovery for wafer heater
US5665167A (en) * 1993-02-16 1997-09-09 Tokyo Electron Kabushiki Kaisha Plasma treatment apparatus having a workpiece-side electrode grounding circuit
US5711646A (en) * 1994-10-07 1998-01-27 Tokyo Electron Limited Substrate transfer apparatus
US5778969A (en) * 1994-04-28 1998-07-14 Novellus Systems, Inc. Apparatus for thermal treatment of thin wafers
US5941083A (en) * 1995-01-19 1999-08-24 Tokyo Electron Limited Cooling device and cooling method
US5981913A (en) * 1996-03-22 1999-11-09 Sony Corporation Static electricity chuck and wafer stage
US6062852A (en) * 1997-04-22 2000-05-16 Dainippon Screen Mfg. Co., Ltd. Substrate heat-treating apparatus
US6185839B1 (en) * 1998-05-28 2001-02-13 Applied Materials, Inc. Semiconductor process chamber having improved gas distributor
US6293789B1 (en) * 1998-08-19 2001-09-25 Micron Technology, Inc. Semiconductor processing apparatuses
US6403933B1 (en) * 1996-06-21 2002-06-11 Micron Technology, Inc. Thermal conditioning apparatus
US20020096117A1 (en) * 1997-06-09 2002-07-25 Munehisa Futamura Gas processing apparatus for object to be processed
US6508885B1 (en) * 1997-11-25 2003-01-21 Cvc Products, Inc. Edge sealing structure for substrate in low-pressure processing environment
US6746972B1 (en) * 1999-06-29 2004-06-08 Samsung Electronics Co., Ltd. Apparatus for and method of heat-treating a wafer

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0456146A (en) * 1990-06-21 1992-02-24 Tokyo Electron Ltd Substrate processor
JPH06177141A (en) * 1992-12-08 1994-06-24 Toshiba Corp Heat treatment furnace
JPH06181173A (en) * 1992-12-11 1994-06-28 Nec Corp Heating system
JPH08236533A (en) * 1995-02-24 1996-09-13 Toshiba Corp Wafer heating/cooling device
JPH0982785A (en) * 1995-09-18 1997-03-28 Nec Corp Semiconductor wafer temperature controller
JPH1050716A (en) * 1996-07-30 1998-02-20 Dainippon Screen Mfg Co Ltd Single wafer type substrate heat treating apparatus
JPH11272342A (en) * 1998-03-24 1999-10-08 Dainippon Screen Mfg Co Ltd Device and method for heat treatment of substrate

Patent Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3472684A (en) * 1965-01-29 1969-10-14 Siemens Ag Method and apparatus for producing epitaxial crystalline layers,particularly semiconductor layers
US3699917A (en) * 1970-10-02 1972-10-24 Cogar Corp Vapor deposition apparatus
US4535228A (en) * 1982-12-28 1985-08-13 Ushio Denki Kabushiki Kaisha Heater assembly and a heat-treatment method of semiconductor wafer using the same
US4724621A (en) * 1986-04-17 1988-02-16 Varian Associates, Inc. Wafer processing chuck using slanted clamping pins
US5665167A (en) * 1993-02-16 1997-09-09 Tokyo Electron Kabushiki Kaisha Plasma treatment apparatus having a workpiece-side electrode grounding circuit
US5421894A (en) * 1994-02-24 1995-06-06 Applied Materials, Inc. Power loss recovery for wafer heater
US5778969A (en) * 1994-04-28 1998-07-14 Novellus Systems, Inc. Apparatus for thermal treatment of thin wafers
US5711646A (en) * 1994-10-07 1998-01-27 Tokyo Electron Limited Substrate transfer apparatus
US5941083A (en) * 1995-01-19 1999-08-24 Tokyo Electron Limited Cooling device and cooling method
US5981913A (en) * 1996-03-22 1999-11-09 Sony Corporation Static electricity chuck and wafer stage
US6403933B1 (en) * 1996-06-21 2002-06-11 Micron Technology, Inc. Thermal conditioning apparatus
US6062852A (en) * 1997-04-22 2000-05-16 Dainippon Screen Mfg. Co., Ltd. Substrate heat-treating apparatus
US20020096117A1 (en) * 1997-06-09 2002-07-25 Munehisa Futamura Gas processing apparatus for object to be processed
US6508885B1 (en) * 1997-11-25 2003-01-21 Cvc Products, Inc. Edge sealing structure for substrate in low-pressure processing environment
US6185839B1 (en) * 1998-05-28 2001-02-13 Applied Materials, Inc. Semiconductor process chamber having improved gas distributor
US6449871B1 (en) * 1998-05-28 2002-09-17 Applied Materials Inc. Semiconductor process chamber having improved gas distributor
US6293789B1 (en) * 1998-08-19 2001-09-25 Micron Technology, Inc. Semiconductor processing apparatuses
US6746972B1 (en) * 1999-06-29 2004-06-08 Samsung Electronics Co., Ltd. Apparatus for and method of heat-treating a wafer

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107166799A (en) * 2017-06-05 2017-09-15 山东荣安电子科技有限公司 cold-hot integrated water tank

Also Published As

Publication number Publication date
KR20010004643A (en) 2001-01-15
US6746972B1 (en) 2004-06-08
JP2001068407A (en) 2001-03-16
JP4363754B2 (en) 2009-11-11
JP2009239311A (en) 2009-10-15
KR100319891B1 (en) 2002-01-10

Similar Documents

Publication Publication Date Title
US6746972B1 (en) Apparatus for and method of heat-treating a wafer
US5817156A (en) Substrate heat treatment table apparatus
US6644965B2 (en) Substrate processing apparatus and substrate processing method
US7101816B2 (en) Methods for adaptive real time control of a thermal processing system
JP5610664B2 (en) Method for in-line monitoring and control of heat treatment of resist-coated wafers
US20060241891A1 (en) Wafer curvature estimation, monitoring, and compensation
US20080257495A1 (en) Temperature setting method for thermal processing plate, temperature setting apparatus for thermal processing plate, and computer-readable storage medium
JP5610665B2 (en) Real-time dynamic CD control method
US7334202B1 (en) Optimizing critical dimension uniformity utilizing a resist bake plate simulator
KR101072282B1 (en) Substrate-processing apparatus, substrate-processing method, substrate-processing program, and computer-readable recording medium recorded with such program
KR101074441B1 (en) Substrate-processing apparatus and substrate-processing method
US8253077B2 (en) Substrate processing method, computer-readable storage medium and substrate processing system
US7425689B2 (en) Inline physical shape profiling for predictive temperature correction during baking of wafers in a semiconductor photolithography process
KR101072330B1 (en) Substrate-processing apparatus, substrate-processing method, and computer-readable recording medium recorded with substrate-processing program
US7420650B2 (en) Method of setting processing condition in photolithography process, apparatus for setting processing condition in photolithography process, program, and computer readable recording medium
JP2008034685A (en) Method and apparatus of heat treatment
US8178820B2 (en) Method and heat treatment apparatus for uniformly heating a substrate during a bake process
CN110361940B (en) Method for optimizing temperature of hot plate of gluing developing machine on line
JP2008112980A (en) Device and method of heating semiconductor wafer with improved temperature uniformity
US8135487B2 (en) Temperature setting method and apparatus for a thermal processing plate
JPH06181173A (en) Heating system
KR100300679B1 (en) Wafer high and low regulator of wafer manufaturing bake
KR20000075415A (en) Bake oven system for heating uniformly semiconductor wafer
JPS6189632A (en) Formation of resist pattern
KR20060023220A (en) Baker for manufacturing semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION