|Número de publicación||US20050046034 A1|
|Tipo de publicación||Solicitud|
|Número de solicitud||US 10/654,038|
|Fecha de publicación||3 Mar 2005|
|Fecha de presentación||3 Sep 2003|
|Fecha de prioridad||3 Sep 2003|
|También publicado como||US7560305, US8592964, US20060063302, US20060289990, US20140077393|
|Número de publicación||10654038, 654038, US 2005/0046034 A1, US 2005/046034 A1, US 20050046034 A1, US 20050046034A1, US 2005046034 A1, US 2005046034A1, US-A1-20050046034, US-A1-2005046034, US2005/0046034A1, US2005/046034A1, US20050046034 A1, US20050046034A1, US2005046034 A1, US2005046034A1|
|Cesionario original||Micron Technology, Inc.|
|Exportar cita||BiBTeX, EndNote, RefMan|
|Citas de patentes (32), Citada por (41), Clasificaciones (15), Eventos legales (1)|
|Enlaces externos: USPTO, Cesión de USPTO, Espacenet|
This invention relates to semiconductor chips and chip assemblies. Specifically this invention relates to multi-chip structures and methods of forming multi-chip structures.
An ever present goal in the semiconductor industry has been to decrease the size of devices, and to increase the performance of devices. However, both of these goals present large technical hurdles as the two goals are often in conflict with each other.
As the minimum feature size achievable in semiconductor manufacturing decreases, the capacitive coupling between adjacent metal lines becomes a significant impediment to achieving higher performance. Further, as the minimum feature size decreases the number of devices potentially achievable in a given area increases, as a second power function. The number of wiring connections is increasing at least as rapidly. In order to accommodate the increased wiring, the chip designer would like to shrink the space between adjacent lines to the minimum achievable dimension. This has the unfortunate effect of increasing the capacitive load.
One way to accommodate the increased wiring and reduce capacitive load is to substitute lower dielectric constant materials for the insulating material. A common insulating material to date is SiO2, which has a dielectric constant of around 4, is now used in most very large scale integrated circuit (VLSI) chips. Another way to accommodate the increased wiring and reduce capacitive load is to shorten the distance between devices by more dense packaging.
What is needed is a device design and method that improves the performance and reduces the size of a multi-chip assembly. Specifically, devices and methods are needed that utilize improved insulating materials. Further, devices and methods are needed that utilize improved dense packaging configurations.
The above mentioned problems such as the need for increased wiring connections, the need for decreased capacitive coupling, and the need for more dense packaging are addressed by the present invention and will be understood by reading and studying the following specification.
A multi-chip assembly is shown. In one embodiment, the multi-chip assembly includes a number of chips. At least one memory chip and at least one logic chip are included in the number of chips. The multi-chip assembly also includes a number of chip edge connection structures used to couple selected chips in the number of chips. The multi-chip assembly also includes a number of through chip connection structures used to couple selected chips in the number of chips.
An information handling system is also shown. In one embodiment, the information handling system includes a display and an input controller. The information handling system also includes a multi-chip assembly. In one embodiment, the multi-chip assembly includes a number of chips. At least one memory chip and at least one logic chip are included in the number of chips. The multi-chip assembly also includes a number of chip edge connection structures used to couple selected chips in the assembly of chips. The multi-chip assembly also includes a number of through chip connection structures used to couple selected chips in the assembly of chips. The information handling system also includes a bus connecting the display, the input controller, and the multi-chip assembly.
A method of forming a multi-chip assembly is also shown. The method includes forming a number of chip edge connection structures in selected chips of a assembly of chips. The method also includes forming a number of through chip connection structures in selected chips of the number of chips. The method further includes interconnecting portions of the assembly of chips using the chip edge connection structures and the through chip connection structures, wherein at least one logic chip and at least one memory chip are included in the assembly of chips.
Other embodiments include, but are not limited to operations such as thinning of the chips used to form the multi-chip assembly, and including foamed polymers as insulating layers between chips in the multi-chip assembly.
These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description which follows, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.
In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. In the drawings, like numerals describe substantially similar components throughout the several views. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention.
The terms wafer and substrate used in the following description include any structure having an exposed surface with which to form the integrated circuit (IC) structure of the invention. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers, such as silicon-on-insulator (SOI), etc. that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to include semiconductors, and the term insulator or dielectric is defined to include any material that is less electrically conductive than the materials referred to as conductors.
The term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term “vertical” refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
An example of an information handling system such as a personal computer is included to show an example of a high level device application for the present invention.
In this example, information handling system 1 comprises a data processing system that includes a system bus 2 to couple the various components of the system. System bus 2 provides communications links among the various components of the information handling system 1 and can be implemented as a single bus, as a combination of busses, or in any other suitable manner.
Multi-chip assembly 4 is coupled to the system bus 2. Multi-chip assembly 4 can include any circuit or combination of circuits. In one embodiment, multi-chip assembly 4 includes a processor 6 which can be of any type. As used herein, “processor” means any type of computational circuit, such as but not limited to a microprocessor, a microcontroller, a graphics processor, a digital signal processor (DSP), or any other type of processor or processing circuit.
In one embodiment, a memory chip 7 is included in the multi-chip assembly 4. Those skilled in the art will recognize that a wide variety of memory chips may be used in the multi-chip assembly 4. Acceptable types of memory chips include, but are not limited to Dynamic Random Access Memory (DRAMs) such as, SDRAMs, SLDRAMs, RDRAMs and other DRAMs. Static Random Access Memory (SRAMs), including VRAMs and EEPROMs, may also be used in the implementation of the present invention.
In one embodiment, additional logic chips 8 other than processor chips are included in the multi-chip assembly 4. An example of a logic chip 8 other than a processor includes an analog to digital converter. Other circuits on logic chips 8 such as custom circuits, an application-specific integrated circuit (ASIC), etc. are also included in one embodiment of the invention.
Information handling system 1 can also include an external memory 11, which in turn can include one or more memory elements suitable to the particular application, such as one or more hard drives 12, and/or one or more drives that handle removable media 13 such as floppy diskettes, compact disks (CDs), digital video disks (DVDs), and the like.
Information handling system 1 can also include a display device 9 such as a monitor, additional peripheral components 10, such as speakers, etc. and a keyboard and/or controller 14, which can include a mouse, trackball, game controller, voice-recognition device, or any other device that permits a system user to input information into and receive information from the information handling system 1.
A number of devices 220 are shown in schematic form, located on or within the substrate 210. One common device 220 includes a transistor, however the invention is not so limited. In one embodiment, devices 220 further include devices such as diodes, capacitors, etc. A number of through chip connection structures 230 is also shown. In one embodiment, the through chip connection structures 230 are formed using a preferential etching process such as anodic etching to create a through chip channel with a high aspect ratio. In one embodiment, the channels are insulated by oxidation and later filled with a conductor such as a metal fill material to conduct signals through the chip 200. In one embodiment, the metal fill material includes aluminum metal.
In one example of anodic etching, a bottom surface of the substrate 210 is coupled to voltage source by a positive electrode. Further, a negative electrode is coupled to a voltage source and is placed in a bath of 6% aqueous solution of hydrofluoric acid (HF) on a surface of the substrate 210.
In operation, the anodic etch etches high aspect ratio holes through substrate 210 at the location of etch pits. The voltage source is turned on and provides a voltage across positive and negative electrodes. Etching current flows from the surface to the positive electrode. This current forms the high aspect ratio holes through the substrate 210. An anodic etching process is described in V. Lehmann, The Physics of Macropore Formation in Low Doped n-Type Silicon, J. Electrochem. Soc., Vol. 140, No. 10, pp. 2836-2843, October 1993, which is incorporated herein by reference.
In one embodiment, at least one through chip connection structure 230 includes a coaxial conductor 232. In one embodiment, using methods such as anodic etching, the connection structures 230 and/or coaxial conductors 232 have an aspect ratio in the range of approximately 100 to 200. Conventionally, a semiconductor wafer used to form an integrated circuit has a thickness in the range of approximately 500 to 1000 microns. Thus, the through chip connection structures 230 and coaxial conductors 232 can be fabricated with a width that is in the range from approximately 2.5 microns up to as much as approximately 10 microns. Even smaller through chip connections can be made in chips which are to be produced from wafers which are to be thinned after completion of the semiconductor processing. In this case, the small holes are processed, including the appropriate filling, to a depth which equals the thickness of the wafer after thinning. The wafers are thinned and connections are then made to the exposed through connections.
Coaxial conductors 232 include a center conductor 238 that is surrounded by insulator, e.g., oxide, 236. Further, outer conductor 234 surrounds insulator 236. Coaxial conductor 232 is shown in cross section in
In one embodiment, at least one through chip connection structure 230 includes an optical waveguide. One embodiment of an optical waveguide includes a reflective layer that is formed on inner surface of high aspect ratio holes. In one embodiment, the reflective layer includes a metallic mirror that is deposited with a self-limiting deposition process. This produces a reflective surface for an optical waveguide that is substantially uniform. In one embodiment, the optical waveguide has a center void that is essentially filled with air.
A two-step, selective process is used in one embodiment to deposit tungsten as a portion of the reflective layer. This is a low-pressure chemical vapor deposition (LPCVD) process. In this process, atoms in the substrate 210, e.g., silicon, are replaced by tungsten atoms in a reaction gas of WF6. This is referred to as a “silicon reduction process.” The limiting thickness of this process is approximately 5 to 10 nanometers. This thickness may not be sufficient for a reflective layer. Thus, a second reduction process can be used to complete the deposition of tungsten. This second reduction step uses silane or polysilane and is thus referred to as a “silane reduction.” The silane reduction process also uses WF6. In one embodiment, when tungsten is used for the reflective layer, a thin film of a material with a higher reflectivity is deposited on the tungsten material. For example, an aluminum film can be deposited at low temperature, e.g., in the range from 180° to 250° Celsius.
In one embodiment, several varieties of through chip connection structures 230, such as examples decribed above, are used on a single chip, or within a multi-chip assembly. In one embodiment, one type of through chip connection structure 230 is selected and used throughout each single chip 200, or a multi-chip assembly.
Other suitable polymeric materials include, for example, parylene, polynorbornenes and fluorinated polymers. Parylene-N has a melting point of 420° C., a tensile modulus of 2.4 GPa, and a yield strength of 42 MPa. One class of polynorbornene includes Avatrel™ polymer available from BF Goodrich, Cleveland, Ohio, USA. In one embodiment, silane is added to polynorbornenes to further lower the dielectric constant.
In addition to polymeric matrix materials, aerogels, such as silica aerogel, may be utilized to provide porous insulating material of the various embodiments. Aerogels are generally a gel material that forms a porous matrix when liquid or solvent in the gel is replaced by air or another gaseous component. Aerogels generally experience only minimal volumetric change upon such curing.
For embodiments that include a polymeric second insulator layer 270, the polymeric material is generally cured, or crosslinked, following formation. For one embodiment, curing can include an optional low temperature bake to drive off most of the solvents that may be present in the polymer prior to crosslinking. Other conventional polymers can be cured by exposing them to visible or ultraviolet light. Still other conventional polymers can be cured by adding curing (e.g., crosslinking) agents to the polymer.
In one embodiment, selected through chip connection structures 230 are isolated from lateral connection structures 260, and only transmit signals through the chip 200. In one embodiment, selected through chip connection structures 230 are coupled to selected lateral connection structures 260 to communicate signals both through the chip 200 and laterally across the chip 200. One of ordinary skill in the art, having the benefit of the present disclosure will appreciate that a number of interconnection designs and combinations incorporating both through chip connection structures 230 and lateral connection structures 260 are possible depending on a given integrated circuit design and multi-chip assembly design.
In one embodiment, the second insulator layer 270 includes cells of gaseous components. In one embodiment, an average cell size is less than 0.1 microns. In one embodiment, as shown in
In one embodiment, the foaming process is performed after the chip is thinned, as described above, although the invention is not so limited. The cells function to further reduce the dielectric constant. An increase in thickness of the second insulator layer 270 also reduces unwanted capacitive effects. Depending on the process used to foam the polymer in the second insulator layer 270, the cells may include air, or other gasses such as carbon dioxide.
In one embodiment, a supercritical fluid is utilized to convert at least a portion of the polymeric material, into a foamed polymeric material. Such use of supercritical fluids facilitates formation of sub-micron cells in the foamed polymeric material. A gas is determined to be in a supercritical state (and is referred to as a supercritical fluid) when it is subjected to a combination of pressure and temperature above its critical point, such that its density approaches that of a liquid (i.e., the liquid and gas states are indistinguishable). A wide variety of compounds and elements can be converted to the supercritical state in order to be used to form the second insulator layer 270.
Suitable supercritical fluids include, but are not limited to: ammonia (NH3), an amine (NR3), an alcohol (ROH), water (H2O), carbon dioxide (CO2), nitrous oxide (N2O), a noble gas (e.g., He, Ne, Ar), a hydrogen halide (e.g., hydrofluoric acid (HF), hydrochloric acid (HCl), hydrobromic acid (HBr)), boron trichloride (BCl3), chlorine (Cl2), fluorine (F2), oxygen (O2) nitrogen (N2), a hydrocarbon (e.g., dimethyl carbonate (CO(OCH3)2), methane (CH4), ethane (C2H6), propane (C3H8), ethylene (C2H4), etc.), a fluorocarbon (e.g., CF4, C2F4, CH3F, etc.), hexafluoroacetylacetone (C5H2F6O2), and combinations thereof.
Although these and other fluids may be used, it is preferable to have a fluid with a low critical pressure, preferably below about 100 atmospheres, and a low critical temperature of at or near room temperature. Further, it is preferred that the fluids be nontoxic and nonflammable. Likewise, the fluids should not degrade the properties of the polymeric material. For one embodiment, supercritical fluid C0 2 is utilized, due to the relatively inert nature of C0 2 with respect to most polymeric materials as well as other materials utilized in integrated circuit fabrication.
A selected polymer in one embodiment of a second insulator layer 270 is exposed to the supercritical fluid for a sufficient time period to foam at least a portion of the polymeric material. In one embodiment, the chip 200 is placed in a processing chamber, and the temperature and pressure of the processing chamber are elevated above the temperature and pressure needed for creating and maintaining the particular supercritical fluid. After the second insulator layer 270 is exposed to the supercritical fluid for a sufficient period of time to saturate the polymeric material with supercritical fluid, the flow of supercritical fluid is stopped and the processing chamber is depressurized. Upon depressurization, the foaming of the polymeric material occurs as the supercritical state of the fluid is no longer maintained, and cells are formed in the polymeric material.
One of ordinary skill in the art, having the benefit of the present disclosure will recognize that other foaming techniques may be used in place of or in combination with that described herein in accordance with the present invention. For example, foams may also be formed by use of block co-polymers.
In one embodiment, polymer materials such as embodiments of the second insulator layer 270, include hydrophilic polymers. The use of a hydrophilic polymer is advantageous because moisture is attracted away from metal or semiconductor devices in the chip 200 where water could cause corrosion damage. In one embodiment, in contrast to choosing a hydrophilic polymer, a hydrophilic treatment is added to whatever polymer or insulator layer is selected. In one embodiment, the hydrophilic treatment includes introduction of methane radicals to a surface of the insulator layer. In one embodiment, the methane radicals are created using a high frequency electric field. By utilizing an additional treatment process, the insulator layer can be selected based on other material properties such as dielectric constant, and the additional desirable property of a hydrophilic nature can be added to the chosen material.
In one embodiment, selected chip connection structures, including through chip connection structures 230 and lateral connection structure 260 are coupled to terminal metals to facilitate later connection to other chips. In one embodiment, terminal metals include ZrNiCuAu pads and solder applied to aluminum contact metal.
A number of chip edge connections 320 are illustrated. In one embodiment, the chip edge connections 320 are formed by removing material from the edges of chips 310 to expose lateral connection structures as described in embodiments above. In one embodiment, removing material includes etching back the edges of the chips 310. A number of chip edge interconnects 330 are also shown coupling selected chip edge connections 320. In one embodiment, the chip edge interconnects 330 include metal trace lines.
In one embodiment, the number of chips 310 include both memory chips such as DRAM, SRAM, or flash chips. In one embodiment, the number of chips 310 also includes at least one logic chip. As discussed above, logic chips include processor chips, or other specialized logic chips such as analog to digital converter chips. In one embodiment, a processor chip is included as a logic chip, and is located on an external surface of the multi-chip assembly 300. Location on an external surface is advantageous because cooling is enhanced on external surfaces of the multi-chip assembly 300. Logic chips such as processor chips tend to generate large amounts of heat compared to memory chips, therefore location of logic chips on external surfaces is desired. In some embodiments, multiple logic or processor chips are included, and external surfaces may not be available for all logic chips. In embodiments such as these, logic chips may be located internal to the multi-chip assembly 300.
Although not visible in
Further, the distance of a connection between selected regions from one chip to another is significantly reduced using embodiments described above. In many instances, a connection pathway directly through the middle of a chip using a through chip connection is significantly shorter than connecting out to an edge of one chip, then back into another chip from that chip edge. Shorter connection pathways lead to increased speed and performance of multi-chip assemblies 300.
Similar to embodiments discussed above, in one embodiment at least one logic chip, such as a processor, is included in the number of chips 410. In
Also illustrated in
Using devices and methods as described above, a multi-chip assembly is provided that uses both lateral connection structures and through chip connection structures. One advantage of this design includes an increased number of possible connections. Another advantage of this design includes shorter distances for interconnection pathways, which improves device performance and speed. Numerous other advantages are provided by embodiments described above, including but not limited to: decreased capacitive coupling from improved isolation structures and materials; decreased corrosion probability due to hydrophilic materials; improved cooling due to locations of logic chips; reduced assembly size due to thinning of chips; etc.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement which is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the present invention. It is to be understood that the above description is intended to be illustrative, and not restrictive. Combinations of the above embodiments, and other embodiments will be apparent to those of skill in the art upon reviewing the above description. The scope of the invention includes any other applications in which the above structures and fabrication methods are used. The scope of the invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
|Patente citada||Fecha de presentación||Fecha de publicación||Solicitante||Título|
|US4525921 *||25 Jul 1983||2 Jul 1985||Irvine Sensors Corporation||High-density electronic processing package-structure and fabrication|
|US4617160 *||23 Nov 1984||14 Oct 1986||Irvine Sensors Corporation||Method for fabricating modules comprising uniformly stacked, aligned circuit-carrying layers|
|US4706166 *||25 Abr 1986||10 Nov 1987||Irvine Sensors Corporation||High-density electronic modules--process and product|
|US4868712 *||27 Oct 1987||19 Sep 1989||Woodman John K||Three dimensional integrated circuit package|
|US5158966 *||22 Feb 1991||27 Oct 1992||The University Of Colorado Foundation, Inc.||Method of treating type i diabetes|
|US5202754 *||13 Sep 1991||13 Abr 1993||International Business Machines Corporation||Three-dimensional multichip packages and methods of fabrication|
|US5270261 *||23 Oct 1992||14 Dic 1993||International Business Machines Corporation||Three dimensional multichip package methods of fabrication|
|US5334356 *||24 Ago 1992||2 Ago 1994||Massachusetts Institute Of Technology||Supermicrocellular foamed materials|
|US5347428 *||3 Dic 1992||13 Sep 1994||Irvine Sensors Corporation||Module comprising IC memory stack dedicated to and structurally combined with an IC microprocessor chip|
|US5478781 *||27 Oct 1994||26 Dic 1995||International Business Machines Corporation||Polyimide-insulated cube package of stacked semiconductor device chips|
|US5506753 *||26 Sep 1994||9 Abr 1996||International Business Machines Corporation||Method and apparatus for a stress relieved electronic module|
|US5581498 *||20 Oct 1994||3 Dic 1996||Irvine Sensors Corporation||Stack of IC chips in lieu of single IC chip|
|US5620742 *||15 Mar 1995||15 Abr 1997||Mcneil-Ppc, Inc.||Method for making absorbent articles having printed polymer coatings|
|US5658451 *||28 Nov 1995||19 Ago 1997||Avl Medical Instruments Ag||Method for calibration of a pH measuring element|
|US5807791 *||2 Ene 1997||15 Sep 1998||International Business Machines Corporation||Methods for fabricating multichip semiconductor structures with consolidated circuitry and programmable ESD protection for input/output nodes|
|US5903045 *||30 Abr 1996||11 May 1999||International Business Machines Corporation||Self-aligned connector for stacked chip module|
|US6077792 *||14 Jul 1997||20 Jun 2000||Micron Technology, Inc.||Method of forming foamed polymeric material for an integrated circuit|
|US6090636 *||26 Feb 1998||18 Jul 2000||Micron Technology, Inc.||Integrated circuits using optical waveguide interconnects formed through a semiconductor wafer and methods for forming same|
|US6122187 *||23 Nov 1998||19 Sep 2000||Micron Technology, Inc.||Stacked integrated circuits|
|US6136689 *||14 Ago 1998||24 Oct 2000||Micron Technology, Inc.||Method of forming a micro solder ball for use in C4 bonding process|
|US6143616 *||22 Ago 1997||7 Nov 2000||Micron Technology, Inc.||Methods of forming coaxial integrated circuitry interconnect lines|
|US6150188 *||26 Feb 1998||21 Nov 2000||Micron Technology Inc.||Integrated circuits using optical fiber interconnects formed through a semiconductor wafer and methods for forming same|
|US6198168 *||20 Ene 1998||6 Mar 2001||Micron Technologies, Inc.||Integrated circuits using high aspect ratio vias through a semiconductor wafer and method for forming same|
|US6313531 *||17 Jul 1998||6 Nov 2001||Micron Technology, Inc.||Coaxial integrated circuitry interconnect lines, and integrated circuitry|
|US6383924 *||13 Dic 2000||7 May 2002||Micron Technology, Inc.||Method of forming buried conductor patterns by surface transformation of empty spaces in solid state materials|
|US6521512 *||4 Oct 2001||18 Feb 2003||Infineon Technologies Ag||Method for fabricating a thin, free-standing semiconductor device layer and for making a three-dimensionally integrated circuit|
|US6526191 *||21 Ago 2000||25 Feb 2003||Micron Technology, Inc.||Integrated circuits using optical fiber interconnects formed through a semiconductor wafer and methods for forming same|
|US6535320 *||15 Sep 2000||18 Mar 2003||The United States Of America As Represented By The Secretary Of The Navy||Traveling wave, linearized reflection modulator|
|US6633081 *||29 May 2002||14 Oct 2003||Matsushita Electric Industrial Co., Ltd.||Semiconductor device on a packaging substrate|
|US6781241 *||17 Oct 2002||24 Ago 2004||Fujitsu Limited||Semiconductor device and manufacturing method thereof|
|US20020117742 *||22 Ene 2002||29 Ago 2002||Hitachi, Ltd.||Semiconductor device|
|US20030230792 *||16 Jul 2002||18 Dic 2003||Siliconware Precision Industries Co., Ltd.||Flip-chip semiconductor package with lead frame as chip carrier and fabrication method thereof|
|Patente citante||Fecha de presentación||Fecha de publicación||Solicitante||Título|
|US7157372 *||10 Ene 2006||2 Ene 2007||Cubic Wafer Inc.||Coaxial through chip connection|
|US7215032||10 Ene 2006||8 May 2007||Cubic Wafer, Inc.||Triaxial through-chip connection|
|US7659202||30 Mar 2007||9 Feb 2010||John Trezza||Triaxial through-chip connection|
|US7670874||16 Feb 2007||2 Mar 2010||John Trezza||Plated pillar package formation|
|US7687397||5 Abr 2007||30 Mar 2010||John Trezza||Front-end processed wafer having through-chip connections|
|US7687400||19 Mar 2007||30 Mar 2010||John Trezza||Side stacking apparatus and method|
|US7748116||5 Abr 2007||6 Jul 2010||John Trezza||Mobile binding in an electronic connection|
|US7767493||10 Ene 2006||3 Ago 2010||John Trezza||Post & penetration interconnection|
|US7781886||10 Ene 2006||24 Ago 2010||John Trezza||Electronic chip contact structure|
|US7785931||12 Jun 2009||31 Ago 2010||John Trezza||Chip-based thermo-stack|
|US7785987||30 Ene 2009||31 Ago 2010||John Trezza||Isolating chip-to-chip contact|
|US7786592||10 Ene 2006||31 Ago 2010||John Trezza||Chip capacitive coupling|
|US7808111||6 Nov 2006||5 Oct 2010||John Trezza||Processed wafer via|
|US7838997||10 Ene 2006||23 Nov 2010||John Trezza||Remote chip attachment|
|US7847412||6 Jun 2006||7 Dic 2010||John Trezza||Isolating chip-to-chip contact|
|US7850060||5 Abr 2007||14 Dic 2010||John Trezza||Heat cycle-able connection|
|US7851348||10 Ene 2006||14 Dic 2010||Abhay Misra||Routingless chip architecture|
|US7871927||15 Oct 2007||18 Ene 2011||Cufer Asset Ltd. L.L.C.||Wafer via formation|
|US7884483||10 Ene 2006||8 Feb 2011||Cufer Asset Ltd. L.L.C.||Chip connector|
|US7892973 *||26 Oct 2009||22 Feb 2011||Renesas Electronics Corporation||Method for manufacturing a semiconductor device|
|US7919870||6 Nov 2006||5 Abr 2011||Cufer Asset Ltd. L.L.C.||Coaxial through chip connection|
|US7932584||16 Feb 2007||26 Abr 2011||Cufer Asset Ltd. L.L.C.||Stacked chip-based system and method|
|US7942182||17 May 2011||Cufer Asset Ltd. L.L.C.||Rigid-backed, membrane-based chip tooling|
|US7946331||10 Ene 2006||24 May 2011||Cufer Asset Ltd. L.L.C.||Pin-type chip tooling|
|US7960210||23 Abr 2007||14 Jun 2011||Cufer Asset Ltd. L.L.C.||Ultra-thin chip packaging|
|US7969015||10 Ene 2006||28 Jun 2011||Cufer Asset Ltd. L.L.C.||Inverse chip connector|
|US7989958||10 Ene 2006||2 Ago 2011||Cufer Assett Ltd. L.L.C.||Patterned contact|
|US8067312||29 Nov 2011||Cufer Asset Ltd. L.L.C.||Coaxial through chip connection|
|US8154131||10 Ene 2006||10 Abr 2012||Cufer Asset Ltd. L.L.C.||Profiled contact|
|US8183685||7 Ene 2011||22 May 2012||Renesas Electronics Corporation||Semiconductor device|
|US8197626||12 Jun 2012||Cufer Asset Ltd. L.L.C.||Rigid-backed, membrane-based chip tooling|
|US8197627||15 Abr 2011||12 Jun 2012||Cufer Asset Ltd. L.L.C.||Pin-type chip tooling|
|US8456019||1 May 2012||4 Jun 2013||Renesas Electronics Corporation||Semiconductor device|
|US8587088||17 Feb 2011||19 Nov 2013||Apple Inc.||Side-mounted controller and methods for making the same|
|US8592964||20 Jul 2006||26 Nov 2013||Micron Technology, Inc.||Apparatus and method for high density multi-chip structures|
|US8659163 *||17 Sep 2012||25 Feb 2014||Samsung Electronics Co., Ltd.||Semiconductor device having through electrode and method of fabricating the same|
|US8846445||20 Jun 2011||30 Sep 2014||Cufer Asset Ltd. L.L.C.||Inverse chip connector|
|US9041218 *||24 Feb 2014||26 May 2015||Samsung Electronics Co., Ltd.||Semiconductor device having through electrode and method of fabricating the same|
|US20130015588 *||17 Ene 2013||Samsung Electronics Co., Ltd.||Semiconductor device having through electrode and method of fabricating the same|
|US20140167289 *||24 Feb 2014||19 Jun 2014||Samsung Electronics Co., Ltd.||Semiconductor device having through electrode and method of fabricating the same|
|EP2490257A2 *||10 Feb 2012||22 Ago 2012||Apple Inc.||Package comprising a stack of dies and a side-mounted controller and methods for making the same|
|Clasificación de EE.UU.||257/777, 257/E25.011|
|Clasificación internacional||H01L25/065, H01L25/18|
|Clasificación cooperativa||H01L2225/06551, H01L2225/06527, H01L2225/06524, H01L25/0652, H01L25/18, H01L25/0657, H01L2924/0002, H01L23/5226|
|Clasificación europea||H01L25/065S, H01L25/18, H01L25/065M|
|3 Sep 2003||AS||Assignment|
Owner name: MICRON TECHNOLOGY, INC., IDAHO
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FARRAR, PAUL A.;REEL/FRAME:014480/0039
Effective date: 20030822