US20050056916A1 - Circuit device and manufacturing method of circuit device - Google Patents

Circuit device and manufacturing method of circuit device Download PDF

Info

Publication number
US20050056916A1
US20050056916A1 US10/918,105 US91810504A US2005056916A1 US 20050056916 A1 US20050056916 A1 US 20050056916A1 US 91810504 A US91810504 A US 91810504A US 2005056916 A1 US2005056916 A1 US 2005056916A1
Authority
US
United States
Prior art keywords
conductive
regions
conductive plate
circuit device
die pad
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/918,105
Inventor
Noriaki Sakamoto
Yoshiyuki Kobayashi
Junji Sakamoto
Shigeaki Mashimo
Katsumi Okawa
Eiju Maehara
Kouji Takahashi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sanyo Electric Co Ltd
Original Assignee
Sanyo Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP2000022646A external-priority patent/JP3574025B2/en
Priority claimed from JP2000024047A external-priority patent/JP3574026B2/en
Priority claimed from JP2000032454A external-priority patent/JP2001223318A/en
Priority claimed from JP2000032417A external-priority patent/JP3691328B2/en
Application filed by Sanyo Electric Co Ltd filed Critical Sanyo Electric Co Ltd
Priority to US10/918,105 priority Critical patent/US20050056916A1/en
Publication of US20050056916A1 publication Critical patent/US20050056916A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/18Printed circuits structurally associated with non-printed electric components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4828Etching
    • H01L21/4832Etching a temporary substrate after encapsulation process to form leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/16Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
    • H01L25/165Containers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/18Printed circuits structurally associated with non-printed electric components
    • H05K1/182Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
    • H05K1/185Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
    • H05K1/186Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit manufactured by mounting on or connecting to patterned circuits before or during embedding
    • H05K1/187Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit manufactured by mounting on or connecting to patterned circuits before or during embedding the patterned circuits being prefabricated circuits, which are not yet attached to a permanent insulating substrate, e.g. on a temporary carrier
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/18Printed circuits structurally associated with non-printed electric components
    • H05K1/182Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
    • H05K1/185Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
    • H05K1/188Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit manufactured by mounting on or attaching to a structure having a conductive layer, e.g. a metal foil, such that the terminals of the component are connected to or adjacent to the conductive layer before embedding, and by using the conductive layer, which is patterned after embedding, at least partially for connecting the component
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68377Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support with parts of the auxiliary support remaining in the finished device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29199Material of the matrix
    • H01L2224/2929Material of the matrix with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29338Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/29339Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45139Silver (Ag) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48464Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area also being a ball bond, i.e. ball-to-ball
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48599Principal constituent of the connecting portion of the wire connector being Gold (Au)
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48599Principal constituent of the connecting portion of the wire connector being Gold (Au)
    • H01L2224/486Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/48638Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/48639Silver (Ag) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48699Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
    • H01L2224/487Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/48738Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/48739Silver (Ag) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/83801Soldering or alloying
    • H01L2224/83815Reflow soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • H01L2224/83851Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester being an anisotropic conductive adhesive
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • H01L2224/854Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/85438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/85439Silver (Ag) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1029All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being a lead frame
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0655Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00011Not relevant to the scope of the group, the symbol of which is combined with the symbol of this group
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01024Chromium [Cr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01028Nickel [Ni]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01059Praseodymium [Pr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01083Bismuth [Bi]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/1016Shape being a cuboid
    • H01L2924/10161Shape being a cuboid with a rectangular active surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • H01L2924/13055Insulated gate bipolar transistor [IGBT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/157Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2924/15738Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950 C and less than 1550 C
    • H01L2924/15747Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15787Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19105Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19106Disposition of discrete passive components in a mirrored arrangement on two different side of a common die mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • H01L2924/3511Warping
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/06Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/20Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
    • H05K3/202Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern using self-supporting metal foil pattern

Definitions

  • the present invention relates to a circuit device and a method for manufacturing the circuit device, and more particularly to a thin-type circuit device and a method of manufacturing the thin-type circuit device without the need of providing a support substrate.
  • a semiconductor device as a circuit device is typically a package type semiconductor device which is conventionally sealed by normal transfer molding.
  • This semiconductor device 1 is mounted on a printed circuit board PS as shown in FIG. 24 .
  • This package type semiconductor device 1 has a semiconductor chip 2 covered with a resin layer 3 , with a lead terminal 4 for external connection derived from the side of this resin layer 3 .
  • this package type semiconductor device 1 had the lead terminal 4 out of the resin layer 3 , and was too large in total size to meet smaller, thinner and lighter requirements.
  • FIG. 25 shows a CSP 6 which adopts a glass epoxy substrate 5 as a support substrate and which is slightly larger than a chip size.
  • a transistor chip T is mounted on the glass epoxy substrate 5 .
  • a first electrode 7 , a second electrode 8 and a die pad 9 are formed, and on the back face, a first back electrode 10 and a second back electrode 11 are formed. Via a through hole TH, the first electrode 7 and the first back electrode 10 , as well as the second electrode 8 and the second back electrode 11 , are electrically connected.
  • the die pad 9 the bare transistor chip T is fixed. An emitter electrode of transistor and the first electrode 7 are connected via a bonding wire 12 , and a base electrode of transistor and the second electrode 8 are connected via the bonding wire 12 . Further, a resin layer 13 is provided on the glass epoxy substrate 5 to cover the transistor chip T.
  • the CSP 6 adopts the glass epoxy substrate 5 , which has the merits of a simpler structure extending from the chip T to the back electrodes 10 , 11 for external connection, and a less expensive cost of manufacture, than the wafer scale CSP.
  • the CSP 6 is mounted on the printed circuit board PS, as shown in FIG. 24 .
  • the printed circuit board PS is provided with the electrodes and wires making up an electric circuit, and has the CSP 6 , the package type semiconductor device 1 , a chip resistor CR and a chip capacitor CC fixed for the electrical connection.
  • a circuit on this printed circuit-board is packaged in various sets.
  • FIGS. 26 and 27 a method for manufacturing this CSP will be described below.
  • FIG. 27 reference is made to a flow diagram entitled as a Glass epoxy/flexible substrate, listed in the middle.
  • the glass epoxy substrate 5 is prepared as a base material (support substrate). On both sides of the glass epoxy substrate 5 , the Cu foils 20 , 21 are applied via an insulating adhesive (see FIG. 26A ).
  • the Cu foils 20 , 21 corresponding to the first electrode 7 , the second electrode 8 , the die pad 9 , the first back electrode 10 and the second back electrode 11 are coated with an etching resist 22 and patterned. Note that the patterning may be made separately on the front face and the back face (see FIG. 26B ).
  • a bore for the through hole TH is opened in the glass epoxy substrate. This bore is plated to form the through hole TH. Via this through hole TH, the electrical connection between the first electrode 7 and the first back electrode 10 and between the second electrode 8 and the second back electrode 10 is made (see FIG. 26C ).
  • the first electrode 7 and the second electrode 8 which become the bonding posts are subjected to Ni plating or Au plating, and the die pad 9 which becomes a die bonding post is subjected to Au plating to effect die bonding of the transistor chip T.
  • the emitter electrode of the transistor chip T and the first electrode 7 , and the base electrode of the transistor chip T and the second electrode 8 are connected via the bonding wire 12 , and covered with the, resin layer 13 (see FIG. 26D ).
  • individual electrical elements are formed by dicing.
  • FIG. 26 only one transistor chip T is provided on the glass epoxy substrate 5 , but in practice, a matrix of transistor chips T are provided. Accordingly, a dicing apparatus separates them into individual elements.
  • a CSP type electrical element using the support substrate 5 can be completed.
  • This manufacturing method is also effected with the use of a flexible sheet as the support substrate.
  • a manufacturing method adopting a ceramic substrate is shown in a flow diagram to the left in FIG. 27 .
  • the ceramic substrate which is the support substrate is prepared, the through holes are formed.
  • the electrodes are printed and sintered on the front face and the back face.
  • the same manufacturing method of FIG. 26 up to coating the resin layer is followed, but since the ceramic substrate is very fragile, and is likely to break off, unlike a flexible sheet or the glass epoxy substrate, there is a problem with the difficulty of molding using die. Therefore, a sealing resin is potted and cured, then polished for the uniform treatment of the face of the sealing resin. Lastly, using the dicing apparatus, individual devices are made.
  • the transistor chip T, connecting means 7 to 12 , and the resin layer 13 are requisite components for the electrical connection with the outside, and the protection of transistor. However, only these components were difficult to provide an electrical circuit device reduced in size, thickness and weight.
  • this glass epoxy substrate 5 raised the cost. Further, since the glass epoxy substrate 5 was thick, the circuit device was thick, limiting the possibility to reduce the size, thickness and weight of the device.
  • the glass epoxy substrate or the ceramic substrate necessarily requires a through hole forming process for connecting the electrodes on both sides. Hence, there was a problem with the long manufacturing process.
  • FIG. 28 shows a pattern diagram on the glass epoxy substrate, the ceramic substrate or a metal substrate.
  • an IC circuit is typically made, with a transistor chip 21 , an IC chip 22 , a chip capacitor 23 and/or a chip resistor 24 mounted.
  • a bonding pad 26 integral with a wire 25 is formed to electrically connect the chips 21 , 22 via a bonding wire 28 .
  • a wire 29 is made integrally with an external lead pad 30 .
  • These wires 25 , 29 are bent through the substrate, and made slender in the IC circuit, as necessary. Accordingly, this slender wire has smaller contact area with the substrate, leading to exfoliation or curvature of the wire.
  • the bonding pad 26 is classified into a bonding pad for power and a bonding pad for small signal. Particularly, the bonding pad for small signal has a small bonding area, which caused a film exfoliation.
  • an external lead is fixed to an external lead pad 30 .
  • the external lead pad 30 might be exfoliated due to an external force applied to the external lead.
  • the present invention intends to obtain a semiconductor device which is easy to be manufactured, and has a high accuracy and reliability.
  • the present invention has been achieved in the light of the above-mentioned problems, and its object is to provide a circuit device, comprising:
  • the conductive paths are made of pressed metal.
  • a plate like body is used as a conductive plate for forming conductive path pattern and an isolation trench is formed by half punching or half etching to form conductive paths, conductive paths whose sheet resistance is very low, whose pattern is fine and whose surface is very flat, can be obtained.
  • bonding reliability is very high and in the case of mounting a high-integrated semiconductor circuit, high accuracy and reliability in the high-integrated semiconductor circuit device can be realized.
  • plating film whose thickness is formed so thick as to be able to use as conductive paths film thickness is deviated and a sufficient flatness cannot be obtained.
  • a plating film whose thickness is 20-100 ⁇ m it is difficult to have an uniform thickness of the plating film. Therefore bonding strength is lowered.
  • the present invention has following advantages.
  • the semiconductor device of the present invention can be enduring a stress caused by a warp of a thin type package. Further an electrical connecting portion can be prevented from being polluted. Since rigidity is improved, operation efficiency can be improved.
  • thermal expansion coefficient can be prevented from mismatching, since thermal expansion coefficient of the silicon chip is near to that of the Fe—Ni alloy.
  • the device becomes lighter than that using a pressed metal including Cu or Fe—Ni as a main component.
  • direct bonding can be conducted with using an Al wiring or Au wiring.
  • the conductive path is made of a material whose crystal boundary is disposed at random so that a surface of the conductive path is flat, endurance against bending or rigidity can be improved and a deterioration of the conductive path.
  • a surface on which circuit element is to be formed is covered with a conductive film made of metal material different from a material of the conductive path. Therefore warp or wire breaks of the conductive path caused by a stress, and reliability of connecting portion between a die-bonding portion and an element. Further according to using the conductive film made of Ni plating film, wire bonding using Al wire can be conducted and formation of a visor (projected portion) can be formed. Further, for example, the present invention has been achieved in the light of the above-mentioned problems, and its object is to provide a circuit device, comprising:
  • the present invention can resolve the above conventional problems with the minimum number of components, the conductive path being prevented from slipping off the insulating resin.
  • a circuit device comprising:
  • an insulating resin for coating said circuit elements and supporting integrally said conductive paths by being filled into said trench between said conductive paths;
  • the present invention can resolve the above conventional problems in such a way that the insulating resin filled into the trench supports the conductive path integrally to prevent slippage of the conductive path.
  • a circuit device comprising:
  • an insulating resin for coating said circuit elements and supporting integrally said conductive paths by being filled into said trench between said conductive paths, with the back face of said conductive paths exposed;
  • the present invention can resolve the above conventional problems in such a way that the back face of conductive path is utilized as an electrode for external connection, to prevent slippage of the conductive path, while the through hole can be also dispensed with.
  • a manufacturing method for a circuit device comprising the steps of:
  • forming the conductive paths having a curved lateral face by preparing a conductive foil, and forming a trench having a smaller depth than the thickness of said conductive foil on said conductive foil excluding at least a region which becomes a conductive path;
  • the present invention can resolve the above conventional problems in such a way that the conductive foil for forming the conductive paths is a starting material, and the conductive foil has a supporting function till the insulating resin is molded, and the insulating resin has the supporting function after molding. There is no need of providing the support substrate.
  • a manufacturing method for a circuit device comprising the steps of:
  • forming the conductive paths having a curved lateral face by preparing a conductive foil, and forming a trench having a smaller depth than the thickness of said conductive foil on said conductive foil excluding at least a region which becomes a conductive path;
  • the present invention can resolve the above conventional problems in such a way as to have bonding which is prevented from slipping and form a flat circuit device.
  • FIG. 1 [ FIG. 1 ]
  • FIG. 1 is a view for explaining a circuit device according to the present invention.
  • FIG. 2 [ FIG. 2 ]
  • FIG. 2 is a view for explaining the circuit device of the invention.
  • FIG. 3 [ FIG. 3 ]
  • FIG. 3 is a view for explaining a method for manufacturing the circuit device of the invention.
  • FIG. 4 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 5 [ FIG. 5 ]
  • FIG. 5 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 6 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 7 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 8 is a view for explaining the circuit device of the invention.
  • FIG. 9 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 10 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 11 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 12 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 13 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 14 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 15 [ FIG. 15 ]
  • FIG. 15 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 16 [ FIG. 16 ]
  • FIG. 16 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 17 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 18 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 19 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 20 [ FIG. 20 ]
  • FIG. 20 is a view for explaining the method for manufacturing the circuit device of the invention.
  • FIG. 21 [ FIG. 21 ]
  • FIG. 21 is a view for explaining a circuit device of the invention.
  • FIG. 22 is a view for explaining a circuit device of the invention.
  • FIG. 23 is a view for explaining a way of mounting the circuit device of the invention.
  • FIG. 24 is a view for explaining a mounting structure of the conventional circuit device.
  • FIG. 25 is a view for explaining the conventional circuit device.
  • FIG. 26 is a view for explaining a method for manufacturing the conventional circuit device.
  • FIG. 27 is a view for explaining the method for manufacturing the conventional circuit device and the circuit device of the present invention.
  • FIG. 28 is a pattern diagram of an IC circuit which is applicable to the conventional circuit device and the circuit device of the invention.
  • FIG. 29 is a diagram for explaining the relation between the semiconductor manufacturer and the set maker.
  • FIG. 1 a circuit device of the present invention will be first described below in connection with its structure.
  • FIG. 1 shows a circuit device 53 in which a conductive path 51 is buried into an insulating resin 50 , and a circuit device 52 is fixed on said conductive path 51 supported by the insulating resin 50 .
  • the lateral face of the conductive path 51 has a curved structure 59 .
  • This circuit device is mainly composed of the circuit elements 52 A, 52 B, a plurality of conductive paths 51 A, 51 B and 51 C, and the insulating resin 50 into which the conductive paths 51 A, 51 B and 51 C are buried. Between the conductive paths 51 , a trench 54 is filled with the insulating resin 50 . And the insulating resin 50 supports the conductive paths 51 of the curved structure 59 .
  • the insulating resin may be a thermosetting resin, such as epoxy resin, or a thermoplastic resin, such as polyimide resin and polyphenylene sulfide. Also, the insulating resin may be any of the resins as far as they can be set by the use of a molding die, or coated by dipping or application(coating). Further resin including fiber called as Pre-preg is also applicable.
  • the conductive path 51 may be a conductive foil composed of Cu as the main substance, a conductive foil composed of Al as the main constituent, or a conductive foil composed of an alloy of Fe—Ni. Other electrically conductive materials may be of course usable. A conductive material which can be etched or evaporate by laser is preferable.
  • the dry etching or wet etching is used for the non-anisotropic (isotropic) etching to have the lateral face of the conductive path 51 curved, bringing about the anchor effect.
  • the conductive path 51 is prevented from slipping off the insulating resin 50 .
  • Connecting means for the circuit elements 52 may be a bonding wire 55 A, a conductive ball made of brazing material, an oblate conductive ball, a brazing material 55 B such as solder, a conductive paste 55 C such as Ag paste, a conductive coat, or an anisotropic conductive resin.
  • These connecting means may be selected depending on the kind of the circuit element 52 , and the mounting mode of the circuit element 52 .
  • a bonding wire is selected to connect the electrode on the surface of the electrode and the conductive path 51 .
  • a solder ball or solder bump is selected.
  • the solder 55 B is selected.
  • the circuit element packaged, for example, a BGA can be mounted in the conductive path 51 without causing any problem, in which the connecting means may be solder.
  • an insulating adhesive is selected if the electrical connection is unnecessary. If the electrical connection is required, the conductive coat is adopted. Herein, at least one layer of conductive coat may be required.
  • the conductive coat materials may be Ag, Au, Pt or Pd, which is coated by evaporation, sputtering or CVD under low vacuum or high vacuum, plating, or sintering.
  • the chip can be directly subjected to thermocompression bonding with an Ag coat, Au coat or solder coat on the conductive path 51 A, or the chip can be fixed via the brazing material such as solder.
  • conductive coat may be formed on the uppermost layer of the conductive coats laminated.
  • two layers of Ni coat and Au coat may be applied in due order, three layers of Ni coat, Cu coat and solder coat applied in due order, or two layers of Ag coat and Ni coat applied in due order. Note that a number of other kinds of conductive coat or lamination structures are considered, but omitted here.
  • This circuit device has the insulating resin 50 which is a sealing resin to support the conductive paths 51 . Therefore, the circuit device has no need of the support substrate, and is constituted of the conductive paths 51 , the circuit elements 52 and the insulating resin 50 .
  • This constitution is a feature of the present invention. As described previously in the paragraph of Related Art, the conductive paths of the conventional circuit device are supported by the support substrate, or the lead frame, which is not required in the intrinsic constitution. However, this circuit device is composed of as many constitutional elements as needed, without the need of the support substrate. As a result, this circuit device becomes a thin structure with the inexpensive cost.
  • this circuit device has the insulating resin 50 for covering the conductive path 51 and filled into the trench 54 between the conductive paths 51 to support them integrally.
  • the interval between these conductive paths 51 with the curved structure 59 is the trench 54 where the insulating resin 50 is filled, and has the merit of effecting insulation between the conductive paths 51 , while preventing the conductive paths 51 from slipping from the insulating resin 50 .
  • This circuit device has the insulating, resin 50 for covering the circuit elements 52 to be filled into the trench 54 between the conductive paths 51 , and supporting the conductive paths integrally with the back face of the conductive paths 51 exposed.
  • a point of exposing the back face of the conductive paths is characteristic of the present invention.
  • the back face of the conductive paths can be connected with the external.
  • the conventional through hole TH of FIG. 25 can be dispensed with.
  • the heat developed by the conductive element 52 A can be transferred to the mounting substrate via the conductive path 51 A because the back face of the conductive paths 51 is exposed.
  • this circuit device is effective for the semiconductor, chips which can improve the characteristics such as increased drive current.
  • This circuit device has a substantially common surface for the trench 54 and the conductive paths 51 .
  • This structure of common surface is a feature of the present invention in that the circuit device 53 can be moved horizontally because there is no step between the back electrodes 10 , 11 as shown in FIG. 25 .
  • FIG. 1 a plurality of circuit elements constitute an IC circuit, and the conductive paths for connection between the circuit elements are wired, with a land configuration as shown in FIG. 1B .
  • the practical configuration is more complex as shown in FIGS. 2 and 28 .
  • the interval between these conductive paths 51 with a straight structure 59 S can be a trench 54 s where the insulating resin 50 is filled, and has the merit of effecting insulation between the conductive paths 51 as the device such as the first embodiment.
  • An advantage of preventing the conductive paths 51 from slipping from the insulating resin 50 in the arrangement of the embodiment is slightly smaller than that of the first embodiment.
  • a circuit device 53 of FIG. 2 will be described below.
  • This circuit device has substantially the same structure as that of FIG. 1 , except that the interconnects L 1 and L 2 are formed as the conductive paths 51 . Accordingly, the interconnects L 1 and L 2 will be described below.
  • FIG. 2A This circuit is most applicable to an audio amplifying circuit having a difference amplifying circuit and a current mirror circuit connected.
  • the difference amplifying circuit is constituted of a TR 1 and a TR 2
  • the current mirror circuit is constituted of a TR 3 and a TR 4 , as shown in FIG. 2A .
  • FIG. 2B is a plan view of the circuit device to which the circuit of FIG. 2A is applied.
  • FIG. 2C is a cross-sectional view taken along the line A-A in FIG. 2B .
  • FIG. 2D is a cross-sectional view taken along the line B-B.
  • a die pad 51 A for mounting the TR 1 and TR 3 is provided to the left of FIG. 2B .
  • a die pad 51 D for mounting the TR 2 and TR 4 is provided.
  • On the upper side of the die pads 51 A, 51 D there are provided the electrodes for external connection 51 B, 51 E to 51 G, and on the lower side thereof, there are provided the electrodes for external connection 51 C, 51 H to 51 J.
  • an interconnect L 2 is formed integrally with the electrodes 51 E, 51 G. Also, since a TR 3 base and a TR 4 base, as well as a TR 3 emitter and a TR 4 emitter are commonly connected, an interconnect L 1 is formed integrally with the electrodes 51 C, 55 J, and an interconnect L 3 is formed integrally with the electrodes 55 H, 55 I.
  • the present invention has a feature of the interconnects L 1 to L 3 . They correspond to the interconnects 25 and 29 in FIG. 28 . These interconnects are different depending on the degree of integration of this circuit device, and have the width as narrow as 25 ⁇ m or more. Note that this width of 25 ⁇ m is a numerical value taken when the wet etching is used. If the dry etching is used, its width can be narrower.
  • a conductive path L 1 constituting the interconnect L 1 simply has the back face exposed, and has a lateral face of curved structure which is supported by the insulating resin 50 .
  • the interconnect is buried into the insulating resin 50 .
  • the wires can be prevented from slipping or warping, unlike the wires simply pasted on the support substrate as shown in FIG. 25 .
  • the lateral face of the first conductive path is a rough face with curved structure, and the visor is formed on the surface of the conductive path, there occurs an anchor effect to prevent the conductive path from slipping off the insulating resin, as will be understood from a manufacturing method hereinafter described.
  • the electrodes 51 B, 51 C, 551 E to 51 J for external connection are buried into the insulating resin, as described previously. Therefore, even if an external force is applied via an external lead secured therein, the electrodes are unlikely to be peeled.
  • a circuit device 56 of FIG. 8 will be described below.
  • This circuit device has substantially the same structure of FIG. 1 or 2 , except that a conductive coat 57 is formed on the surface of the conductive paths 51 .
  • a conductive coat 57 on the conductive paths will be mainly described below.
  • a first feature is to provide the conductive coat 57 to prevent the circuit device or the conductive path 51 from warping.
  • the circuit device due to a difference in thermal expansion coefficient between the insulating resin and the conductive path material (hereinafter referred to as a first material) the circuit device itself may be warped, or the conductive path curved or peeled. Since the thermal conductivity of the conductive paths 51 is superior to that of the insulating resin, the conductive paths 51 will rise in temperature more rapidly, and expand. A second material having a smaller thermal expansion coefficient than the first material is coated. Thereby, it is possible to prevent the curvature or exfoliation of the conductive paths, and the warpage of the circuit device.
  • the first material is Cu
  • the second material is preferably Au, Ni or Pt.
  • Cu has an expansion coefficient of Cu is 16.7 ⁇ 10 ⁇ 6. (10 to the minus 6th power), Au 14 ⁇ 10 ⁇ 6, Ni 12.8 ⁇ 10 ⁇ 6, and Pt 8.9 ⁇ 10 ⁇ 6. In this case, a plurality of layers may be formed.
  • a second feature is to provide an anchor effect based on the second material.
  • a visor 58 which is formed of the second material, is formed over the conductive path 51 to be buried into the insulating resin 50 , bringing about the anchor effect to prevent the slippage of the conductive paths 51 .
  • the visor 58 can be formed by the conductive path itself.
  • both the curved structure 59 and the visor 58 develops the double anchor effect to suppress the slippage of the conductive paths 51 .
  • FIGS. 21 and 22 show a circuit device which is constituted of one semiconductor device sealed therein, as shown in FIGS. 21 and 22 .
  • FIG. 21 shows a circuit device 81 in which a face down element 80 such as a CSP is mounted.
  • FIG. 22 shows a circuit device 83 in which the passive element 82 such as a chip resistor or chip capacitor is sealed.
  • the bonding wire may be provided between two conductive paths and sealed therein. This is usable as a fuse.
  • a sheet conductive foil 60 is prepared.
  • This conductive foil 60 is composed of a material which is selected in consideration of the adhesive property to the brazing material, bonding property and plating property.
  • the material may be Cu or Al as the main constituent, or an alloy of Fe—Ni. Further lamination plate of Cu and Al is applicable.
  • the conductive foil is preferably about 10 ⁇ m to 300 ⁇ m thick in view of the etching that is performed later.
  • a copper foil having a thickness of 70 ⁇ m (2 ounces) is used. However, the thickness may be fundamentally over 390 ⁇ m or less than 10 ⁇ m. It is sufficient that the trench 61 which has a smaller depth than the thickness of the conductive foil 60 may be formed, as will be described later.
  • the sheet laminated conductive foil 60 is rolled in a desired width, and may be carried to each process as will be described later, or may be cut in a predetermined size, the cut conductive foils being carried to each process.
  • step of removing the conductive foil 60 except for at least a region which becomes the conductive paths 51 , below a thickness of the conductive foil 60 , a step of mounting the circuit elements 52 on the conductive paths 60 , and a step of coating the insulating resin 50 in the trench 61 formed at the, step of removing and the conductive foil 60 to seal the circuit elements.
  • a photo-resist (PR) (etching resistant mask) is applied on the conductive foil 60 of Cu, and patterned to expose the conductive foil 60 excluding the region which becomes the conductive paths 51 , as shown in FIG. 4 . And etching is performed via the photo-resist PR, as shown in FIG. 5A .
  • This manufacturing method has a feature that the wet etching or dry etching can be performed non-anisotropically by selecting the etching condition. Then the lateral face (side surface) is a rough face and curved. Note that the depth of the trench 61 formed by etching is about 50-70 ⁇ m.
  • etchant may be ferric chloride or cupric chloride.
  • the conductive foil may be dipped in this etchant, or this etchant may be showered.
  • etching in the transversal direction is difficult to proceed directly under the photo-resist PR as the etching mask, but is gradually made in a deeper portion of the trench 61 in the transversal direction.
  • the size of aperture corresponding to its position is smaller with increased height, to taper inversely, resulting in the anchor structure.
  • the etching proceeds in the depth direction, but is suppressed in the transversal direction, so that this anchor structure becomes remarkable.
  • the orientation-dependent(anisotoropic) etching or non-anisotropic etching can be made.
  • Cu can not be removed by reactive ion etching.
  • Cu can be removed by sputtering.
  • the orientation-dependent etching or non-anisotropic etching can be effected, depending on the sputtering or etching conditions.
  • a conductive material which is resistant to the etching liquid may be selectively coated, instead of the photo-resist.
  • This conductive material becomes an etching protective film, so that the trench can be etched without the use of the photo resist PR.
  • the conductive materials may include Ag, Au, Pt, Pd or N. These corrosion resistant conductive materials have a feature of being readily available as the die pad or bonding pad.
  • Ag can be bonded with Au and the brazing material.
  • the thermocompression bonding of chip can be effected with the Ag on the conductive coat 51 , or the chip can be fixed via the brazing material such as solder. Since the Au bonding wire can be bonded to the conductive coat of Ag, the wire bonding is allowed. Accordingly, there is provided a merit that these conductive coats can be directly utilized as the die pad and the bonding pad.
  • the circuit elements 52 include the semiconductor device 52 A such as a transistor, a diode and an. IC chip, and the passive element 52 B such as a chip capacitor and a chip resistor. Though being thick, a face down semiconductor device such as CSP or BGA can be mounted.
  • the bare transistor chip 52 A is die bonded to the conductive path 51 A. Also, the emitter electrode and the conductive path 51 B, as well the base electrode and the conductive path 51 B, are connected via the bonding wire 55 A which has been fixed by ball bonding with thermocompression, or wedge bonding with ultrasonic wave.
  • the chip capacitor or the passive element 52 B is fixed via the brazing material such as solder or the conductive paste 55 B.
  • the bonding pad 26 which is very small in size, is provided integrally with the conductive foil 60 , as shown in FIG. 5 .
  • the bonding wire may be pull-cut. Then, since the bonding pad is integrated with the conductive foil 60 , floating of the bonding pad can be suppressed, leading to better pull-cut ability.
  • the resin materials include a thermosetting resin such as epoxy resin for which the transfer molding is suitable, and a thermoplastic resin such as polyimide resin and polyphenylene sulfide for which the injection molding is usable.
  • the insulating resin applied on the surface of the conductive foil 60 is adjusted so as to cover the thickness of about 100 ⁇ m from the top of the bonding wire 55 A. This thickness may be increased or decreased in consideration of the strength of the circuit device.
  • a feature of this step is that the conductive foil 60 , which becomes the conductive paths, serves as the support substrate up to being coated with the insulating resin 50 .
  • the support substrate 5 which is intrinsically not required is adopted to form the conductive paths 7 to 11 , as shown in FIG. 26 .
  • the conductive foil 60 which becomes the support substrate is a necessary substance for the electrodes. Therefore, there is a merit that the operation can be effected by saving the material, with less cost.
  • the trench 61 has a smaller depth than the thickness of the conductive foil. Therefore, the conductive foil is not separated individually into the conductive paths. Accordingly, it can be treated integrally as one sheet conductive foil 60 . It has a feature of the easy operation of carrying or mounting it onto the mold, when molding the insulating resin.
  • the insulating resin 50 is fitted into the trench 61 having the curved structure, there occurs the anchor effect in this region to prevent the insulating resin 50 from being peeled, and the conductive paths 51 from slipping. off the insulating resin 50 , the conductive paths 51 being separated at the later step.
  • the silicone resin Before coating this insulating resin 50 , the silicone resin may be potted to protect the semiconductor chip or the connecting part of bonding wire, for example.
  • This step of removing can be effected by polishing, grinding, etching, or metal evaporation using a laser irradiation.
  • the circuit device was cut about 30 ⁇ m thick over the entire surface by a polishing or grinding apparatus to expose the insulating resin 50 from the trench 61 .
  • This exposed face is indicated by the dot line in FIG. 7 .
  • each of the conductive paths 51 is about 40 ⁇ m thick.
  • the conductive foil maybe subjected towed etching over the entire surface thereof. Then, the conductive foil may be cut over the entire surface by the polishing or grinding apparatus to expose the insulating resin 50 . Further conductive path 51 can be separated by only wet etching step.
  • the conductive paths 51 are exposed from the insulating resin 50 .
  • the trench 61 is cut, resulting in the trench 54 as shown in FIG. 1 (see FIG. 7 ).
  • a conductive material such as solder 5 D may be applied onto the second conductive paths 51 exposed, as required, to complete the circuit device as shown in FIG. 1 .
  • the conductive coat may be formed ahead on the back face of the conductive foil of FIG. 3 .
  • the conductive coat may be selectively applied on the portion corresponding to the conductive path.
  • the way of coating may be by plating.
  • This conductive coat may be a material resistant to etching.
  • the conductive paths 51 can be formed only by etching, without polishing.
  • the transistor and the chip resistor are only mounted on the conductive foil 60 , but may be arranged in a matrix of transistors and chip resistors, or a matrix of circuits as shown in FIG. 28 .
  • the matrix can be divided into individual units by using a dicing apparatus, as will be described later.
  • the circuit device 56 of flat type can be fabricated in which the conductive paths 51 are buried into the insulating resin 50 , and there is a common back face for the conductive paths 51 and the insulating resin 50 .
  • a feature of this manufacturing method is that the insulating resin 50 is utilized as the support substrate and can be separated into the individual conductive paths.
  • the insulating resin 50 is required to have the conductive paths 51 buried therein. There is no need of having unnecessary support substrate 5 , unlike the, conventional manufacturing method of FIG. 26 . Accordingly, it can be manufactured with the minimum amount of material; with less cost.
  • the thickness of the insulating resin from the surface of the conductive paths 51 can be adjusted when the insulating resin is attached at the previous step. Accordingly, the thickness of the circuit device 56 can be increased or decreased, depending on the circuit element to be mounted.
  • the conductive paths 51 having a thickness of 40 ⁇ m is buried into the insulating resin 50 having a thickness of 400 ⁇ m (see FIG. 1 ).
  • the second embodiment is substantially the same as the first embodiment ( FIGS. 1 and 2 ), except that a second material 70 which serves as the visor is applied. The details are not described here.
  • a laminated conductive foil 60 is prepared in which the second material 70 having a small etching rate is applied on the conductive foil 60 made of the first material, as shown in FIG. 9 .
  • Ni is applied on the Cu foil, Cu and Ni can be etched by ferric chloride or cupric chloride at a time, advantageously resulting in the formation of the visor 58 of Ni, due to a difference between etching rates.
  • the bold line indicates the conductive coat 70 made of Ni, its film thickness being preferably about 1 to 10 ⁇ m. The larger film thickness of Ni can form the visor 58 more easily.
  • the second material may cover the first material as well as the material for selective etching.
  • the film made of the second material is firstly patterned to cover the formed area of the conductive paths 51 . Then, with this film as a mask, the first material is etched so that the visor 58 can be formed.
  • the second materials may include Al, Ag, Pd and Au (see FIG. 9 ).
  • the photo-resist PR is formed on the Ni conductive coat 70 , and patterned so that the Ni conductive coat 70 may be exposed except for the region which becomes the conductive paths 51 , as shown in FIG. 10 . Then, etching is performed with the photo-resist, as shown in FIG. 11 .
  • the visor 58 juts out as the etching proceeds, because the Ni conductive coat 70 has a slower etching rate than the conductive foil Cu 60 .
  • the steps of mounting the circuit elements 52 on the conductive foil 60 with the trench 61 formed ( FIG. 12 ), covering the insulating resin 50 over the conductive foil 60 and the trench 61 , removing the back face of the conductive foil 60 chemically and/or physically for separation into the conductive paths 51 ( FIG. 13 ), and forming the conductive coat on the back face of the conductive paths to complete the circuit device ( FIG. 8 ) are the same as those of the previous manufacturing method, and not described again.
  • FIGS. 14 to 20 a method for manufacturing a circuit device will be described below, in which the IC circuits having the conductive paths composed of a plurality of kinds of circuit elements, wires, die pads and bonding pads are arranged like a matrix and divided into individual IC circuits after sealing.
  • FIG. 2 and particularly a cross-sectional view of FIG. 2C , the structure will be described below.
  • This manufacturing method is substantially the same as in the first embodiment and the second embodiment, and is simply described.
  • a sheet conductive foil 60 is prepared, as shown in FIG. 14 .
  • the sheet conductive foil 60 is rolled in a predetermined width, and may be carried to the later process. Or the conductive foils cut in a predetermined size may be prepared and carried to the later process.
  • the photo-resist PR is made on the Cu foil 60 , and patterned so that the conductive foil 60 may be exposed except for the region which becomes the conductive paths 51 , as shown in FIG. 15 . And etching is performed via the photo-resist PR, as shown in FIG. 16 .
  • the trench 61 formed by etching is 50 ⁇ m in depth, for example, with its lateral face being rough, leading to increased adhesiveness of the insulating resin 50 .
  • the lateral face of the trench 61 is etched non-anisotropically, and curved.
  • This step of removing can be wet etching, or dry etching.
  • This curved structure produces the anchor effect. (For more details refer to the first embodiment for the manufacturing method of the circuit device.)
  • a conductive material which is resistant to the etching solution may be selectively coated, instead of the photo-resist PR. If it is selectively coated on the portion for the conductive paths, this conductive material serves as an etching protective film. As a result, the trench can be etched without the use of resist.
  • the circuit elements 52 A include semiconductor devices such as a transistor, a diode, and an IC chip, and passive elements such as a chip capacitor and a chip resistor. Also, though being thicker, the face down semiconductor devices such as CSP and BGA may be mounted.
  • the bare transistor chip 52 A is die bonded to the conductive path 51 A. Consequently, the emitter electrode and the conductive path 51 B, as well as the base electrode and the conductive path 51 B are connected via the bonding wire 55 A.
  • This step can be performed by transfer molding, injection mold, or dipping.
  • the insulating resin applied on the surface of the conductive foil 60 is adjusted to be about 100 ⁇ m thick from the top of the circuit elements mounted. This thickness can be made thicker or thinner in view of the strength of the circuit device.
  • a feature of this step is that the conductive foil 60 , which becomes the conductive paths 51 , serves as the support substrate, when coated with the insulating resin 50 .
  • the support substrate 5 which is intrinsically not required is used to form the conductive paths 7 to 11 , as shown in FIG. 26 .
  • the conductive foil 60 which becomes the support substrate is a necessary substance for the electrodes. As a result, the manufacturing operation can be performed by saving the material, with less cost.
  • the trench 61 has a smaller depth than the thickness of the conductive foil. Therefore, the conductive foil is not separated individually into the conductive paths 51 . Accordingly, it can be treated integrally as one sheet conductive foil 60 . It has a feature of the easy operation of carrying or mounting it onto the mold, when molding the insulating resin.
  • This step of removing can be effected by polishing, grinding, etching, or metal, evaporation with laser.
  • the circuit device was cut about 30 ⁇ m thick over the entire surface by a polishing or grinding apparatus to expose the insulating resin 50 .
  • This exposed face is indicated by the dot line in FIG. 18 .
  • each of the conductive paths 51 is about 40 ⁇ m thick.
  • the conductive foil 60 may be subjected to wet etching over the entire surface thereof. Then, the conductive foil may be cut over the entire surface by the polishing or grinding apparatus to expose the insulating resin 50 .
  • a conductive material such as solder is applied on the exposed conductive paths 51 , as shown in FIG. 19 .
  • the separation line is indicated by the arrow, and separation can be effected by dicing, cut, press, or chocolate break.
  • separation can be effected by dicing, cut, press, or chocolate break.
  • a projection on the mold may be provided to form the groove at the separation line in coating the insulating resin.
  • the dicing is mostly used in the manufacturing method of the semiconductor devices, and is preferable because it can cut very small things.
  • the manufacturing method as described in the first to third embodiments allows for the complex patterns, as shown in FIG. 28 .
  • the wire is bent and integral with the bonding pad 26 , the other end being electrically connected with the circuit element.
  • the wire is narrow in width, and long. Therefore, the warp(curvature) caused by heat is very significant, resulting in exfoliation in the conventional structure.
  • the wires are buried into the insulating resin and supported, it is possible to prevent curvature, exfoliation and slippage of the wires.
  • the bonding pad itself has a small plane area, and may be peeled in the conventional structure.
  • the bonding pad is buried into the insulating resin and supported by the insulating resin, with the anchor effect, there is a merit of preventing the slippage.
  • the circuit device having the circuit elements buried into the insulating resin 50 can be produced. This is similar to the conventional structure in which the circuit is incorporated into a printed circuit board or a ceramic substrate. This will be described later in connection with a way of mounting.
  • the circuit device can be fabricated in accordance with the nine steps of preparing a Cu foil, plating with Ag or Ni, half etching, die bonding, wire bonding, transfer molding, removing the back face of Cu foil, treating the back face of conductive path, and dicing (dividing to a plurality of devices). And all the steps can be performed in the inside work without supplying the support substrate from the manufacturer.
  • FIG. 21 shows a circuit device 81 having a face down circuit element 80 mounted.
  • the circuit element 80 is a bare semiconductor chip which have solder ball in the face, CSP or BGA having sealed surface.
  • FIG. 22 shows a circuit device 83 having a passive element 82 such as a chip resistor mounted. They are of thin type because of no need of the support substrate. Also, they are sealed by the insulating resin, and superior in the environmental resistance.
  • FIG. 23 shows the mounting structure. Firstly, FIG. 23A shows the circuit devices 53 , 81 , and 83 as described above, which are mounted in the conductive paths 85 formed on a mounting substrate 84 such as a printed circuit board, metal, substrate, or ceramic substrate.
  • a mounting substrate 84 such as a printed circuit board, metal, substrate, or ceramic substrate.
  • a conductive path 51 A to which the back face of a semiconductor chip 52 is fixed is thermally coupled to the conductive paths 85 on the mounting substrate 84 . Therefore, the heat of the circuit device can be radiated via the conductive paths 85 . If the metal substrate is used for the mounting substrate 84 , the temperature of the semiconductor chip 52 can be further decreased, due to radiation of the metal substrate. Therefore, the driving capability of the semiconductor chip can be enhanced.
  • the power MOS, IGBT, SIT, large current driving transistors, and large current driving IC are preferable.
  • the metal substrates preferably include an Al substrate, a Cu substrate and a Fe substrate. In view of the short-circuit with the conductive paths 85 , the insulating resin and/or oxide films are formed.
  • FIG. 23B shows a circuit device 90 of the invention which is utilized as the substrate 84 of FIG. 23A .
  • the conventional printed circuit board or ceramic substrate has a through hole TH formed in the substrate.
  • a substrate module containing an IC circuit can be fabricated.
  • at least one circuit (which may be contained as the system) is contained in the printed circuit board.
  • the support substrate used the printed circuit board or ceramic substrate.
  • the substrate module does not need the support substrate.
  • This substrate module can be thinner and lighter than a hybrid substrate which may be the printed circuit board, the ceramic substrate, or the metal substrate.
  • This circuit device 90 is, utilized as the support substrate, and the circuit elements can be mounted in the exposed conductive paths, resulting in a high performance substrate module. Particularly, if this circuit device is a support substrate and a circuit device 91 is mounted on the support substrate, the substrate module can be made further thinner and lighter.
  • an electronic apparatus with this module mounted can be reduced in size and weight.
  • the hatching part indicated by numeral 93 is an insulating film.
  • a high molecular film such as solder resist is preferable. Due to formation of this film, it is possible to prevent the conductive paths buried into the substrate 90 and the electrodes formed on the circuit elements 91 from short-circuiting.
  • the semiconductor manufacturers fabricated the package type semiconductor devices and flip chips.
  • the set makers mounted the semiconductor devices supplied from the semiconductor manufacturers and the passive elements supplied from the parts makers on the printed circuit board and incorporated the circuit devices into the set to fabricate an electronic apparatus.
  • the circuit device of this invention allows itself to be used as the mounting substrate, the semiconductor manufacturers can complete the mounting substrate module in the later process, and deliver it to the set makers. Accordingly, the set makers can greatly save the operation of mounting the elements on the substrate.
  • the present invention can fabricate the circuit devices with the conductive paths and the minimum amount of insulating resin, resulting in less wasteful resources. Hence, the circuit devices can be fabricated with less superfluous components up to completion, and with greatly reduced cost.
  • the film thickness of insulating resin, and the thickness of conductive foil can be optimized, to make the circuit device smaller, thinner and lighter. Furthermore, since the wires liable to curvature or exfoliation are buried into the insulating resin, those problems can be resolved.
  • the back face of conductive paths is exposed from the insulating resin, the back face of conductive paths can be directly contacted with the external. Hence, there is an advantage that the back face electrode and through hole of the conventional structure can be dispensed with.
  • the heat developed by the circuit elements can be transferred directly via the conductive paths to the mounting substrate, because the back face of conductive paths is exposed.
  • the power elements can be also mounted, due to this heat radiation.
  • This circuit device has a flat plane structure in which the surface for the trench is substantially coincident with the surface for the conductive paths. If a narrow pitch QFP is mounted on the support substrate, the circuit device itself can be moved horizontally, as shown in FIG. 23B . Consequently, the lead shift can be easily modified.
  • the second material is formed on the surface of the conductive paths, the warping of the mounting substrate, or particularly the curvature or exfoliation of the fine slender wire can be prevented.
  • the conductive paths has the curved structure on the lateral face, and/or the second material is formed on the surface of conductive paths, a visor applied to a conductive path can be formed, bringing about the anchor effect to prevent the conductive paths from warping and slipping.
  • the conductive foil itself serving as the conductive paths is utilized as the support substrate.
  • the whole substrate is supported by the conductive foil, up to the steps of forming the trench or mounting the circuit elements and applying the insulating resin, while to divide the conductive foil into the conductive paths, the insulating resin is used as the support substrate.
  • the circuit device of the invention can be manufactured with the least amount of circuit elements, conductive foil, and insulating resin, as required. As described in the conventional example, this circuit device can be fabricated without need of having the support substrate and with the reduced cost.
  • the circuit device can be made very thin.
  • the curved structure results, bringing about the anchor effect.
  • the steps of forming the through hole and printing the conductors (for the ceramic substrate) can be omitted. Therefore, the manufacturing process can be significantly shortened, and advantageously the whole process can be performed in the inside work. Also, the frame mold is unnecessary at all, leading to quite short delivery.
  • the conductive paths can be treated integrally, up to the step of removing the conductive foil (e.g., half etching), there is an advantage of the enhanced workability in the later step of coating the insulating resin.
  • the circuit device mounted can be moved without impact upon the lateral face of the conductive paths on the mounting substrate. Particularly, the circuit device mismounted can be redisposed by shifting it horizontally. If the brazing material is molten after mouting the circuit device, the circuit device mismounted will tend to get back onto the conductive path, owing to surface tension of the molten brazing material. Consequently, the reallocation of circuit device can be effected by itself.
  • this circuit device can be utilized as the support substrate to mount the circuit elements in the exposed conductive paths, resulting in a substrate module with high performance.
  • this circuit device is used as the support substrate and the circuit device 91 as the circuit element is mounted thereon, the substrate module can be made lighter and thinner.

Abstract

After a trench 54 is formed in a conductive foil 60, the circuit elements are mounted, and the insulating resin is applied on the conductive foil 60 as the support substrate. After being inverted, the conductive foil 60 is polished on the insulating resin 50 as the support substrate for separation into the conductive paths. Accordingly, it is possible to fabricate the circuit device in which the conductive paths 51 and the circuit elements 52 are supported by the insulating resin 50, without the use of the support substrate. And the interconnects L1 to L3 requisite for the circuit are formed, and can be prevented from slipping because of the curved structure 59 and a visor 58.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a circuit device and a method for manufacturing the circuit device, and more particularly to a thin-type circuit device and a method of manufacturing the thin-type circuit device without the need of providing a support substrate.
  • 2. Description of the Related Art
  • Conventionally, it has been demanded that a circuit device which is set in an electronic apparatus is reduced in size, thickness and weight, because the circuit device is used for a portable telephone, a portable computer and so on.
  • For example, a semiconductor device as a circuit device is typically a package type semiconductor device which is conventionally sealed by normal transfer molding. This semiconductor device 1 is mounted on a printed circuit board PS as shown in FIG. 24.
  • This package type semiconductor device 1 has a semiconductor chip 2 covered with a resin layer 3, with a lead terminal 4 for external connection derived from the side of this resin layer 3.
  • However, this package type semiconductor device 1 had the lead terminal 4 out of the resin layer 3, and was too large in total size to meet smaller, thinner and lighter requirements.
  • Therefore, various companies have competed to develop a wide variety of structures which are reduced in size, thickness and weight. Recently, a wafer scale CSP which is as large as a chip size, called a CSP-(Chip Size Package), or a CSP which is slightly larger than the chip size, has been developed.
  • FIG. 25 shows a CSP 6 which adopts a glass epoxy substrate 5 as a support substrate and which is slightly larger than a chip size. Herein, a transistor chip T is mounted on the glass epoxy substrate 5.
  • On the surface of this glass epoxy substrate 5, a first electrode 7, a second electrode 8 and a die pad 9 are formed, and on the back face, a first back electrode 10 and a second back electrode 11 are formed. Via a through hole TH, the first electrode 7 and the first back electrode 10, as well as the second electrode 8 and the second back electrode 11, are electrically connected. On the die pad 9, the bare transistor chip T is fixed. An emitter electrode of transistor and the first electrode 7 are connected via a bonding wire 12, and a base electrode of transistor and the second electrode 8 are connected via the bonding wire 12. Further, a resin layer 13 is provided on the glass epoxy substrate 5 to cover the transistor chip T.
  • The CSP 6 adopts the glass epoxy substrate 5, which has the merits of a simpler structure extending from the chip T to the back electrodes 10, 11 for external connection, and a less expensive cost of manufacture, than the wafer scale CSP.
  • The CSP 6 is mounted on the printed circuit board PS, as shown in FIG. 24. The printed circuit board PS is provided with the electrodes and wires making up an electric circuit, and has the CSP 6, the package type semiconductor device 1, a chip resistor CR and a chip capacitor CC fixed for the electrical connection.
  • A circuit on this printed circuit-board is packaged in various sets.
  • Referring to FIGS. 26 and 27, a method for manufacturing this CSP will be described below. In FIG. 27, reference is made to a flow diagram entitled as a Glass epoxy/flexible substrate, listed in the middle.
  • Firstly, the glass epoxy substrate 5 is prepared as a base material (support substrate). On both sides of the glass epoxy substrate 5, the Cu foils 20, 21 are applied via an insulating adhesive (see FIG. 26A).
  • Subsequently, the Cu foils 20, 21 corresponding to the first electrode 7, the second electrode 8, the die pad 9, the first back electrode 10 and the second back electrode 11 are coated with an etching resist 22 and patterned. Note that the patterning may be made separately on the front face and the back face (see FIG. 26B).
  • Then, using a drill or a laser, a bore for the through hole TH is opened in the glass epoxy substrate. This bore is plated to form the through hole TH. Via this through hole TH, the electrical connection between the first electrode 7 and the first back electrode 10 and between the second electrode 8 and the second back electrode 10 is made (see FIG. 26C).
  • Further, though being not shown in the figure, the first electrode 7 and the second electrode 8 which become the bonding posts are subjected to Ni plating or Au plating, and the die pad 9 which becomes a die bonding post is subjected to Au plating to effect die bonding of the transistor chip T.
  • Lastly, the emitter electrode of the transistor chip T and the first electrode 7, and the base electrode of the transistor chip T and the second electrode 8 are connected via the bonding wire 12, and covered with the, resin layer 13 (see FIG. 26D).
  • As required, individual electrical elements are formed by dicing. In FIG. 26, only one transistor chip T is provided on the glass epoxy substrate 5, but in practice, a matrix of transistor chips T are provided. Accordingly, a dicing apparatus separates them into individual elements.
  • In accordance with the above manufacturing method, a CSP type electrical element using the support substrate 5 can be completed. This manufacturing method is also effected with the use of a flexible sheet as the support substrate.
  • On the other hand, a manufacturing method adopting a ceramic substrate is shown in a flow diagram to the left in FIG. 27. After the ceramic substrate which is the support substrate is prepared, the through holes are formed. Then using a conductive paste, the electrodes are printed and sintered on the front face and the back face. Thereafter, the same manufacturing method of FIG. 26, up to coating the resin layer is followed, but since the ceramic substrate is very fragile, and is likely to break off, unlike a flexible sheet or the glass epoxy substrate, there is a problem with the difficulty of molding using die. Therefore, a sealing resin is potted and cured, then polished for the uniform treatment of the face of the sealing resin. Lastly, using the dicing apparatus, individual devices are made.
  • In FIG. 25, the transistor chip T, connecting means 7 to 12, and the resin layer 13 are requisite components for the electrical connection with the outside, and the protection of transistor. However, only these components were difficult to provide an electrical circuit device reduced in size, thickness and weight.
  • Essentially, there is no need of having the glass epoxy substrate 5 which becomes the support substrate, as described before. However, since the manufacturing method involves pasting the electrode on the substrate, the support substrate is required, and this glass epoxy substrate 5 could not be dispensed with.
  • Accordingly, the use of this glass epoxy substrate 5 raised the cost. Further, since the glass epoxy substrate 5 was thick, the circuit device was thick, limiting the possibility to reduce the size, thickness and weight of the device.
  • Further, the glass epoxy substrate or the ceramic substrate necessarily requires a through hole forming process for connecting the electrodes on both sides. Hence, there was a problem with the long manufacturing process.
  • FIG. 28 shows a pattern diagram on the glass epoxy substrate, the ceramic substrate or a metal substrate. On this pattern, an IC circuit is typically made, with a transistor chip 21, an IC chip 22, a chip capacitor 23 and/or a chip resistor 24 mounted. Around this transistor chip 21 or the IC chip 22, a bonding pad 26 integral with a wire 25 is formed to electrically connect the chips 21, 22 via a bonding wire 28. A wire 29 is made integrally with an external lead pad 30. These wires 25, 29 are bent through the substrate, and made slender in the IC circuit, as necessary. Accordingly, this slender wire has smaller contact area with the substrate, leading to exfoliation or curvature of the wire. The bonding pad 26 is classified into a bonding pad for power and a bonding pad for small signal. Particularly, the bonding pad for small signal has a small bonding area, which caused a film exfoliation.
  • Further, an external lead is fixed to an external lead pad 30. There was a problem that the external lead pad 30 might be exfoliated due to an external force applied to the external lead.
  • SUMMARY OF THE INVENTION
  • The present invention intends to obtain a semiconductor device which is easy to be manufactured, and has a high accuracy and reliability.
  • The present invention has been achieved in the light of the above-mentioned problems, and its object is to provide a circuit device, comprising:
  • a plurality of conductive paths;
  • a circuit element mounted on said desired conductive paths; and
  • a package of an insulating resin for coating said circuit element and supporting integrally said conductive paths;
  • a plurality of lead terminals for connecting with outer circuit, the lead terminals being exposed from one surface of the package
  • Preferably, the conductive paths are made of pressed metal.
  • In the present invention, since a plate like body is used as a conductive plate for forming conductive path pattern and an isolation trench is formed by half punching or half etching to form conductive paths, conductive paths whose sheet resistance is very low, whose pattern is fine and whose surface is very flat, can be obtained.
  • Therefore, bonding reliability is very high and in the case of mounting a high-integrated semiconductor circuit, high accuracy and reliability in the high-integrated semiconductor circuit device can be realized.
  • According to using a pressed metal as a conductive plate, boundaries are positioned at random, thereby sheet resistance is low and fine and very flat conductive paths in microscopic views can be obtained.
  • In the case that plating film whose thickness is formed so thick as to be able to use as conductive paths, film thickness is deviated and a sufficient flatness cannot be obtained. For example, when a plating film whose thickness is 20-100 μm is formed, it is difficult to have an uniform thickness of the plating film. Therefore bonding strength is lowered.
  • Contrary that, in the case if conductive paths formed by half etching a pressed metal such as copper foil, the surface of the conductive paths is very flat and bonding accuracy and bonding reliability are very high.
  • In the plating film, according to using a mirror polished surface of a substrate as a growth starting face of plating, then removing the substrate and using the growth starting face as a bonding face, flatness of the bonding surface is slightly improved. However accuracy in the case is inferior to use the pressed metal such as cooper.
  • Further according to the above structure, the present invention has following advantages. The semiconductor device of the present invention can be enduring a stress caused by a warp of a thin type package. Further an electrical connecting portion can be prevented from being polluted. Since rigidity is improved, operation efficiency can be improved.
  • For example, by using a pressed metal including a Fe—Ni alloy as a main component, as the conductive path, thermal expansion coefficient can be prevented from mismatching, since thermal expansion coefficient of the silicon chip is near to that of the Fe—Ni alloy.
  • Further, by using a pressed metal including Al as a main component, the device becomes lighter than that using a pressed metal including Cu or Fe—Ni as a main component. In this case, without forming a plating film, direct bonding can be conducted with using an Al wiring or Au wiring.
  • Since the conductive path is made of a material whose crystal boundary is disposed at random so that a surface of the conductive path is flat, endurance against bending or rigidity can be improved and a deterioration of the conductive path.
  • Further a surface on which circuit element is to be formed is covered with a conductive film made of metal material different from a material of the conductive path. Therefore warp or wire breaks of the conductive path caused by a stress, and reliability of connecting portion between a die-bonding portion and an element. Further according to using the conductive film made of Ni plating film, wire bonding using Al wire can be conducted and formation of a visor (projected portion) can be formed Further, for example, the present invention has been achieved in the light of the above-mentioned problems, and its object is to provide a circuit device, comprising:
  • a plurality of conductive paths which are electrically isolated;
  • a plurality of circuit elements fixed on said desired conductive paths; and
  • an insulating resin for coating said circuit elements and supporting integrally said conductive paths;
  • wherein at least one of the plurality of said conductive paths is used for an interconnect to electrically connect the plurality of said circuit elements, and has a curved lateral face(side surface) to be fitted with said insulating resin. The present invention can resolve the above conventional problems with the minimum number of components, the conductive path being prevented from slipping off the insulating resin.
  • According to a second aspect of the invention, there is provided a circuit device, comprising:
  • a plurality of conductive paths which are electrically isolated by a trench;
  • a plurality of circuit elements fixed on said desired conductive paths; and
  • an insulating resin for coating said circuit elements and supporting integrally said conductive paths by being filled into said trench between said conductive paths;
  • wherein at least one of the plurality of said conductive paths is used for an interconnect to electrically connect the plurality of said circuit elements, and has a curved lateral face to be fitted with said insulating resin. The present invention can resolve the above conventional problems in such a way that the insulating resin filled into the trench supports the conductive path integrally to prevent slippage of the conductive path.
  • According to a third aspect of the invention, there is provided a circuit device, comprising:
  • a plurality of conductive paths which are electrically isolated by a trench;
  • a plurality of circuit elements fixed on said desired conductive paths; and
  • an insulating resin for coating said circuit elements and supporting integrally said conductive paths by being filled into said trench between said conductive paths, with the back face of said conductive paths exposed;
  • wherein at least one of the plurality of said conductive paths is used for an interconnect to electrically connect the plurality of said circuit elements, and has a curved lateral face to be fitted with said insulating resin. The present invention can resolve the above conventional problems in such a way that the back face of conductive path is utilized as an electrode for external connection, to prevent slippage of the conductive path, while the through hole can be also dispensed with.
  • According to a fourth aspect of the invention, there is provided a manufacturing method for a circuit device comprising the steps of:
  • forming the conductive paths having a curved lateral face by preparing a conductive foil, and forming a trench having a smaller depth than the thickness of said conductive foil on said conductive foil excluding at least a region which becomes a conductive path;
  • fixing a plurality of circuit elements on said desired conductive paths;
  • coating and molding said circuit elements with an insulating resin to be filled into said trench for fitting said conductive paths with said insulating resin; and
  • forming a circuit by removing said conductive foil at a portion of thickness where said trench is not provided, to enable an interconnect formed of a part of said conductive path to be electrically connected with said plurality of circuit elements. The present invention can resolve the above conventional problems in such a way that the conductive foil for forming the conductive paths is a starting material, and the conductive foil has a supporting function till the insulating resin is molded, and the insulating resin has the supporting function after molding. There is no need of providing the support substrate.
  • According to a fifth aspect of the invention, there is provided a manufacturing method for a circuit device comprising the steps of:
  • forming the conductive paths having a curved lateral face by preparing a conductive foil, and forming a trench having a smaller depth than the thickness of said conductive foil on said conductive foil excluding at least a region which becomes a conductive path;
  • fixing a plurality of circuit elements on said desired conductive paths;
  • providing connecting means for electrically connecting an electrode of said circuit element with desired one of said conductive paths;
  • coating and molding said circuit elements with an insulating resin to be filled into said trench for fitting said conductive paths with said insulating resin;
  • forming a circuit by removing uniformly said conductive foil at a portion of thickness where said trench is not provided from the back side and making the back face of said conductive paths and said insulating resin across said trench a substantially flat surface, to enable an interconnect formed of a part of said conductive path to be electrically connected with said plurality of circuit elements. The present invention can resolve the above conventional problems in such a way as to have bonding which is prevented from slipping and form a flat circuit device.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • [FIG. 1]
  • FIG. 1 is a view for explaining a circuit device according to the present invention.
  • [FIG. 2]
  • FIG. 2 is a view for explaining the circuit device of the invention.
  • [FIG. 3]
  • FIG. 3 is a view for explaining a method for manufacturing the circuit device of the invention.
  • [FIG. 4]
  • FIG. 4 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 5]
  • FIG. 5 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 6]
  • FIG. 6 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 7]
  • FIG. 7 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 8]
  • FIG. 8 is a view for explaining the circuit device of the invention.
  • [FIG. 9]
  • FIG. 9 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 10]
  • FIG. 10 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 11]
  • FIG. 11 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 12]
  • FIG. 12 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 13]
  • FIG. 13 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 14]
  • FIG. 14 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 15]
  • FIG. 15 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 16]
  • FIG. 16 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 17]
  • FIG. 17 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 18]
  • FIG. 18 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 19]
  • FIG. 19 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 20]
  • FIG. 20 is a view for explaining the method for manufacturing the circuit device of the invention.
  • [FIG. 21]
  • FIG. 21 is a view for explaining a circuit device of the invention.
  • [FIG. 22]
  • FIG. 22 is a view for explaining a circuit device of the invention.
  • [FIG. 23]
  • FIG. 23 is a view for explaining a way of mounting the circuit device of the invention.
  • [FIG. 24]
  • FIG. 24 is a view for explaining a mounting structure of the conventional circuit device.
  • [FIG. 25]
  • FIG. 25 is a view for explaining the conventional circuit device.
  • [FIG. 26]
  • FIG. 26 is a view for explaining a method for manufacturing the conventional circuit device.
  • [FIG. 27]
  • FIG. 27 is a view for explaining the method for manufacturing the conventional circuit device and the circuit device of the present invention.
  • [FIG. 28]
  • FIG. 28 is a pattern diagram of an IC circuit which is applicable to the conventional circuit device and the circuit device of the invention.
  • [FIG. 29]
  • FIG. 29 is a diagram for explaining the relation between the semiconductor manufacturer and the set maker.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • First Embodiment for Circuit Device
  • Referring to FIG. 1, a circuit device of the present invention will be first described below in connection with its structure.
  • FIG. 1 shows a circuit device 53 in which a conductive path 51 is buried into an insulating resin 50, and a circuit device 52 is fixed on said conductive path 51 supported by the insulating resin 50. The lateral face of the conductive path 51 has a curved structure 59.
  • This circuit device is mainly composed of the circuit elements 52A, 52B, a plurality of conductive paths 51A, 51B and 51C, and the insulating resin 50 into which the conductive paths 51A, 51B and 51C are buried. Between the conductive paths 51, a trench 54 is filled with the insulating resin 50. And the insulating resin 50 supports the conductive paths 51 of the curved structure 59.
  • The insulating resin may be a thermosetting resin, such as epoxy resin, or a thermoplastic resin, such as polyimide resin and polyphenylene sulfide. Also, the insulating resin may be any of the resins as far as they can be set by the use of a molding die, or coated by dipping or application(coating). Further resin including fiber called as Pre-preg is also applicable. The conductive path 51 may be a conductive foil composed of Cu as the main substance, a conductive foil composed of Al as the main constituent, or a conductive foil composed of an alloy of Fe—Ni. Other electrically conductive materials may be of course usable. A conductive material which can be etched or evaporate by laser is preferable.
  • In the present invention, the dry etching or wet etching is used for the non-anisotropic (isotropic) etching to have the lateral face of the conductive path 51 curved, bringing about the anchor effect.
  • Therefore, the conductive path 51 is prevented from slipping off the insulating resin 50.
  • Connecting means for the circuit elements 52 may be a bonding wire 55A, a conductive ball made of brazing material, an oblate conductive ball, a brazing material 55B such as solder, a conductive paste 55C such as Ag paste, a conductive coat, or an anisotropic conductive resin. These connecting means may be selected depending on the kind of the circuit element 52, and the mounting mode of the circuit element 52. For example, for the bare semiconductor element, a bonding wire is selected to connect the electrode on the surface of the electrode and the conductive path 51. For the CSP, a solder ball or solder bump is selected. For the chip resistor or chip capacitor, the solder 55B is selected. The circuit element packaged, for example, a BGA, can be mounted in the conductive path 51 without causing any problem, in which the connecting means may be solder.
  • To fix the circuit element 52A with the conductive path 51A, an insulating adhesive is selected if the electrical connection is unnecessary. If the electrical connection is required, the conductive coat is adopted. Herein, at least one layer of conductive coat may be required.
  • The conductive coat materials may be Ag, Au, Pt or Pd, which is coated by evaporation, sputtering or CVD under low vacuum or high vacuum, plating, or sintering.
  • For example, Ag is adherent to Au, as well as the brazing material. Hence, if an Au coat is applied on the back face of the chip, the chip can be directly subjected to thermocompression bonding with an Ag coat, Au coat or solder coat on the conductive path 51A, or the chip can be fixed via the brazing material such as solder. Herein, such conductive coat may be formed on the uppermost layer of the conductive coats laminated. For example, on the conductive path 51A of Cu, two layers of Ni coat and Au coat may be applied in due order, three layers of Ni coat, Cu coat and solder coat applied in due order, or two layers of Ag coat and Ni coat applied in due order. Note that a number of other kinds of conductive coat or lamination structures are considered, but omitted here.
  • This circuit device has the insulating resin 50 which is a sealing resin to support the conductive paths 51. Therefore, the circuit device has no need of the support substrate, and is constituted of the conductive paths 51, the circuit elements 52 and the insulating resin 50. This constitution is a feature of the present invention. As described previously in the paragraph of Related Art, the conductive paths of the conventional circuit device are supported by the support substrate, or the lead frame, which is not required in the intrinsic constitution. However, this circuit device is composed of as many constitutional elements as needed, without the need of the support substrate. As a result, this circuit device becomes a thin structure with the inexpensive cost.
  • In addition to the constitution as described previously, this circuit device has the insulating resin 50 for covering the conductive path 51 and filled into the trench 54 between the conductive paths 51 to support them integrally.
  • The interval between these conductive paths 51 with the curved structure 59 is the trench 54 where the insulating resin 50 is filled, and has the merit of effecting insulation between the conductive paths 51, while preventing the conductive paths 51 from slipping from the insulating resin 50.
  • This circuit device has the insulating, resin 50 for covering the circuit elements 52 to be filled into the trench 54 between the conductive paths 51, and supporting the conductive paths integrally with the back face of the conductive paths 51 exposed.
  • A point of exposing the back face of the conductive paths is characteristic of the present invention. The back face of the conductive paths can be connected with the external. Hence, there is a feature that the conventional through hole TH of FIG. 25 can be dispensed with.
  • In the case where the circuit elements are directly fixed via the conductive coat made of brazing material, Au, or Ag, the heat developed by the conductive element 52A can be transferred to the mounting substrate via the conductive path 51A because the back face of the conductive paths 51 is exposed. Particularly by heat release, this circuit device is effective for the semiconductor, chips which can improve the characteristics such as increased drive current.
  • This circuit device has a substantially common surface for the trench 54 and the conductive paths 51. This structure of common surface is a feature of the present invention in that the circuit device 53 can be moved horizontally because there is no step between the back electrodes 10, 11 as shown in FIG. 25.
  • In FIG. 1, a plurality of circuit elements constitute an IC circuit, and the conductive paths for connection between the circuit elements are wired, with a land configuration as shown in FIG. 1B. However, the practical configuration is more complex as shown in FIGS. 2 and 28.
  • Further as an another arrangement of the first embodiment, as shown in FIG. 1C, the interval between these conductive paths 51 with a straight structure 59S can be a trench 54 s where the insulating resin 50 is filled, and has the merit of effecting insulation between the conductive paths 51 as the device such as the first embodiment. An advantage of preventing the conductive paths 51 from slipping from the insulating resin 50 in the arrangement of the embodiment is slightly smaller than that of the first embodiment.
  • Second Embodiment for Circuit Device
  • A circuit device 53 of FIG. 2 will be described below.
  • This circuit device has substantially the same structure as that of FIG. 1, except that the interconnects L1 and L2 are formed as the conductive paths 51. Accordingly, the interconnects L1 and L2 will be described below.
  • As described before, there are a wide variety of IC circuits from a small-scale circuit to a large-scale circuit. For the convenience of the drawings, the small-scale circuit is only shown in FIG. 2A. This circuit is most applicable to an audio amplifying circuit having a difference amplifying circuit and a current mirror circuit connected. The difference amplifying circuit is constituted of a TR1 and a TR2, and the current mirror circuit is constituted of a TR3 and a TR4, as shown in FIG. 2A.
  • FIG. 2B is a plan view of the circuit device to which the circuit of FIG. 2A is applied. FIG. 2C is a cross-sectional view taken along the line A-A in FIG. 2B. FIG. 2D is a cross-sectional view taken along the line B-B. To the left of FIG. 2B, a die pad 51A for mounting the TR1 and TR3 is provided. To the right of FIG. 2B, a die pad 51D for mounting the TR2 and TR4 is provided. On the upper side of the die pads 51A, 51D, there are provided the electrodes for external connection 51B, 51E to 51G, and on the lower side thereof, there are provided the electrodes for external connection 51C, 51H to 51J. Since a TR1 emitter and a TR2 emitter are commonly connected, an interconnect L2 is formed integrally with the electrodes 51E, 51G. Also, since a TR3 base and a TR4 base, as well as a TR3 emitter and a TR4 emitter are commonly connected, an interconnect L1 is formed integrally with the electrodes 51C, 55J, and an interconnect L3 is formed integrally with the electrodes 55H, 55I.
  • The present invention has a feature of the interconnects L1 to L3. They correspond to the interconnects 25 and 29 in FIG. 28. These interconnects are different depending on the degree of integration of this circuit device, and have the width as narrow as 25 μm or more. Note that this width of 25 μm is a numerical value taken when the wet etching is used. If the dry etching is used, its width can be narrower.
  • As will be clear from FIG. 2D, a conductive path L1 constituting the interconnect L1 simply has the back face exposed, and has a lateral face of curved structure which is supported by the insulating resin 50. In other words, the interconnect is buried into the insulating resin 50. Hence, the wires can be prevented from slipping or warping, unlike the wires simply pasted on the support substrate as shown in FIG. 25. Particularly, since the lateral face of the first conductive path is a rough face with curved structure, and the visor is formed on the surface of the conductive path, there occurs an anchor effect to prevent the conductive path from slipping off the insulating resin, as will be understood from a manufacturing method hereinafter described.
  • The electrodes 51B, 51C, 551E to 51J for external connection are buried into the insulating resin, as described previously. Therefore, even if an external force is applied via an external lead secured therein, the electrodes are unlikely to be peeled.
  • Third Embodiment for Circuit Device
  • A circuit device 56 of FIG. 8 will be described below.
  • This circuit device has substantially the same structure of FIG. 1 or 2, except that a conductive coat 57 is formed on the surface of the conductive paths 51. Herein, the conductive coat 57 on the conductive paths will be mainly described below.
  • A first feature is to provide the conductive coat 57 to prevent the circuit device or the conductive path 51 from warping.
  • Typically, due to a difference in thermal expansion coefficient between the insulating resin and the conductive path material (hereinafter referred to as a first material) the circuit device itself may be warped, or the conductive path curved or peeled. Since the thermal conductivity of the conductive paths 51 is superior to that of the insulating resin, the conductive paths 51 will rise in temperature more rapidly, and expand. A second material having a smaller thermal expansion coefficient than the first material is coated. Thereby, it is possible to prevent the curvature or exfoliation of the conductive paths, and the warpage of the circuit device. Particularly, when the first material is Cu, the second material is preferably Au, Ni or Pt. Cu has an expansion coefficient of Cu is 16.7×10−6. (10 to the minus 6th power), Au 14×10−6, Ni 12.8×10−6, and Pt 8.9×10−6. In this case, a plurality of layers may be formed.
  • A second feature is to provide an anchor effect based on the second material. A visor 58, which is formed of the second material, is formed over the conductive path 51 to be buried into the insulating resin 50, bringing about the anchor effect to prevent the slippage of the conductive paths 51. The visor 58 can be formed by the conductive path itself.
  • In the present invention, both the curved structure 59 and the visor 58 develops the double anchor effect to suppress the slippage of the conductive paths 51.
  • In the above three embodiments, there has been described the circuit device having a transistor chip 52A and a passive element 52B mounted. However, the present invention is also applicable to a circuit device which is constituted of one semiconductor device sealed therein, as shown in FIGS. 21 and 22. FIG. 21 shows a circuit device 81 in which a face down element 80 such as a CSP is mounted. FIG. 22 shows a circuit device 83 in which the passive element 82 such as a chip resistor or chip capacitor is sealed. Further, the bonding wire may be provided between two conductive paths and sealed therein. This is usable as a fuse.
  • First Embodiment for a Manufacturing Method of a Circuit Device
  • Referring to FIGS. 3 to 7 and FIG. 1, a manufacturing method of a circuit device 53 will be described below.
  • Firstly, a sheet conductive foil 60 is prepared. This conductive foil 60 is composed of a material which is selected in consideration of the adhesive property to the brazing material, bonding property and plating property. Specifically, the material may be Cu or Al as the main constituent, or an alloy of Fe—Ni. Further lamination plate of Cu and Al is applicable. The conductive foil is preferably about 10 μm to 300 μm thick in view of the etching that is performed later. Herein, a copper foil having a thickness of 70 μm (2 ounces) is used. However, the thickness may be fundamentally over 390 μm or less than 10 μm. It is sufficient that the trench 61 which has a smaller depth than the thickness of the conductive foil 60 may be formed, as will be described later.
  • The sheet laminated conductive foil 60 is rolled in a desired width, and may be carried to each process as will be described later, or may be cut in a predetermined size, the cut conductive foils being carried to each process.
  • Subsequently, there are a step of removing the conductive foil 60, except for at least a region which becomes the conductive paths 51, below a thickness of the conductive foil 60, a step of mounting the circuit elements 52 on the conductive paths 60, and a step of coating the insulating resin 50 in the trench 61 formed at the, step of removing and the conductive foil 60 to seal the circuit elements.
  • Firstly, a photo-resist (PR) (etching resistant mask) is applied on the conductive foil 60 of Cu, and patterned to expose the conductive foil 60 excluding the region which becomes the conductive paths 51, as shown in FIG. 4. And etching is performed via the photo-resist PR, as shown in FIG. 5A.
  • This manufacturing method has a feature that the wet etching or dry etching can be performed non-anisotropically by selecting the etching condition. Then the lateral face (side surface) is a rough face and curved. Note that the depth of the trench 61 formed by etching is about 50-70 μm.
  • In the wet etching, etchant may be ferric chloride or cupric chloride. The conductive foil may be dipped in this etchant, or this etchant may be showered.
  • Particularly as shown in FIG. 5B, etching in the transversal direction is difficult to proceed directly under the photo-resist PR as the etching mask, but is gradually made in a deeper portion of the trench 61 in the transversal direction. As shown in the figure, with reference to a certain position on the lateral face of the trench 61, the size of aperture corresponding to its position is smaller with increased height, to taper inversely, resulting in the anchor structure. By showering, the etching proceeds in the depth direction, but is suppressed in the transversal direction, so that this anchor structure becomes remarkable.
  • In the dry etching, the orientation-dependent(anisotoropic) etching or non-anisotropic etching can be made. At present, it is said that Cu can not be removed by reactive ion etching. Cu can be removed by sputtering. The orientation-dependent etching or non-anisotropic etching can be effected, depending on the sputtering or etching conditions.
  • In FIG. 5, a conductive material which is resistant to the etching liquid may be selectively coated, instead of the photo-resist. By coating selectively this conductive material on a portion serving as the conductive path, this conductive material becomes an etching protective film, so that the trench can be etched without the use of the photo resist PR. The conductive materials may include Ag, Au, Pt, Pd or N. These corrosion resistant conductive materials have a feature of being readily available as the die pad or bonding pad.
  • For example, Ag can be bonded with Au and the brazing material. Hence, if Au has been coated on the back face of chip, the thermocompression bonding of chip can be effected with the Ag on the conductive coat 51, or the chip can be fixed via the brazing material such as solder. Since the Au bonding wire can be bonded to the conductive coat of Ag, the wire bonding is allowed. Accordingly, there is provided a merit that these conductive coats can be directly utilized as the die pad and the bonding pad.
  • Subsequently, there is a step of connecting electrically the circuit elements 52 to the conductive foil 60 formed with the trench 61, as shown in FIG. 6.
  • The circuit elements 52 include the semiconductor device 52A such as a transistor, a diode and an. IC chip, and the passive element 52B such as a chip capacitor and a chip resistor. Though being thick, a face down semiconductor device such as CSP or BGA can be mounted.
  • Herein, the bare transistor chip 52A is die bonded to the conductive path 51A. Also, the emitter electrode and the conductive path 51B, as well the base electrode and the conductive path 51B, are connected via the bonding wire 55A which has been fixed by ball bonding with thermocompression, or wedge bonding with ultrasonic wave. The chip capacitor or the passive element 52B is fixed via the brazing material such as solder or the conductive paste 55B.
  • When the pattern of FIG. 28 is applied in this embodiment, the bonding pad 26, which is very small in size, is provided integrally with the conductive foil 60, as shown in FIG. 5. Hence, there is a merit that the energy of bonding tool can be transferred, with greater bonding ability. In cutting the bonding wire after bonding, the bonding wire may be pull-cut. Then, since the bonding pad is integrated with the conductive foil 60, floating of the bonding pad can be suppressed, leading to better pull-cut ability.
  • Further, there is a step of attaching the insulating resin 50 onto the conductive foil 60 and the curved trench 61, as shown in FIG. 7. This can be performed by transfer molding, injection molding, dipping or application. The resin materials include a thermosetting resin such as epoxy resin for which the transfer molding is suitable, and a thermoplastic resin such as polyimide resin and polyphenylene sulfide for which the injection molding is usable.
  • In this embodiment, the insulating resin applied on the surface of the conductive foil 60 is adjusted so as to cover the thickness of about 100 μm from the top of the bonding wire 55A. This thickness may be increased or decreased in consideration of the strength of the circuit device.
  • A feature of this step is that the conductive foil 60, which becomes the conductive paths, serves as the support substrate up to being coated with the insulating resin 50. Conventionally, the support substrate 5 which is intrinsically not required is adopted to form the conductive paths 7 to 11, as shown in FIG. 26. In the present invention, the conductive foil 60 which becomes the support substrate is a necessary substance for the electrodes. Therefore, there is a merit that the operation can be effected by saving the material, with less cost.
  • The trench 61 has a smaller depth than the thickness of the conductive foil. Therefore, the conductive foil is not separated individually into the conductive paths. Accordingly, it can be treated integrally as one sheet conductive foil 60. It has a feature of the easy operation of carrying or mounting it onto the mold, when molding the insulating resin.
  • Further, since the insulating resin 50 is fitted into the trench 61 having the curved structure, there occurs the anchor effect in this region to prevent the insulating resin 50 from being peeled, and the conductive paths 51 from slipping. off the insulating resin 50, the conductive paths 51 being separated at the later step.
  • Before coating this insulating resin 50, the silicone resin may be potted to protect the semiconductor chip or the connecting part of bonding wire, for example.
  • Subsequently, there is a step of removing chemically and/or physically the back face of the conductive foil 60 for separation into the conductive paths 51. This step of removing can be effected by polishing, grinding, etching, or metal evaporation using a laser irradiation.
  • In the experiments, the circuit device was cut about 30 μm thick over the entire surface by a polishing or grinding apparatus to expose the insulating resin 50 from the trench 61. This exposed face is indicated by the dot line in FIG. 7. As a result, each of the conductive paths 51 is about 40 μm thick. Before the insulating resin 50 is exposed, the conductive foil maybe subjected towed etching over the entire surface thereof. Then, the conductive foil may be cut over the entire surface by the polishing or grinding apparatus to expose the insulating resin 50. Further conductive path 51 can be separated by only wet etching step.
  • As a result, the conductive paths 51 are exposed from the insulating resin 50. And the trench 61 is cut, resulting in the trench 54 as shown in FIG. 1 (see FIG. 7).
  • Lastly, a conductive material such as solder 5D may be applied onto the second conductive paths 51 exposed, as required, to complete the circuit device as shown in FIG. 1.
  • In the case where the conductive material is coated on the back face of the conductive paths 51, the conductive coat may be formed ahead on the back face of the conductive foil of FIG. 3. In this case, the conductive coat may be selectively applied on the portion corresponding to the conductive path. The way of coating may be by plating. This conductive coat may be a material resistant to etching. When this conductive coat is adopted, the conductive paths 51 can be formed only by etching, without polishing.
  • With this manufacturing method, the transistor and the chip resistor are only mounted on the conductive foil 60, but may be arranged in a matrix of transistors and chip resistors, or a matrix of circuits as shown in FIG. 28. In this case, the matrix can be divided into individual units by using a dicing apparatus, as will be described later.
  • With this manufacturing method, the circuit device 56 of flat type can be fabricated in which the conductive paths 51 are buried into the insulating resin 50, and there is a common back face for the conductive paths 51 and the insulating resin 50.
  • A feature of this manufacturing method is that the insulating resin 50 is utilized as the support substrate and can be separated into the individual conductive paths.
  • The insulating resin 50 is required to have the conductive paths 51 buried therein. There is no need of having unnecessary support substrate 5, unlike the, conventional manufacturing method of FIG. 26. Accordingly, it can be manufactured with the minimum amount of material; with less cost.
  • The thickness of the insulating resin from the surface of the conductive paths 51 can be adjusted when the insulating resin is attached at the previous step. Accordingly, the thickness of the circuit device 56 can be increased or decreased, depending on the circuit element to be mounted. Herein, in the circuit device, the conductive paths 51 having a thickness of 40 μm is buried into the insulating resin 50 having a thickness of 400 μm (see FIG. 1).
  • Second Embodiment for a Manufacturing Method of a Circuit Device
  • Referring to FIGS. 9 to 13 and FIG. 8B, a manufacturing method of a circuit device 56 having advisor 58 will be described below. The second embodiment is substantially the same as the first embodiment (FIGS. 1 and 2), except that a second material 70 which serves as the visor is applied. The details are not described here.
  • Firstly, a laminated conductive foil 60, is prepared in which the second material 70 having a small etching rate is applied on the conductive foil 60 made of the first material, as shown in FIG. 9.
  • For example, if Ni is applied on the Cu foil, Cu and Ni can be etched by ferric chloride or cupric chloride at a time, advantageously resulting in the formation of the visor 58 of Ni, due to a difference between etching rates. The bold line indicates the conductive coat 70 made of Ni, its film thickness being preferably about 1 to 10 μm. The larger film thickness of Ni can form the visor 58 more easily.
  • The second material may cover the first material as well as the material for selective etching. In this case, the film made of the second material is firstly patterned to cover the formed area of the conductive paths 51. Then, with this film as a mask, the first material is etched so that the visor 58 can be formed. The second materials may include Al, Ag, Pd and Au (see FIG. 9).
  • Subsequently, there is a step of removing the conductive foil 60 except for at least the region which becomes the conductive paths 51 below the thickness of the conductive foil 60.
  • The photo-resist PR is formed on the Ni conductive coat 70, and patterned so that the Ni conductive coat 70 may be exposed except for the region which becomes the conductive paths 51, as shown in FIG. 10. Then, etching is performed with the photo-resist, as shown in FIG. 11.
  • As described previously, if etching is performed, using an etchant such as ferric chloride or cupric chloride, the visor 58 juts out as the etching proceeds, because the Ni conductive coat 70 has a slower etching rate than the conductive foil Cu 60.
  • The steps of mounting the circuit elements 52 on the conductive foil 60 with the trench 61 formed (FIG. 12), covering the insulating resin 50 over the conductive foil 60 and the trench 61, removing the back face of the conductive foil 60 chemically and/or physically for separation into the conductive paths 51 (FIG. 13), and forming the conductive coat on the back face of the conductive paths to complete the circuit device (FIG. 8) are the same as those of the previous manufacturing method, and not described again.
  • Third Embodiment for a Manufacturing Method of a Circuit Device
  • Referring to FIGS. 14 to 20, a method for manufacturing a circuit device will be described below, in which the IC circuits having the conductive paths composed of a plurality of kinds of circuit elements, wires, die pads and bonding pads are arranged like a matrix and divided into individual IC circuits after sealing. Referring to FIG. 2 and particularly a cross-sectional view of FIG. 2C, the structure will be described below. This manufacturing method is substantially the same as in the first embodiment and the second embodiment, and is simply described.
  • Firstly, a sheet conductive foil 60 is prepared, as shown in FIG. 14.
  • The sheet conductive foil 60 is rolled in a predetermined width, and may be carried to the later process. Or the conductive foils cut in a predetermined size may be prepared and carried to the later process.
  • Subsequently, there is a step of removing the conductive foil 60 except for at least the region which becomes the conductive paths 51 below the thickness of the conductive foil 60.
  • Firstly, the photo-resist PR is made on the Cu foil 60, and patterned so that the conductive foil 60 may be exposed except for the region which becomes the conductive paths 51, as shown in FIG. 15. And etching is performed via the photo-resist PR, as shown in FIG. 16.
  • The trench 61 formed by etching is 50 μm in depth, for example, with its lateral face being rough, leading to increased adhesiveness of the insulating resin 50.
  • The lateral face of the trench 61 is etched non-anisotropically, and curved. This step of removing can be wet etching, or dry etching. This curved structure produces the anchor effect. (For more details refer to the first embodiment for the manufacturing method of the circuit device.)
  • In FIG. 15, a conductive material which is resistant to the etching solution may be selectively coated, instead of the photo-resist PR. If it is selectively coated on the portion for the conductive paths, this conductive material serves as an etching protective film. As a result, the trench can be etched without the use of resist.
  • Subsequently, there is a step of electrically connecting and mounting the circuit elements 52A to the conductive foil 60 formed with the trench 61, as shown in FIG. 17.
  • The circuit elements 52A include semiconductor devices such as a transistor, a diode, and an IC chip, and passive elements such as a chip capacitor and a chip resistor. Also, though being thicker, the face down semiconductor devices such as CSP and BGA may be mounted.
  • Herein, the bare transistor chip 52A is die bonded to the conductive path 51A. Consequently, the emitter electrode and the conductive path 51B, as well as the base electrode and the conductive path 51B are connected via the bonding wire 55A.
  • Furthermore, there is a step of applying the insulating resin 50 to the conductive foil 60 and the trench 61, as shown in FIG. 18. This step can be performed by transfer molding, injection mold, or dipping.
  • In this embodiment, the insulating resin applied on the surface of the conductive foil 60 is adjusted to be about 100 μm thick from the top of the circuit elements mounted. This thickness can be made thicker or thinner in view of the strength of the circuit device.
  • A feature of this step is that the conductive foil 60, which becomes the conductive paths 51, serves as the support substrate, when coated with the insulating resin 50. Conventionally, the support substrate 5 which is intrinsically not required is used to form the conductive paths 7 to 11, as shown in FIG. 26. In the present invention, the conductive foil 60 which becomes the support substrate is a necessary substance for the electrodes. As a result, the manufacturing operation can be performed by saving the material, with less cost.
  • The trench 61 has a smaller depth than the thickness of the conductive foil. Therefore, the conductive foil is not separated individually into the conductive paths 51. Accordingly, it can be treated integrally as one sheet conductive foil 60. It has a feature of the easy operation of carrying or mounting it onto the mold, when molding the insulating resin.
  • Subsequently, there is a step of removing chemically and/or physically the back face of the conductive foil 60 for separation into the conductive paths 51. This step of removing can be effected by polishing, grinding, etching, or metal, evaporation with laser.
  • In, the experiments, the circuit device was cut about 30 μm thick over the entire surface by a polishing or grinding apparatus to expose the insulating resin 50. This exposed face is indicated by the dot line in FIG. 18. As a result, each of the conductive paths 51 is about 40 μm thick. Before the insulating resin 50 is exposed, the conductive foil 60 may be subjected to wet etching over the entire surface thereof. Then, the conductive foil may be cut over the entire surface by the polishing or grinding apparatus to expose the insulating resin 50.
  • As a result, the surface of the conductive paths 51 is exposed from the insulating resin 50.
  • Further, a conductive material such as solder is applied on the exposed conductive paths 51, as shown in FIG. 19.
  • Lastly, there is a step of completing the circuit device by separation into individual circuit elements, as shown in FIG. 20.
  • The separation line is indicated by the arrow, and separation can be effected by dicing, cut, press, or chocolate break. When using the chocolate break, a projection on the mold may be provided to form the groove at the separation line in coating the insulating resin.
  • Particularly, the dicing is mostly used in the manufacturing method of the semiconductor devices, and is preferable because it can cut very small things.
  • The manufacturing method as described in the first to third embodiments allows for the complex patterns, as shown in FIG. 28. Particularly, the wire is bent and integral with the bonding pad 26, the other end being electrically connected with the circuit element. The wire is narrow in width, and long. Therefore, the warp(curvature) caused by heat is very significant, resulting in exfoliation in the conventional structure. However, in the present invention, since the wires are buried into the insulating resin and supported, it is possible to prevent curvature, exfoliation and slippage of the wires. The bonding pad itself has a small plane area, and may be peeled in the conventional structure. However, since in the present invention, the bonding pad is buried into the insulating resin and supported by the insulating resin, with the anchor effect, there is a merit of preventing the slippage.
  • Further, there is another merit that the circuit device having the circuit elements buried into the insulating resin 50 can be produced. This is similar to the conventional structure in which the circuit is incorporated into a printed circuit board or a ceramic substrate. This will be described later in connection with a way of mounting.
  • To the right of FIG. 27, a simple flow diagram of the present invention is presented. The circuit device can be fabricated in accordance with the nine steps of preparing a Cu foil, plating with Ag or Ni, half etching, die bonding, wire bonding, transfer molding, removing the back face of Cu foil, treating the back face of conductive path, and dicing (dividing to a plurality of devices). And all the steps can be performed in the inside work without supplying the support substrate from the manufacturer.
  • Mode for providing various kinds of circuit devices and the ways of mounting
  • FIG. 21 shows a circuit device 81 having a face down circuit element 80 mounted. The circuit element 80 is a bare semiconductor chip which have solder ball in the face, CSP or BGA having sealed surface. FIG. 22 shows a circuit device 83 having a passive element 82 such as a chip resistor mounted. They are of thin type because of no need of the support substrate. Also, they are sealed by the insulating resin, and superior in the environmental resistance.
  • FIG. 23 shows the mounting structure. Firstly, FIG. 23A shows the circuit devices 53, 81, and 83 as described above, which are mounted in the conductive paths 85 formed on a mounting substrate 84 such as a printed circuit board, metal, substrate, or ceramic substrate.
  • Particularly, a conductive path 51A to which the back face of a semiconductor chip 52 is fixed is thermally coupled to the conductive paths 85 on the mounting substrate 84. Therefore, the heat of the circuit device can be radiated via the conductive paths 85. If the metal substrate is used for the mounting substrate 84, the temperature of the semiconductor chip 52 can be further decreased, due to radiation of the metal substrate. Therefore, the driving capability of the semiconductor chip can be enhanced.
  • For example, the power MOS, IGBT, SIT, large current driving transistors, and large current driving IC (MOS, BIP, Bi-CMOS), memory IC are preferable.
  • The metal substrates preferably include an Al substrate, a Cu substrate and a Fe substrate. In view of the short-circuit with the conductive paths 85, the insulating resin and/or oxide films are formed.
  • FIG. 23B shows a circuit device 90 of the invention which is utilized as the substrate 84 of FIG. 23A. This is the greatest feature of the present invention. Namely, the conventional printed circuit board or ceramic substrate has a through hole TH formed in the substrate. In the present invention, a substrate module containing an IC circuit can be fabricated. For example, at least one circuit (which may be contained as the system) is contained in the printed circuit board.
  • Conventionally, the support substrate used the printed circuit board or ceramic substrate. In the present invention, the substrate module does not need the support substrate. This substrate module can be thinner and lighter than a hybrid substrate which may be the printed circuit board, the ceramic substrate, or the metal substrate.
  • This circuit device 90 is, utilized as the support substrate, and the circuit elements can be mounted in the exposed conductive paths, resulting in a high performance substrate module. Particularly, if this circuit device is a support substrate and a circuit device 91 is mounted on the support substrate, the substrate module can be made further thinner and lighter.
  • Accordingly, according to the above embodiments, an electronic apparatus with this module mounted can be reduced in size and weight.
  • The hatching part indicated by numeral 93 is an insulating film. For example, a high molecular film such as solder resist is preferable. Due to formation of this film, it is possible to prevent the conductive paths buried into the substrate 90 and the electrodes formed on the circuit elements 91 from short-circuiting.
  • Referring to FIG. 29, there will be described some merits of the present circuit device in the following. In the conventional mounting method, the semiconductor manufacturers fabricated the package type semiconductor devices and flip chips. The set makers mounted the semiconductor devices supplied from the semiconductor manufacturers and the passive elements supplied from the parts makers on the printed circuit board and incorporated the circuit devices into the set to fabricate an electronic apparatus. However, since the circuit device of this invention allows itself to be used as the mounting substrate, the semiconductor manufacturers can complete the mounting substrate module in the later process, and deliver it to the set makers. Accordingly, the set makers can greatly save the operation of mounting the elements on the substrate.
  • As will be clearly understood, the present invention can fabricate the circuit devices with the conductive paths and the minimum amount of insulating resin, resulting in less wasteful resources. Hence, the circuit devices can be fabricated with less superfluous components up to completion, and with greatly reduced cost. The film thickness of insulating resin, and the thickness of conductive foil, can be optimized, to make the circuit device smaller, thinner and lighter. Furthermore, since the wires liable to curvature or exfoliation are buried into the insulating resin, those problems can be resolved.
  • Since the back face of conductive paths is exposed from the insulating resin, the back face of conductive paths can be directly contacted with the external. Hence, there is an advantage that the back face electrode and through hole of the conventional structure can be dispensed with.
  • When the circuit elements are directly fixed via the conductive coat made of the brazing material, Au or Ag, the heat developed by the circuit elements can be transferred directly via the conductive paths to the mounting substrate, because the back face of conductive paths is exposed. Particularly, the power elements can be also mounted, due to this heat radiation.
  • This circuit device has a flat plane structure in which the surface for the trench is substantially coincident with the surface for the conductive paths. If a narrow pitch QFP is mounted on the support substrate, the circuit device itself can be moved horizontally, as shown in FIG. 23B. Consequently, the lead shift can be easily modified.
  • Since the second material is formed on the surface of the conductive paths, the warping of the mounting substrate, or particularly the curvature or exfoliation of the fine slender wire can be prevented.
  • Since the conductive paths has the curved structure on the lateral face, and/or the second material is formed on the surface of conductive paths, a visor applied to a conductive path can be formed, bringing about the anchor effect to prevent the conductive paths from warping and slipping.
  • In the manufacturing method of the circuit device according to the present invention, the conductive foil itself serving as the conductive paths is utilized as the support substrate. The whole substrate is supported by the conductive foil, up to the steps of forming the trench or mounting the circuit elements and applying the insulating resin, while to divide the conductive foil into the conductive paths, the insulating resin is used as the support substrate. Accordingly, the circuit device of the invention can be manufactured with the least amount of circuit elements, conductive foil, and insulating resin, as required. As described in the conventional example, this circuit device can be fabricated without need of having the support substrate and with the reduced cost. Since the support substrate is unnecessary, the conductive paths are buried into the insulating resin, with the adjustable thickness of the insulating resin and the conductive foil, there is a merit that the circuit device can be made very thin. In forming the trench, the curved structure results, bringing about the anchor effect.
  • As will be apparent from FIG. 27, the steps of forming the through hole and printing the conductors (for the ceramic substrate) can be omitted. Therefore, the manufacturing process can be significantly shortened, and advantageously the whole process can be performed in the inside work. Also, the frame mold is unnecessary at all, leading to quite short delivery.
  • Since the conductive paths can be treated integrally, up to the step of removing the conductive foil (e.g., half etching), there is an advantage of the enhanced workability in the later step of coating the insulating resin.
  • Since there is a common face for the conductive paths and the insulating resin, the circuit device mounted can be moved without impact upon the lateral face of the conductive paths on the mounting substrate. Particularly, the circuit device mismounted can be redisposed by shifting it horizontally. If the brazing material is molten after mouting the circuit device, the circuit device mismounted will tend to get back onto the conductive path, owing to surface tension of the molten brazing material. Consequently, the reallocation of circuit device can be effected by itself.
  • Lastly, this circuit device can be utilized as the support substrate to mount the circuit elements in the exposed conductive paths, resulting in a substrate module with high performance. Particularly, if this circuit device is used as the support substrate and the circuit device 91 as the circuit element is mounted thereon, the substrate module can be made lighter and thinner.

Claims (31)

1-46. (Canceled)
47. A method of manufacturing a circuit device using a conductive plate having a trench that separates conductive path regions of the conductive plate, wherein the trench has a depth less than the thickness of the conductive plate, the method comprising:
planarly mounting a plurality of circuit elements on a conductive path to make a electrical circuit.
48. The method of claim 47 wherein including mounting a circuit element over said trench.
49. The method of claim 47 wherein the conductive plate is a partially etched or pressed metal plate.
50. The method of claim 49 wherein the circuit element comprises a semiconductor chip.
51. The method of claim 49 wherein the trench has a thickness in a range of 20-100 μm.
52. The method of claim 49 including filling the trench with an insulating resin.
53. The method of claim 52 including removing part of the conductive plate from a side of the conductive plate opposite the resin-filled trench to a depth that reaches the resin-filled trench so that the conductive paths are electrically isolated from one another.
54. The method of claim 53 including removing part of the conductive plate so that a back side of the conductive paths protrudes beyond a back side of the resin-filled trench.
55. The method of claim 53 including removing a part of the conductive plate so that a back side of the resin-filled trench protrudes beyond a back side of the conductive paths.
56. A method of manufacturing a circuit device using a conductive plate having a resin-filled trench that separates conductive path regions of the conductive plate, wherein the resin-filled trench has a depth less than the thickness of the conductive plate, and wherein the conductive path regions provide electrical connections among a plurality of circuit elements, the method comprising:
removing part of the conductive plate from a side of the conductive plate opposite the resin-filled trench to a depth that reaches the resin-filled trench so that the conductive paths are isolated from one another.
57. The method of claim 56 including removing part of the conductive plate so that a back side of the conductive paths protrudes beyond a back side of the resin-filled trench.
58. The method of claim 56 including removing part of the conductive plate so that a back side of the resin-filled trench protrudes beyond a back side of the conductive paths
59. The method of claim 56 wherein the conductive plate is a partially etched or pressed metal plate.
60. The method of claim 59 wherein the circuit element comprises a semiconductor chip.
61. The method of claim 60 wherein the trench has a thickness in a range of 20-100 μm.
62. A method of manufacturing a circuit device using a conductive plate having one or more trenches that separate die pad regions, bonding pad regions and interconnection regions of the conductive plate, wherein the one or more trenches have a depth less than the thickness of the conductive plate, the method comprising:
providing an electrical connection between a circuit element and one of the bonding pad regions; and
providing an insulating resin to cover the die pad regions, the bonding pad regions, the interconnection regions, the electrical connection and the circuit element, and to fill the one or more trenches.
63. The method of claim 62 including:
etching a back side of the interconnection regions to expose the resin-filled one or more trenches.
64. The method of claim 62 wherein at least one of the interconnection regions interconnects one of the die pad regions to at least one of the bonding pad regions.
65. A method of manufacturing a circuit device, the method comprising:
providing a conductive plate; and
partially etching or pressing a front side of the conductive plate to form die pad regions, bonding pad regions, and interconnection regions in the conductive plate,
wherein each interconnection region electrically couples a respective first die pad or bonding pad region to a respective second die pad or bonding pad region.
66. The method of claim 65 wherein at least one of the interconnection regions interconnects one of the die pad regions to at least one of the bonding pad regions.
67. The method of claim 65 including:
mounting a circuit element on a surface of at least one of the die pad regions;
providing an electrical connection between the circuit element and at least one of the bonding pad regions; and
providing an insulating resin over the front side of the conductive plate, wherein the insulating resin fills areas between the die pad regions, the bonding pad regions and the interconnection regions.
68. The method of claim 67 including:
removing part of the conductive plate from a side of the conductive plate opposite the side of the conductive plate on which the insulating resin is provided to a depth that reaches the resin-filled areas.
69. The method of claim 68 including removing part of the conductive plate so that a back side of the die pad regions, the bonding pad regions and the interconnection regions protrudes beyond a back side of the resin-filled areas.
70. A circuit device comprising:
a die pad region, bonding pad regions, and an interconnection region, wherein the interconnection region electrically couples a first bonding pad region to a second bonding pad region or the die pad region;
a circuit element mounted on a surface of the die pad region; and
an insulating resin (50) over circuit element, wherein the insulating resin fills areas between the die pad region, the bonding pad regions and the interconnection region.
71. A circuit device comprising
first and a second die pads region; and
an interconnection region,
wherein the interconnection region extends in parallel with and in a vicinity of a side of the first die pad region up to and in parallel with a vicinity of a side of the second die pad region, and wherein the interconnection region functions as an interconnection between a bonding pad of a first circuit element mounted on the first die pad region, a bonding pad of a second circuit element mounted on the second die pad region, and the first and second bonding pads,
and including an insulating resin over the die pad regions, the bonding pad regions and the interconnection region, wherein the insulating resin fills areas between the die pad regions, the bonding pad regions and the interconnection region.
72. The circuit device of claim 71 comprising a semiconductor element mounted on a surface of at least one of the die pad regions, and including an interconnection region that extends from at least one the die pad regions.
73. The circuit device of claim 71 comprising a first transistor chip mounted on a surface of a first one of the die pad regions and a second transistor chip mounted on a surface of a second one of the die pad regions,
wherein the first transistor chip is electrically coupled to a first one of the bonding pad regions that serves as a first emitter electrode, and the second transistor chip is electrically coupled to a second one of the bonding pad regions that serves as a second emitter electrode,
wherein an interconnection region interconnects the first and second bonding pad regions.
74. The circuit device of claim 71 comprising a first transistor chip mounted on a surface of a first one of the die pad regions and a second transistor chip mounted on a surface of a second one of the die pad regions,
wherein the first transistor chip is electrically coupled to a first one of the bonding pad regions that serves as a first base electrode, and the second transistor chip is electrically coupled to a second one of the bonding pad regions that serves as a second base electrode,
wherein an interconnection region electrically couples the first and second bonding pad regions.
75. The circuit device of claim 71 comprising a transistor chip mounted on a surface of a first one of the die pad regions and an IC chip mounted on a surface of a second one of the die pad regions, wherein an interconnection region forms at least part of an electrical path coupling the transistor chip and the IC chip.
76. The circuit device of claim 75 comprising a passive circuit element on a surface of a third die pad region.
US10/918,105 2000-01-31 2004-08-13 Circuit device and manufacturing method of circuit device Abandoned US20050056916A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/918,105 US20050056916A1 (en) 2000-01-31 2004-08-13 Circuit device and manufacturing method of circuit device

Applications Claiming Priority (11)

Application Number Priority Date Filing Date Title
JP2000-022646 2000-01-31
JP2000022646A JP3574025B2 (en) 2000-01-31 2000-01-31 Circuit device and method of manufacturing the same
JP2000024047A JP3574026B2 (en) 2000-02-01 2000-02-01 Circuit device and method of manufacturing the same
JP2000-024047 2000-02-01
JP2000-032417 2000-02-09
JP2000032454A JP2001223318A (en) 2000-02-09 2000-02-09 Circuit device and manufacturing method therefor
JP2000-032454 2000-02-09
JP2000032417A JP3691328B2 (en) 2000-02-09 2000-02-09 Circuit device and circuit module
US09/671,135 US6548328B1 (en) 2000-01-31 2000-09-27 Circuit device and manufacturing method of circuit device
US10/372,414 US7125798B2 (en) 2000-01-31 2003-02-24 Circuit device and manufacturing method of circuit device
US10/918,105 US20050056916A1 (en) 2000-01-31 2004-08-13 Circuit device and manufacturing method of circuit device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/372,414 Continuation US7125798B2 (en) 2000-01-31 2003-02-24 Circuit device and manufacturing method of circuit device

Publications (1)

Publication Number Publication Date
US20050056916A1 true US20050056916A1 (en) 2005-03-17

Family

ID=27480977

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/671,135 Expired - Fee Related US6548328B1 (en) 2000-01-31 2000-09-27 Circuit device and manufacturing method of circuit device
US10/372,414 Expired - Fee Related US7125798B2 (en) 2000-01-31 2003-02-24 Circuit device and manufacturing method of circuit device
US10/918,105 Abandoned US20050056916A1 (en) 2000-01-31 2004-08-13 Circuit device and manufacturing method of circuit device

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US09/671,135 Expired - Fee Related US6548328B1 (en) 2000-01-31 2000-09-27 Circuit device and manufacturing method of circuit device
US10/372,414 Expired - Fee Related US7125798B2 (en) 2000-01-31 2003-02-24 Circuit device and manufacturing method of circuit device

Country Status (5)

Country Link
US (3) US6548328B1 (en)
EP (1) EP1122778A3 (en)
KR (2) KR100484696B1 (en)
CN (1) CN1246901C (en)
TW (1) TW535462B (en)

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102006033023A1 (en) * 2006-07-17 2008-01-24 Robert Bosch Gmbh Semiconductor arrangement, has retaining substrate and controlling structure, which are formed by punched grid, and semiconductor is provided, which is pasted and soldered on punched grid, and is connected by electrical round plates
US20080036034A1 (en) * 2003-02-21 2008-02-14 Juskey Frank J Lead Frame with Included Passive Devices
US20080048311A1 (en) * 2004-07-15 2008-02-28 Dai Nippon Printing Co., Ltd. Semiconductor Device, Substrate for Producing Semiconductor Device and Method of Producing Them
US20080230898A1 (en) * 2007-03-19 2008-09-25 Spansion Llc Semiconductor device and method for manufacturing thereof
US20090212316A1 (en) * 2005-08-30 2009-08-27 Osram Opto Semiconductors Gmbh Surface-mounted optoelectronic semiconductor component and method for the production thereof
US20100264529A1 (en) * 2007-02-02 2010-10-21 Punzalan Jeffrey D Integrated circuit package system with integral inner lead and paddle and method of manufacture thereof
US20130309816A1 (en) * 2010-07-29 2013-11-21 Alpha And Omega Semiconductor Incorporated Semiconductor encapsulation method
US20140247565A1 (en) * 2013-03-01 2014-09-04 Seiko Epson Corporation Module, electronic apparatus and moving object
US20180166368A1 (en) * 2016-12-09 2018-06-14 Sh Materials Co., Ltd. Lead frame
CN108886025A (en) * 2016-04-06 2018-11-23 海成帝爱斯株式会社 Conductor package substrate and its manufacturing method
US10593846B2 (en) * 2010-09-17 2020-03-17 Rohm Co., Ltd. Semiconductor light-emitting device, method for producing same, and display device
US20200194356A1 (en) * 2017-10-20 2020-06-18 Advanced Semiconductor Engineering, Inc. Semiconductor device package and method of manufacturing the same
US11329030B2 (en) 2017-05-02 2022-05-10 Osram Opto Semiconductors Gmbh Production of a chip module

Families Citing this family (89)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3643743B2 (en) * 2000-01-28 2005-04-27 三洋電機株式会社 Mounting board
JP3650008B2 (en) * 2000-09-04 2005-05-18 三洋電機株式会社 Protection circuit device using MOSFET and manufacturing method thereof
TW511422B (en) * 2000-10-02 2002-11-21 Sanyo Electric Co Method for manufacturing circuit device
US6712529B2 (en) * 2000-12-11 2004-03-30 Rohm Co., Ltd. Infrared data communication module and method of making the same
JP2002184934A (en) * 2000-12-13 2002-06-28 Shinko Electric Ind Co Ltd Semiconductor device and manufacturing method thereof
JP3609737B2 (en) * 2001-03-22 2005-01-12 三洋電機株式会社 Circuit device manufacturing method
US6608375B2 (en) * 2001-04-06 2003-08-19 Oki Electric Industry Co., Ltd. Semiconductor apparatus with decoupling capacitor
JP4034073B2 (en) * 2001-05-11 2008-01-16 株式会社ルネサステクノロジ Manufacturing method of semiconductor device
DE10125697B4 (en) * 2001-05-25 2019-01-03 Infineon Technologies Ag Power semiconductor module and method for manufacturing a power semiconductor module
JP2002368176A (en) * 2001-06-11 2002-12-20 Rohm Co Ltd Lead frame for semiconductor electronic component
KR20030019082A (en) * 2001-08-27 2003-03-06 산요 덴키 가부시키가이샤 Manufacturing method of circuit device
JP4007798B2 (en) * 2001-11-15 2007-11-14 三洋電機株式会社 Method for manufacturing plate-like body and method for manufacturing circuit device using the same
US7190083B1 (en) * 2002-01-07 2007-03-13 Vixs Systems, Inc. High frequency integrated circuit using capacitive bonding
US20030178707A1 (en) * 2002-03-21 2003-09-25 Abbott Donald C. Preplated stamped small outline no-lead leadframes having etched profiles
US20040094826A1 (en) * 2002-09-20 2004-05-20 Yang Chin An Leadframe pakaging apparatus and packaging method thereof
US20050012225A1 (en) * 2002-11-15 2005-01-20 Choi Seung-Yong Wafer-level chip scale package and method for fabricating and using the same
JP2004207277A (en) * 2002-12-20 2004-07-22 Sanyo Electric Co Ltd Circuit device and its manufacturing method
JP2004214460A (en) * 2003-01-06 2004-07-29 Sumitomo Electric Ind Ltd Semiconductor device
JP4245370B2 (en) * 2003-02-21 2009-03-25 大日本印刷株式会社 Manufacturing method of semiconductor device
AU2003219633A1 (en) 2003-02-27 2004-09-17 Infineon Technologies Ag Integrated circuit package and method for producing it
JP3954998B2 (en) 2003-08-11 2007-08-08 ローム株式会社 Semiconductor device and manufacturing method thereof
JP2005129900A (en) * 2003-09-30 2005-05-19 Sanyo Electric Co Ltd Circuit device and manufacturing method thereof
EP1522521B1 (en) * 2003-10-10 2015-12-09 Infineon Technologies AG Capacitive sensor
US7122406B1 (en) * 2004-01-02 2006-10-17 Gem Services, Inc. Semiconductor device package diepad having features formed by electroplating
US7145234B2 (en) * 2004-01-15 2006-12-05 Via Technologies, Inc. Circuit carrier and package structure thereof
US7144788B2 (en) * 2004-02-19 2006-12-05 Sumitomo Electric Industries, Ltd. Method for manufacturing a transmitting optical sub-assembly with a thermo-electric cooler therein
JP4446772B2 (en) * 2004-03-24 2010-04-07 三洋電機株式会社 Circuit device and manufacturing method thereof
TWI227051B (en) * 2004-04-09 2005-01-21 Airoha Tech Corp Exposed pad module integrated a passive device therein
CN100361293C (en) * 2004-04-28 2008-01-09 络达科技股份有限公司 Exposed active element base module with embedded passive element
JP4353853B2 (en) * 2004-05-20 2009-10-28 三洋電機株式会社 Circuit device manufacturing method and plate-like body
US6940183B1 (en) * 2004-06-04 2005-09-06 Lu-Chen Hwan Compound filled in lead IC packaging product
DE112005001681T5 (en) * 2004-07-15 2007-06-06 Dai Nippon Printing Co., Ltd. Semiconductor device, substrate for manufacturing a semiconductor device and method of manufacturing the same
US7413995B2 (en) * 2004-08-23 2008-08-19 Intel Corporation Etched interposer for integrated circuit devices
US7348661B2 (en) * 2004-09-24 2008-03-25 Intel Corporation Array capacitor apparatuses to filter input/output signal
US20060071351A1 (en) * 2004-09-28 2006-04-06 Texas Instruments Incorporated Mold compound interlocking feature to improve semiconductor package strength
US7049208B2 (en) * 2004-10-11 2006-05-23 Intel Corporation Method of manufacturing of thin based substrate
US7358444B2 (en) * 2004-10-13 2008-04-15 Intel Corporation Folded substrate with interposer package for integrated circuit devices
KR101182301B1 (en) * 2005-06-28 2012-09-20 엘지디스플레이 주식회사 Printed circuit board mounted led
US7495330B2 (en) * 2005-06-30 2009-02-24 Intel Corporation Substrate connector for integrated circuit devices
JP2007157940A (en) * 2005-12-02 2007-06-21 Nichia Chem Ind Ltd Light emitting device and method of manufacturing same
JP5291864B2 (en) * 2006-02-21 2013-09-18 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device for DC / DC converter and semiconductor device for DC / DC converter
US7434310B2 (en) * 2006-06-05 2008-10-14 Motorola, Inc. Process to reform a plastic packaged integrated circuit die
US7537965B2 (en) * 2006-06-21 2009-05-26 Delphi Technologies, Inc. Manufacturing method for a leadless multi-chip electronic module
SG140574A1 (en) 2006-08-30 2008-03-28 United Test & Assembly Ct Ltd Method of producing a semiconductor package
WO2008069260A1 (en) * 2006-11-30 2008-06-12 Sanyo Electric Co., Ltd. Circuit element mounting board, circuit device using the same, and air conditioner
JP5601751B2 (en) * 2007-04-26 2014-10-08 スパンション エルエルシー Semiconductor device
US7663204B2 (en) * 2007-04-27 2010-02-16 Powertech Technology Inc. Substrate for multi-chip stacking, multi-chip stack package utilizing the substrate and its applications
US8492883B2 (en) * 2008-03-14 2013-07-23 Advanced Semiconductor Engineering, Inc. Semiconductor package having a cavity structure
DE102008024704A1 (en) * 2008-04-17 2009-10-29 Osram Opto Semiconductors Gmbh Optoelectronic component and method for producing an optoelectronic component
EP2133915A1 (en) * 2008-06-09 2009-12-16 Micronas GmbH Semiconductor assembly with specially formed bonds and method for manufacturing the same
US7829984B2 (en) * 2008-06-25 2010-11-09 Stats Chippac Ltd. Integrated circuit package system stackable devices
US20100044850A1 (en) * 2008-08-21 2010-02-25 Advanced Semiconductor Engineering, Inc. Advanced quad flat non-leaded package structure and manufacturing method thereof
TWI372454B (en) * 2008-12-09 2012-09-11 Advanced Semiconductor Eng Quad flat non-leaded package and manufacturing method thereof
EP2248161B1 (en) * 2009-03-06 2019-05-01 Kaixin Inc. Leadless integrated circuit package having high density contacts
KR101753416B1 (en) 2009-04-03 2017-07-19 카이씬, 인코포레이티드 Leadframe for ic package and method of manufacture
US8124447B2 (en) 2009-04-10 2012-02-28 Advanced Semiconductor Engineering, Inc. Manufacturing method of advanced quad flat non-leaded package
US20100314728A1 (en) * 2009-06-16 2010-12-16 Tung Lok Li Ic package having an inductor etched into a leadframe thereof
WO2011026261A1 (en) 2009-09-02 2011-03-10 Tunglok Li Ic package and method for manufacturing the same
JP4747265B2 (en) * 2009-11-12 2011-08-17 電気化学工業株式会社 Light-emitting element mounting substrate and manufacturing method thereof
US8749074B2 (en) * 2009-11-30 2014-06-10 Micron Technology, Inc. Package including an interposer having at least one topological feature
US20110163430A1 (en) * 2010-01-06 2011-07-07 Advanced Semiconductor Engineering, Inc. Leadframe Structure, Advanced Quad Flat No Lead Package Structure Using the Same, and Manufacturing Methods Thereof
CN102726126A (en) * 2010-02-01 2012-10-10 古河电气工业株式会社 Metal core substrate for in-vehicle electrical junction box
JP5711472B2 (en) * 2010-06-09 2015-04-30 新光電気工業株式会社 WIRING BOARD, MANUFACTURING METHOD THEREOF, AND SEMICONDUCTOR DEVICE
JP5242644B2 (en) * 2010-08-31 2013-07-24 株式会社東芝 Semiconductor memory device
TWI419290B (en) 2010-10-29 2013-12-11 Advanced Semiconductor Eng Quad flat non-leaded package and manufacturing method thereof
US8377750B2 (en) * 2010-12-14 2013-02-19 Stats Chippac Ltd. Integrated circuit packaging system with multiple row leads and method of manufacture thereof
US8581421B2 (en) * 2010-12-20 2013-11-12 Shinko Electric Industries Co., Ltd. Semiconductor package manufacturing method and semiconductor package
JP5582040B2 (en) * 2011-01-12 2014-09-03 富士電機株式会社 Semiconductor device manufacturing method, semiconductor device, and igniter device
US8502363B2 (en) * 2011-07-06 2013-08-06 Advanced Semiconductor Engineering, Inc. Semiconductor device packages with solder joint enhancement element and related methods
CN106711104B (en) * 2011-10-20 2021-01-05 先进封装技术私人有限公司 Packaging substrate and manufacturing process thereof, semiconductor element packaging structure and manufacturing process
US8674487B2 (en) 2012-03-15 2014-03-18 Advanced Semiconductor Engineering, Inc. Semiconductor packages with lead extensions and related methods
US9653656B2 (en) 2012-03-16 2017-05-16 Advanced Semiconductor Engineering, Inc. LED packages and related methods
KR20140050387A (en) * 2012-10-19 2014-04-29 삼성테크윈 주식회사 Leadframe for semiconductor package and the fabrication method thereof
US9059379B2 (en) 2012-10-29 2015-06-16 Advanced Semiconductor Engineering, Inc. Light-emitting semiconductor packages and related methods
CN103794574B (en) * 2012-10-31 2018-06-01 三垦电气株式会社 Semiconductor device and its manufacturing method
US9087777B2 (en) * 2013-03-14 2015-07-21 United Test And Assembly Center Ltd. Semiconductor packages and methods of packaging semiconductor devices
JP6352009B2 (en) * 2013-04-16 2018-07-04 ローム株式会社 Semiconductor device
WO2015059915A1 (en) * 2013-10-22 2015-04-30 凸版印刷株式会社 Ic module, ic card, and ic module substrate
KR20150074649A (en) * 2013-12-24 2015-07-02 삼성전기주식회사 Semiconductor package and manufacturing method thereof
JP2015144188A (en) * 2014-01-31 2015-08-06 株式会社東芝 Semiconductor device and manufacturing method of the same
GB2525585B (en) * 2014-03-20 2018-10-03 Micross Components Ltd Leadless chip carrier
CN104320925B (en) * 2014-10-23 2018-01-19 安捷利(番禺)电子实业有限公司 A kind of preparation method of new embedded circuit board
US9570381B2 (en) 2015-04-02 2017-02-14 Advanced Semiconductor Engineering, Inc. Semiconductor packages and related manufacturing methods
JP6555927B2 (en) * 2015-05-18 2019-08-07 大口マテリアル株式会社 Semiconductor device mounting lead frame and semiconductor device manufacturing method
CN105097571B (en) * 2015-06-11 2018-05-01 合肥矽迈微电子科技有限公司 Chip packaging method and package assembling
JP2018098487A (en) * 2016-12-14 2018-06-21 株式会社村田製作所 Semiconductor module
TWM555065U (en) * 2017-09-05 2018-02-01 恆勁科技股份有限公司 Electronic package and its package substrate
US10439065B2 (en) * 2017-10-11 2019-10-08 Texas Instruments Incorporated Inverted leads for packaged isolation devices
US11393774B2 (en) * 2019-08-21 2022-07-19 Stmicroelectronics, Inc. Semiconductor device having cavities at an interface of an encapsulant and a die pad or leads

Citations (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5122860A (en) * 1987-08-26 1992-06-16 Matsushita Electric Industrial Co., Ltd. Integrated circuit device and manufacturing method thereof
US5157475A (en) * 1988-07-08 1992-10-20 Oki Electric Industry Co., Ltd. Semiconductor device having a particular conductive lead structure
US5216278A (en) * 1990-12-04 1993-06-01 Motorola, Inc. Semiconductor device having a pad array carrier package
US5239198A (en) * 1989-09-06 1993-08-24 Motorola, Inc. Overmolded semiconductor device having solder ball and edge lead connective structure
US5559364A (en) * 1993-02-15 1996-09-24 Contex Incorporated Leadframe
US5580466A (en) * 1993-04-14 1996-12-03 Hitachi Construction Machinery Co., Ltd. Metal plate processing method, lead frame processing method, lead frame, semiconductor device manufacturing method, and semiconductor device
US5606201A (en) * 1992-05-25 1997-02-25 Mannesmann Aktiengesellschaft Fluid-cooled power transistor arrangement
US5703399A (en) * 1995-11-15 1997-12-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor power module
US5841190A (en) * 1995-05-19 1998-11-24 Ibiden Co., Ltd. High density multi-layered printed wiring board, multi-chip carrier and semiconductor package
US5976912A (en) * 1994-03-18 1999-11-02 Hitachi Chemical Company, Ltd. Fabrication process of semiconductor package and semiconductor package
US6001671A (en) * 1996-04-18 1999-12-14 Tessera, Inc. Methods for manufacturing a semiconductor package having a sacrificial layer
US6025650A (en) * 1994-08-24 2000-02-15 Fujitsu Limited Semiconductor device including a frame terminal
US6051878A (en) * 1997-03-10 2000-04-18 Micron Technology, Inc. Method of constructing stacked packages
US6063139A (en) * 1996-06-11 2000-05-16 Yamaha Corporation Apparatus for continuous assembly of a semiconductor lead frame package
US6137164A (en) * 1998-03-16 2000-10-24 Texas Instruments Incorporated Thin stacked integrated circuit device
US6215179B1 (en) * 1998-07-02 2001-04-10 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
US6222739B1 (en) * 1998-01-20 2001-04-24 Viking Components High-density computer module with stacked parallel-plane packaging
US6228676B1 (en) * 1996-10-31 2001-05-08 Amkor Technology, Inc. Near chip size integrated circuit package
US6255740B1 (en) * 1994-08-24 2001-07-03 Fujitsu Limited Semiconductor device having a lead portion with outer connecting terminals
US6268648B1 (en) * 1997-04-30 2001-07-31 Hitachi Chemical Co., Ltd. Board for mounting semiconductor element, method for manufacturing the same, and semiconductor device
US6353258B1 (en) * 1995-01-17 2002-03-05 Hitachi, Ltd. Semiconductor module
US6362525B1 (en) * 1999-11-09 2002-03-26 Cypress Semiconductor Corp. Circuit structure including a passive element formed within a grid array substrate and method for making the same
US6410363B1 (en) * 1997-03-10 2002-06-25 Sanyo Electric Co., Ltd. Semiconductor device and method of manufacturing same
US6451627B1 (en) * 1999-09-07 2002-09-17 Motorola, Inc. Semiconductor device and process for manufacturing and packaging a semiconductor device
US6483184B2 (en) * 1998-02-17 2002-11-19 Seiko Epson Corporation Semiconductor apparatus substrate, semiconductor apparatus, and method of manufacturing thereof and electronic apparatus
US6831352B1 (en) * 1998-10-22 2004-12-14 Azimuth Industrial Company, Inc. Semiconductor package for high frequency performance

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5151281A (en) * 1974-10-31 1976-05-06 Tokyo Shibaura Electric Co
JPS59208756A (en) * 1983-05-12 1984-11-27 Sony Corp Manufacture of semiconductor device package
JPH02240940A (en) * 1989-03-15 1990-09-25 Matsushita Electric Ind Co Ltd Manufacture of integrated circuit device
JP2781018B2 (en) 1989-09-06 1998-07-30 新光電気工業株式会社 Semiconductor device and manufacturing method thereof
JPH03240260A (en) * 1990-02-19 1991-10-25 Matsushita Electric Ind Co Ltd Manufacture of integrated circuit device
JP3304705B2 (en) * 1995-09-19 2002-07-22 セイコーエプソン株式会社 Manufacturing method of chip carrier
JP3521758B2 (en) * 1997-10-28 2004-04-19 セイコーエプソン株式会社 Method for manufacturing semiconductor device
JPH11195742A (en) * 1998-01-05 1999-07-21 Matsushita Electron Corp Semiconductor device, manufacture thereof, and led frame therefor

Patent Citations (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5122860A (en) * 1987-08-26 1992-06-16 Matsushita Electric Industrial Co., Ltd. Integrated circuit device and manufacturing method thereof
US5157475A (en) * 1988-07-08 1992-10-20 Oki Electric Industry Co., Ltd. Semiconductor device having a particular conductive lead structure
US5239198A (en) * 1989-09-06 1993-08-24 Motorola, Inc. Overmolded semiconductor device having solder ball and edge lead connective structure
US5273938A (en) * 1989-09-06 1993-12-28 Motorola, Inc. Method for attaching conductive traces to plural, stacked, encapsulated semiconductor die using a removable transfer film
US5216278A (en) * 1990-12-04 1993-06-01 Motorola, Inc. Semiconductor device having a pad array carrier package
US5606201A (en) * 1992-05-25 1997-02-25 Mannesmann Aktiengesellschaft Fluid-cooled power transistor arrangement
US5559364A (en) * 1993-02-15 1996-09-24 Contex Incorporated Leadframe
US5580466A (en) * 1993-04-14 1996-12-03 Hitachi Construction Machinery Co., Ltd. Metal plate processing method, lead frame processing method, lead frame, semiconductor device manufacturing method, and semiconductor device
US5976912A (en) * 1994-03-18 1999-11-02 Hitachi Chemical Company, Ltd. Fabrication process of semiconductor package and semiconductor package
US6025650A (en) * 1994-08-24 2000-02-15 Fujitsu Limited Semiconductor device including a frame terminal
US6255740B1 (en) * 1994-08-24 2001-07-03 Fujitsu Limited Semiconductor device having a lead portion with outer connecting terminals
US6353258B1 (en) * 1995-01-17 2002-03-05 Hitachi, Ltd. Semiconductor module
US5841190A (en) * 1995-05-19 1998-11-24 Ibiden Co., Ltd. High density multi-layered printed wiring board, multi-chip carrier and semiconductor package
US5703399A (en) * 1995-11-15 1997-12-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor power module
US6001671A (en) * 1996-04-18 1999-12-14 Tessera, Inc. Methods for manufacturing a semiconductor package having a sacrificial layer
US6063139A (en) * 1996-06-11 2000-05-16 Yamaha Corporation Apparatus for continuous assembly of a semiconductor lead frame package
US6228676B1 (en) * 1996-10-31 2001-05-08 Amkor Technology, Inc. Near chip size integrated circuit package
US6051878A (en) * 1997-03-10 2000-04-18 Micron Technology, Inc. Method of constructing stacked packages
US6410363B1 (en) * 1997-03-10 2002-06-25 Sanyo Electric Co., Ltd. Semiconductor device and method of manufacturing same
US6268648B1 (en) * 1997-04-30 2001-07-31 Hitachi Chemical Co., Ltd. Board for mounting semiconductor element, method for manufacturing the same, and semiconductor device
US6222739B1 (en) * 1998-01-20 2001-04-24 Viking Components High-density computer module with stacked parallel-plane packaging
US6483184B2 (en) * 1998-02-17 2002-11-19 Seiko Epson Corporation Semiconductor apparatus substrate, semiconductor apparatus, and method of manufacturing thereof and electronic apparatus
US6137164A (en) * 1998-03-16 2000-10-24 Texas Instruments Incorporated Thin stacked integrated circuit device
US6215179B1 (en) * 1998-07-02 2001-04-10 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
US6831352B1 (en) * 1998-10-22 2004-12-14 Azimuth Industrial Company, Inc. Semiconductor package for high frequency performance
US6451627B1 (en) * 1999-09-07 2002-09-17 Motorola, Inc. Semiconductor device and process for manufacturing and packaging a semiconductor device
US6362525B1 (en) * 1999-11-09 2002-03-26 Cypress Semiconductor Corp. Circuit structure including a passive element formed within a grid array substrate and method for making the same

Cited By (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080036034A1 (en) * 2003-02-21 2008-02-14 Juskey Frank J Lead Frame with Included Passive Devices
US7489021B2 (en) * 2003-02-21 2009-02-10 Advanced Interconnect Technologies Limited Lead frame with included passive devices
US20080048311A1 (en) * 2004-07-15 2008-02-28 Dai Nippon Printing Co., Ltd. Semiconductor Device, Substrate for Producing Semiconductor Device and Method of Producing Them
US7943427B2 (en) * 2004-07-15 2011-05-17 Dai Nippon Printing Co., Ltd. Semiconductor device, substrate for producing semiconductor device and method of producing them
US20090212316A1 (en) * 2005-08-30 2009-08-27 Osram Opto Semiconductors Gmbh Surface-mounted optoelectronic semiconductor component and method for the production thereof
DE102006033023A1 (en) * 2006-07-17 2008-01-24 Robert Bosch Gmbh Semiconductor arrangement, has retaining substrate and controlling structure, which are formed by punched grid, and semiconductor is provided, which is pasted and soldered on punched grid, and is connected by electrical round plates
US8633062B2 (en) * 2007-02-02 2014-01-21 Stats Chippac Ltd. Integrated circuit package system with integral inner lead and paddle and method of manufacture thereof
US20100264529A1 (en) * 2007-02-02 2010-10-21 Punzalan Jeffrey D Integrated circuit package system with integral inner lead and paddle and method of manufacture thereof
US20080230898A1 (en) * 2007-03-19 2008-09-25 Spansion Llc Semiconductor device and method for manufacturing thereof
US8492890B2 (en) * 2007-03-19 2013-07-23 Spansion Llc Semiconductor device and method for manufacturing thereof
US8586412B1 (en) 2007-03-19 2013-11-19 Spansion Llc Semiconductor device and method for manufacturing thereof
US20130309816A1 (en) * 2010-07-29 2013-11-21 Alpha And Omega Semiconductor Incorporated Semiconductor encapsulation method
US8722468B2 (en) * 2010-07-29 2014-05-13 Alpha & Omega Semiconductor, Inc. Semiconductor encapsulation method
US10593846B2 (en) * 2010-09-17 2020-03-17 Rohm Co., Ltd. Semiconductor light-emitting device, method for producing same, and display device
US20140247565A1 (en) * 2013-03-01 2014-09-04 Seiko Epson Corporation Module, electronic apparatus and moving object
US9426892B2 (en) * 2013-03-01 2016-08-23 Seiko Epson Corporation Module, electronic apparatus and moving object
CN108886025A (en) * 2016-04-06 2018-11-23 海成帝爱斯株式会社 Conductor package substrate and its manufacturing method
US20180166368A1 (en) * 2016-12-09 2018-06-14 Sh Materials Co., Ltd. Lead frame
US10229871B2 (en) * 2016-12-09 2019-03-12 Ohkuchi Materials Co., Ltd. Lead frame
US11329030B2 (en) 2017-05-02 2022-05-10 Osram Opto Semiconductors Gmbh Production of a chip module
US20200194356A1 (en) * 2017-10-20 2020-06-18 Advanced Semiconductor Engineering, Inc. Semiconductor device package and method of manufacturing the same
US11037868B2 (en) * 2017-10-20 2021-06-15 Advanced Semiconductor Engineering, Inc. Semiconductor device package and method of manufacturing the same

Also Published As

Publication number Publication date
TW535462B (en) 2003-06-01
US7125798B2 (en) 2006-10-24
US6548328B1 (en) 2003-04-15
KR100509136B1 (en) 2005-08-22
EP1122778A3 (en) 2004-04-07
KR100484696B1 (en) 2005-04-22
EP1122778A2 (en) 2001-08-08
KR20040072574A (en) 2004-08-18
KR20010078000A (en) 2001-08-20
CN1246901C (en) 2006-03-22
CN1343086A (en) 2002-04-03
US20030151135A1 (en) 2003-08-14

Similar Documents

Publication Publication Date Title
US7125798B2 (en) Circuit device and manufacturing method of circuit device
US7091606B2 (en) Circuit device and manufacturing method of circuit device and semiconductor module
US6562660B1 (en) Method of manufacturing the circuit device and circuit device
KR100407595B1 (en) Semiconductor device and method of manufacturing the same
US6791199B2 (en) Heat radiating semiconductor device
JP3639514B2 (en) Circuit device manufacturing method
JP3574026B2 (en) Circuit device and method of manufacturing the same
JP3561683B2 (en) Circuit device manufacturing method
JP3759572B2 (en) Semiconductor device
JP3691335B2 (en) Circuit device manufacturing method
JP3574025B2 (en) Circuit device and method of manufacturing the same
JP3668090B2 (en) Mounting board and circuit module using the same
JP3634709B2 (en) Semiconductor module
JP3510839B2 (en) Semiconductor device and manufacturing method thereof
JP3639495B2 (en) Circuit device manufacturing method
JP4443190B2 (en) Manufacturing method of semiconductor device
JP3691328B2 (en) Circuit device and circuit module
JP3778783B2 (en) Circuit device and manufacturing method thereof
JP2005175509A (en) Circuit arrangement
JP4036603B2 (en) Semiconductor device and manufacturing method thereof
JP2003100985A (en) Circuit module
JP2002237545A (en) Manufacturing for circuit device
JP2001250883A (en) Manufacturing method of circuit device
JP2002026180A (en) Method for manufacturing circuit device
JP2001223318A (en) Circuit device and manufacturing method therefor

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION