US20050098863A1 - Lead frame and method for fabricating semiconductor package employing the same - Google Patents

Lead frame and method for fabricating semiconductor package employing the same Download PDF

Info

Publication number
US20050098863A1
US20050098863A1 US10/866,774 US86677404A US2005098863A1 US 20050098863 A1 US20050098863 A1 US 20050098863A1 US 86677404 A US86677404 A US 86677404A US 2005098863 A1 US2005098863 A1 US 2005098863A1
Authority
US
United States
Prior art keywords
leads
die pad
lead frame
inner leads
semiconductor chip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/866,774
Inventor
Tae-hun Kim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIM, TAE-HUN
Publication of US20050098863A1 publication Critical patent/US20050098863A1/en
Priority to US12/222,854 priority Critical patent/US7732258B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/94Laser ablative material removal

Definitions

  • the present invention relates, in general, to a lead frame and a method for fabricating a semiconductor package employing the same.
  • a lead frame is conventionally employed in manufacturing the QFP.
  • the lead frame supports the chip as a separate element, and provides a structure for transmitting the function of the semiconductor chip to an external circuit.
  • the lead frame includes a die pad on which a semiconductor chip is mounted, inner leads which are bonded to a bonding pad on the semiconductor chip through a wire, outer leads through which the inner leads are connected to the external circuit, and a frame which supports the die pad and the inner and outer leads.
  • the process for fabricating the lead frame includes forming the lead frame using a stamping process, or by forming the lead frame using an etching process.
  • the stamping process stamps a material with a press using an alloy.
  • the etching process uses a chemical corrosion to etch the material.
  • the material is located on a die and it is fixed thereon using a stripper. By stamping the material with the press, a lead frame with a given pattern is formed.
  • a given pattern is formed on the surface by exposing the material being masked to the light, and etching the material with a corrosion liquid. As a result, a lead frame with a given pattern is formed. At this time, the corrosion liquid is spread out at a given pressure from both sides of the material of the lead frame.
  • the lead frame of the QFP-based semiconductor package manufactured by one of the aforesaid processes includes inner leads having a substantial length and a substantially narrow width, as compared to lead frames of other types of semiconductor packages. Accordingly, when an external force is applied in the vertical direction to the length of the inner lead, the inner lead becomes easily ‘transformed’, i.e., the inner lead may become warped or twisted, for example.
  • the transformation is generated because the inner lead has a structure which is weak to the displacement of the lead in the vertical direction. Especially, as the trend of using high pins and small chips (due to the miniaturization and high integration of electronic equipment) becomes more commonplace, the pitch of the inner lead may be diminished, leading to a more severe transformation.
  • the width of the lead, and the intervals between the leads are narrowed, and the thickness of the inner leads is reduced. Accordingly, the inner leads may become more easily curved or twisted, even with a small shock, causing a degradation in the planarity of the inner leads.
  • the degraded inner leads influence stitch bonding process during a follow-on packaging operation, such that is may be impossible to perform a normal wire bonding.
  • the transformation of the inner leads may be a direct cause of a reduction in package integrity, which may result in substantial, large scale decreases in productivity.
  • the aforesaid problem may be further explained with respect to connecting a semiconductor device to the lead frame using a bonding equipment.
  • the equipment consists of a heater located on a heater block, and a capillary on which the wire bonding operation is performed.
  • a lead frame on which a semiconductor chip is mounted is located on an upper surface of the heater block, inner leads which are curved or twisted do not adhere closely to the upper surface of the heater block, and may come apart from or off of the upper surface.
  • the capillary applies a given pressure to the inner leads.
  • the wire Since the inner leads have come apart from the upper surface of the heater block, the wire does not closely adhere to the inner lead, since the power supporting the inner leads is not applied to the bottom of these inner leads. Accordingly, the wire that is attached to inner leads with inferior planarity may become easily separated from the inner leads, thereby causing inferior bonding between leads and wire.
  • a bonding ball (such as a solder ball) is formed at a terminal of the capillary. The bonding ball is attached to the semiconductor chip.
  • the bonding ball cannot be adequately formed at the terminal of the capillary, or a bonding ball is formed that is smaller than a desired or expected size. This happens because the curved or twisted inner leads move up with the capillary due to the elasticity, such that the leads push the wire (which is exposed to the terminal of the capillary) to the inside of the capillary. If a bonding ball with a desired size cannot be formed at the terminal of the capillary as described above, the bonding equipment must be shut down. As a result, in the case of having a large number of curved or twisted inner leads, the bonding equipment is frequently downed, thereby causing reductions in productivity.
  • An exemplary embodiment of the present invention is directed to a lead frame.
  • the lead frame may include a die pad, a tie bar supporting the die pad, and a plurality of leads.
  • the leads may include inner and outer leads arranged along an outer periphery of the die pad, with each of the inner and outer leads having tip terminals.
  • the lead frame may include a connecting bar connected to tip terminals of each of the inner leads.
  • the package may include a lead frame having a die pad, inner and outer leads arranged along an outer periphery of the die pad and having tip terminals, and a connecting bar for connecting tip terminals of the inner leads to the die pad.
  • a bonding pad of a semiconductor chip is mounted on the die pad and connected via a conductive wire to the inner leads of the lead frame.
  • the semiconductor chip, wire and inner leads may be subjected to a molding process, and the connecting bar which connects the tip terminals of the inner leads may be cut so as to independently separate each of the inner leads from the die pad.
  • FIG. 1 is a plan view illustrating a structure of a lead frame in accordance with an exemplary embodiment of the present invention.
  • FIG. 2 is a detailed view of a main part in which part A of FIG. 1 is enlarged.
  • FIGS. 3 to 6 are process flow charts illustrating a method for fabricating a semiconductor package applying the lead frame of FIG. 1 , in accordance with an exemplary embodiment of the present invention.
  • FIG. 7 is a perspective view illustrating a process of cutting the connecting bar of the lead frame by the cutting unit, in accordance with an exemplary embodiment of the present invention.
  • the exemplary embodiments describe a lead frame with reduced curvedness and/or twist that may be capable of preventing bonding inferiority in a follow-on packaging operation.
  • this may be accomplished by separating inner leads into respective individual inner leads in which no electrical shock is generated, and by changing design of the lead frame so that a tip terminal of the inner lead can be fixed to a connecting bar.
  • the connecting bar may be cut prior to, or after, a molding process, potentially enhancing productivity in manufacturing a package including the lead frame by avoiding bonding equipment downtime due to transformation of the inner leads.
  • FIG. 1 is a plan view illustrating a structure of a lead frame in accordance with an exemplary embodiment of the present invention
  • FIG. 2 is a detailed view of a main part in which part A of FIG. 1 is enlarged.
  • the lead frame 100 includes an outer frame 110 formed along an outer border of a tie bar 130 and a plurality of leads 140 .
  • the outer frame 110 supports a die pad 120 , the tie bar 130 and the leads 140 , so as not to be separated from the lead frame 100 .
  • the die pad 120 is configured so as to have a semiconductor chip mounted thereon, and may be located at the center of the lead frame 100 .
  • the size of the die pad 120 may be equal to the size of the semiconductor chip to be mounted thereon, or slightly larger than the semiconductor chip.
  • the tie bar 130 may extend from each edge of the die pad 120 to the frame 110 .
  • the tie bar 130 may be designed to fixedly attach the die pad 120 to the outer frame 110 so that the die pad 120 cannot be separated from the lead frame 100 .
  • Each of the leads 140 may electrically connect the semiconductor chip to be mounted on the die pad 120 to an external circuit, for example.
  • a plurality of leads 140 may be arranged at a regular interval along the outer surface or periphery of the die pad 120 , so as to have a given spaced distance from the edge of the die pad 120 .
  • the leads 140 may be separated from one another to prevent an electrical short, for example.
  • the leads 140 may include inner leads 142 and outer leads 144 .
  • Inner leads 142 are connected to the semiconductor chip, and the outer leads 144 connect the inner leads 142 to the external circuit.
  • the inner lead 142 may represent a part extending from a terminal of one side adjacent to the die pad 120 to a part to be encapsulated by a molding resin in a semiconductor package process (such as a molding process) which will be explained in further detail below.
  • the outer lead 144 may represent a part extending from a point to be exposed to an environment outside the molding resin, to the terminal of the other side of the lead 140 connected to the outer frame 110 .
  • the width of the inner lead 142 may be formed so as to be narrower than a width of the outer lead 144 .
  • each of the inner leads 142 may be connected using a connecting bar 150 , as shown in FIGS. 1 and 2 , for example.
  • the connecting bar 150 may be connected to a tip terminal of each inner lead 142 .
  • the connecting bar 150 may be formed so as to traverse the tie bar 130 along the outer surface or periphery of the die pad 120 , so as to connect all the inner leads 142 thereto.
  • the tip terminals of the outer leads 144 are connected to the outer frame 110 .
  • the endurance of the leads 140 may be enhanced. This is because the effects of a shock applied to the leads 140 is translated (separated) onto each lead 142 . As a result, it may be possible to reduce or eliminate the possibility of curving or twisting of the inner leads 142 due to an applied shock.
  • FIGS. 3 to 6 are process flow charts illustrating a method for fabricating a semiconductor package according to an embodiment of the present invention. For reference, the process will be explained in four steps with regard to FIGS. 3-6 .
  • FIG. 3 is a sectional view illustrating a state in which a semiconductor chip is mounted on a die pad.
  • the lead frame 100 of FIG. 1 may be fabricated by the stamping process or by the etching process.
  • a space between the leads 140 may be punched at a location (not shown) just before a part for tip connection, so that the tip terminals of the inner leads 142 are connected by the connecting bar 150 .
  • a reticle is designed in consideration of the part for tip connection, and the tip terminals of the inner leads 142 are connected to the connecting bar 150 via the etching process, using the reticle as a mask, for example.
  • the reticle is a type of mask or photomask.
  • a photomask is used in photolithography to block resist exposure in a selected area.
  • a photomask may consist of chrome opaque areas supported by a high quality quartz plate that is transparent to UV radiation.
  • a reticle is a square quartz plate with a pattern that is typically delineated in a thin chrome layer on one side of the plate.
  • a reticle is functionally the same as a mask or photomask.
  • an epoxy-based adhesive (not shown in FIG. 3 ) may be spread on the die pad 120 formed as a result of one of the aforesaid processes, and a semiconductor chip 200 equipped with a bonding pad 210 may be placed on the die pad 120 .
  • the semiconductor chip 200 is mounted in a way that the surface or side of the semiconductor chip 200 that is not attached to the bonding pad 210 contacts the die pad 120 .
  • the semiconductor chip 200 may be attached (Step 1 ) to the die pad 120 .
  • FIG. 4 is a sectional view illustrating a state in which an inner lead is electrically connected to a semiconductor chip.
  • the wire bonding equipment includes a heater block (not shown in FIG. 4 ) for generating heat at a given temperature during the wire bonding process, and a capillary (not shown) for electrically connecting bonding pads 210 of the semiconductor chip 200 to the inner leads 142 by forming a conductive wire 220 , as shown in FIG. 4 .
  • the lead frame 100 to which the semiconductor chip 200 is attached is placed on the heater block of the wire bonding equipment. At this time, as all the inner leads 142 are connected by connecting bar 150 , the inner leads 142 do not come apart from an upper surface of the heater block.
  • the lead frame 100 When the lead frame 100 is placed on the heater block, a wire with a given length is exposed to a terminal of the capillary.
  • the wire becomes deformed in shape (to a shape somewhat similar to a drop of water, for example) and forms a bonding ball 222 .
  • the bonding ball 222 may be formed at a desirable size, continuously at the capillary. The capillary attaches the bonding ball 222 to the bonding pad 210 of the semiconductor chip 200 , exposes the conductive wire 220 , and then moves to the inner lead 142 with a given curvature.
  • the capillary electrically connects (Step 2 ) the semiconductor chip 200 to the inner leads 142 via the conductive wire 220 (a portion of which is exposed) by applying pressure to a given part of the inner lead 142 .
  • This process is repeated until the bonding pad 210 of the semiconductor chip 200 and each of the inner leads 142 are connected.
  • the wire 220 may be firmly attached to all inner leads 142 .
  • FIG. 4 illustrates the resulting structure in which the bonding pad 210 is connected to the inner leads 142 through the conductive wire 220 .
  • FIG. 5 is a sectional view illustrating a state in which the semiconductor chip, lead frame and a wire are molded by a molding resin.
  • the semiconductor chip 200 , wire 220 and the inner leads 142 are molded and hardened (Step 3 ) with a molding resin 230 .
  • the molding resin 230 may be any suitable resin or ceramic such as a liquid epoxy resin, buffer coating resin, etc., which protects the semiconductor chip 200 , wire 220 and inner leads 142 from the external environment.
  • FIG. 6 is a sectional view illustrating a state in which a connecting bar is cut by a cutting unit.
  • FIG. 6 is a sectional view which is cut along the dotted line B-B of FIG. 7 .
  • the connecting bar 150 is cut (Step 4 ) with a suitable sawing equipment.
  • the inner leads 142 may be separated into respective individual leads with no electrical short, as shown in FIG. 6 , for example.
  • the connecting bar 150 may be cut by a sawing blade or laser.
  • the process for cutting the connecting bar 150 may be performed by cutting a bottom surface of the package. This may be done by reversing the package after completing the molding process, in the moving direction of the sawing equipment, for example. This is shown in further detail below.
  • FIG. 7 is a perspective view illustrating a process of cutting the connecting bar of the lead frame by the cutting unit, in accordance with an exemplary embodiment of the present invention.
  • FIG. 7 there is shown a perspective view illustrating a process of how the connecting bar 150 of the lead frame 100 is cut by the sawing equipment. With reference to the drawing, the sawing work will be explained in detail. The part shown in dotted line indicates a part in which the molding resin is molded.
  • the cutting equipment (such as a blade 300 ) may be positioned at a place corresponding to the tip terminal of the inner leads 142 in the bottom area of the package which is reversed, as illustrated in FIG. 7 . After that, the blade 300 cuts a part from the molding resin to the connecting bar 150 .
  • a cut groove 232 having a shape that is similar to the shape of the die pad 120 is formed at the bottom of the part of the package molded by the molding resin 230 .
  • the connecting bar 150 (or the tie bar 130 ) which connects the die pad 120 to the outer frame 110 is cut together.
  • the inner leads 142 are separated into respective individual leads, so as to avoid formation of an electrical short, as more accurately illustrated in FIG. 6 .
  • the outer frame 110 is cut and the outer leads 144 are independently separated. Thereafter, the outer leads 144 may be formed in an angular shape so that the semiconductor package (which is separated) can be mounted to the electronic equipment, thereby completing the fabrication process.
  • the packaging process As explained above, even though an external force is applied to the lead frame prior to the wire bonding process, the external force may be scattered through the connecting bar. Accordingly, the possibility of imparting a curve or twist to the inner leads 142 can be substantially reduced, possibly preventing or substantially avoiding fall-off in productivity caused by downtime of the bonding equipment.
  • the connecting bar 150 which connects the inner leads is cut after molding the semiconductor chip 200 with the molding resin 230 .
  • the cutting process for cutting the connecting bar 150 can be performed after the wire bonding process, and prior to the molding process.
  • the tie bar 130 which supports the die pad 120 should not be cut so that the die pad 120 cannot be separated from the lead frame 100 .
  • the exemplary embodiments of the present invention describe a method which performs the wire bonding process in a state in which the inner leads 142 are all connected through the connecting bar 150 . Thereafter, the connecting bar is cut (prior to or after a molding process) and the inner leads are separated into the respective individual leads.
  • the connecting bar is cut (prior to or after a molding process) and the inner leads are separated into the respective individual leads.
  • the exemplary embodiments of the present invention describe a lead frame and a method for fabricating a semiconductor package employing the same, which may reduce a transformation (e.g., warping, twisting, etc.) of inner leads, thus preventing poor bonding and potentially improving the productivity thereof through a design change in the lead frame.
  • a transformation e.g., warping, twisting, etc.

Abstract

A lead frame and a method of fabricating a semiconductor package including the lead frame, where the lead frame includes a die pad, a tie bar supporting the die pad, and a plurality of leads. The leads may include inner and outer leads arranged along an outer periphery of the die pad, with each of the inner and outer leads having tip terminals. The lead frame may include a connecting bar connected to tip terminals of each of the inner leads. In the method, a bonding pad of a semiconductor chip is mounted on the die pad and connected via a conductive wire to the inner leads of the lead frame. The semiconductor chip, wire and inner leads may be subjected to a molding process, and the connecting bar which connects the tip terminals of the inner leads may be cut so as to independently separate each of the inner leads from the die pad.

Description

    PRIORITY STATEMENT
  • This application claims the priority of Korean Patent Application No. 2003-0078432, filed on Nov. 6, 2003 in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates, in general, to a lead frame and a method for fabricating a semiconductor package employing the same.
  • 2. Description of the Related Art
  • Technologies for fabricating a semiconductor package for electrically or electronically connecting a semiconductor chip to an external environment are largely classified into two technologies: fabricating a Quad Flat Package (QFP), and fabricating a Ball Grid Array (BGA).
  • A lead frame is conventionally employed in manufacturing the QFP. The lead frame supports the chip as a separate element, and provides a structure for transmitting the function of the semiconductor chip to an external circuit.
  • The lead frame includes a die pad on which a semiconductor chip is mounted, inner leads which are bonded to a bonding pad on the semiconductor chip through a wire, outer leads through which the inner leads are connected to the external circuit, and a frame which supports the die pad and the inner and outer leads.
  • The process for fabricating the lead frame includes forming the lead frame using a stamping process, or by forming the lead frame using an etching process. The stamping process stamps a material with a press using an alloy. The etching process uses a chemical corrosion to etch the material. In fabricating the lead frame using the stamping process, the material is located on a die and it is fixed thereon using a stripper. By stamping the material with the press, a lead frame with a given pattern is formed.
  • On the other hand, in forming the lead frame using the etching process, after spreading out a photoresist on the surface of the material, a given pattern is formed on the surface by exposing the material being masked to the light, and etching the material with a corrosion liquid. As a result, a lead frame with a given pattern is formed. At this time, the corrosion liquid is spread out at a given pressure from both sides of the material of the lead frame.
  • The lead frame of the QFP-based semiconductor package manufactured by one of the aforesaid processes includes inner leads having a substantial length and a substantially narrow width, as compared to lead frames of other types of semiconductor packages. Accordingly, when an external force is applied in the vertical direction to the length of the inner lead, the inner lead becomes easily ‘transformed’, i.e., the inner lead may become warped or twisted, for example.
  • The transformation is generated because the inner lead has a structure which is weak to the displacement of the lead in the vertical direction. Especially, as the trend of using high pins and small chips (due to the miniaturization and high integration of electronic equipment) becomes more commonplace, the pitch of the inner lead may be diminished, leading to a more severe transformation.
  • As described above, as the pitch of the inner leads becomes diminished, the width of the lead, and the intervals between the leads, are narrowed, and the thickness of the inner leads is reduced. Accordingly, the inner leads may become more easily curved or twisted, even with a small shock, causing a degradation in the planarity of the inner leads.
  • This inferiority could occur at anytime during the process of manufacture and carriage of the lead frames, and/or during the process of applying the lead frame to a molding process. Accordingly, it is desirable to be able to substantially prevent the transformation of the lead frame from occurring during the manufacturing process.
  • Once the inner leads are transformed, the degraded inner leads influence stitch bonding process during a follow-on packaging operation, such that is may be impossible to perform a normal wire bonding. As a result, the transformation of the inner leads may be a direct cause of a reduction in package integrity, which may result in substantial, large scale decreases in productivity.
  • The aforesaid problem may be further explained with respect to connecting a semiconductor device to the lead frame using a bonding equipment. The equipment consists of a heater located on a heater block, and a capillary on which the wire bonding operation is performed. When a lead frame on which a semiconductor chip is mounted is located on an upper surface of the heater block, inner leads which are curved or twisted do not adhere closely to the upper surface of the heater block, and may come apart from or off of the upper surface. In the case of bonding the wire using the capillary, the capillary applies a given pressure to the inner leads. Since the inner leads have come apart from the upper surface of the heater block, the wire does not closely adhere to the inner lead, since the power supporting the inner leads is not applied to the bottom of these inner leads. Accordingly, the wire that is attached to inner leads with inferior planarity may become easily separated from the inner leads, thereby causing inferior bonding between leads and wire.
  • On the other hand, when the wire is bonded to the inner leads, a given length of the wire is exposed to the outside environment of the capillary, and an electrical shock is applied to the exposed wire. Thereafter, a bonding ball (such as a solder ball) is formed at a terminal of the capillary. The bonding ball is attached to the semiconductor chip.
  • However, when the wire is bonded to curved or twisted inner leads, the bonding ball cannot be adequately formed at the terminal of the capillary, or a bonding ball is formed that is smaller than a desired or expected size. This happens because the curved or twisted inner leads move up with the capillary due to the elasticity, such that the leads push the wire (which is exposed to the terminal of the capillary) to the inside of the capillary. If a bonding ball with a desired size cannot be formed at the terminal of the capillary as described above, the bonding equipment must be shut down. As a result, in the case of having a large number of curved or twisted inner leads, the bonding equipment is frequently downed, thereby causing reductions in productivity.
  • SUMMARY OF THE INVENTION
  • An exemplary embodiment of the present invention is directed to a lead frame. The lead frame may include a die pad, a tie bar supporting the die pad, and a plurality of leads. The leads may include inner and outer leads arranged along an outer periphery of the die pad, with each of the inner and outer leads having tip terminals. The lead frame may include a connecting bar connected to tip terminals of each of the inner leads.
  • Another exemplary embodiment is directed to a method for fabricating a semiconductor package. The package may include a lead frame having a die pad, inner and outer leads arranged along an outer periphery of the die pad and having tip terminals, and a connecting bar for connecting tip terminals of the inner leads to the die pad. In the method, a bonding pad of a semiconductor chip is mounted on the die pad and connected via a conductive wire to the inner leads of the lead frame. The semiconductor chip, wire and inner leads may be subjected to a molding process, and the connecting bar which connects the tip terminals of the inner leads may be cut so as to independently separate each of the inner leads from the die pad.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects, features and other advantages of the present invention will be more readily apparent from the description of the exemplary embodiments that follows, with reference to the attached drawings in which:
  • FIG. 1 is a plan view illustrating a structure of a lead frame in accordance with an exemplary embodiment of the present invention.
  • FIG. 2 is a detailed view of a main part in which part A of FIG. 1 is enlarged.
  • FIGS. 3 to 6 are process flow charts illustrating a method for fabricating a semiconductor package applying the lead frame of FIG. 1, in accordance with an exemplary embodiment of the present invention.
  • FIG. 7 is a perspective view illustrating a process of cutting the connecting bar of the lead frame by the cutting unit, in accordance with an exemplary embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE EXEMPLARY EMBODIMENTS
  • Reference should now be made to the drawings, in which the same reference numerals are used throughout the different drawings to designate the same or similar components.
  • As will be detailed hereafter, the exemplary embodiments describe a lead frame with reduced curvedness and/or twist that may be capable of preventing bonding inferiority in a follow-on packaging operation. In an exemplary-embodiment, this may be accomplished by separating inner leads into respective individual inner leads in which no electrical shock is generated, and by changing design of the lead frame so that a tip terminal of the inner lead can be fixed to a connecting bar. The connecting bar may be cut prior to, or after, a molding process, potentially enhancing productivity in manufacturing a package including the lead frame by avoiding bonding equipment downtime due to transformation of the inner leads.
  • FIG. 1 is a plan view illustrating a structure of a lead frame in accordance with an exemplary embodiment of the present invention, and FIG. 2 is a detailed view of a main part in which part A of FIG. 1 is enlarged. Referring to FIGS. 1 and 2, the lead frame 100 includes an outer frame 110 formed along an outer border of a tie bar 130 and a plurality of leads 140. The outer frame 110 supports a die pad 120, the tie bar 130 and the leads 140, so as not to be separated from the lead frame 100.
  • The die pad 120 is configured so as to have a semiconductor chip mounted thereon, and may be located at the center of the lead frame 100. In this exemplary embodiment, the size of the die pad 120 may be equal to the size of the semiconductor chip to be mounted thereon, or slightly larger than the semiconductor chip.
  • The tie bar 130 may extend from each edge of the die pad 120 to the frame 110. The tie bar 130 may be designed to fixedly attach the die pad 120 to the outer frame 110 so that the die pad 120 cannot be separated from the lead frame 100.
  • Each of the leads 140 may electrically connect the semiconductor chip to be mounted on the die pad 120 to an external circuit, for example. A plurality of leads 140 may be arranged at a regular interval along the outer surface or periphery of the die pad 120, so as to have a given spaced distance from the edge of the die pad 120. In this exemplary embodiment, the leads 140 may be separated from one another to prevent an electrical short, for example.
  • The leads 140 may include inner leads 142 and outer leads 144. Inner leads 142 are connected to the semiconductor chip, and the outer leads 144 connect the inner leads 142 to the external circuit. The inner lead 142 may represent a part extending from a terminal of one side adjacent to the die pad 120 to a part to be encapsulated by a molding resin in a semiconductor package process (such as a molding process) which will be explained in further detail below. The outer lead 144 may represent a part extending from a point to be exposed to an environment outside the molding resin, to the terminal of the other side of the lead 140 connected to the outer frame 110. The width of the inner lead 142 may be formed so as to be narrower than a width of the outer lead 144. Accordingly, the thinner inner leads 142 could be curved or twisted easily due to a small shock, for example. To prevent curving or twisting of the inner leads 142, each of the inner leads 142 may be connected using a connecting bar 150, as shown in FIGS. 1 and 2, for example.
  • The connecting bar 150 may be connected to a tip terminal of each inner lead 142. The connecting bar 150 may be formed so as to traverse the tie bar 130 along the outer surface or periphery of the die pad 120, so as to connect all the inner leads 142 thereto. On the other hand, the tip terminals of the outer leads 144 are connected to the outer frame 110.
  • In the case that the lead frame 100 is designed as above (i.e., where tip terminals of the outer leads 144 are connected by the outer frame 110 and tip terminals of the inner leads 142 are connected by the connecting bar 150, the endurance of the leads 140 may be enhanced. This is because the effects of a shock applied to the leads 140 is translated (separated) onto each lead 142. As a result, it may be possible to reduce or eliminate the possibility of curving or twisting of the inner leads 142 due to an applied shock.
  • FIGS. 3 to 6 are process flow charts illustrating a method for fabricating a semiconductor package according to an embodiment of the present invention. For reference, the process will be explained in four steps with regard to FIGS. 3-6.
  • FIG. 3 is a sectional view illustrating a state in which a semiconductor chip is mounted on a die pad. As shown in FIG. 3, the lead frame 100 of FIG. 1 may be fabricated by the stamping process or by the etching process. In the case where the lead frame 100 is manufactured by the stamping process, a space between the leads 140 may be punched at a location (not shown) just before a part for tip connection, so that the tip terminals of the inner leads 142 are connected by the connecting bar 150.
  • On the other hand, in the case where the lead frame 100 is manufactured by the etching process, a reticle is designed in consideration of the part for tip connection, and the tip terminals of the inner leads 142 are connected to the connecting bar 150 via the etching process, using the reticle as a mask, for example. The reticle is a type of mask or photomask. A photomask is used in photolithography to block resist exposure in a selected area. A photomask may consist of chrome opaque areas supported by a high quality quartz plate that is transparent to UV radiation. A reticle is a square quartz plate with a pattern that is typically delineated in a thin chrome layer on one side of the plate. A reticle is functionally the same as a mask or photomask.
  • Thereafter, an epoxy-based adhesive (not shown in FIG. 3) may be spread on the die pad 120 formed as a result of one of the aforesaid processes, and a semiconductor chip 200 equipped with a bonding pad 210 may be placed on the die pad 120. At this time, the semiconductor chip 200 is mounted in a way that the surface or side of the semiconductor chip 200 that is not attached to the bonding pad 210 contacts the die pad 120. As a result, the semiconductor chip 200 may be attached (Step 1) to the die pad 120.
  • FIG. 4 is a sectional view illustrating a state in which an inner lead is electrically connected to a semiconductor chip. When the semiconductor chip has been attached as shown in FIG. 3, the lead frame 100 is moved to a wire bonding equipment. The wire bonding equipment includes a heater block (not shown in FIG. 4) for generating heat at a given temperature during the wire bonding process, and a capillary (not shown) for electrically connecting bonding pads 210 of the semiconductor chip 200 to the inner leads 142 by forming a conductive wire 220, as shown in FIG. 4.
  • The lead frame 100 to which the semiconductor chip 200 is attached is placed on the heater block of the wire bonding equipment. At this time, as all the inner leads 142 are connected by connecting bar 150, the inner leads 142 do not come apart from an upper surface of the heater block.
  • When the lead frame 100 is placed on the heater block, a wire with a given length is exposed to a terminal of the capillary. In the case where an electrical spark is applied to the exposed wire, the wire becomes deformed in shape (to a shape somewhat similar to a drop of water, for example) and forms a bonding ball 222. As there are no curved or twisted inner leads 142 (due to the connecting bar 150), the bonding ball 222 may be formed at a desirable size, continuously at the capillary. The capillary attaches the bonding ball 222 to the bonding pad 210 of the semiconductor chip 200, exposes the conductive wire 220, and then moves to the inner lead 142 with a given curvature.
  • Thereafter, the capillary electrically connects (Step 2) the semiconductor chip 200 to the inner leads 142 via the conductive wire 220 (a portion of which is exposed) by applying pressure to a given part of the inner lead 142. This process is repeated until the bonding pad 210 of the semiconductor chip 200 and each of the inner leads 142 are connected. In this case, as no curved or twisted inner leads 142 exist, due to the connecting bar 150, the wire 220 may be firmly attached to all inner leads 142. Accordingly, FIG. 4 illustrates the resulting structure in which the bonding pad 210 is connected to the inner leads 142 through the conductive wire 220.
  • FIG. 5 is a sectional view illustrating a state in which the semiconductor chip, lead frame and a wire are molded by a molding resin. As shown in the FIG. 5, the semiconductor chip 200, wire 220 and the inner leads 142 are molded and hardened (Step 3) with a molding resin 230. The molding resin 230 may be any suitable resin or ceramic such as a liquid epoxy resin, buffer coating resin, etc., which protects the semiconductor chip 200, wire 220 and inner leads 142 from the external environment.
  • FIG. 6 is a sectional view illustrating a state in which a connecting bar is cut by a cutting unit. FIG. 6 is a sectional view which is cut along the dotted line B-B of FIG. 7. To prevent the electrical short from occurring when the inner leads 142 are connected, the connecting bar 150 is cut (Step 4) with a suitable sawing equipment. As a result, the inner leads 142 may be separated into respective individual leads with no electrical short, as shown in FIG. 6, for example.
  • At this time, the connecting bar 150 may be cut by a sawing blade or laser. The process for cutting the connecting bar 150 may be performed by cutting a bottom surface of the package. This may be done by reversing the package after completing the molding process, in the moving direction of the sawing equipment, for example. This is shown in further detail below.
  • FIG. 7 is a perspective view illustrating a process of cutting the connecting bar of the lead frame by the cutting unit, in accordance with an exemplary embodiment of the present invention. For ease of understanding, in FIG. 7, there is shown a perspective view illustrating a process of how the connecting bar 150 of the lead frame 100 is cut by the sawing equipment. With reference to the drawing, the sawing work will be explained in detail. The part shown in dotted line indicates a part in which the molding resin is molded.
  • The cutting equipment (such as a blade 300) may be positioned at a place corresponding to the tip terminal of the inner leads 142 in the bottom area of the package which is reversed, as illustrated in FIG. 7. After that, the blade 300 cuts a part from the molding resin to the connecting bar 150. When the connecting bar 150 is cut by the blade 300, as illustrated in FIG. 7, a cut groove 232 having a shape that is similar to the shape of the die pad 120 is formed at the bottom of the part of the package molded by the molding resin 230.
  • As shown in FIG. 7, within the cut groove formed at the bottom of the package, the connecting bar 150 (or the tie bar 130) which connects the die pad 120 to the outer frame 110 is cut together. As a result, the inner leads 142 are separated into respective individual leads, so as to avoid formation of an electrical short, as more accurately illustrated in FIG. 6.
  • After the connecting bar 150 is cut, the outer frame 110 is cut and the outer leads 144 are independently separated. Thereafter, the outer leads 144 may be formed in an angular shape so that the semiconductor package (which is separated) can be mounted to the electronic equipment, thereby completing the fabrication process.
  • By performing the packaging process as explained above, even though an external force is applied to the lead frame prior to the wire bonding process, the external force may be scattered through the connecting bar. Accordingly, the possibility of imparting a curve or twist to the inner leads 142 can be substantially reduced, possibly preventing or substantially avoiding fall-off in productivity caused by downtime of the bonding equipment.
  • As described above, the connecting bar 150 which connects the inner leads is cut after molding the semiconductor chip 200 with the molding resin 230. As an alternative process, however, the cutting process for cutting the connecting bar 150 can be performed after the wire bonding process, and prior to the molding process. In this case, the tie bar 130 which supports the die pad 120 should not be cut so that the die pad 120 cannot be separated from the lead frame 100.
  • As described above, the exemplary embodiments of the present invention describe a method which performs the wire bonding process in a state in which the inner leads 142 are all connected through the connecting bar 150. Thereafter, the connecting bar is cut (prior to or after a molding process) and the inner leads are separated into the respective individual leads. As a result, even if an external force is applied to the lead frame 100 prior to the wire bonding process, it is possible to minimize the curvedness or twist of the inner leads 142, thereby maintaining bonding integrity of the leads 142. In addition, downtime of the bonding equipment due to curved or twisted leads 142 may be prevented, possibly enhancing productivity.
  • Accordingly, the exemplary embodiments of the present invention describe a lead frame and a method for fabricating a semiconductor package employing the same, which may reduce a transformation (e.g., warping, twisting, etc.) of inner leads, thus preventing poor bonding and potentially improving the productivity thereof through a design change in the lead frame.
  • The exemplary embodiments of the present invention having been described in an illustrative manner, it is to be understood that the terminology used is intended to be in the nature of description rather than of limitation. Many modifications and variations of the exemplary embodiments of the present invention are possible in light of the above teachings. Therefore, it is to be understood that within the scope of the appended claims, the exemplary embodiments of the present invention may be practiced otherwise than as specifically described above.

Claims (20)

1. A lead frame, comprising:
a die pad;
a tie bar supporting the die pad;
a plurality of leads including inner and outer leads arranged along an outer periphery of the die pad, each of the inner and outer leads having tip terminals; and
a connecting bar connected to tip terminals of each of the inner leads.
2. The lead frame of claim 1, wherein the inner and outer leads are arranged along the outer periphery of the die pad so as to be a given spaced interval from outer edges of the die pad.
3. The lead frame of claim 1, wherein the died pad is configured for mounting a semiconductor chip thereon.
4. The lead frame of claim 1, wherein a width of the inner leads is less than a width of the outer leads.
5. The lead frame of claim 1, wherein each of the inner leads are separated in space from adjacent inner leads so as to translate an applied external force to the lead frame across each of the individual, separated leads, maintaining bonding integrity of the leads.
6. A method for fabricating a semiconductor package, comprising:
preparing a lead frame, the lead frame including a die pad, inner and outer leads arranged along an outer periphery of the die pad and having tip terminals, and a connecting bar for connecting tip terminals of the inner leads;
mounting a bonding pad of a semiconductor chip on the die pad;
connecting the bonding pad to at least one tip terminal of an inner lead via a wire;
molding the semiconductor chip, wire and inner leads; and
cutting the connecting bar which connects the tip terminals of the inner leads so as to independently separate each of the inner leads from the die pad.
7. The method of claim 6, wherein preparing the lead frame includes fabricating the lead frame by one of a stamping process or an etching process.
8. The method of claim 6, wherein the connecting bar is cut by one of a sawing blade or a laser.
9. The method of claim 6, wherein cutting the connecting bar further includes cutting a bottom surface of the package by reversing the package, after the package is subject to the molding process, in the moving direction of a sawing device that cuts the connecting bar.
10. A method for fabricating a semiconductor package, comprising:
preparing a lead frame, the lead frame including a die pad, inner and outer leads arranged along an outer periphery of the die pad and having tip terminals, and a connecting bar for connecting tip terminals of the inner leads;
mounting a bonding pad of a semiconductor chip on the die pad;
connecting the bonding pad to at least one tip terminal of an inner lead via a wire;
cutting the connecting bar which connects the tip terminals of the inner leads so as to independently separate each of the inner leads from the die pad and from each other; and
molding the semiconductor chip, wire and the inner leads with molding resin.
11. A lead frame, comprising:
a die pad;
a tie bar supporting the die pad;
a plurality of leads arranged along an outer periphery of the die pad connecting the die pad to the outer frame, each of the leads having tip terminals;
an outer frame supporting the die pad, tie bar and plurality of leads; and
a connecting bar connected to tip terminals of at least some of the leads.
12. The lead frame of claim 1 1, wherein the died pad is configured for mounting a semiconductor chip thereon.
13. The lead frame of claim 1 1, wherein the plurality of leads include inner leads and outer leads which are arranged along the outer periphery of the die pad so as to be a given spaced interval from outer edges of the die pad.
14. The lead frame of claim 13, wherein a width of the inner leads is less than a width of the outer leads.
15. The lead frame of claim 13, wherein
the connecting bar is connected to tip terminals of the inner leads, and
each of the inner leads are separated in space from adjacent inner leads so as to translate an applied external force to the lead frame across each of the individual, separated leads, maintaining bonding integrity of the leads.
16. A method for fabricating a semiconductor package that includes a lead frame, the lead frame having a die pad, inner and outer leads arranged along an outer periphery of the die pad and having tip terminals, and a connecting bar for connecting tip terminals of the inner leads to the die pad, the method comprising:
connecting, via a conductive wire, a bonding pad of a semiconductor chip to be mounted on the die pad of the lead frame to the inner leads of the lead frame;
molding the semiconductor chip, wire and inner leads; and
cutting the connecting bar which connects the tip terminals of the inner leads so as to independently separate each of the inner leads from the die pad.
17. The method of claim 16, wherein said molding is performed prior to said cutting.
18. The method of claim 16, wherein said cutting is performed prior to said molding.
19. A semiconductor package, comprising:
an outer frame supporting a die pad, a tie bar for mounting a semiconductor chip thereon and a plurality of leads;
the plurality of leads including inner and outer leads arranged along an outer periphery of the die pad to connect the die pad to the outer frame, each of the inner and outer leads having tip terminals;
a connecting bar connected to tip terminals of the inner leads; and
a semiconductor chip including a bonding pad that is connected to the die pad via a wire that connects the bonding pad to the inner leads.
20. A semiconductor package, the semiconductor package having a lead frame and a semiconductor chip, the lead frame composed of an outer frame supporting a die pad, a tie bar for mounting the semiconductor chip thereon, a plurality of inner and outer leads arranged along an outer periphery of the die pad to connect the die pad to the outer frame, each of the inner and outer leads having tip terminals, and a connecting bar for connecting tip terminals of the inner leads to the die pad, the semiconductor package formed in accordance with the method of claim 16.
US10/866,774 2003-11-06 2004-06-15 Lead frame and method for fabricating semiconductor package employing the same Abandoned US20050098863A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/222,854 US7732258B2 (en) 2003-11-06 2008-08-18 Lead frame and method for fabricating semiconductor package employing the same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1020030078432A KR100568225B1 (en) 2003-11-06 2003-11-06 Lead Frame and method for fabricating semiconductor package using the same
KR2003-78432 2003-11-06

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/222,854 Division US7732258B2 (en) 2003-11-06 2008-08-18 Lead frame and method for fabricating semiconductor package employing the same

Publications (1)

Publication Number Publication Date
US20050098863A1 true US20050098863A1 (en) 2005-05-12

Family

ID=34545784

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/866,774 Abandoned US20050098863A1 (en) 2003-11-06 2004-06-15 Lead frame and method for fabricating semiconductor package employing the same
US12/222,854 Expired - Fee Related US7732258B2 (en) 2003-11-06 2008-08-18 Lead frame and method for fabricating semiconductor package employing the same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/222,854 Expired - Fee Related US7732258B2 (en) 2003-11-06 2008-08-18 Lead frame and method for fabricating semiconductor package employing the same

Country Status (4)

Country Link
US (2) US20050098863A1 (en)
JP (1) JP4615282B2 (en)
KR (1) KR100568225B1 (en)
CN (1) CN100479144C (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7563649B1 (en) * 2005-12-06 2009-07-21 Chris Karabatsos Chip packaging with metal frame pin grid array
US20090302442A1 (en) * 2008-05-30 2009-12-10 Zigmund Ramirez Camacho Integrated circuit packaging system with isolated pads and method of manufacture thereof

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8492883B2 (en) 2008-03-14 2013-07-23 Advanced Semiconductor Engineering, Inc. Semiconductor package having a cavity structure
TWI368983B (en) * 2008-04-29 2012-07-21 Advanced Semiconductor Eng Integrated circuit package and manufacturing method thereof
US20100044850A1 (en) 2008-08-21 2010-02-25 Advanced Semiconductor Engineering, Inc. Advanced quad flat non-leaded package structure and manufacturing method thereof
US8124447B2 (en) 2009-04-10 2012-02-28 Advanced Semiconductor Engineering, Inc. Manufacturing method of advanced quad flat non-leaded package
TWI405316B (en) * 2009-09-16 2013-08-11 Advanced Semiconductor Eng Leadframe and chip package
JP5876669B2 (en) * 2010-08-09 2016-03-02 ルネサスエレクトロニクス株式会社 Semiconductor device
CN102104028B (en) * 2010-11-05 2012-12-12 南通富士通微电子股份有限公司 Semiconductor plastic-sealed body and layered scanning method
KR101217434B1 (en) * 2011-02-18 2013-01-02 앰코 테크놀로지 코리아 주식회사 Semiconductor device
KR20120121588A (en) * 2011-04-27 2012-11-06 삼성전자주식회사 Light emitting device package and method for manufacturing the same
CN103311210B (en) * 2012-03-06 2017-03-01 飞思卡尔半导体公司 For assembling the lead frame of semiconductor device
US9196504B2 (en) 2012-07-03 2015-11-24 Utac Dongguan Ltd. Thermal leadless array package with die attach pad locking feature
US9165869B1 (en) * 2014-07-11 2015-10-20 Freescale Semiconductor, Inc. Semiconductor device with twisted leads
JP6428013B2 (en) * 2014-07-16 2018-11-28 大日本印刷株式会社 Lead frame member and manufacturing method thereof, and semiconductor device and manufacturing method thereof
US9570381B2 (en) 2015-04-02 2017-02-14 Advanced Semiconductor Engineering, Inc. Semiconductor packages and related manufacturing methods
EP3526821B1 (en) * 2016-11-11 2020-09-30 Lumileds Holding B.V. Method of manufacturing an led lighting device comprising a lead frame

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4445271A (en) * 1981-08-14 1984-05-01 Amp Incorporated Ceramic chip carrier with removable lead frame support and preforated ground pad
US5096852A (en) * 1988-06-02 1992-03-17 Burr-Brown Corporation Method of making plastic encapsulated multichip hybrid integrated circuits
US5814877A (en) * 1994-10-07 1998-09-29 International Business Machines Corporation Single layer leadframe design with groundplane capability
US5936303A (en) * 1996-06-28 1999-08-10 Kabushiki Kaisha Gotoh Seisakusho Plastic molded semiconductor package
US20020140061A1 (en) * 2001-03-27 2002-10-03 Lee Hyung Ju Lead frame for semiconductor package
US20030006488A1 (en) * 2001-07-03 2003-01-09 Shinichi Wakabayashi Lead frame and manufacturing method of the same
US6586821B1 (en) * 1997-06-23 2003-07-01 Stmicroelectronics, Inc. Lead-frame forming for improved thermal performance
US6818973B1 (en) * 2002-09-09 2004-11-16 Amkor Technology, Inc. Exposed lead QFP package fabricated through the use of a partial saw process

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4362902A (en) * 1981-03-27 1982-12-07 Amp Incorporated Ceramic chip carrier
US4408218A (en) * 1981-03-27 1983-10-04 Amp Incorporated Ceramic chip carrier with lead frame having removable rim
JPH088279B2 (en) * 1989-10-03 1996-01-29 松下電器産業株式会社 Film material for manufacturing film carrier and method for manufacturing film carrier
JP2613715B2 (en) * 1992-04-03 1997-05-28 アピックヤマダ株式会社 Lead frame and lead frame manufacturing method
JPH08162588A (en) * 1994-12-09 1996-06-21 Hitachi Constr Mach Co Ltd Lead frame processing, lead frame and semiconductor device
JP3870301B2 (en) * 1996-06-11 2007-01-17 ヤマハ株式会社 Semiconductor device assembly method, semiconductor device and continuous assembly system of semiconductor device
JP2000286377A (en) * 1999-03-30 2000-10-13 Sanyo Electric Co Ltd Semiconductor device
JP3506957B2 (en) * 1999-06-29 2004-03-15 株式会社三井ハイテック Lead frame manufacturing method
KR100348321B1 (en) 2000-10-25 2002-08-10 앰코 테크놀로지 코리아 주식회사 lead frame for fabricating semiconductor package

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4445271A (en) * 1981-08-14 1984-05-01 Amp Incorporated Ceramic chip carrier with removable lead frame support and preforated ground pad
US5096852A (en) * 1988-06-02 1992-03-17 Burr-Brown Corporation Method of making plastic encapsulated multichip hybrid integrated circuits
US5814877A (en) * 1994-10-07 1998-09-29 International Business Machines Corporation Single layer leadframe design with groundplane capability
US5936303A (en) * 1996-06-28 1999-08-10 Kabushiki Kaisha Gotoh Seisakusho Plastic molded semiconductor package
US6586821B1 (en) * 1997-06-23 2003-07-01 Stmicroelectronics, Inc. Lead-frame forming for improved thermal performance
US20020140061A1 (en) * 2001-03-27 2002-10-03 Lee Hyung Ju Lead frame for semiconductor package
US20030006488A1 (en) * 2001-07-03 2003-01-09 Shinichi Wakabayashi Lead frame and manufacturing method of the same
US6818973B1 (en) * 2002-09-09 2004-11-16 Amkor Technology, Inc. Exposed lead QFP package fabricated through the use of a partial saw process

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7563649B1 (en) * 2005-12-06 2009-07-21 Chris Karabatsos Chip packaging with metal frame pin grid array
US20090302442A1 (en) * 2008-05-30 2009-12-10 Zigmund Ramirez Camacho Integrated circuit packaging system with isolated pads and method of manufacture thereof
US7998790B2 (en) 2008-05-30 2011-08-16 Stats Chippac Ltd. Integrated circuit packaging system with isolated pads and method of manufacture thereof
US8389332B2 (en) 2008-05-30 2013-03-05 Stats Chippac Ltd. Integrated circuit packaging system with isolated pads and method of manufacture thereof

Also Published As

Publication number Publication date
JP2005142554A (en) 2005-06-02
CN100479144C (en) 2009-04-15
JP4615282B2 (en) 2011-01-19
KR20050043514A (en) 2005-05-11
CN1614774A (en) 2005-05-11
US20080311705A1 (en) 2008-12-18
US7732258B2 (en) 2010-06-08
KR100568225B1 (en) 2006-04-07

Similar Documents

Publication Publication Date Title
US7732258B2 (en) Lead frame and method for fabricating semiconductor package employing the same
US7795715B2 (en) Leadframe based flash memory cards
US7521294B2 (en) Lead frame for semiconductor package
US7176557B2 (en) Semiconductor device
US5776799A (en) Lead-on-chip type semiconductor chip package using an adhesive deposited on chip active surfaces at a wafer level and method for manufacturing same
JP4159431B2 (en) Manufacturing method of semiconductor device
US20040046237A1 (en) Lead frame and method of manufacturing the same
EP1950802A1 (en) Semiconductor device manufacturing method, semiconductor device, and wiring board
JP3999780B2 (en) Lead frame manufacturing method
JP2007281510A (en) Manufacturing method of semiconductor device
KR100243370B1 (en) Method of fabricating semiconductor lead frame
KR100373138B1 (en) Method for providing plating area on a leadframe for wire bonding
KR100294912B1 (en) UFPL package and method for manufacturing the same
JPH065770A (en) Standard lead frame and manufacture of lead frame employing the standard lead frame
JP2007250702A (en) Semiconductor device, its manufacturing method, and wiring board

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KIM, TAE-HUN;REEL/FRAME:015480/0688

Effective date: 20040514

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION