US20050141269A1 - Electrically programmable resistance cross point memory circuit - Google Patents

Electrically programmable resistance cross point memory circuit Download PDF

Info

Publication number
US20050141269A1
US20050141269A1 US11/066,708 US6670805A US2005141269A1 US 20050141269 A1 US20050141269 A1 US 20050141269A1 US 6670805 A US6670805 A US 6670805A US 2005141269 A1 US2005141269 A1 US 2005141269A1
Authority
US
United States
Prior art keywords
bit
voltage
active layer
cross point
load
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/066,708
Inventor
Sheng Hsu
Wei-Wei Zhuang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sharp Laboratories of America Inc
Original Assignee
Sharp Laboratories of America Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sharp Laboratories of America Inc filed Critical Sharp Laboratories of America Inc
Priority to US11/066,708 priority Critical patent/US20050141269A1/en
Publication of US20050141269A1 publication Critical patent/US20050141269A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/14Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
    • G11C11/15Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5685Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using storage elements comprising metal oxide memory material, e.g. perovskites
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0007Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising metal oxide memory material, e.g. perovskites
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0021Auxiliary circuits
    • G11C13/004Reading or sensing circuits or methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/105Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/80Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
    • H10B63/82Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays the switching components having a common active material layer
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2213/00Indexing scheme relating to G11C13/00 for features not covered by this group
    • G11C2213/30Resistive cell, memory material aspects
    • G11C2213/31Material having complex metal oxide, e.g. perovskite structure
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2213/00Indexing scheme relating to G11C13/00 for features not covered by this group
    • G11C2213/70Resistive array aspects
    • G11C2213/77Array wherein the memory element being directly connected to the bit lines and word lines without any access device being used
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8836Complex metal oxides, e.g. perovskites, spinels

Definitions

  • This invention relates to nonvolatile memory, and more particularly to a cross point structure utilizing electric pulse induced resistance change effects in magnetoresistive films.
  • CMR colossal magnetoresistance
  • HTSC high temperature superconductivity
  • the properties of materials having perovskite structures can be modified by applying one or more short electrical pulses to a thin film or bulk material.
  • the electric field strength or electric current density from the pulse, or pulses is sufficient to switch the physical state of the materials so as to modify the properties of the material.
  • the pulse is of low enough energy so as not to destroy, or significantly damage, the material.
  • Multiple pulses may be applied to the material to produce incremental changes in properties of the material.
  • One of the properties that can be changed is the resistance of the material.
  • the change may be at least partially reversible using pulses of opposite polarity from those used to induce the initial change.
  • a memory structure which comprises a substrate, a plurality of bottom electrodes overlying the substrate, a plurality of top electrodes overlying the bottom electrodes, and a continuous active layer interposed between the plurality of top electrodes and the plurality of bottom electrodes.
  • the plurality of top electrodes and the plurality of bottom electrodes form a cross point memory structures.
  • a region of the active layer located at each cross point acts as a variable resistor. Each region serves as a bit within the memory structure.
  • the resistivity of a bit within the memory structure can be changed by a method comprising the following steps. Providing the bit formed at the cross point of a word line and a bit line with a perovskite active layer interposed between the word line and the bit line.
  • the bit line is connected through a bit pass transistor having a bit gate, to a load transistor, having a load gate, connected to ground.
  • a programming voltage to the word line, and a first on voltage to the bit gate current is allowed to flow through the bit pass transistor.
  • By applying another on voltage to the load gate current is allowed to flow through the load transistor. This allows the current to flow through the active layer to change the resistivity of the bit.
  • the resistivity of the bit can be increased or decreased.
  • the on voltages applied to the bit gate and the load gate will be different for different polarities of programming voltage.
  • the value of a bit can be determined by providing the bit formed at the cross point of a word line and a bit line with a perovskite active layer interposed between the word line and the bit line.
  • the bit line is connected through a bit pass transistor, having a bit gate, to an inverter, with a load transistor, having a load gate, connected between the inverter and ground. Applying a load voltage to the load gate sets a threshold, whereby current above a saturation current of the load transistor is allowed to flow through the load transistor, and current below the saturation current will not flow through the load transistor. Applying an on voltage to the bit gate selects the bit pass transistor, which determines the bit to be read.
  • Applying a readout voltage to the word line causes current to flow through the bit corresponding to the cross point of the word line and the bit line, which has been selected by applying an on voltage at the bit gate.
  • the current flows through the bit pass transistor. If the current exceeds the saturation current of the load transistor, current will pass through the load transistor and the inverter will produce an output voltage of approximately zero volts. If the current is less than the saturation current, the current will not flow through the load transistor and the output voltage will be equal to an operation voltage of the inverter.
  • FIG. 1 is an isometric view of a cross point memory array area.
  • FIG. 2 is a schematic view of a memory readout circuit connected to a cross point memory array area.
  • FIG. 3 is a schematic view of a cross point memory device with readout circuit.
  • FIG. 1 shows a cross point memory array area 10 .
  • the memory array area 10 comprises a substrate 12 with a plurality of bottom electrodes 14 formed thereon.
  • An active layer 16 has been deposited overlying the plurality of bottom electrodes 14 .
  • a plurality of top electrodes 18 overly the active layer 16 , such that the active layer 16 is interposed between the bottom electrodes 14 and the top electrodes 18 .
  • the top electrodes 18 and the bottom electrodes 14 are each preferably substantially parallel rows.
  • the top electrodes 18 and the bottom electrodes 14 are arranged in a cross point arrangement such that they cross each other in a regular pattern.
  • a cross point refers to each position where a top electrode crosses a bottom electrode.
  • the top electrodes and the bottom electrodes are arranged at substantially 90 degrees with respect to each other.
  • the top electrodes and the bottom electrodes can each function as either word lines or bit lines as part of a cross point memory array.
  • FIG. 1 shows just the memory array area. It should be clear that in an actual device, the substrate 12 , the bottom electrodes 14 and the top electrodes 18 may extend well beyond the memory array area, which is defined by the active layer 16 .
  • the active layer is substantially continuous, such that the active layer extends across more than one cross point.
  • the substrate 12 is any suitable substrate material, whether amorphous, polycrystalline or crystalline, such as LaAlO 3 , Si, TiN or other material.
  • the bottom electrodes 14 are made of conductive oxide or other conductive material.
  • the conductive material is a material, such as YBa 2 Cu 3 O 7 (YBCO), that allows the epitaxial growth of an overlying perovskite material.
  • the conductive material is platinum.
  • the bottom electrodes are a thickness in the range of between about 5 nm and about 500 nm.
  • the bottom electrodes 14 are formed by forming a trench, depositing the conductive material and polishing the conductive material until level with the substrate. The polishing can be accomplished using chemical mechanical polishing (CMP) or other suitable means. Alternatively, the bottom electrodes may be deposited and patterned without first forming a trench and without polishing.
  • CMP chemical mechanical polishing
  • the active layer 16 is a material capable of having its resistivity changed in response to an electrical signal.
  • the active material is preferably a perovskite material, such as a colossal magnetoresistive (CMR) material or a high temperature superconducting (HTSC) material, for example Pr 0.7 Ca 0.3 MnO 3 (PCMO).
  • CMR colossal magnetoresistive
  • HTSC high temperature superconducting
  • Gd 0.7 Ca 0.3 BaCo 2 0 5+5 is Another example of a suitable material.
  • the active layer is preferably between about 5 nm and 500 nm thick.
  • the active layer 16 can be deposited using any suitable deposition technique including pulsed laser deposition, rf-sputtering, e-beam evaporation, thermal evaporation, metal organic deposition, sol gel deposition, and metal organic chemical vapor deposition.
  • the active layer is removed from outside the memory array area by ion milling or other suitable process. It is also possible to form a large recessed area to deposit perovskite material over and then use chemical mechanical polishing (CMP) to form an active layer 16 .
  • CMP chemical mechanical polishing
  • the top electrodes 18 comprise a conductive material, preferably platinum, copper, silver, or gold.
  • the memory circuit 22 comprises at least one bit pass transistor 24 connected to at least one load transistor 26 and at least one inverter 28 .
  • one, or more, of transistor structures, interconnects or other components of the memory circuit 22 may be formed prior to the formation of the memory array area 10 .
  • components of the memory circuit 22 prior to the memory array area 10 possible degradation of the active layer due to subsequent processing is reduced, or eliminated.
  • the active layer is shown with a region 40 (shown by a dashed circle) to illustrate the region as transparent for illustration purposes.
  • a bit region 42 is shown.
  • the bit region 42 is a portion of the active layer 16 interposed between the bottom electrodes 14 and the top electrodes 18 such that an electrical signal passing between the top and bottom electrodes passes primarily through the bit region.
  • Each bit region corresponds to a cross point.
  • the bit region 42 is formed in the active layer by having its resistivity changed in response to an electrical signal.
  • a bulk region 44 of the active layer 16 is contiguous with the bit region 42 . That portion of the active layer 16 that is not changed by an electrical signal during normal operation forms the bulk region 44 .
  • the bit region 42 acts as a variable resistor that can be changed between at least two resistivity values. Changes to the resistivity of the bit region 42 are preferably reversible. The reversibility of the resistivity change may incorporate some hysteresis. For some applications, such as write once read many (WORM) the resistivity change need not be reversible at all.
  • WORM write once read many
  • the bit region 42 has a cross sectional area of one micrometer by one micrometer and the active layer is YBCO deposited to a thickness of 60 nm
  • the high resistance state is approximately 170 M ⁇ and the low resistance state is approximately 10 M ⁇ .
  • the current through the bit will be approximately 6 nA for the high resistance state and approximately 100 nA for the low resistance state.
  • This example has been provided for illustration purposes only. The resistance values will change depending upon the active layer thickness and material, as well as the cross sectional area of the bit itself The voltage applied across the bit will further affect the current through the bit.
  • FIG. 3 shows a schematic diagram of a 16 bit, 4 ⁇ 4-memory array, memory block 20 .
  • the memory block 20 comprises the memory array area 10 connected to the memory circuit 22 .
  • the active layer is shown as being an array of resistors connected between the lower electrodes 14 , which are also designated as bit lines B 1 through B 4 , and the upper electrodes 18 , which are also designated as word lines W 1 through W 4 .
  • the lower electrodes could be the word lines and the upper electrodes could be the bit lines.
  • the bit lines are connected to the memory circuit 22 .
  • the lower electrodes are bit lines, so the lower electrodes are connected to the memory circuit 22 .
  • each bit 50 can be treated as comprising primarily a bit resistor 52 with an accompanying bulk resistor 54 in parallel. This array does not require a gated transistor for each bit. There is also no need for a separate capacitor as any data value is stored using a changing resistance of each bit resistor 52 .
  • the total resistance of each bit is going to be controlled primarily by the bit resistor 52 , which acts as a variable resistor.
  • the bit resistor 52 has a resistance that can be changed between at least two values in response to an electrical signal, including a high resistance state and a low resistance state.
  • the bulk resistor 54 will have a higher resistance than the bit resistor 52 , especially when the bit resistor is in a low resistance state.
  • each bit line is connected to the bit pass transistor 24 .
  • the bit pass transistor 24 has a bit pass gate 64 .
  • the bit pass gate 64 contributes to determining which bit is being programmed or read out.
  • the bit pass transistor is connected to the load transistor 26 , which has a load gate 66 , and the inverter 28 .
  • the load transistor is used to determine which memory block is being programmed or read out.
  • the inverter is used in combination with the load transistor to set the output between two voltage levels, so that a binary state can be read out.
  • the active layer will preferably have a higher resistivity than the resistivity of the low resistance state of the bit region, which corresponds to the bit resistor 52 . If necessary, the resistivity of the active layer can be increase by applying one or more electrical pulses to the active layer during manufacturing.
  • bit resistors 52 may be set all of the bit resistors 52 , especially those along a single word line, to the same resistance level either high resistance or low resistance. This may be used to produce a word erase or a block erase. For example, if n-channel transistors are used for the pass transistor and the load transistor, applying a negative voltage, or a plurality of negative voltage pulses, to a word line (e.g. W 1 ) and grounding the bit pass gate 64 and the load transistor gate 66 of the memory block 20 , sets all bit resistors 52 at the cross point of the word line to the same resistance state, either high resistance or low resistance. It would also be possible to use positive voltages at the word line, provided the bit pass gate and the load gate are properly biased to allow current to flow through the bit.
  • a word line e.g. W 1
  • p-channel transistors may be used for the bit pass transistor and the load transistor.
  • a positive voltage could be applied to the word line while grounding the bit pass gate and the load gate.
  • a negative voltage pulse may be used provided that a sufficiently negative voltage is applied to the bit pass gate and the load gate to allow current to flow through the bit.
  • the applied voltage, or the plurality of voltage pulses is preferably at a level that will not damage the active layer material.
  • all bit resistors 52 at the cross point of the word line will be set to the high resistance level. If a single pulse is not sufficient to change the resistivity of the bit region, multiple voltage pulses, at a level lower than the level at which the active layer would be damaged, can be used to affect the change without damaging the active layer. By repeating the process with the remaining word lines, the entire memory block can be set to the same state.
  • the bit 50 can be programmed by applying an on voltage to the bit pass gate 64 , applying a second on voltage to the load gate 66 , and applying at least one programming voltage pulse to the word line.
  • the voltage pulse applied to the word line is the opposite polarity to the polarity used for the word, or block, erase, such that the resistivity of the bit resistor 52 is changed to the opposite resistivity state. If n-channel transistors are used as described above in one embodiment, the programming pulse will be positive and the resistance of the bit resistor 52 will preferably change from a high resistance state to a low resistance state.
  • bit pass gate 64 of any unselected bits and the load transistor gate 66 of any unselected memory blocks 20 are connected to ground. Any voltage at the cross point of the word line and bit line will be very small, such that no significant change in resistance will occur at unselected bits.
  • the polarity and the voltage applied at the word line, the bit pass gate, and the load gate can be selected depending on whether n-channel or p-channel transistors are used to obtain the desired behavior of the memory circuit.
  • the bit 50 can be read.
  • a load voltage is applied to the load gate 66 .
  • the load voltage is smaller than the threshold voltage of the load transistor 26 .
  • the saturation current of the load transistor 26 is larger than the current flow through the bit 50 when it is at a high resistance level.
  • the saturation current of the load transistor 26 is lower than the current flow through the bit 50 when it is at a low resistance level.
  • the bit pass gate 64 is held at a voltage sufficient to allow current to flow through the bit pass transistor 24 , for example V cc .
  • a readout voltage is applied to the word line.
  • the voltage applied to the word line is preferably a pulse with a voltage lower than the critical voltage necessary to change the resistivity of the bit resistor 52 , and correspondingly the resistivity of the bit 50 .
  • bit resistor 52 If the bit resistor 52 is at a high resistance state, the current flow through the bit 50 is smaller than the saturation current of the load transistor 26 .
  • the bit line voltage is then lower than the threshold voltage of an n-channel transistor at an input of the inverter 28 .
  • the output voltage of the inverter is then equal to approximately its power supply voltage.
  • bit resistor 52 If the bit resistor 52 is at a low resistance state, such that the bit 50 is at a low resistance state, a large current tends to flow through the bit 50 . This large current is larger than the saturation current of the load transistor.
  • the bit line voltage is larger than the threshold voltage of an n-channel transistor at an input of the inverter 28 . The output voltage of the inverter is then equal to approximately zero volts, which corresponds to ground.
  • the current through the bit is expected to be between 6 nA and 100 nA.
  • the bias voltage applied at the load gate of the load transistor should be selected so that the saturation current of the load transistor is between 6 nA and 100 nA, for example 50 nA. If the resistance of the bit is high enough that the current through it is less than 50 nA current will not flow through the load transistor and the output of the inverter will go to the operation voltage, for example Vcc. If the resistance of the bit is low, so that more than 50 nA flow through it, the current will flow through the load transistor and the output of the inverter will go to approximately 0 volts, or ground. If it is desired to have the bit at high resistance correspond to 0 volts, and the bit at low resistance correspond to the operation voltage, an additional inverter can be added at the output of the inverter.

Abstract

Resistive cross point memory devices are provided, along with methods of manufacture and use. The memory device comprises an active layer of perovskite material interposed between upper electrodes and lower electrodes. A bit region located within the active layer at the cross point of an upper electrode and a lower electrode has a resistivity that can change through a range of values in response to application of one, or more, voltage pulses. Voltage pulses may be used to increase the resistivity of the bit region, decrease the resistivity of the bit region, or determine the resistivity of the bit region. Memory circuits are provided to aid in the programming and read out of the bit region.

Description

    CROSS-REFERENCE
  • This application is a Divisional of U.S. patent application Ser. No. 10/345,547, filed on Jan. 15, 2003, entitled Electrically Programmable Resistance Cross Point Memory Structure, which is a Divisional of U.S. patent application Ser. No. 09/894,922, filed on Jun. 28, 2001, entitled Electrically Programmable Resistance Cross Point Memory, which is incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • This invention relates to nonvolatile memory, and more particularly to a cross point structure utilizing electric pulse induced resistance change effects in magnetoresistive films.
  • Materials having a perovskite structure, among them colossal magnetoresistance (CMR) materials and high temperature superconductivity (HTSC) materials are materials that have electrical resistance characteristics that can be changed by external influences.
  • For instance, the properties of materials having perovskite structures, especially for CMR and HTSC materials, can be modified by applying one or more short electrical pulses to a thin film or bulk material. The electric field strength or electric current density from the pulse, or pulses, is sufficient to switch the physical state of the materials so as to modify the properties of the material. The pulse is of low enough energy so as not to destroy, or significantly damage, the material. Multiple pulses may be applied to the material to produce incremental changes in properties of the material. One of the properties that can be changed is the resistance of the material. The change may be at least partially reversible using pulses of opposite polarity from those used to induce the initial change.
  • SUMMARY OF THE INVENTION
  • Accordingly, a memory structure is provided, which comprises a substrate, a plurality of bottom electrodes overlying the substrate, a plurality of top electrodes overlying the bottom electrodes, and a continuous active layer interposed between the plurality of top electrodes and the plurality of bottom electrodes. The plurality of top electrodes and the plurality of bottom electrodes form a cross point memory structures. A region of the active layer located at each cross point acts as a variable resistor. Each region serves as a bit within the memory structure.
  • The resistivity of a bit within the memory structure can be changed by a method comprising the following steps. Providing the bit formed at the cross point of a word line and a bit line with a perovskite active layer interposed between the word line and the bit line. The bit line is connected through a bit pass transistor having a bit gate, to a load transistor, having a load gate, connected to ground. By applying a programming voltage to the word line, and a first on voltage to the bit gate, current is allowed to flow through the bit pass transistor. By applying another on voltage to the load gate, current is allowed to flow through the load transistor. This allows the current to flow through the active layer to change the resistivity of the bit. Depending on the polarity of the programming voltage, the resistivity of the bit can be increased or decreased. The on voltages applied to the bit gate and the load gate will be different for different polarities of programming voltage.
  • The value of a bit can be determined by providing the bit formed at the cross point of a word line and a bit line with a perovskite active layer interposed between the word line and the bit line. The bit line is connected through a bit pass transistor, having a bit gate, to an inverter, with a load transistor, having a load gate, connected between the inverter and ground. Applying a load voltage to the load gate sets a threshold, whereby current above a saturation current of the load transistor is allowed to flow through the load transistor, and current below the saturation current will not flow through the load transistor. Applying an on voltage to the bit gate selects the bit pass transistor, which determines the bit to be read. Applying a readout voltage to the word line causes current to flow through the bit corresponding to the cross point of the word line and the bit line, which has been selected by applying an on voltage at the bit gate. The current flows through the bit pass transistor. If the current exceeds the saturation current of the load transistor, current will pass through the load transistor and the inverter will produce an output voltage of approximately zero volts. If the current is less than the saturation current, the current will not flow through the load transistor and the output voltage will be equal to an operation voltage of the inverter.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is an isometric view of a cross point memory array area.
  • FIG. 2 is a schematic view of a memory readout circuit connected to a cross point memory array area.
  • FIG. 3 is a schematic view of a cross point memory device with readout circuit.
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIG. 1 shows a cross point memory array area 10. The memory array area 10 comprises a substrate 12 with a plurality of bottom electrodes 14 formed thereon. An active layer 16 has been deposited overlying the plurality of bottom electrodes 14. A plurality of top electrodes 18 overly the active layer 16, such that the active layer 16 is interposed between the bottom electrodes 14 and the top electrodes 18.
  • The top electrodes 18 and the bottom electrodes 14 are each preferably substantially parallel rows. The top electrodes 18 and the bottom electrodes 14 are arranged in a cross point arrangement such that they cross each other in a regular pattern. A cross point refers to each position where a top electrode crosses a bottom electrode. As shown, the top electrodes and the bottom electrodes are arranged at substantially 90 degrees with respect to each other. The top electrodes and the bottom electrodes can each function as either word lines or bit lines as part of a cross point memory array.
  • FIG. 1 shows just the memory array area. It should be clear that in an actual device, the substrate 12, the bottom electrodes 14 and the top electrodes 18 may extend well beyond the memory array area, which is defined by the active layer 16. The active layer is substantially continuous, such that the active layer extends across more than one cross point.
  • The substrate 12 is any suitable substrate material, whether amorphous, polycrystalline or crystalline, such as LaAlO3, Si, TiN or other material.
  • The bottom electrodes 14 are made of conductive oxide or other conductive material. In a preferred embodiment, the conductive material is a material, such as YBa2Cu3O7 (YBCO), that allows the epitaxial growth of an overlying perovskite material. In another preferred embodiment, the conductive material is platinum. The bottom electrodes are a thickness in the range of between about 5 nm and about 500 nm. In a preferred embodiment, the bottom electrodes 14 are formed by forming a trench, depositing the conductive material and polishing the conductive material until level with the substrate. The polishing can be accomplished using chemical mechanical polishing (CMP) or other suitable means. Alternatively, the bottom electrodes may be deposited and patterned without first forming a trench and without polishing.
  • The active layer 16 is a material capable of having its resistivity changed in response to an electrical signal. The active material is preferably a perovskite material, such as a colossal magnetoresistive (CMR) material or a high temperature superconducting (HTSC) material, for example Pr0.7Ca0.3MnO3 (PCMO). Another example of a suitable material is Gd0.7Ca0.3BaCo205+5. The active layer is preferably between about 5 nm and 500 nm thick. The active layer 16 can be deposited using any suitable deposition technique including pulsed laser deposition, rf-sputtering, e-beam evaporation, thermal evaporation, metal organic deposition, sol gel deposition, and metal organic chemical vapor deposition. The active layer is removed from outside the memory array area by ion milling or other suitable process. It is also possible to form a large recessed area to deposit perovskite material over and then use chemical mechanical polishing (CMP) to form an active layer 16.
  • The top electrodes 18 comprise a conductive material, preferably platinum, copper, silver, or gold.
  • Referring now to FIG. 2, a memory device 20 comprising the memory array area 10 connected to a memory circuit 22 is shown. The memory circuit 22 comprises at least one bit pass transistor 24 connected to at least one load transistor 26 and at least one inverter 28. These structures are shown schematically, as the formation of the individual semiconductor elements are well known.
  • In a preferred embodiment of a method of making the memory device 20, one, or more, of transistor structures, interconnects or other components of the memory circuit 22 may be formed prior to the formation of the memory array area 10. By forming components of the memory circuit 22 prior to the memory array area 10, possible degradation of the active layer due to subsequent processing is reduced, or eliminated.
  • Referring again to FIG. 1, the active layer is shown with a region 40 (shown by a dashed circle) to illustrate the region as transparent for illustration purposes. A bit region 42 is shown. The bit region 42 is a portion of the active layer 16 interposed between the bottom electrodes 14 and the top electrodes 18 such that an electrical signal passing between the top and bottom electrodes passes primarily through the bit region. Each bit region corresponds to a cross point. Under normal operation, the bit region 42 is formed in the active layer by having its resistivity changed in response to an electrical signal. A bulk region 44 of the active layer 16 is contiguous with the bit region 42. That portion of the active layer 16 that is not changed by an electrical signal during normal operation forms the bulk region 44. The bit region 42 acts as a variable resistor that can be changed between at least two resistivity values. Changes to the resistivity of the bit region 42 are preferably reversible. The reversibility of the resistivity change may incorporate some hysteresis. For some applications, such as write once read many (WORM) the resistivity change need not be reversible at all.
  • For example, if the bit region 42 has a cross sectional area of one micrometer by one micrometer and the active layer is YBCO deposited to a thickness of 60 nm, the high resistance state is approximately 170 MΩ and the low resistance state is approximately 10 MΩ. For a low voltage memory device, if the bit region 42 is biased to 1 volt, the current through the bit will be approximately 6 nA for the high resistance state and approximately 100 nA for the low resistance state. This example has been provided for illustration purposes only. The resistance values will change depending upon the active layer thickness and material, as well as the cross sectional area of the bit itself The voltage applied across the bit will further affect the current through the bit.
  • FIG. 3 shows a schematic diagram of a 16 bit, 4×4-memory array, memory block 20. The memory block 20 comprises the memory array area 10 connected to the memory circuit 22. In this schematic view the active layer is shown as being an array of resistors connected between the lower electrodes 14, which are also designated as bit lines B1 through B4, and the upper electrodes 18, which are also designated as word lines W1 through W4. Alternatively, the lower electrodes could be the word lines and the upper electrodes could be the bit lines. The bit lines are connected to the memory circuit 22. As shown, the lower electrodes are bit lines, so the lower electrodes are connected to the memory circuit 22.
  • Looking at the memory array area 10, each bit 50 can be treated as comprising primarily a bit resistor 52 with an accompanying bulk resistor 54 in parallel. This array does not require a gated transistor for each bit. There is also no need for a separate capacitor as any data value is stored using a changing resistance of each bit resistor 52. The total resistance of each bit is going to be controlled primarily by the bit resistor 52, which acts as a variable resistor. The bit resistor 52 has a resistance that can be changed between at least two values in response to an electrical signal, including a high resistance state and a low resistance state. Preferably, the bulk resistor 54 will have a higher resistance than the bit resistor 52, especially when the bit resistor is in a low resistance state.
  • Referring now to the memory circuit 22, each bit line is connected to the bit pass transistor 24. The bit pass transistor 24 has a bit pass gate 64. The bit pass gate 64 contributes to determining which bit is being programmed or read out. The bit pass transistor is connected to the load transistor 26, which has a load gate 66, and the inverter 28. The load transistor is used to determine which memory block is being programmed or read out. The inverter is used in combination with the load transistor to set the output between two voltage levels, so that a binary state can be read out.
  • Referring again to the memory array area, the active layer will preferably have a higher resistivity than the resistivity of the low resistance state of the bit region, which corresponds to the bit resistor 52. If necessary, the resistivity of the active layer can be increase by applying one or more electrical pulses to the active layer during manufacturing.
  • Once a device is completed and in operation, it can be programmed and read. It may also be desirable to set all of the bit resistors 52, especially those along a single word line, to the same resistance level either high resistance or low resistance. This may be used to produce a word erase or a block erase. For example, if n-channel transistors are used for the pass transistor and the load transistor, applying a negative voltage, or a plurality of negative voltage pulses, to a word line (e.g. W1) and grounding the bit pass gate 64 and the load transistor gate 66 of the memory block 20, sets all bit resistors 52 at the cross point of the word line to the same resistance state, either high resistance or low resistance. It would also be possible to use positive voltages at the word line, provided the bit pass gate and the load gate are properly biased to allow current to flow through the bit.
  • In another embodiment, p-channel transistors may be used for the bit pass transistor and the load transistor. In which case a positive voltage could be applied to the word line while grounding the bit pass gate and the load gate. A negative voltage pulse may be used provided that a sufficiently negative voltage is applied to the bit pass gate and the load gate to allow current to flow through the bit.
  • The applied voltage, or the plurality of voltage pulses, is preferably at a level that will not damage the active layer material. Preferably, all bit resistors 52 at the cross point of the word line will be set to the high resistance level. If a single pulse is not sufficient to change the resistivity of the bit region, multiple voltage pulses, at a level lower than the level at which the active layer would be damaged, can be used to affect the change without damaging the active layer. By repeating the process with the remaining word lines, the entire memory block can be set to the same state.
  • The bit 50 can be programmed by applying an on voltage to the bit pass gate 64, applying a second on voltage to the load gate 66, and applying at least one programming voltage pulse to the word line. The voltage pulse applied to the word line is the opposite polarity to the polarity used for the word, or block, erase, such that the resistivity of the bit resistor 52 is changed to the opposite resistivity state. If n-channel transistors are used as described above in one embodiment, the programming pulse will be positive and the resistance of the bit resistor 52 will preferably change from a high resistance state to a low resistance state.
  • The bit pass gate 64 of any unselected bits and the load transistor gate 66 of any unselected memory blocks 20 are connected to ground. Any voltage at the cross point of the word line and bit line will be very small, such that no significant change in resistance will occur at unselected bits.
  • As discussed above, the polarity and the voltage applied at the word line, the bit pass gate, and the load gate can be selected depending on whether n-channel or p-channel transistors are used to obtain the desired behavior of the memory circuit.
  • The bit 50 can be read. A load voltage is applied to the load gate 66. The load voltage is smaller than the threshold voltage of the load transistor 26. In addition, at this load voltage the saturation current of the load transistor 26 is larger than the current flow through the bit 50 when it is at a high resistance level. But, at this load voltage the saturation current of the load transistor 26 is lower than the current flow through the bit 50 when it is at a low resistance level. The bit pass gate 64 is held at a voltage sufficient to allow current to flow through the bit pass transistor 24, for example Vcc. A readout voltage is applied to the word line. The voltage applied to the word line is preferably a pulse with a voltage lower than the critical voltage necessary to change the resistivity of the bit resistor 52, and correspondingly the resistivity of the bit 50.
  • If the bit resistor 52 is at a high resistance state, the current flow through the bit 50 is smaller than the saturation current of the load transistor 26. The bit line voltage is then lower than the threshold voltage of an n-channel transistor at an input of the inverter 28. The output voltage of the inverter is then equal to approximately its power supply voltage.
  • If the bit resistor 52 is at a low resistance state, such that the bit 50 is at a low resistance state, a large current tends to flow through the bit 50. This large current is larger than the saturation current of the load transistor. The bit line voltage is larger than the threshold voltage of an n-channel transistor at an input of the inverter 28. The output voltage of the inverter is then equal to approximately zero volts, which corresponds to ground.
  • Using the example discussed above, the current through the bit is expected to be between 6 nA and 100 nA. The bias voltage applied at the load gate of the load transistor should be selected so that the saturation current of the load transistor is between 6 nA and 100 nA, for example 50 nA. If the resistance of the bit is high enough that the current through it is less than 50 nA current will not flow through the load transistor and the output of the inverter will go to the operation voltage, for example Vcc. If the resistance of the bit is low, so that more than 50 nA flow through it, the current will flow through the load transistor and the output of the inverter will go to approximately 0 volts, or ground. If it is desired to have the bit at high resistance correspond to 0 volts, and the bit at low resistance correspond to the operation voltage, an additional inverter can be added at the output of the inverter.
  • Although a preferred embodiment, and other embodiments have been discussed above, the coverage is not limited to these specific embodiments. Rather, the claims shall determine the scope of the invention.

Claims (4)

1-19. (canceled)
20. A memory circuit for a resistive memory bit comprising:
a) a bit line connected to the resistive memory bit;
b) a bit pass transistor, having a gate, a first source/drain and a second source/drain, wherein the first source/drain is connected to the bit line;
c) an inverter, having an input connected to the second source/drain; and
d) a load transistor connected between the inverter and ground, wherein the load transistor has a load gate.
21. The memory read out circuit of claim Error! Reference source not found., wherein the load gate is biased with a voltage to set a threshold that allows current over a predetermined value to flow through the load transistor.
22-44. (canceled)
US11/066,708 2001-06-28 2005-02-24 Electrically programmable resistance cross point memory circuit Abandoned US20050141269A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/066,708 US20050141269A1 (en) 2001-06-28 2005-02-24 Electrically programmable resistance cross point memory circuit

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US09/894,922 US6531371B2 (en) 2001-06-28 2001-06-28 Electrically programmable resistance cross point memory
US10/345,547 US6861687B2 (en) 2001-06-28 2003-01-15 Electrically programmable resistance cross point memory structure
US11/066,708 US20050141269A1 (en) 2001-06-28 2005-02-24 Electrically programmable resistance cross point memory circuit

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/345,547 Division US6861687B2 (en) 2001-06-28 2003-01-15 Electrically programmable resistance cross point memory structure

Publications (1)

Publication Number Publication Date
US20050141269A1 true US20050141269A1 (en) 2005-06-30

Family

ID=25403683

Family Applications (4)

Application Number Title Priority Date Filing Date
US09/894,922 Expired - Lifetime US6531371B2 (en) 2001-06-28 2001-06-28 Electrically programmable resistance cross point memory
US10/345,547 Expired - Lifetime US6861687B2 (en) 2001-06-28 2003-01-15 Electrically programmable resistance cross point memory structure
US11/066,592 Expired - Lifetime US7192792B2 (en) 2001-06-28 2005-02-24 Method of changing an electrically programmable resistance cross point memory bit
US11/066,708 Abandoned US20050141269A1 (en) 2001-06-28 2005-02-24 Electrically programmable resistance cross point memory circuit

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US09/894,922 Expired - Lifetime US6531371B2 (en) 2001-06-28 2001-06-28 Electrically programmable resistance cross point memory
US10/345,547 Expired - Lifetime US6861687B2 (en) 2001-06-28 2003-01-15 Electrically programmable resistance cross point memory structure
US11/066,592 Expired - Lifetime US7192792B2 (en) 2001-06-28 2005-02-24 Method of changing an electrically programmable resistance cross point memory bit

Country Status (4)

Country Link
US (4) US6531371B2 (en)
JP (2) JP2003068984A (en)
KR (1) KR100479017B1 (en)
TW (1) TW571348B (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060276036A1 (en) * 2004-10-15 2006-12-07 Makoto Nagashima Systems and methods for plasma etching
US20070119705A1 (en) * 2003-09-15 2007-05-31 Makoto Nagashima Back-biased face target sputtering based memory data sensing technique
US20100321982A1 (en) * 2008-12-18 2010-12-23 Takeshi Takagi Nonvolatile storage device and method for writing into the same
US7932548B2 (en) 2006-07-14 2011-04-26 4D-S Pty Ltd. Systems and methods for fabricating self-aligned memory cell
US8308915B2 (en) 2006-09-14 2012-11-13 4D-S Pty Ltd. Systems and methods for magnetron deposition
US8395199B2 (en) 2006-03-25 2013-03-12 4D-S Pty Ltd. Systems and methods for fabricating self-aligned memory cell
US8454810B2 (en) 2006-07-14 2013-06-04 4D-S Pty Ltd. Dual hexagonal shaped plasma source
US8811061B2 (en) 2010-09-27 2014-08-19 Panasonic Corporation Memory device, semiconductor storage device, method for manufacturing memory device, and reading method for semiconductor storage device

Families Citing this family (141)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7242922B2 (en) * 2000-12-29 2007-07-10 Vesta Corporation Toll free calling account recharge system and method
US6693821B2 (en) * 2001-06-28 2004-02-17 Sharp Laboratories Of America, Inc. Low cross-talk electrically programmable resistance cross point memory
US6759249B2 (en) * 2002-02-07 2004-07-06 Sharp Laboratories Of America, Inc. Device and method for reversible resistance change induced by electric pulses in non-crystalline perovskite unipolar programmable memory
US6906939B2 (en) * 2002-08-02 2005-06-14 Unity Semiconductor Corporation Re-writable memory with multiple memory layers
US7020006B2 (en) * 2002-08-02 2006-03-28 Unity Semiconductor Corporation Discharge of conductive array lines in fast memory
US6850429B2 (en) * 2002-08-02 2005-02-01 Unity Semiconductor Corporation Cross point memory array with memory plugs exhibiting a characteristic hysteresis
US7158397B2 (en) * 2002-08-02 2007-01-02 Unity Semiconductor Corporation Line drivers that fits within a specified line pitch
US6970375B2 (en) * 2002-08-02 2005-11-29 Unity Semiconductor Corporation Providing a reference voltage to a cross point memory array
US6831854B2 (en) * 2002-08-02 2004-12-14 Unity Semiconductor Corporation Cross point memory array using distinct voltages
US6753561B1 (en) 2002-08-02 2004-06-22 Unity Semiconductor Corporation Cross point memory array using multiple thin films
US6834008B2 (en) * 2002-08-02 2004-12-21 Unity Semiconductor Corporation Cross point memory array using multiple modes of operation
US6798685B2 (en) * 2002-08-02 2004-09-28 Unity Semiconductor Corporation Multi-output multiplexor
US7057914B2 (en) * 2002-08-02 2006-06-06 Unity Semiconductor Corporation Cross point memory array with fast access time
US6859382B2 (en) 2002-08-02 2005-02-22 Unity Semiconductor Corporation Memory array of a non-volatile ram
US7009235B2 (en) * 2003-11-10 2006-03-07 Unity Semiconductor Corporation Conductive memory stack with non-uniform width
US6917539B2 (en) * 2002-08-02 2005-07-12 Unity Semiconductor Corporation High-density NVRAM
US6856536B2 (en) * 2002-08-02 2005-02-15 Unity Semiconductor Corporation Non-volatile memory with a single transistor and resistive memory element
US6850455B2 (en) * 2002-08-02 2005-02-01 Unity Semiconductor Corporation Multiplexor having a reference voltage on unselected lines
JP4167513B2 (en) 2003-03-06 2008-10-15 シャープ株式会社 Nonvolatile semiconductor memory device
JP2004273656A (en) * 2003-03-07 2004-09-30 Taiyo Yuden Co Ltd Epir element and semiconductor device using the same
US6911361B2 (en) * 2003-03-10 2005-06-28 Sharp Laboratories Of America, Inc. Low temperature processing of PCMO thin film on Ir substrate for RRAM application
US7309616B2 (en) * 2003-03-13 2007-12-18 Unity Semiconductor Corporation Laser annealing of complex metal oxides (CMO) memory materials for non-volatile memory integrated circuits
US6774004B1 (en) * 2003-03-17 2004-08-10 Sharp Laboratories Of America, Inc. Nano-scale resistance cross-point memory array
JP2004319587A (en) * 2003-04-11 2004-11-11 Sharp Corp Memory cell, memory, and method of manufacturing memory cell
US6927074B2 (en) * 2003-05-21 2005-08-09 Sharp Laboratories Of America, Inc. Asymmetric memory cell
US6927120B2 (en) * 2003-05-21 2005-08-09 Sharp Laboratories Of America, Inc. Method for forming an asymmetric crystalline structure memory cell
US7408212B1 (en) 2003-07-18 2008-08-05 Winbond Electronics Corporation Stackable resistive cross-point memory with schottky diode isolation
EP1503384A3 (en) * 2003-07-21 2007-07-18 Macronix International Co., Ltd. Method of programming memory
EP1501098A3 (en) * 2003-07-21 2007-05-09 Macronix International Co., Ltd. A memory
US7106120B1 (en) 2003-07-22 2006-09-12 Sharp Laboratories Of America, Inc. PCMO resistor trimmer
CN1317765C (en) * 2003-08-06 2007-05-23 华邦电子股份有限公司 Stucture of resistance type random access of internal memory and its producing method
US6774054B1 (en) * 2003-08-13 2004-08-10 Sharp Laboratories Of America, Inc. High temperature annealing of spin coated Pr1-xCaxMnO3 thim film for RRAM application
JPWO2005041303A1 (en) * 2003-10-23 2007-04-26 松下電器産業株式会社 RESISTANCE CHANGE ELEMENT, ITS MANUFACTURING METHOD, MEMORY INCLUDING THE ELEMENT, AND DRIVE METHOD FOR THE MEMORY
US7009278B2 (en) * 2003-11-24 2006-03-07 Sharp Laboratories Of America, Inc. 3d rram
US7130212B2 (en) * 2003-11-26 2006-10-31 International Business Machines Corporation Field effect device with a channel with a switchable conductivity
US6990008B2 (en) * 2003-11-26 2006-01-24 International Business Machines Corporation Switchable capacitance and nonvolatile memory device using the same
TWI355661B (en) * 2003-12-18 2012-01-01 Panasonic Corp Method for using a variable-resistance material as
US7099179B2 (en) * 2003-12-22 2006-08-29 Unity Semiconductor Corporation Conductive memory array having page mode and burst mode write capability
JP2005203463A (en) * 2004-01-14 2005-07-28 Sharp Corp Nonvolatile semiconductor memory
US7538338B2 (en) * 2004-09-03 2009-05-26 Unity Semiconductor Corporation Memory using variable tunnel barrier widths
US7082052B2 (en) * 2004-02-06 2006-07-25 Unity Semiconductor Corporation Multi-resistive state element with reactive metal
US20060171200A1 (en) 2004-02-06 2006-08-03 Unity Semiconductor Corporation Memory using mixed valence conductive oxides
JP2005243808A (en) 2004-02-25 2005-09-08 Sharp Corp Method for manufacturing semiconductor device
EP1787329B1 (en) * 2004-03-26 2010-10-27 Nxp B.V. Electric device comprising phase change material
US6972985B2 (en) * 2004-05-03 2005-12-06 Unity Semiconductor Corporation Memory element having islands
CN1977337A (en) 2004-05-03 2007-06-06 统一半导体公司 Non-volatile programmable memory
JP4460363B2 (en) * 2004-06-08 2010-05-12 シャープ株式会社 Semiconductor device and manufacturing method thereof
JP4377751B2 (en) * 2004-06-10 2009-12-02 シャープ株式会社 Cross-point structure semiconductor memory device and manufacturing method thereof
US7075817B2 (en) * 2004-07-20 2006-07-11 Unity Semiconductor Corporation Two terminal memory array having reference cells
US7330370B2 (en) * 2004-07-20 2008-02-12 Unity Semiconductor Corporation Enhanced functionality in a two-terminal memory array
US7084691B2 (en) * 2004-07-21 2006-08-01 Sharp Laboratories Of America, Inc. Mono-polarity switchable PCMO resistor trimmer
JPWO2006013819A1 (en) * 2004-08-02 2008-05-01 松下電器産業株式会社 Resistance change element and resistance change type memory using the same
KR101119851B1 (en) * 2004-09-09 2012-03-16 국립대학법인 홋가이도 다이가쿠 Function element, storage element, magnetic recording element, solar cell, photoelectric conversion element, light emitting element, catalyst reaction device, and clean unit
KR100593448B1 (en) * 2004-09-10 2006-06-28 삼성전자주식회사 Non-volatile memory cells employing a transition metal oxide layer as a data storage material layer and methods of fabricating the same
US7339813B2 (en) * 2004-09-30 2008-03-04 Sharp Laboratories Of America, Inc. Complementary output resistive memory cell
US20060068099A1 (en) * 2004-09-30 2006-03-30 Sharp Laboratories Of America, Inc. Grading PrxCa1-xMnO3 thin films by metalorganic chemical vapor deposition
US20060081467A1 (en) * 2004-10-15 2006-04-20 Makoto Nagashima Systems and methods for magnetron deposition
US20060081466A1 (en) * 2004-10-15 2006-04-20 Makoto Nagashima High uniformity 1-D multiple magnet magnetron source
US7242215B2 (en) * 2004-10-27 2007-07-10 Hewlett-Packard Development Company, L.P. Nanoscale latches and impedance-encoded logic for use in nanoscale state machines, nanoscale pipelines, and in other nanoscale electronic circuits
US7464621B2 (en) * 2004-11-09 2008-12-16 Steeda Autosports, Inc. Longitudinally displaced shifter
KR100593750B1 (en) * 2004-11-10 2006-06-28 삼성전자주식회사 Cross-point nonvolatile memory device adopting binary metal oxide film as data storage material film and manufacturing method
JP4880894B2 (en) * 2004-11-17 2012-02-22 シャープ株式会社 Semiconductor memory device structure and manufacturing method thereof
KR100754930B1 (en) * 2004-12-22 2007-09-03 한국과학기술원 Information storage and interpretation method of magnetic random access memory using voltage-control magnetization reversal as the writing type
JP4829502B2 (en) * 2005-01-11 2011-12-07 シャープ株式会社 Manufacturing method of semiconductor memory device
US7701834B2 (en) * 2005-01-18 2010-04-20 Unity Semiconductor Corporation Movable terminal in a two terminal memory array
TWI431761B (en) * 2005-02-10 2014-03-21 Renesas Electronics Corp Semiconductor integrated device
KR100697282B1 (en) 2005-03-28 2007-03-20 삼성전자주식회사 Resistive memory cell, method for forming the same and resistive memory array using the same
US20130082232A1 (en) 2011-09-30 2013-04-04 Unity Semiconductor Corporation Multi Layered Conductive Metal Oxide Structures And Methods For Facilitating Enhanced Performance Characteristics Of Two Terminal Memory Cells
US7447055B2 (en) * 2005-04-22 2008-11-04 Hewlett-Packard Development Company, L.P. Multiplexer interface to a nanoscale-crossbar
JP5049483B2 (en) 2005-04-22 2012-10-17 パナソニック株式会社 ELECTRIC ELEMENT, MEMORY DEVICE, AND SEMICONDUCTOR INTEGRATED CIRCUIT
US7323349B2 (en) * 2005-05-02 2008-01-29 Sharp Laboratories Of America, Inc. Self-aligned cross point resistor memory array
US20070084717A1 (en) * 2005-10-16 2007-04-19 Makoto Nagashima Back-biased face target sputtering based high density non-volatile caching data storage
US20070084716A1 (en) * 2005-10-16 2007-04-19 Makoto Nagashima Back-biased face target sputtering based high density non-volatile data storage
JP5157448B2 (en) * 2005-10-19 2013-03-06 富士通株式会社 Resistance memory element and nonvolatile semiconductor memory device
JP4231502B2 (en) * 2005-11-02 2009-03-04 シャープ株式会社 Semiconductor memory device with cross-point structure
JP4832442B2 (en) * 2006-01-24 2011-12-07 パナソニック株式会社 ELECTRIC ELEMENT AND MEMORY DEVICE
US20070205096A1 (en) * 2006-03-06 2007-09-06 Makoto Nagashima Magnetron based wafer processing
US7692178B2 (en) 2006-03-08 2010-04-06 Panasonic Corporation Nonvolatile memory element, nonvolatile memory apparatus, and method of manufacture thereof
US8183554B2 (en) * 2006-04-03 2012-05-22 Blaise Laurent Mouttet Symmetrical programmable memresistor crossbar structure
US20070231972A1 (en) * 2006-04-03 2007-10-04 Mouttet Blaise L Manufacture of programmable crossbar signal processor
US9965251B2 (en) * 2006-04-03 2018-05-08 Blaise Laurent Mouttet Crossbar arithmetic and summation processor
US7302513B2 (en) * 2006-04-03 2007-11-27 Blaise Laurent Mouttet Programmable crossbar signal processor
US7609086B2 (en) * 2006-04-03 2009-10-27 Blaise Laurent Mouttet Crossbar control circuit
US7755424B2 (en) * 2006-04-03 2010-07-13 Blaise Laurent Mouttet Operational amplifier with resistance switch crossbar feedback
US20070233761A1 (en) * 2006-04-03 2007-10-04 Mouttet Blaise L Crossbar arithmetic processor
US7564262B2 (en) * 2006-04-03 2009-07-21 Blaise Laurent Mouttet Crossbar comparator
US7576565B2 (en) * 2006-04-03 2009-08-18 Blaise Laurent Mouttet Crossbar waveform driver circuit
US7522468B2 (en) * 2006-06-08 2009-04-21 Unity Semiconductor Corporation Serial memory interface
US7747817B2 (en) * 2006-06-28 2010-06-29 Unity Semiconductor Corporation Performing data operations using non-volatile third dimension memory
US20080011603A1 (en) * 2006-07-14 2008-01-17 Makoto Nagashima Ultra high vacuum deposition of PCMO material
US7619945B2 (en) * 2006-08-18 2009-11-17 Unity Semiconductor Corporation Memory power management
US7539811B2 (en) 2006-10-05 2009-05-26 Unity Semiconductor Corporation Scaleable memory systems using third dimension memory
US7379364B2 (en) * 2006-10-19 2008-05-27 Unity Semiconductor Corporation Sensing a signal in a two-terminal memory array having leakage current
US7372753B1 (en) * 2006-10-19 2008-05-13 Unity Semiconductor Corporation Two-cycle sensing in a two-terminal memory array having leakage current
WO2008050716A1 (en) 2006-10-24 2008-05-02 Panasonic Corporation Nonvolatile semiconductor memory and process for producing the same
US8258493B2 (en) 2006-11-20 2012-09-04 Panasonic Corporation Nonvolatile semiconductor memory apparatus and manufacturing method thereof
US7765380B2 (en) * 2007-01-19 2010-07-27 Unity Semiconductor Corporation Fast data access through page manipulation
WO2008105155A1 (en) 2007-02-23 2008-09-04 Panasonic Corporation Nonvolatile memory device and method for writing data in nonvolatile memory device
JP5080102B2 (en) * 2007-02-27 2012-11-21 ルネサスエレクトロニクス株式会社 Magnetic storage device manufacturing method and magnetic storage device
JP5284270B2 (en) * 2007-10-30 2013-09-11 パナソニック株式会社 Nonvolatile semiconductor memory device and manufacturing method thereof
CN101878529B (en) 2007-11-29 2012-07-04 松下电器产业株式会社 Nonvolatile storage device and method for manufacturing the same
WO2009075073A1 (en) * 2007-12-10 2009-06-18 Panasonic Corporation Nonvolatile memory device and fabrication method therefor
US7715244B2 (en) * 2008-02-05 2010-05-11 Unity Semiconductor Corporation Non-volatile register having a memory element and register logic vertically configured on a substrate
US7830726B2 (en) * 2008-09-30 2010-11-09 Seagate Technology Llc Data storage using read-mask-write operation
WO2010078483A1 (en) 2008-12-31 2010-07-08 Contour Semiconductor, Inc. Capacitor block comprising capacitors that can be connected to each other and method for charging and discharging the capacitors to write a phase change material memory
JP4770930B2 (en) * 2009-01-21 2011-09-14 ソニー株式会社 Cross-point type semiconductor memory device and manufacturing method thereof
WO2010101340A1 (en) * 2009-03-05 2010-09-10 광주과학기술원 Resistance change memory device with three-dimensional structure, and device array, electronic product and manufacturing method therefor
KR101088487B1 (en) 2009-04-23 2011-11-30 광주과학기술원 Resistance change memory device array including selection device and 3-dimensional resistance change memory device, electronic product, and method for fabricating the device array
US8148222B2 (en) 2009-12-10 2012-04-03 Micron Technology, Inc. Cross-point diode arrays and methods of manufacturing cross-point diode arrays
US20110169136A1 (en) * 2010-01-14 2011-07-14 Pickett Matthew D Crossbar-integrated memristor array and method employing interstitial low dielectric constant insulator
JP5320601B2 (en) 2010-04-23 2013-10-23 シャープ株式会社 Nonvolatile variable resistance element and nonvolatile semiconductor memory device
US8581225B2 (en) * 2010-04-28 2013-11-12 Panasonic Corporation Variable resistance nonvolatile memory device and method of manufacturing the same
FR2959824B1 (en) * 2010-05-05 2012-06-15 Centre Nat Rech Scient APPARATUS FOR MEASURING THE LOCAL ELECTRICAL RESISTANCE OF A SURFACE.
JP5186634B2 (en) 2010-06-29 2013-04-17 シャープ株式会社 Nonvolatile semiconductor memory device
KR101145331B1 (en) 2010-07-15 2012-05-14 에스케이하이닉스 주식회사 Resistance memory device
CN102543734B (en) 2010-12-08 2015-06-24 中国科学院微电子研究所 MOS (metal oxide semiconductor) device with memory function and forming method of MOS device
EP2498291B1 (en) 2011-03-09 2014-12-24 Imec Resistive memory element and related control method
US20120241710A1 (en) 2011-03-21 2012-09-27 Nanyang Technological University Fabrication of RRAM Cell Using CMOS Compatible Processes
EP2608209A1 (en) 2011-12-21 2013-06-26 Imec Resistive memory array
EP2608210B1 (en) 2011-12-23 2019-04-17 IMEC vzw Stacked RRAM array with integrated transistor selector
US8673692B2 (en) 2012-01-19 2014-03-18 Globalfoundries Singapore Pte Ltd. Charging controlled RRAM device, and methods of making same
TWI463641B (en) * 2012-02-24 2014-12-01 Nat Applied Res Laboratories Ultra-high density resistive memory structure and its manufacturing method
US8698118B2 (en) 2012-02-29 2014-04-15 Globalfoundries Singapore Pte Ltd Compact RRAM device and methods of making same
US9087573B2 (en) 2012-03-13 2015-07-21 Semiconductor Energy Laboratory Co., Ltd. Memory device and driving method thereof
US9276041B2 (en) 2012-03-19 2016-03-01 Globalfoundries Singapore Pte Ltd Three dimensional RRAM device, and methods of making same
US8674332B2 (en) 2012-04-12 2014-03-18 Globalfoundries Singapore Pte Ltd RRAM device with an embedded selector structure and methods of making same
US10134916B2 (en) * 2012-08-27 2018-11-20 Micron Technology, Inc. Transistor devices, memory cells, and arrays of memory cells
KR101583502B1 (en) * 2013-08-26 2016-01-08 연세대학교 산학협력단 Multilayer structure applicable to resistive switching memory having crossbar array structure, resistive switching memory having intermediate layer of the multilayer structure, and method for manufacturing the multilayer structure
KR102079599B1 (en) 2013-11-29 2020-02-21 에스케이하이닉스 주식회사 Electronic device and method for fabricating the same
US9087579B1 (en) 2014-01-06 2015-07-21 Qualcomm Incorporated Sense amplifiers employing control circuitry for decoupling resistive memory sense inputs during state sensing to prevent current back injection, and related methods and systems
TWI572073B (en) 2014-09-22 2017-02-21 力晶科技股份有限公司 Resistive random access memory and method for manufacturing the same
TWI555246B (en) 2014-11-25 2016-10-21 力晶科技股份有限公司 Resistive random access memory structure and method for operating resistive random access memory
TWI559586B (en) 2014-12-31 2016-11-21 力晶科技股份有限公司 Resistive random access memory and method for manufacturing the same
US9576652B1 (en) * 2016-01-11 2017-02-21 Winbond Electronics Corp. Resistive random access memory apparatus with forward and reverse reading modes
JP6505619B2 (en) * 2016-02-09 2019-04-24 株式会社東芝 Super lattice memory and cross point memory device
JP6567441B2 (en) * 2016-02-09 2019-08-28 株式会社東芝 Super lattice memory and cross-point type memory device
JP6441251B2 (en) * 2016-03-16 2018-12-19 東芝メモリ株式会社 Integrated circuit
US10256273B2 (en) * 2016-09-29 2019-04-09 Globalfoundries Singapore Pte. Ltd. High density cross point resistive memory structures and methods for fabricating the same
CN110178310A (en) 2016-12-09 2019-08-27 诺基亚美国公司 For the control system of reconfigurable integrated circuit
US11580285B2 (en) 2016-12-09 2023-02-14 Nokia Of America Corporation Reconfigurable integrated circuit and operating principle
TWI737465B (en) * 2020-08-27 2021-08-21 華邦電子股份有限公司 Resistive memory apparatus and operating method thereof

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5303189A (en) * 1990-03-05 1994-04-12 Sgs-Thomson Microelectronics S.A. High-speed memory with a limiter of the drain voltage of the cells
US6028794A (en) * 1997-01-17 2000-02-22 Kabushiki Kaisha Toshiba Nonvolatile semiconductor memory device and erasing method of the same

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS4860546A (en) * 1971-11-27 1973-08-24
JPS59178766A (en) * 1983-03-29 1984-10-11 Sharp Corp Read only memory
JPS6310570A (en) * 1986-07-01 1988-01-18 Mitsubishi Electric Corp Organic semiconductor device
JPH0261895A (en) * 1988-08-26 1990-03-01 Matsushita Electric Ind Co Ltd Optical storage element
US5018102A (en) * 1988-12-20 1991-05-21 Texas Instruments, Incorporated Memory having selected state on power-up
JPH02285593A (en) * 1989-04-26 1990-11-22 Mitsubishi Electric Corp Non-volatile semiconductor storage
JPH04344383A (en) * 1991-05-22 1992-11-30 Mitsubishi Electric Corp Magnetic thin film memory and its read-out method
US5579258A (en) * 1991-11-28 1996-11-26 Olympus Optical Co., Ltd. Ferroelectric memory
JP3086043B2 (en) * 1992-01-21 2000-09-11 シャープ株式会社 Semiconductor read-only memory sense amplifier circuit
JPH0628881A (en) * 1992-07-13 1994-02-04 Nec Corp Sense amplifier circuit
JP3412051B2 (en) * 1993-05-14 2003-06-03 日本テキサス・インスツルメンツ株式会社 Capacitor
TW287313B (en) * 1995-02-20 1996-10-01 Matsushita Electric Ind Co Ltd
JPH09102587A (en) * 1995-10-05 1997-04-15 Olympus Optical Co Ltd Ferroelectric substance thin film element
US5894447A (en) * 1996-09-26 1999-04-13 Kabushiki Kaisha Toshiba Semiconductor memory device including a particular memory cell block structure
US5872355A (en) * 1997-04-09 1999-02-16 Hewlett-Packard Company Electroluminescent device and fabrication method for a light detection system
US5991193A (en) * 1997-12-02 1999-11-23 International Business Machines Corporation Voltage biasing for magnetic ram with magnetic tunnel memory cells
US6204139B1 (en) * 1998-08-25 2001-03-20 University Of Houston Method for switching the properties of perovskite materials used in thin film resistors
US6128214A (en) 1999-03-29 2000-10-03 Hewlett-Packard Molecular wire crossbar memory
JP3731641B2 (en) * 1999-12-09 2006-01-05 セイコーエプソン株式会社 Ferroelectric material, ferroelectric memory and ferroelectric memory device using the same, dielectric patterning method, and ferroelectric memory device manufacturing method
US6535026B2 (en) * 2001-04-30 2003-03-18 Macronix International Co., Ltd. High-speed sense amplifier with auto-shutdown precharge path

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5303189A (en) * 1990-03-05 1994-04-12 Sgs-Thomson Microelectronics S.A. High-speed memory with a limiter of the drain voltage of the cells
US6028794A (en) * 1997-01-17 2000-02-22 Kabushiki Kaisha Toshiba Nonvolatile semiconductor memory device and erasing method of the same

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070119705A1 (en) * 2003-09-15 2007-05-31 Makoto Nagashima Back-biased face target sputtering based memory data sensing technique
US20060276036A1 (en) * 2004-10-15 2006-12-07 Makoto Nagashima Systems and methods for plasma etching
US8395199B2 (en) 2006-03-25 2013-03-12 4D-S Pty Ltd. Systems and methods for fabricating self-aligned memory cell
US7932548B2 (en) 2006-07-14 2011-04-26 4D-S Pty Ltd. Systems and methods for fabricating self-aligned memory cell
US8367513B2 (en) 2006-07-14 2013-02-05 4D-S Pty Ltd. Systems and methods for fabricating self-aligned memory cell
US8454810B2 (en) 2006-07-14 2013-06-04 4D-S Pty Ltd. Dual hexagonal shaped plasma source
US8308915B2 (en) 2006-09-14 2012-11-13 4D-S Pty Ltd. Systems and methods for magnetron deposition
US20100321982A1 (en) * 2008-12-18 2010-12-23 Takeshi Takagi Nonvolatile storage device and method for writing into the same
US8125817B2 (en) 2008-12-18 2012-02-28 Panasonic Corporation Nonvolatile storage device and method for writing into the same
US8811061B2 (en) 2010-09-27 2014-08-19 Panasonic Corporation Memory device, semiconductor storage device, method for manufacturing memory device, and reading method for semiconductor storage device

Also Published As

Publication number Publication date
US7192792B2 (en) 2007-03-20
KR100479017B1 (en) 2005-03-30
JP2009146562A (en) 2009-07-02
JP4979718B2 (en) 2012-07-18
US20030003674A1 (en) 2003-01-02
JP2003068984A (en) 2003-03-07
US6531371B2 (en) 2003-03-11
US20060094187A1 (en) 2006-05-04
KR20030003020A (en) 2003-01-09
US6861687B2 (en) 2005-03-01
TW571348B (en) 2004-01-11
US20030142578A1 (en) 2003-07-31

Similar Documents

Publication Publication Date Title
US7192792B2 (en) Method of changing an electrically programmable resistance cross point memory bit
US6693821B2 (en) Low cross-talk electrically programmable resistance cross point memory
JP4683816B2 (en) Shared bit line crosspoint memory array
EP2204813B1 (en) Non-volatile programmable memory
US7045840B2 (en) Nonvolatile semiconductor memory device comprising a variable resistive element containing a perovskite-type crystal structure
US7714311B2 (en) Memory device, memory circuit and semiconductor integrated circuit having variable resistance
US7382645B2 (en) Two terminal memory array having reference cells
US6473332B1 (en) Electrically variable multi-state resistance computing
US7020006B2 (en) Discharge of conductive array lines in fast memory
US6925001B2 (en) Electrically programmable resistance cross point memory sensing method
JP2005251381A (en) Electrically writable cross point type nonvolatile variable resistive storage, and cross point type variable resistive memory array
US10256273B2 (en) High density cross point resistive memory structures and methods for fabricating the same

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION