US20050155223A1 - Methods of making microelectronic assemblies - Google Patents

Methods of making microelectronic assemblies Download PDF

Info

Publication number
US20050155223A1
US20050155223A1 US11/043,354 US4335405A US2005155223A1 US 20050155223 A1 US20050155223 A1 US 20050155223A1 US 4335405 A US4335405 A US 4335405A US 2005155223 A1 US2005155223 A1 US 2005155223A1
Authority
US
United States
Prior art keywords
leads
contacts
microelectronic
apertures
bonding
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/043,354
Inventor
Joseph Fjelstad
Masud Beroz
John Smith
Belgacem Haba
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Adeia Semiconductor Solutions LLC
Original Assignee
Tessera LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US08/271,768 external-priority patent/US5518964A/en
Priority claimed from US08/678,808 external-priority patent/US5830782A/en
Priority claimed from US08/712,855 external-priority patent/US6191368B1/en
Priority claimed from US09/271,688 external-priority patent/US6429112B1/en
Priority claimed from US09/520,320 external-priority patent/US6486003B1/en
Application filed by Tessera LLC filed Critical Tessera LLC
Priority to US11/043,354 priority Critical patent/US20050155223A1/en
Publication of US20050155223A1 publication Critical patent/US20050155223A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/50Tape automated bonding [TAB] connectors, i.e. film carriers; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies
    • H01L24/78Apparatus for connecting with wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/86Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using tape automated bonding [TAB]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05553Shape in top view being rectangular
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/2919Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29199Material of the matrix
    • H01L2224/2929Material of the matrix with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/4824Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/494Connecting portions
    • H01L2224/4943Connecting portions the connecting portions being staggered
    • H01L2224/49431Connecting portions the connecting portions being staggered on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73257Bump and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/78Apparatus for connecting with wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8312Aligning
    • H01L2224/83136Aligning involving guiding structures, e.g. spacers or supporting members
    • H01L2224/83138Aligning involving guiding structures, e.g. spacers or supporting members the guiding structures being at least partially left in the finished device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/83909Post-treatment of the layer connector or bonding area
    • H01L2224/8393Reshaping
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8512Aligning
    • H01L2224/85148Aligning involving movement of a part of the bonding apparatus
    • H01L2224/85169Aligning involving movement of a part of the bonding apparatus being the upper part of the bonding apparatus, i.e. bonding head, e.g. capillary or wedge
    • H01L2224/8518Translational movements
    • H01L2224/85186Translational movements connecting first outside the semiconductor or solid-state body, i.e. off-chip, reverse stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • H01L2224/85207Thermosonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85909Post-treatment of the connector or wire bonding area
    • H01L2224/8593Reshaping, e.g. for severing the wire, modifying the wedge or ball or the loop shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92242Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92247Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06558Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices having passive surfaces facing each other, i.e. in a back-to-back arrangement
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00013Fully indexed content
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01023Vanadium [V]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/0665Epoxy resin
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/1016Shape being a cuboid
    • H01L2924/10161Shape being a cuboid with a rectangular active surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • Y10T29/49144Assembling to base an electrical component, e.g., capacitor, etc. by metal fusion
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49147Assembling terminal to base
    • Y10T29/49149Assembling terminal to base by metal fusion bonding
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49169Assembling electrical component directly to terminal or elongated conductor
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49174Assembling terminal to elongated conductor
    • Y10T29/49179Assembling terminal to elongated conductor by metal fusion bonding

Definitions

  • the present invention generally relates to microelectronic assemblies, and more specifically to components that facilitate connections between a microelectronic element such as a semiconductor chip, and an external circuit element such as a printed circuit board.
  • Connection components are typically used in combination with microelectronic elements such as semiconductor chips to facilitate electrical interconnections between semiconductor chips and external circuit elements.
  • microelectronic elements such as semiconductor chips
  • the reliability of the entire circuit typically depends upon the electrical connections between the chip, the connection component and the external circuit element.
  • a semiconductor chip is connected to a corresponding substrate through a connection component including a dielectric material.
  • the semiconductor chip has a plurality of peripheral contacts positioned in a peripheral area of a front surface thereof and the connection component is formed with a plurality of connecting terminals, each of which is connected to a bonding terminal adjacent the periphery of the connection component.
  • the connection component is supported by a compliant layer.
  • the peripheral contacts of the semiconductor chip are connected to the terminals of the connection component by bonding a plurality of leads to the chip.
  • the lead-bonding operation uses wires which are bonded to bonding terminals on the periphery of the connection component and to the contacts of the chip.
  • this peripheral regions flexes downwardly. In some instances, it has been determined that downward movement of the peripheral region of the connection component may impede the bonding of the wires and the bonding terminals.
  • the semiconductor chip package includes a sheet-like substrate having one or more apertures extending from a first surface to a second surface of the substrate and conductive terminals which are contacted from the second surface of the substrate.
  • the substrate further has conductive leads electrically connected to and extending from each terminal and across the one or more apertures. Each lead is connected to a bond pad on the opposite side of the aperture so that each lead has an expansion section within the aperture which is laterally curved with respect to the plane of the substrate.
  • the expansion sections laterally curve at least twice in opposite directions and in one particular embodiment create substantially “S” shaped lead portions.
  • This structure allows the package to compensate for coefficient of thermal expansion (“CTE”) mismatch problems by allowing flexing and bending of the expansion sections of the leads within the one of more apertures.
  • the expansion sections of the leads are typically encapsulated with a compliant encapsulant to provided added support for their bending and flexing motion during thermal cycling.
  • connection component having oppositely facing first and second surfaces, a connecting terminal region and a bonding terminal region.
  • the connection component has connecting terminals on the second surface in the connecting terminal region and has bonding terminals in the bonding terminal region.
  • the assembly also includes a microelectronic element such as a semiconductor chip or other element having a front surface and having contacts on the front surface.
  • the connection component overlies the front surface of the semiconductor chip with the second surface of the connection component facing upwardly away from the chip and with the first surface facing downwardly toward the chip.
  • the connecting terminals are movable relative to the chip in vertical directions, whereas the bonding terminals are supported against such vertical movement.
  • the connection component preferably comprises a thin, flexible layer, and a compliant layer disposed between the flexible layer and the chip for movably supporting the connecting terminal region.
  • the assembly according to this aspect of the invention desirably also includes a reinforcing structure for reinforcing the bonding terminal region of the flexible layer against vertical movement towards the semiconductor chip.
  • Subassemblies according to this aspect of the invention can be subjected to a bonding operation, such as a wire bonding operation, in which flexible conductors such as bonding wires are connected between the bonding terminals and the contacts on the chip. Because the bonding terminal region is reinforced, the bonding operation can be conducted efficiently. However, the finished assembly still provides the benefits associated with a compliantly mounted interposer, including testability and compensation for thermal effects during operation.
  • a method of making a microelectronic package including an expandable structure includes providing first and second microelectronic elements having electrically conductive parts, and providing an expandable structure between the microelectronic elements.
  • the electrically conductive parts of the first and second microelectronic elements are then connected together so that they microelectronic elements are electrically interconnected.
  • the expandable structure is then expanded after the connection step so that the microelectronic elements move away from one another.
  • the expandable structure is substantially rigged before the expanding step and substantially compliant after the expanding step.
  • the expandable structure remains in contact with the microelectronic elements and the microelectronic elements remain electrically interconnected.
  • the '320 patent application allows or provides a rigged structure during bonding of electrically conductive parts, whereby the rigged structure maybe transformed into a compliant structure after the bonding steps have been completed.
  • a method of making a microelectronic assembly includes juxtaposing a first microelectronic element having conductive leads thereon with a second microelectronic element having contacts thereon.
  • the first microelectronic element includes a dielectric substrate having top and bottom surfaces, the conductive leads being exposed to the top surface of the dielectric substrate, whereby the juxtaposing step includes juxtaposing the bottom surface of the dielectric substrate with the second microelectronic element.
  • the dielectric element preferably has one or more apertures therein, the apertures being substantially aligned with the contacts of the second element during the juxtaposing step.
  • the second element may include one or more semiconductor chips, or may include a plurality of semiconductor chips.
  • the method also preferably includes the step of wire bonding the conductive leads on the first element to the contacts on the second element so that elongated bonding wires extend between the conductive leads and the contacts.
  • the wire bonding step may include extending the bonding wires between the conductive leads and the contacts and through the one or more apertures in the dielectric substrate.
  • the first and second elements are preferably moved through a pre-selected displacement relative to one another so as to deform the bonding wires.
  • a flowable dielectric material such as curable liquid encapsulant, may be introduced between the first and second elements and around the bonding wires during or after the moving step.
  • the flowable material may be cured such as by using heat or light so as to form an encapsulant layer between the first and second microelectronic elements and around at least a portion of the bonding wires.
  • the step of introducing a flowable material may include introducing the flowable material under pressure between the first and second elements.
  • the flowable material may be introduced during the moving step so that the first and second elements move away from one another at least partially under the influence of the pressure of the flowable material.
  • the cured flowable material preferably provides a compliant encapsulant layer that enables the first and second microelectronic elements and electrically conductive parts to move during thermal cycling.
  • the dielectric support preferably has one or more apertures or bond windows therein, the apertures being positioned in substantial alignment with the contacts of the second element during the juxtaposing step.
  • the wire bonding step is desirably preformed so that the bonding wires extend or are extendable through the one or more apertures.
  • the one or more apertures Prior to introducing the flowable dielectric material, the one or more apertures may be sealed, such as by using one or more cover layers.
  • the step of sealing the one or more apertures may include applying a sealing sheet on the top surface of the dielectric support so as to close the apertures.
  • the second element may be a semiconductor wafer including a plurality of semiconductor chips.
  • the second element may also include a plurality of semiconductor chips attached to a supporting substrate, whereby the supporting substrate may be severed for separating the semiconductor chips from one another after the wire bonding step.
  • the method may also include severing the first microelectronic element and separating the chips from one another to form a plurality of individual packages, whereby each package includes at least one of the chips and a portion of the first microelectronic element.
  • the wire bonding step may be performed so that prior to the moving step, the bonding wires includes looped portions projecting upwardly from the top surface of the dielectric support, whereby the step of applying a sealing sheet may include forming the sealing sheet so that portions of the sealing sheet remote from the looped portions of the bonding wires lie against the top surface of the dielectric support whereas other portions of the sealing sheet extend over the looped portions of the bonding wires.
  • the step of wire bonding may be performed so that prior to the moving step, the bonding wires project in a plane substantially parallel to the top surface from the bonding terminal to the apertures, the bonding wires being curved in horizontal directions.
  • the step of sealing the apertures may also include engaging a mold plate with the top surface of the dielectric sheet.
  • the step of wire bonding may be performed so that prior to the moving step, the bonding wires include looped portions projecting upwardly from the top surface of the dielectric support, whereby the mold plate has an abutment surface for engaging the top surface of the dielectric sheet and upwardly-extending recesses extending in the mold plate from the abutment surface, the looped portions being received in the recesses.
  • portions of the flowable material may penetrate into the recesses so as to form projections extending from the top surface of the dielectric sheet after the curing step.
  • a method of making a microelectronic assembly includes juxtaposing a first element with a second element so that the first element is disposed above the second element, and providing leads extending between the elements, the leads being curved in a vertical direction and including looped portions projecting upwardly from the dielectric sheet.
  • the method may also include moving the first and second elements through a pre-selected displacement relative to one another so as to deform the leads, wherein the looped portions are pulled toward the dielectric sheet during the moving step.
  • the dielectric sheet preferably includes at least one aperture, wherein prior to the moving step, the loops project upwardly from the top surface and downwardly into the at least one aperture so that portions of the leads extending into the apertures connect with the second element, the loops being pulled downwardly into the aperture during the moving step.
  • the moving step may include moving the elements with a vertical component of motion relative to one another.
  • a method of making a microelectronic assembly includes juxtaposing a connection component having leads with a microelectronic element having contacts thereon, and electrically interconnecting the leads and the contacts using conductive wires having first ends attached to the leads and second ends connected to the contacts.
  • the connection component and the microelectronic element may be moved relative to one another so as to deform the conductive wires.
  • the moving step desirably includes securing a first platen to the connection component and a second platen to the microelectronic element and moving the platens through a pre-selected displacement.
  • the connection component may have a top surface, a bottom surface and at least one aperture or bond window extending between the top and bottom surfaces, whereby the leads includes frangible ends extending into the bond window.
  • the electrically interconnecting step may include bonding the second ends of the conductive wires to the frangible ends of the leads and bonding the frangible ends of the leads to the contacts of the microelectronic element.
  • the steps of bonding the second ends of the conductive wires to the frangible ends of the leads and the frangible ends of the leads to the contacts may be conducted simultaneously or at different times.
  • the frangible ends of the leads may be detached from main body portions of the leads.
  • a support may be provided under the frangible ends of the leads.
  • connection component may include electrically conductive pads that are provided in substantial alignment with the leads extending over the connection component.
  • the second ends of the wire bonds may be initially attached to the conductive pads.
  • the conductive wires may then be broken adjacent the second ends thereof so that the conductive wires may be bonded to the contacts of the microelectronic element.
  • a curable liquid material may then be introduced between the connection component and the microelectronic element.
  • a method of making a microelectronic assembly may include providing a first microelectronic element having a top surface with leads having fixed ends and releasable ends, the top surface of the microelectronic element having contacts. The method may also include juxtaposing a second microelectronic element having contacts on a contact bearing face and a rear surface with the first microelectronic element so that the contact bearing face of the second microelectronic element confronts the top surface of the first microelectronic element.
  • a third microelectronic element having a contact bearing face and a rear surface may be juxtaposed with the second microelectronic element so that the rear surfaces of the respective second and third microelectronic elements confront one another, whereby contacts of the third microelectronic element face away from the first microelectronic element.
  • the rear surfaces of the second and third microelectronic elements may be attached together using an adhesive, such as a thermally conductive adhesive.
  • the contacts of the third microelectronic element may be wire bonded with the contacts of the connection component, and the second and third microelectronic elements may be moved away from the first microelectronic element so as to deform the bonding wires.
  • the assembly may be encapsulated using a curable liquid material, such as a curable elastomer or polymer. The curable liquid material may be cured to provide a compliant layer.
  • a packaged microelectronic element includes a microelectronic element having contacts on a contact bearing surface, and a dielectric sheet having connection terminals exposed at a top surface thereof, the sheet being disposed above the microelectronic element with the top surface facing away from the microelectronic element.
  • the packaged microelectonic element desirably includes leads connecting the connection terminals to the contacts of the microelectronic element.
  • An encapsulant layer may be provided between the dielectric sheet and the front surface of the microelectronic element, whereby the encapsulant layer includes projections formed integrally therewith and extending upwardly beyond the top surface of the dielectric layer.
  • the packaged microelectronic element may also include masses of an electrically conductive bonding material engaged with the connection terminals and projecting upwardly from the top surface of the dielectric sheet beyond the projections.
  • the leads may extend within the projections formed integrally with the encapsulant layer.
  • the leads are preferably curved in vertical directions and include loops projecting upwardly from the top surface of the dielectric sheet within the projections.
  • FIGS. 1 a - 1 b show a method of making a microelectronic package including an expandable element, in accordance with one preferred embodiment of the present invention.
  • FIGS. 2 a - 2 b show a method of making a microelectronic package including an expandable element, in accordance with another preferred embodiment of the present invention.
  • FIGS. 3 a - 3 c show a method of making a microelectronic package including an expandable element, in accordance with further preferred embodiments of the present invention.
  • FIGS. 4 a - 4 b show a method of making a microelectronic package, in accordance with still further preferred embodiments of the present invention.
  • FIGS. 5 a - 5 b show a method of making a microelectronic package including an expandable element, in accordance with yet further preferred embodiments of the present invention.
  • FIGS. 6 a - 6 f show a method of making a microelectronic package, in accordance with other preferred embodiments of the present invention.
  • FIGS. 7 a - 7 d show a method of making a microelectronic package including wire bonds, in accordance with other preferred embodiments of the present invention.
  • FIGS. 8 a - 8 c show a method of making a microelectronic package including one or more wire bonds, in accordance with other preferred embodiments of the present invention.
  • FIGS. 9 a - 9 d - 1 show a method of making a microelectronic assembly, in accordance with other preferred embodiments of the present invention.
  • FIGS. 10 a - 10 f show a method of making a microelectronic assembly including wire bonds, in accordance with other preferred embodiments of the present invention.
  • FIGS. 11 a - 11 b show a method of making a microelectronic assembly, in accordance with other preferred embodiments of the present invention.
  • One embodiment of the present invention provides a method of making a semiconductor chip package 10 having an expandable structure.
  • a semiconductor chip 12 and a connection component 14 having electrically conductive parts are juxtaposed with one another before being bonded together to form a semiconductor chip package 10 .
  • the semiconductor chip 12 has a generally planer front face 16 including electrical parts or contacts 18 formed on peripheral regions of the front face 16 .
  • Other types of semiconductor chips may also be used, such as chips having contacts disposed in an “area array”, i.e., an array covering substantially the entire front face of the chip with the contacts being uniformly spaced within the array.
  • the contacts 18 are arranged in rows (not shown) running substantially parallel to each edge of the chip 12 .
  • connection component 14 is preferably a flexible sheet, such as a flexible dielectric sheet comprising polymeric material, and has a first or bottom surface 20 , a second or top surface 22 and edges bounding the first surface 20 and the second surface 22 ; however, in other preferred embodiments the connection component 14 is desirably substantially rigid.
  • the connection component 14 also has a plurality of central terminals 24 distributed over the second surface 22 .
  • the terminals 24 are disposed at substantially even spaces on the second surface 22 so that the terminals 24 constitute an “area array.”
  • the number of central terminals 24 may be approximately equal to the number of peripheral contacts 18 on the semiconductor chip 12 . Nonetheless, the center-to-center linear distance between adjacent ones of the central terminals 24 is substantially greater than the center-to-center distance between adjacent peripheral contacts 18 on the chip 12 , because the central terminals 24 are substantially evenly distributed rather than concentrated in only a few rows.
  • Each central terminal 24 is connected with a partial lead 26 and a bonding terminal 28 , both of which are formed integrally with the central terminal 24 .
  • the bonding terminals 28 are arranged in rows adjacent the edges of the connection component 14 .
  • the central terminals 24 , partial leads 26 and bonding terminals 28 may be formed from substantially any electrically conductive material, but preferably are formed from metallic materials such as copper and copper alloys, noble metals and noble metal alloys.
  • the central terminals 24 provide for attachment of the semiconductor chip package 10 to a printed circuit board (“PCB”), typically by means of conventional solder balls or non collapsing (solid core) solder balls.
  • PCB printed circuit board
  • the central terminals 24 , partial leads 26 and bonding terminals are typically fabricated by conventional photolithographic, etching or deposition techniques.
  • connection component 14 is juxtaposed with the front face 16 of the chip 12 and an expandable structure 30 is disposed therebetween.
  • the expandable structure 30 will first be attached to the first surface 20 of the connection component 14 and the expandable structure/connection component subassembly will then be aligned with and assembled to a central portion of the front face 16 of the semiconductor chip 12 so that the expandable structure 30 does not cover the contacts 18 on the chip 12 .
  • the expandable structure 30 may comprise any number of materials which can be attached or uniformly applied to the connection component 14 and which can expand to occupy several times its original volume.
  • one such expandable structure 30 comprises a thermoplastic film loaded with a foaming agent; however, it is also contemplated that other expandable materials such as urethanes, olefinic thermoplastic elastomers and other elastomeric alloys.
  • a conventional wire bonding machine is employed to bond the electrically conductive wires 32 between each chip contact 18 and a respective bonding terminal 28 on the second surface 22 of the connection component 14 . Utilization of the wire bonding machine preferably leaves sufficient slack in the wires 32 so that after expansion of the expandable structure 30 the wires 32 are not broken or stretched.
  • the conductive wires 32 are connected to the contacts 18 on the semiconductor chip 12 using a ball bond and the other ends of the conductive wires 32 are connected to the bonding terminals 28 using a wedge bond; however, other configurations can be used, e.g., wedge bonds at both ends of the conductive wire 32 .
  • the wire bonding step precedes the step of expanding the expandable structure 30 so that the bonding terminals 28 are stationary and/or stable when the ends of the electrically conductive wires 32 are bonded thereto.
  • stable means that the connection component and the expandable structure will absorb a minimal amount of the energy (e.g. ultrasonic energy) needed to insure a good bonding operation.
  • the bonding terminals 28 will remain essentially in one position during the bonding operation and will not move in either the vertical or the horizontal direction because, before the expanding step, the expandable structure 30 is substantially rigid. For example, if the bonding terminals 28 moved in the vertical direction during the bonding operation, then the positioning of the bonding wires 32 on the bonding terminals 28 would not be consistent and this may impede the formation of strong, reliable bonds.
  • the expandable structure 30 including the thermoplastic film and foaming agent, is exposed to sufficient heat so that the thermoplastic film will soften and the foaming agent will vaporize, thereby causing the thermoplastic film to foam and expand. Expansion of the expandable structure 30 causes the connection component 14 to move away from the chip 12 , as shown in FIG. 1 b .
  • the expandable structure 30 will be compliant or resilient after the expanding step.
  • the wires 32 interconnecting the chip 12 to the connection component 14 are provided with an expanding zone comprising excess slack to insure that the wires can flex and bend during the expanding step and so that the wires 32 are not stretched or pulled taut.
  • platens may be abutted against external surface regions of the semiconductor chip 12 and the connection component 14 .
  • a first platen 52 is abutted against the rear face 34 of the semiconductor chip 12 and a second platen 50 is abutted against a central region of the second surface 22 of the connection component 14 .
  • the perimeter of the second platen 50 is preferably bounded by the bonding terminals 28 so that the conductive wires 32 are not damaged.
  • the expandable structure 30 After the first and second platens 52 , 50 are in place, heat is applied to the expandable structure 30 and the expandable structure 30 is expanded in a controlled manner so that the connection component 14 moves away from the semiconductor chip 12 and so that the connection component 14 and the chip 12 are substantially parallel to one another.
  • the overall thickness of the expandable structure 30 may be controlled through use of the first and second platens 50 , 52 .
  • the platens may be pressed against the chip 12 and the connection component 14 to restrict expansion of the expandable structure during the expanding step.
  • a dielectric encapsulant is allowed to flow between the connection component 14 and the semiconductor chip 12 and around the expandable structure 30 and the conductive wires 32 .
  • Preferred dielectric encapsulants may include a liquid silicone rubber or other curable liquid elastomer.
  • the encapsulant 36 is cured using energy such as heat, ultraviolet light or other radiant energy to form a substantially uniform, planer, compliant layer between the semiconductor chip 12 and the connection component 14 . Because the encapsulant 36 is applied after the wire bonding operation, there is no risk of the encapsulant 36 coming in contact with the wires 32 or the electrically conductive parts of the chip 12 and the connection component 14 before the bonding step, which could diminish the strength of the bonds.
  • connection component 114 comprises a sheet-like dielectric film, and has a first surface 120 and a second surface 122 .
  • the dielectric film is preferably formed from a polymeric material of an approximate thickness between 25 microns and 75 microns.
  • the connection component 114 has conductive terminals 124 on its second surface 122 , electrical parts or leads 132 extending from the terminals 124 for electrically connecting the terminals 124 to contacts 118 on a semiconductor chip 112 , and bond windows for accessing the leads 132 while electrically connecting the leads 132 with the contacts 118 .
  • the leads 132 are typically lithographically defined on the dielectric film 114 to extend from the terminals 124 . Thus, in this particular embodiment, the leads 132 are only bonded to the contacts 118 on the semiconductor chip 112 and are not bonded to the dielectric film 114 .
  • each terminal 124 is connected with a contact 118 by bonding the leads 132 to the contacts 118 .
  • the terminals 124 and leads 132 may be formed from substantially any electrically conductive material 124 , but preferably are formed from metallic materials such as copper and copper alloys, noble metals and noble metal alloys and are typically fabricated by conventional photolithographic and etching or deposition techniques.
  • the leads 132 are electrically connected to the contacts 118 on the chip 112 by a conventional wire bonding operation, or by a bonding operation as shown in U.S. Pat. Nos.
  • the expandable structure 130 is subjected to heat so that the expandable structure expands as described above.
  • the leads 132 will bend and flex as the dielectric film 114 and the semiconductor chip 112 move away from one another; however, sufficient slack should remain in the leads 132 to account for thermal expansion differences between the semiconductor chip 112 and the dielectric film 114 .
  • First and second platens may be abutted against the dielectric film 114 and the chip 112 , respectively, to control expansion of the expandable structure 130 and to insure that the chip 112 and dielectric film 114 are substantially parallel to one another after the expanding step.
  • the dielectric film 114 is a flexible substrate.
  • a first platen may be abutted against the second surface 122 of the dielectric film 114 .
  • the platen may incorporate a vacuum to help insure that the dielectric film 114 is maintained parallel to the chip 112 during expansion of the expandable structure 130 .
  • the dielectric 114 film may be maintained planar and parallel to the chip 112 by stretching the dielectric film 114 across a frame or a ring structure (not shown) prior to any of the above steps.
  • a dielectric encapsulant 136 is allowed to flow between the dielectric film 114 and the chip 112 and around the expandable structure 130 and the leads 132 while the chip 112 and dielectric film are compressed together or held in place.
  • Preferred dielectric encapsulants may comprise a liquid silicone rubber or other curable liquid elastomer.
  • a mask or coverlay 142 may be placed over the bond windows 138 to prevent the encapsulant 136 from flowing through the bond windows 138 during the encapsulation process.
  • the encapsulant 136 is then cured by energy such as heat, ultraviolet light or other radiant energy to form a substantially uniform, planer, compliant layer between the chip 112 and the dielectric sheet 114 . Because the encapsulant 136 is applied after bonding, there is minimal risk of the encapsulant 136 coming in contact with the leads 132 or contacts 118 before bonding, which could diminish the strength of the bond
  • FIGS. 3 a and 3 b show a similar structure to that disclosed in FIGS. 2 a and 2 b ; however, the particular embodiment shown in FIGS. 3 a and 3 b comprise leads 232 which are connected to a first surface 220 of a dielectric film 214 , i.e., the non-exposed surface of the dielectric film 214 .
  • a semiconductor chip 212 and the dielectric film 214 are juxtaposed with one another and an expandable structure 230 is assembled between the front face 216 of the semiconductor chip 212 and the first surface 220 of the dielectric film 214 .
  • the leads 232 are then bonded to the contacts 218 on the front face 220 of the semiconductor chip 214 using a conventional bonding technique.
  • each lead 232 has an expansion section extending from an edge of the dielectric film 214 .
  • the expansion sections are each bonded to a contact 218 on the semiconductor chip 212 .
  • Each expansion section is laterally curved substantially parallel to the plane of the dielectric film 214 prior to the bonding operation.
  • the expansion sections laterally curve at least twice in opposite directions (substantially “S” shaped) and may be curved more than twice.
  • the laterally curved leads 232 extending between the terminals on the dielectric film 214 and the contacts 218 on the chip 212 create an expansion/contraction gap between the two microelectronic elements so that the expansion sections within the leads 232 may independently flex and bend during operational thermal cycling of the semiconductor chip package.
  • leads 232 having lateral slack as shown in FIG. 3 c is described in greater detail in commonly assigned U.S. Pat. No. 5,821,608, the disclosure of which is hereby incorporated by reference herein.
  • the lateral slack in the lead 232 allows the lead 232 to expand in a somewhat spring-like manner as the expandable structure 230 is expanded.
  • an encapsulant 236 is allowed to flow between the dielectric film 214 and the semiconductor chip 212 and around the expandable structure 230 and the leads 232 , in accordance with the processes described above.
  • an expandable structure 330 is disposed between a substrate 314 , such as a printed circuit board or a rigid connection component, and the rear face 334 of a semiconductor chip 312 , i.e., the face of the semiconductor chip 312 opposite the front face 316 bearing contacts 318 .
  • the expandable structure 330 comprises a plurality or array of pads (i.e., a matrix of dots), whereby any two adjacent pads 330 define a channel 338 therebetween.
  • the channels 338 running between adjacent pads are preferably between 75 to 100 microns wide, so that an encapsulant 336 , such as a curable silicone elastomer, may flow freely therethrough.
  • the array of pads 330 shown in FIGS. 4 a and 4 b are described in greater detail in commonly assigned U.S. Pat. No. 5,659,952, the disclosure of which is hereby incorporated by reference herein.
  • the array of pads 330 are spaced close enough together so that adequate support is provided for maintaining substantial parallelism between the chip 312 and the substrate 314 .
  • the pads 330 should be far enough apart so that the channels 338 are sufficiently wide after the pads 330 have been expanded for allowing the encapsulant 336 to flow within the channels 338 .
  • the pads 330 comprise a thermoplastic film and a foaming agent. Upon application of a sufficient amount of heat, the thermoplastic film will soften and the foaming agent will vaporize, causing the array of pads 330 to expand to the configuration shown in FIG. 4 b .
  • the semiconductor chip 312 moves away from the substrate 314 .
  • the semiconductor chip 312 remains electrically interconnected to the substrate 314 because sufficient slack has been provided in the electrically conductive wires 332 .
  • the pads 330 are preferably compliant or resilient for responding to thermal cycling differences between the semiconductor chip 312 and the substrate 314 .
  • the expandable structure 330 may comprise a plurality of compliant pads connected by a web; a sheet having a plurality of compliant pads formed on opposite sides of the sheet; or a unitary structure having a square or rectangular shape.
  • These various embodiments of the expandable structure 330 can be used in processes as described above, and in other processes for fabricating connection components or microelectronic packages.
  • the expandable structure according to the present invention may be stored and shipped with liner films applied to the surface regions thereof, as described in commonly assigned U.S. patent application Ser. No. 08/897,922, filed Jun. 20, 1997, the disclosure of which is hereby incorporated by reference herein.
  • a dielectric encapsulant is allowed to flow between the substrate 314 and the rear face 334 of the semiconductor chip 312 and within the channels 338 .
  • the encapsulant 336 is a curable silicone elastomer such as the silicone elastomer 6811 manufactured by Dow Corning.
  • the encapsulant may comprise a compliant filler material, such as a liquid silicone rubber or other curable liquid elastomer. The encapsulant 336 material flows within the channels 338 running between the array of pads 330 while the semiconductor chip 312 and the substrate 314 are compressed together or held in place.
  • the encapsulant 336 is preferably substantially similar to the expandable material which forms the expandable structure 330 in order to provide a compliant interface having a more homogenous structure, thereby minimizing problems associated with thermal cycling. Further, the semiconductor chip package assembly is preferably entirely encapsulated with the encapsulant (not shown) so that the semiconductor chip 312 , electrically conductive wires 332 and substrate 314 are all covered by a second encapsulant.
  • the first encapsulant and the second encapsulant may comprise the same material and may be deposited at the same time.
  • the encapsulant 336 After the encapsulant 336 has been allowed to flow within the channels 338 between the chip 312 and around the conductive wires 332 , the encapsulant 336 is cured by using energy such as heat, ultraviolet light or other radiant energy to form a substantially uniform, planar compliant layer between the semiconductor chip 312 and the substrate 314 .
  • energy such as heat, ultraviolet light or other radiant energy
  • FIGS. 5 a and 5 b A still further embodiment of the present invention is shown in FIGS. 5 a and 5 b .
  • This particular embodiment incorporates a fan-out semiconductor chip package whereby the leads 432 are connected to respective contacts 418 on a semiconductor chip 412 and extend outwardly beyond the periphery of the chip 412 to terminals on a substrate 414 .
  • a process in accordance with this particular embodiment of the present invention utilizes a semiconductor chip 412 having a front face 416 with contacts 418 thereon and having an oppositely facing rear surface 434 .
  • the particular chip illustrated in FIG. 5 a has the contacts 418 disposed in an area array, i.e., an array covering substantially the entire front face 416 of the chip 412 , with the contacts 418 being uniformly spaced within the array.
  • the chip 412 is assembled in a package including a heat sink 440 .
  • the heat sink 440 is in the form of an open shell having a base wall 442 , side walls 444 projecting upwardly from the base wall 442 around the periphery thereof, and a projecting region 446 extending outwardly from the side walls 444 and defining a generally planer surface remote from the base wall.
  • the rear face 434 of the semiconductor chip 412 is bonded to the base wall 442 of the heat sink 440 by a thermally conductive adhesive layer.
  • the adhesive layer may include any of the well known thermally conductive adhesive compositions, such as an epoxy loaded with metallic particles.
  • the front face 416 of the chip 412 is substantially coplanar with the projecting regions 446 of the heat sink 440 .
  • the projecting regions 446 of the heat sink 440 include a dielectric element 414 and an expandable structure 430 disposed between the dielectric element 414 and the projecting regions 446 of the heat sink 440 .
  • the dielectric element 414 includes a dielectric sheet incorporating one or more layers of a flexible, but substantially inextensible dielectric material. These flexible layers may include thin sheets of polyimide, typically having an aggregate thickness of about 25 microns (0.001 inch).
  • the dielectric element 414 has a top surface 422 , including electrically conductive terminals 424 which are distributed uniformly over the entire area of the top surface 422 , and a bottom surface 420 .
  • the leads 432 are bonded to the chip contacts 418 in accordance with processes described above and the expandable structure 430 is then expanded in a controlled manner as described above.
  • the final assembly may also be encapsulated using an encapsulant 436 as described above.
  • a connection component such as a flexible dielectric sheet 514 includes a bottom surface 520 , a top surface 522 and one or more bond windows 538 extending between the bottom and top surfaces.
  • the flexible dielectric sheet 514 includes a plurality of conductive leads 526 overlying the top surface 522 there.
  • Each conductive lead 526 preferably includes a terminal end 524 , a frangible end 528 remote therefrom, and v-shaped notches adjacent frangible end 528 .
  • the v-shaped notches 527 facilitate detachment of the frangible end 528 of lead 526 from the lead 526 .
  • dielectric sheet 514 is positioned atop a supporting substrate 552 having a top surface 554 and a support bar 556 projecting from the top surface thereof.
  • the support bar 556 is preferably sized and shaped to fit within bond window 538 .
  • the dielectric sheet 514 is positioned atop the first surface 554 of supporting substrate 552 so that the support bar 556 extends at least partially through bond window 538 .
  • support bar 556 provides support for the frangible end 528 of lead 526 so that the frangible end 528 does not break apart from lead 526 when the end of a wire is bonded thereto.
  • the frangible end 528 of lead 526 preferably overlies and is supported by support bar 556 .
  • a wire bonding tool 558 may then be used to dispensed conductive wires 532 having first ends 560 bonded to a main body portion of lead 526 and second ends 562 attached to the frangible ends 528 of the leads.
  • FIGS. 6 c and 6 d after the second ends 562 of conductive wires 532 have been attached to frangible ends 528 of leads 526 .
  • the support bar FIG. 6 b
  • dielectric sheet 514 is juxtaposed with a microelectronic element such as a semiconductor chip 512 .
  • Semiconductor chip 512 preferably includes a contact bearing face 516 , a rear surface 534 remote therefrom and one or more contacts 518 accessible at the contact bearing face.
  • the dielectric sheet 514 is preferably positioned atop the contact bearing face 516 of semiconductor chip 512 so that chip contacts 518 are in substantial alignment with bond window 538 .
  • a bonding tool 558 may then be utilized to bond the second end 562 of conductive wire 532 to the frangible end 528 of lead 526 , and for bonding the frangible end 528 of lead 526 to chip contact 518 .
  • the dielectric sheet 514 and semiconductor chip 512 are then moved away from one another.
  • platens may be temporarily attached to the connection component 514 and semiconductor chip 512 for controlling the movement of the dielectric sheet and semiconductor chip away from one another.
  • the frangible ends 528 of leads 526 break away from the main body portion of leads 526 at v-shaped notches 527 .
  • conductive wire 532 is drawn through the bond window 538 of dielectric sheet 514 , thereby removing at least some of the slack present in conductive wire 532 .
  • slack generally means that the conductive wire is not stretched taut or tight.
  • a curable liquid material 536 such as a curable liquid elastomer may be introduced between dielectric sheet 514 and semiconductor chip 512 .
  • the curable liquid material may be introduced either before, during or after the movement of dielectric sheet 514 and semiconductor chip 512 relative to one another.
  • a coverlay (not shown) may be used to cover the bond windows 538 of dielectric sheet 514 so that the curable liquid material does not contact the top surface 522 of the dielectric sheet.
  • the curable liquid material 536 may be cured such as by using heat, light or other energy so as to provide a compliant or resilient layer between dielectric sheet 514 and semiconductor chip 512 .
  • the complaint layer 536 allows the dielectric sheet 514 and semiconductor chip 512 to move relative to one another during operation of the microelectronic assembly.
  • conductive wire 532 retains sufficient slack so that the conductive wire may flex and bend during thermal cycling for maintaining reliable electrical interconnections between the leads 526 of dielectric sheet 514 and the chip contacts 518 of semiconductor chip 512 .
  • FIG. 7A-7D show a method of making a microelectronic assembly in accordance with other preferred embodiments of the present invention.
  • a connection component such as dielectric sheet 614 includes a bottom surface 620 , a top surface 622 and a plurality of conductive leads 626 formed over the top surface 622 .
  • Each conductive lead 626 preferably includes a terminal end 624 and at least one bond window 638 remote from the terminal end 624 .
  • Bond window 638 is desirably elongated and extends in a direction transverse to the longitudinal direction of conductive leads 626 .
  • Each dielectric sheet 614 also desirably includes a conductive pad 628 associated with one of the conductive leads 626 . In the particular embodiment shown in FIG. 7A , each conductive pad 628 is in substantial alignment with one of the conductive leads 626 .
  • dielectric sheet 614 is placed atop a supporting substrate 652 so that the bottom surface 620 of dielectric sheet 614 abuts against a top surface 654 of the supporting substrate.
  • a wire bonding tool (not shown) is then used to attach first ends 660 of conductive wires 632 to leads 626 and second ends 662 of the conductive wires to conductive pads 628 .
  • the dielectric sheet 614 is preferably positioned atop a semiconductor chip 612 having a contact bearing face 616 with one or more chip contacts 618 .
  • Dielectric sheet 614 is desirably positioned atop the contact bearing face 616 of chip 612 so that the bond window 638 of dielectric sheet 614 is in substantial alignment with the chip contact 618 .
  • a bonding tool 658 may then be utilized to break the conductive wire 632 adjacent the second end 662 attached to conductive pad 628 . The bonding tool 658 effectively detaches the second end of the conductive wire 632 and bonds the second end to chip contact 618 .
  • a first platen 680 may be secured over the back surface 634 of semiconductor chip 652 .
  • a second platen 682 may be secured over the first surface 622 of dielectric sheet 614 .
  • a vacuum may then be activated through the first and second platens 680 , 682 so that the dielectric sheet 614 and semiconductor chip 652 may be moved away from one another in a controlled manner.
  • the conductive wire 632 is drawn through bond window 638 .
  • the conductive wire bends and flexes so that at least some of the slack is removed from wire 632 .
  • the displacement of dielectric sheet 614 and semiconductor chip 652 is limited so that sufficient slack remains in the conductive wire 632 after the moving step.
  • a curable liquid material 636 such as a curable liquid elastomer, may be introduced between the dielectric sheet 614 and the semiconductor chip 652 .
  • the curable liquid material 636 may be introduced either before, during or after the moving step.
  • One or more cover layers may be placed atop either the dielectric sheet or the semiconductor chip so as to prevent the curable liquid encapsulant engaging electrically conductive parts in embodiments where such engagement is undesirable.
  • a cover layer may be placed atop the first surface 622 of dielectric sheet 614 so as to prevent the curable liquid encapsulant from contacting selected portions of conductive lead 626 .
  • the curable liquid material is preferably cured to form a compliant layer 636 that allows dielectric sheet 614 and chip 652 to move relative to one another during thermal cycling.
  • the compliant layer also enables conductive wire 632 to flex and bend during thermal cycling so as to maintain the electrical interconnection between lead 626 and chip contact 618 .
  • dielectric sheet 714 has a bottom surface 720 , a top surface 722 , and one or more conductive leads 726 formed on top surface 722 .
  • Each conductive lead preferably extends toward a bond window 738 .
  • the bond window may be elongated.
  • Each conductive lead 726 has a conductive wire 732 having a first end 760 bonded to conductive lead 726 and a second end 762 that extends over the top surface 722 of dielectric sheet 714 .
  • Dielectric sheet 714 is preferably juxtaposed with a microelectronic element such as semiconductor chip 752 having a contact bearing surface 716 with one or more chip contacts 718 and a back surface 734 remote therefrom.
  • the bond window 738 of dielectric sheet 714 is preferably aligned with the one or more chip contacts 718 so that the second ends 762 of conductive wires 732 overly the chip contacts 718 .
  • a wire bonding tool 758 is then utilized to bond the second ends 762 of conductive wires 732 to chip contacts 718 .
  • the dielectric sheet and semiconductor chip are preferably moved away from one another in a controlled manner so that at least one conductive wire 732 is drawn through bond window 738 of dielectric sheet.
  • chip 752 and dielectric sheet 714 move away from one another, at least some of the slack in conductive wire 732 is removed, whereby the conductive wire is bent in a downward direction toward the bottom surface 720 of dielectric sheet 714 .
  • a curable liquid material 736 may be introduced between the dielectric sheet 714 and semiconductor chip 752 .
  • one or more cover layers may be applied over the exterior surfaces of the dielectric sheet 714 and/or semiconductor chip 752 so as to control the flow of the curable liquid material 736 when such material is in an uncured state.
  • Energy such as light or heat, may be applied to the curable liquid material 736 so as to provide a dielectric layer between dielectric sheet 714 and semiconductor chip 752 and around at least a portion of conductive wire 732 .
  • the dielectric layer is a compliant layer that allows dielectric sheet 714 and semiconductor chip 752 to move relative to one another during thermal cycling.
  • Compliant layer 736 also allows conductive wire 732 to flex and bend during operation of the microelectronic assembly so as to maintain a reliable electrical interconnection between conductive lead 726 and chip contact 718 .
  • a flexible connection component such as dielectric sheet 814 includes a top surface 822 and a bottom surface 820 having a plurality of conductive leads 826 formed thereon.
  • Each conductive lead 826 preferably includes a terminal end 824 that overlies the bottom surface 820 of dielectric sheet 814 and tip ends 828 that extend into bond window 838 .
  • the dielectric sheet 814 is preferably juxtaposed with a microelectronic element such as a semiconductor chip 812 having a contact bearing face 816 and a rear surface 834 remote therefrom.
  • the contact bearing face 816 of microelectronic element 812 includes one or more insulating pads 890 attached to the contact bearing face 816 . In the particular embodiment shown in FIG. 9A , the insulating pads 890 surround one or more contacts 818 accessible at the contact bearing face 816 .
  • the bond window 838 of dielectric sheet 814 is placed in substantial alignment with the chip contacts 818 and insulating pads 890 of chips 812 , and tip ends 828 of conductive leads 826 are preferably abutted against insulating pads 890 .
  • the tip ends 828 of leads 826 engage the insulating pads while a gap 892 is formed between the remainder of lead 826 and contact bearing face 816 of microelectronic element 812 .
  • the chip contacts 818 are preferably accessible through bond window 838 .
  • a wire bonding tool may be used to electrically interconnect the tip ends 828 of leads 826 and the chip contacts 818 .
  • Each bonded conductive wire 832 preferably has a first end 860 bonded to a tip end 828 of lead 826 and a second end 862 bonded to a chip contact 818 .
  • a first platen 880 may be positioned over the rear surface 834 of microelectronic element 812 and a second platen 882 may be provided over the top surface 822 of dielectric sheet 814 .
  • a vacuum may be activated through the first and second platens 880 , 882 and the platens moved away from one another in a controlled manner so that dielectric sheet 814 and microelectronic element 812 move away from one another.
  • the conductive wires 632 bend into the extended orientation shown in FIG. 9D . Because the second ends 862 of the conductive wires are bonded to the tip ends 828 of leads 826 , the tip ends 828 of leads 826 also flex slightly in a downward direction toward the contact bearing surface 816 of microelectronic element 812 .
  • a curable liquid material 836 may be introduced between dielectric sheet 814 and microelectronic element 812 .
  • the curable liquid material may be introduced either before, during or after the moving step.
  • the curable liquid material may then be cured, such as by using heat or light, so as to provide a compliant layer between dielectric sheet 814 and microelectronic element 812 .
  • the compliant layer 836 allows the components to move relative to one another during thermal cycling of the microelectronic assembly.
  • the compliant layer 836 also allows the conductive wires 832 and leads 826 to flex as necessary so as to maintain a reliable electrical interconnection between chip contacts 818 and leads 826 .
  • FIG. 9D-1 shows a plan view of the assembly shown in FIG. 9D .
  • the assembly includes dielectric sheet 814 overlying contact bearing face 816 of microelectronic element 812 .
  • the contact bearing face 816 includes a plurality of chip contacts 818 that are in substantial alignment with the bond window 838 of dielectric sheet 814 .
  • Dielectric sheet 814 includes a plurality of conductive leads 826 extending along an underside surface thereof. Each lead includes a tip end 828 that projects into bond window 838 . After dielectric sheet 814 is placed atop microelectronic element 812 , the tip ends 828 of conductive leads 826 are preferably in substantial alignment with the chip contacts 818 .
  • Conductive wires 832 electrically interconnect each chip contact 818 with one of the conductive leads 826 .
  • a microelectronic assembly includes a connection component 914 such as a dielectric sheet 914 having a first surface 922 and a second surface 920 remote therefrom.
  • the dielectric sheet 914 preferably includes a plurality of flexible, conductive leads 926 having terminal ends 924 permanently attached to dielectric sheet 914 and tip ends 928 releasably attached to dielectric sheet 914 .
  • Releasable leads are disclosed in certain preferred embodiments of commonly assigned U.S. Pat. Nos. 5,763,941 and 5,904,498, and U.S. patent application Ser. No. 09/020,750 filed Feb. 9, 1998, Ser. No. 09/195,371 filed Nov. 18, 1998, Ser. No.
  • the first surface 922 of dielectric sheet 914 also preferably includes one or more connection component contacts 970 .
  • the assembly also desirably includes a first microelectronic element 912 having a contact bearing face 916 with a plurality of contacts 918 .
  • the first microelectronic element 912 is abutted against the dielectric sheet 914 so that the contacts 918 engage the tip ends 928 of leads 926 .
  • the tip ends 928 may be secured to the contacts 918 using bonding techniques such as diffusion bonding, thermosonic bonding and solder reflow bonding techniques.
  • a conductive adhesive (not shown) may be provided between the contacts 918 and the tip ends 928 so as to adhere the contacts 918 to the tip ends 928 .
  • a second microelectronic element 972 having a contact bearing face 974 including contacts 976 and a rear surface 978 remote therefrom may be juxtaposed with the back surface 934 of the first microelectronic element 912 .
  • An adhesive 980 such as a thermally conductive adhesive, may be provided between the opposing rear surfaces 934 , 978 of the first and second microelectronic elements 912 , 972 .
  • a wire bonding tool (not shown) may be utilized so as to electrically interconnect chip contacts 976 of the second microelectronic element 972 with the connection component contacts 970 of dielectric sheet 914 .
  • Each conductive wire 932 preferably has a first end 960 bonded to one of the chip contacts 976 of the second microelectronic element 972 and a second end 962 bonded to a dielectric sheet contact 970 .
  • the first and second microelectronic elements 972 , 912 are moved away from dielectric sheet 914 in a controlled manner.
  • the tip ends 928 of flexible leads 926 are released from the top surface 922 of dielectric sheet 914 .
  • the conductive leads 926 are bent into the substantially s-shaped configuration shown in FIG. 10 e , thereby enabling the leads to flex and bend during operation of the assembly.
  • the conductive wires 932 also flex and bend to account for the increased distance between the contacts 976 of second microelectronic element 972 and the connection component contacts 970 .
  • the conductive wires 932 maintain a sufficient amount of slack so that the first and second microelectronic elements 912 , 972 may move relative to the dielectric sheet 914 while maintaining a reliable electrical interconnection between contacts 976 and connection component contacts 970 .
  • a curable liquid material 936 may be provided between the top surface 922 of dielectric sheet 914 and the contact bearing face 916 of first microelectronic element 912 .
  • the encapsulant material 936 is also preferably provided around the first and second microelectronic elements 912 , 972 , the contacts 976 of the second microelectronic 972 , and the conductive wires 932 .
  • the curable liquid material 936 is preferably cured such as by using heat or light so as to provide a compliant layer that enables the first and second microelectronic elements 912 , 972 to move relative to the dielectric sheet 914 during thermal cycling of the microelectronic assembly.
  • the compliant layer 936 also allows the conductive wires 932 and flexible leads 926 to flex and bend during thermal cycling while maintaining a reliable electrical interconnection between various components of the assembly.
  • one or more conductive masses such as solder balls 998 may be attached to terminals (not shown) accessible at the bottom surface 920 of dielectric sheet 914 .
  • vias may be formed in dielectric sheet 914 to provide access to the connection component contacts 970 so that the conductive masses 998 may be electrically interconnected with the dielectric sheet contacts 970 or leads 926 .
  • a first set of solder balls 998 c are electrically interconnected with the terminal ends 924 of conductive leads 926
  • a second set of solder balls 998 a are electrically interconnected with the connection component contacts 970 .
  • solder balls 998 may be connected to the contacts of an external element such as a printed circuit board or circuitized substrate.
  • one or more of the terminal ends 924 of leads 926 may be electrically interconnected with one or more of the contacts 970 of the dielectric sheet 914 via an electrically conductive trace extending therebetween.
  • a single solder ball 998 C may electrically interconnect a contact of the first microelectronic element 912 with a contact of the second microelectronic element.
  • a microelectronic assembly including conductive wires 1032 may be placed in a mold 1071 having an upper member 1073 with one or more recesses 1075 and a lower member 1077 .
  • the assembly is placed in mold 1071 .
  • the microelectronic element 1012 desirably sits within the lower mold member 1077 and the upper mold member 1073 is placed atop the lower mold member 1077 .
  • the recess 1075 of the upper mold member 1073 is preferably placed in alignment over a looped portion of the conductive wire 1032 .
  • a curable liquid material 1036 is introduced into mold 1071 , the curable liquid material passes between dielectric sheet 1014 and microelectronic element 1012 .
  • the curable liquid material 1036 also passes through the bond window 1038 of dielectric sheet 1014 and into the recess 1075 of upper mold member 1073 .
  • the curable liquid material encapsulates the portion of the conductive wire 1032 therein.
  • the curable liquid material 1036 is preferably cured to provide a compliant layer that allows the dielectric sheet and microelectronic element to move relative to one another during operation of the microelectronic assembly.
  • the microelectronic assembly may be removed from the mold.
  • the microelectronic assembly includes dielectric sheet 1014 electrically interconnected with microelectronic element 1012 by one or more conductive wires 1032 .
  • a projecting portion 1079 of the compliant layer 1036 projects above the top surface 1022 of dielectric sheet 1014 .
  • the projecting portion 1079 encapsulates the portion of the conductive wire 1032 projecting through bond window 1038 and above the top surface 1022 of dielectric sheet 1014 .
  • the foaming agent for expanding the substrate may be a chemically reactive material.
  • many microelectronic packages may be simultaneously manufactured using the processes described above. These packages are then separated from one another using a standard dicing technique and the individual microelectronic packages may be attached to a supporting substrate such as a standard printed circuit board. Accordingly, the foregoing description of the preferred embodiments should be taken by way of illustration rather than by way of limitation of the invention.

Abstract

A method of making a microelectronic assembly includes juxtaposing a first element having conductive leads thereon with a second element having contacts thereon, and wire bonding the conductive leads on the first element to the contacts on the second element so that elongated bonding wires extend between the conductive leads and the contacts. After the wire bonding step, the first and second elements are moved through a preselected displacement relative to one another so as to deform the bonding wires.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • The present application is a divisional of U.S. patent application Ser. No. 09/766,814, filed Jan. 22, 2001, now allowed, which is a continuation-in-part of U.S. patent application Ser. No. 09/520,320, filed Mar. 7, 2000, now U.S. Pat. No. 6,486,003, which in turn is a continuation of U.S. patent application Ser. No. 08/988,097 filed Dec. 10, 1997, now abandoned, which claims the benefit of U.S. Provisional Application 60/032,870 filed Dec. 13, 1996. The present application is also a continuation-in-part of U.S. patent application Ser. No. 09/271,688, filed Mar. 18, 1999, which in turn claims benefit of U.S. Provisional Application Ser. No. 60/032,870 filed Dec. 13, 1996. The Ser. No. 09/271,688 application is also a continuation-in-part of U.S. patent application Ser. No. 09/138,858 filed Aug. 24, 1998, now U.S. Pat. No. 6,104,087, which in turn is a divisional of U.S. patent application Ser. No. 08/440,665, filed May 15, 1995, now U.S. Pat. No. 5,801,441, which in turn is a divisional of U.S. patent application Ser. No. 08/271,768, filed Jul. 7, 1994, now U.S. Pat. No. 5,518,964. The Ser. No. 09/271,688 application is also a continuation-in-part of U.S. patent application Ser. No. 08/712,855, filed Sep. 12, 1996, now U.S. Pat. No. 6,191,368, which application claims benefit of U.S. Provisional Patent Application 60/003,619, filed Sep. 12, 1995. The Ser. No. 09/271,688 application is also a continuation-in-part of U.S. patent application Ser. No. 09/057,125, filed Apr. 8, 1998, now U.S. Pat. No. 5,959,354, which in turn is a divisional of U.S. patent application Ser. No. 08/678,808, filed Jul. 12, 1996, now U.S. Pat. No. 5,830,782. The disclosures of all of said applications and patents are hereby incorporated by reference herein.
  • BACKGROUND OF THE INVENTION
  • The present invention generally relates to microelectronic assemblies, and more specifically to components that facilitate connections between a microelectronic element such as a semiconductor chip, and an external circuit element such as a printed circuit board.
  • Connection components are typically used in combination with microelectronic elements such as semiconductor chips to facilitate electrical interconnections between semiconductor chips and external circuit elements. The reliability of the entire circuit typically depends upon the electrical connections between the chip, the connection component and the external circuit element.
  • Various attempts have been made to produce reliable connections between microelectronic elements such as semiconductor chips and external circuit elements. For example, certain preferred embodiments of commonly assigned U.S. Pat. No. 5,148,265, the disclosure of which is hereby incorporated by reference herein, disclose improved methods for connecting semiconductor chips to circuit elements. According to certain embodiments discussed in the '265 patent, a semiconductor chip is connected to a corresponding substrate through a connection component including a dielectric material. The semiconductor chip has a plurality of peripheral contacts positioned in a peripheral area of a front surface thereof and the connection component is formed with a plurality of connecting terminals, each of which is connected to a bonding terminal adjacent the periphery of the connection component. The connection component is supported by a compliant layer. The peripheral contacts of the semiconductor chip are connected to the terminals of the connection component by bonding a plurality of leads to the chip. In one embodiment, the lead-bonding operation uses wires which are bonded to bonding terminals on the periphery of the connection component and to the contacts of the chip. During a wire bonding operation, when downwardly directed forces are applied to the peripheral region of the connection component containing the bonding terminals, this peripheral regions flexes downwardly. In some instances, it has been determined that downward movement of the peripheral region of the connection component may impede the bonding of the wires and the bonding terminals.
  • Certain preferred embodiments of commonly assigned U.S. patent application Ser. No. 08/709,127, the disclosure of which is hereby incorporated by reference herein, disclose a structure for compliantly interconnecting semiconductor chips and supporting substrates while substantially obviating problems associated with thermal cycling. In one preferred embodiment, the semiconductor chip package includes a sheet-like substrate having one or more apertures extending from a first surface to a second surface of the substrate and conductive terminals which are contacted from the second surface of the substrate. The substrate further has conductive leads electrically connected to and extending from each terminal and across the one or more apertures. Each lead is connected to a bond pad on the opposite side of the aperture so that each lead has an expansion section within the aperture which is laterally curved with respect to the plane of the substrate. In certain preferred embodiments, the expansion sections laterally curve at least twice in opposite directions and in one particular embodiment create substantially “S” shaped lead portions. This structure allows the package to compensate for coefficient of thermal expansion (“CTE”) mismatch problems by allowing flexing and bending of the expansion sections of the leads within the one of more apertures. The expansion sections of the leads are typically encapsulated with a compliant encapsulant to provided added support for their bending and flexing motion during thermal cycling.
  • Commonly assigned U.S. patent application Ser. No. 08/516,645, filed Aug. 18, 1995, the disclosure of which is hereby incorporated by reference herein, discloses a microelectronic assembly including a connection component having oppositely facing first and second surfaces, a connecting terminal region and a bonding terminal region. The connection component has connecting terminals on the second surface in the connecting terminal region and has bonding terminals in the bonding terminal region. The assembly also includes a microelectronic element such as a semiconductor chip or other element having a front surface and having contacts on the front surface. The connection component overlies the front surface of the semiconductor chip with the second surface of the connection component facing upwardly away from the chip and with the first surface facing downwardly toward the chip. The connecting terminals are movable relative to the chip in vertical directions, whereas the bonding terminals are supported against such vertical movement. The connection component preferably comprises a thin, flexible layer, and a compliant layer disposed between the flexible layer and the chip for movably supporting the connecting terminal region. The assembly according to this aspect of the invention desirably also includes a reinforcing structure for reinforcing the bonding terminal region of the flexible layer against vertical movement towards the semiconductor chip. Subassemblies according to this aspect of the invention can be subjected to a bonding operation, such as a wire bonding operation, in which flexible conductors such as bonding wires are connected between the bonding terminals and the contacts on the chip. Because the bonding terminal region is reinforced, the bonding operation can be conducted efficiently. However, the finished assembly still provides the benefits associated with a compliantly mounted interposer, including testability and compensation for thermal effects during operation.
  • In certain preferred embodiments of commonly assigned U.S. patent application Ser. No. 09/520,320 filed Mar. 7, 2000, the disclosure which is hereby incorporated by reference herein, disclosed a method of making a microelectronic package including an expandable structure. The method includes providing first and second microelectronic elements having electrically conductive parts, and providing an expandable structure between the microelectronic elements. The electrically conductive parts of the first and second microelectronic elements are then connected together so that they microelectronic elements are electrically interconnected. The expandable structure is then expanded after the connection step so that the microelectronic elements move away from one another. The expandable structure is substantially rigged before the expanding step and substantially compliant after the expanding step. During the expanding step, the expandable structure remains in contact with the microelectronic elements and the microelectronic elements remain electrically interconnected. Thus, the '320 patent application allows or provides a rigged structure during bonding of electrically conductive parts, whereby the rigged structure maybe transformed into a compliant structure after the bonding steps have been completed.
  • In spite of the improved methods described above for connecting a semiconductor chip and an external circuit element, further improvements would be desirable.
  • SUMMARY OF THE INVENTION
  • In accordance with certain preferred embodiments of the present invention, a method of making a microelectronic assembly includes juxtaposing a first microelectronic element having conductive leads thereon with a second microelectronic element having contacts thereon. In certain preferred embodiments, the first microelectronic element includes a dielectric substrate having top and bottom surfaces, the conductive leads being exposed to the top surface of the dielectric substrate, whereby the juxtaposing step includes juxtaposing the bottom surface of the dielectric substrate with the second microelectronic element. The dielectric element preferably has one or more apertures therein, the apertures being substantially aligned with the contacts of the second element during the juxtaposing step. The second element may include one or more semiconductor chips, or may include a plurality of semiconductor chips. The method also preferably includes the step of wire bonding the conductive leads on the first element to the contacts on the second element so that elongated bonding wires extend between the conductive leads and the contacts. The wire bonding step may include extending the bonding wires between the conductive leads and the contacts and through the one or more apertures in the dielectric substrate.
  • After the wire bonding step, the first and second elements are preferably moved through a pre-selected displacement relative to one another so as to deform the bonding wires. A flowable dielectric material such as curable liquid encapsulant, may be introduced between the first and second elements and around the bonding wires during or after the moving step. The flowable material may be cured such as by using heat or light so as to form an encapsulant layer between the first and second microelectronic elements and around at least a portion of the bonding wires. In certain preferred embodiments, the step of introducing a flowable material may include introducing the flowable material under pressure between the first and second elements. The flowable material may be introduced during the moving step so that the first and second elements move away from one another at least partially under the influence of the pressure of the flowable material. The cured flowable material preferably provides a compliant encapsulant layer that enables the first and second microelectronic elements and electrically conductive parts to move during thermal cycling.
  • The dielectric support preferably has one or more apertures or bond windows therein, the apertures being positioned in substantial alignment with the contacts of the second element during the juxtaposing step. The wire bonding step is desirably preformed so that the bonding wires extend or are extendable through the one or more apertures. Prior to introducing the flowable dielectric material, the one or more apertures may be sealed, such as by using one or more cover layers. In certain preferred embodiments, the step of sealing the one or more apertures may include applying a sealing sheet on the top surface of the dielectric support so as to close the apertures. The second element may be a semiconductor wafer including a plurality of semiconductor chips.
  • The second element may also include a plurality of semiconductor chips attached to a supporting substrate, whereby the supporting substrate may be severed for separating the semiconductor chips from one another after the wire bonding step. The method may also include severing the first microelectronic element and separating the chips from one another to form a plurality of individual packages, whereby each package includes at least one of the chips and a portion of the first microelectronic element.
  • The wire bonding step may be performed so that prior to the moving step, the bonding wires includes looped portions projecting upwardly from the top surface of the dielectric support, whereby the step of applying a sealing sheet may include forming the sealing sheet so that portions of the sealing sheet remote from the looped portions of the bonding wires lie against the top surface of the dielectric support whereas other portions of the sealing sheet extend over the looped portions of the bonding wires. The step of wire bonding may be performed so that prior to the moving step, the bonding wires project in a plane substantially parallel to the top surface from the bonding terminal to the apertures, the bonding wires being curved in horizontal directions. The step of sealing the apertures may also include engaging a mold plate with the top surface of the dielectric sheet.
  • In still other embodiments, the step of wire bonding may be performed so that prior to the moving step, the bonding wires include looped portions projecting upwardly from the top surface of the dielectric support, whereby the mold plate has an abutment surface for engaging the top surface of the dielectric sheet and upwardly-extending recesses extending in the mold plate from the abutment surface, the looped portions being received in the recesses. When the curable dielectric material is introduced into the mold, portions of the flowable material may penetrate into the recesses so as to form projections extending from the top surface of the dielectric sheet after the curing step.
  • In other preferred embodiments of the present invention, a method of making a microelectronic assembly includes juxtaposing a first element with a second element so that the first element is disposed above the second element, and providing leads extending between the elements, the leads being curved in a vertical direction and including looped portions projecting upwardly from the dielectric sheet. The method may also include moving the first and second elements through a pre-selected displacement relative to one another so as to deform the leads, wherein the looped portions are pulled toward the dielectric sheet during the moving step. The dielectric sheet preferably includes at least one aperture, wherein prior to the moving step, the loops project upwardly from the top surface and downwardly into the at least one aperture so that portions of the leads extending into the apertures connect with the second element, the loops being pulled downwardly into the aperture during the moving step. The moving step may include moving the elements with a vertical component of motion relative to one another.
  • In accordance with still other preferred embodiments of the present invention, a method of making a microelectronic assembly includes juxtaposing a connection component having leads with a microelectronic element having contacts thereon, and electrically interconnecting the leads and the contacts using conductive wires having first ends attached to the leads and second ends connected to the contacts. After the electrically interconnecting step, the connection component and the microelectronic element may be moved relative to one another so as to deform the conductive wires. The moving step desirably includes securing a first platen to the connection component and a second platen to the microelectronic element and moving the platens through a pre-selected displacement. The connection component may have a top surface, a bottom surface and at least one aperture or bond window extending between the top and bottom surfaces, whereby the leads includes frangible ends extending into the bond window.
  • In certain preferred embodiments, the electrically interconnecting step may include bonding the second ends of the conductive wires to the frangible ends of the leads and bonding the frangible ends of the leads to the contacts of the microelectronic element. The steps of bonding the second ends of the conductive wires to the frangible ends of the leads and the frangible ends of the leads to the contacts may be conducted simultaneously or at different times. During the moving step, the frangible ends of the leads may be detached from main body portions of the leads. When the second ends of the conductive wires are attached to the frangible ends of the leads, a support may be provided under the frangible ends of the leads.
  • In certain preferred embodiments, the connection component may include electrically conductive pads that are provided in substantial alignment with the leads extending over the connection component. In these embodiments, the second ends of the wire bonds may be initially attached to the conductive pads. The conductive wires may then be broken adjacent the second ends thereof so that the conductive wires may be bonded to the contacts of the microelectronic element. A curable liquid material may then be introduced between the connection component and the microelectronic element.
  • In other preferred embodiments of the present invention, a method of making a microelectronic assembly may include providing a first microelectronic element having a top surface with leads having fixed ends and releasable ends, the top surface of the microelectronic element having contacts. The method may also include juxtaposing a second microelectronic element having contacts on a contact bearing face and a rear surface with the first microelectronic element so that the contact bearing face of the second microelectronic element confronts the top surface of the first microelectronic element. A third microelectronic element having a contact bearing face and a rear surface may be juxtaposed with the second microelectronic element so that the rear surfaces of the respective second and third microelectronic elements confront one another, whereby contacts of the third microelectronic element face away from the first microelectronic element. The rear surfaces of the second and third microelectronic elements may be attached together using an adhesive, such as a thermally conductive adhesive. The contacts of the third microelectronic element may be wire bonded with the contacts of the connection component, and the second and third microelectronic elements may be moved away from the first microelectronic element so as to deform the bonding wires. The assembly may be encapsulated using a curable liquid material, such as a curable elastomer or polymer. The curable liquid material may be cured to provide a compliant layer.
  • In yet further preferred embodiments of the present invention, a packaged microelectronic element includes a microelectronic element having contacts on a contact bearing surface, and a dielectric sheet having connection terminals exposed at a top surface thereof, the sheet being disposed above the microelectronic element with the top surface facing away from the microelectronic element. The packaged microelectonic element desirably includes leads connecting the connection terminals to the contacts of the microelectronic element. An encapsulant layer may be provided between the dielectric sheet and the front surface of the microelectronic element, whereby the encapsulant layer includes projections formed integrally therewith and extending upwardly beyond the top surface of the dielectric layer. The packaged microelectronic element may also include masses of an electrically conductive bonding material engaged with the connection terminals and projecting upwardly from the top surface of the dielectric sheet beyond the projections. The leads may extend within the projections formed integrally with the encapsulant layer. The leads are preferably curved in vertical directions and include loops projecting upwardly from the top surface of the dielectric sheet within the projections.
  • These and other preferred embodiments of the present invention will be described in more detail below.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1 a-1 b show a method of making a microelectronic package including an expandable element, in accordance with one preferred embodiment of the present invention.
  • FIGS. 2 a-2 b show a method of making a microelectronic package including an expandable element, in accordance with another preferred embodiment of the present invention.
  • FIGS. 3 a-3 c show a method of making a microelectronic package including an expandable element, in accordance with further preferred embodiments of the present invention.
  • FIGS. 4 a-4 b show a method of making a microelectronic package, in accordance with still further preferred embodiments of the present invention.
  • FIGS. 5 a-5 b show a method of making a microelectronic package including an expandable element, in accordance with yet further preferred embodiments of the present invention.
  • FIGS. 6 a-6 f show a method of making a microelectronic package, in accordance with other preferred embodiments of the present invention.
  • FIGS. 7 a-7 d show a method of making a microelectronic package including wire bonds, in accordance with other preferred embodiments of the present invention.
  • FIGS. 8 a-8 c show a method of making a microelectronic package including one or more wire bonds, in accordance with other preferred embodiments of the present invention.
  • FIGS. 9 a-9 d-1 show a method of making a microelectronic assembly, in accordance with other preferred embodiments of the present invention.
  • FIGS. 10 a-10 f show a method of making a microelectronic assembly including wire bonds, in accordance with other preferred embodiments of the present invention.
  • FIGS. 11 a-11 b show a method of making a microelectronic assembly, in accordance with other preferred embodiments of the present invention.
  • DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
  • One embodiment of the present invention provides a method of making a semiconductor chip package 10 having an expandable structure. As shown in FIG. 1 a, a semiconductor chip 12 and a connection component 14 having electrically conductive parts are juxtaposed with one another before being bonded together to form a semiconductor chip package 10. The semiconductor chip 12 has a generally planer front face 16 including electrical parts or contacts 18 formed on peripheral regions of the front face 16. Other types of semiconductor chips may also be used, such as chips having contacts disposed in an “area array”, i.e., an array covering substantially the entire front face of the chip with the contacts being uniformly spaced within the array. In the particular chip shown, the contacts 18 are arranged in rows (not shown) running substantially parallel to each edge of the chip 12. The contacts 18 in each row are spaced at very close intervals, typically about 65 to about 250 micrometers center-to-center. This center-to-center spacing is adequate for high input/output (“I/O”) count chips used with wire bonding or tape automated bonding systems. The connection component 14 is preferably a flexible sheet, such as a flexible dielectric sheet comprising polymeric material, and has a first or bottom surface 20, a second or top surface 22 and edges bounding the first surface 20 and the second surface 22; however, in other preferred embodiments the connection component 14 is desirably substantially rigid. The connection component 14 also has a plurality of central terminals 24 distributed over the second surface 22. The terminals 24 are disposed at substantially even spaces on the second surface 22 so that the terminals 24 constitute an “area array.” The number of central terminals 24 may be approximately equal to the number of peripheral contacts 18 on the semiconductor chip 12. Nonetheless, the center-to-center linear distance between adjacent ones of the central terminals 24 is substantially greater than the center-to-center distance between adjacent peripheral contacts 18 on the chip 12, because the central terminals 24 are substantially evenly distributed rather than concentrated in only a few rows. Each central terminal 24 is connected with a partial lead 26 and a bonding terminal 28, both of which are formed integrally with the central terminal 24. The bonding terminals 28 are arranged in rows adjacent the edges of the connection component 14. The central terminals 24, partial leads 26 and bonding terminals 28 may be formed from substantially any electrically conductive material, but preferably are formed from metallic materials such as copper and copper alloys, noble metals and noble metal alloys. The central terminals 24 provide for attachment of the semiconductor chip package 10 to a printed circuit board (“PCB”), typically by means of conventional solder balls or non collapsing (solid core) solder balls. The central terminals 24, partial leads 26 and bonding terminals are typically fabricated by conventional photolithographic, etching or deposition techniques.
  • Referring to FIGS. 1 a and 1 b, in the assembly method according to preferred embodiments of the invention, the connection component 14 is juxtaposed with the front face 16 of the chip 12 and an expandable structure 30 is disposed therebetween. In certain embodiments, the expandable structure 30 will first be attached to the first surface 20 of the connection component 14 and the expandable structure/connection component subassembly will then be aligned with and assembled to a central portion of the front face 16 of the semiconductor chip 12 so that the expandable structure 30 does not cover the contacts 18 on the chip 12. The expandable structure 30 may comprise any number of materials which can be attached or uniformly applied to the connection component 14 and which can expand to occupy several times its original volume. For example, one such expandable structure 30 comprises a thermoplastic film loaded with a foaming agent; however, it is also contemplated that other expandable materials such as urethanes, olefinic thermoplastic elastomers and other elastomeric alloys. Prior to the aforementioned expansion of the expandable structure 30, a conventional wire bonding machine is employed to bond the electrically conductive wires 32 between each chip contact 18 and a respective bonding terminal 28 on the second surface 22 of the connection component 14. Utilization of the wire bonding machine preferably leaves sufficient slack in the wires 32 so that after expansion of the expandable structure 30 the wires 32 are not broken or stretched.
  • In the particular embodiments shown in FIG. 1 a, the conductive wires 32 are connected to the contacts 18 on the semiconductor chip 12 using a ball bond and the other ends of the conductive wires 32 are connected to the bonding terminals 28 using a wedge bond; however, other configurations can be used, e.g., wedge bonds at both ends of the conductive wire 32. The wire bonding step precedes the step of expanding the expandable structure 30 so that the bonding terminals 28 are stationary and/or stable when the ends of the electrically conductive wires 32 are bonded thereto. The term “stable” means that the connection component and the expandable structure will absorb a minimal amount of the energy (e.g. ultrasonic energy) needed to insure a good bonding operation. Thus, in certain preferred embodiments, the bonding terminals 28 will remain essentially in one position during the bonding operation and will not move in either the vertical or the horizontal direction because, before the expanding step, the expandable structure 30 is substantially rigid. For example, if the bonding terminals 28 moved in the vertical direction during the bonding operation, then the positioning of the bonding wires 32 on the bonding terminals 28 would not be consistent and this may impede the formation of strong, reliable bonds.
  • After the wire bonding step, the expandable structure 30, including the thermoplastic film and foaming agent, is exposed to sufficient heat so that the thermoplastic film will soften and the foaming agent will vaporize, thereby causing the thermoplastic film to foam and expand. Expansion of the expandable structure 30 causes the connection component 14 to move away from the chip 12, as shown in FIG. 1 b. Preferably, the expandable structure 30 will be compliant or resilient after the expanding step. As shown in FIGS. 1 a and 1 b, the wires 32 interconnecting the chip 12 to the connection component 14 are provided with an expanding zone comprising excess slack to insure that the wires can flex and bend during the expanding step and so that the wires 32 are not stretched or pulled taut. In order to insure that semiconductor chip 12 and the connection component 14 are parallel to one another after the expanding step, platens may be abutted against external surface regions of the semiconductor chip 12 and the connection component 14. In one embodiment, a first platen 52 is abutted against the rear face 34 of the semiconductor chip 12 and a second platen 50 is abutted against a central region of the second surface 22 of the connection component 14. The perimeter of the second platen 50 is preferably bounded by the bonding terminals 28 so that the conductive wires 32 are not damaged. After the first and second platens 52, 50 are in place, heat is applied to the expandable structure 30 and the expandable structure 30 is expanded in a controlled manner so that the connection component 14 moves away from the semiconductor chip 12 and so that the connection component 14 and the chip 12 are substantially parallel to one another. In addition, the overall thickness of the expandable structure 30 may be controlled through use of the first and second platens 50, 52. For example, the platens may be pressed against the chip 12 and the connection component 14 to restrict expansion of the expandable structure during the expanding step.
  • In the next stage of the process, a dielectric encapsulant is allowed to flow between the connection component 14 and the semiconductor chip 12 and around the expandable structure 30 and the conductive wires 32. Preferred dielectric encapsulants may include a liquid silicone rubber or other curable liquid elastomer. The encapsulant 36 is cured using energy such as heat, ultraviolet light or other radiant energy to form a substantially uniform, planer, compliant layer between the semiconductor chip 12 and the connection component 14. Because the encapsulant 36 is applied after the wire bonding operation, there is no risk of the encapsulant 36 coming in contact with the wires 32 or the electrically conductive parts of the chip 12 and the connection component 14 before the bonding step, which could diminish the strength of the bonds.
  • Referring to FIGS. 2 a and 2 b, in a method according to another embodiment of the invention, a tape automated bonding (“TAB”) type lead or electroformed typed lead is used. In this embodiment, the connection component 114 comprises a sheet-like dielectric film, and has a first surface 120 and a second surface 122. The dielectric film is preferably formed from a polymeric material of an approximate thickness between 25 microns and 75 microns. The connection component 114 has conductive terminals 124 on its second surface 122, electrical parts or leads 132 extending from the terminals 124 for electrically connecting the terminals 124 to contacts 118 on a semiconductor chip 112, and bond windows for accessing the leads 132 while electrically connecting the leads 132 with the contacts 118. The leads 132 are typically lithographically defined on the dielectric film 114 to extend from the terminals 124. Thus, in this particular embodiment, the leads 132 are only bonded to the contacts 118 on the semiconductor chip 112 and are not bonded to the dielectric film 114.
  • After the expandable structure 130 has been assembled between the front face 116 of the semiconductor chip 112 and the first surface 120 of the dielectric film 114, each terminal 124 is connected with a contact 118 by bonding the leads 132 to the contacts 118. The terminals 124 and leads 132 may be formed from substantially any electrically conductive material 124, but preferably are formed from metallic materials such as copper and copper alloys, noble metals and noble metal alloys and are typically fabricated by conventional photolithographic and etching or deposition techniques. The leads 132 are electrically connected to the contacts 118 on the chip 112 by a conventional wire bonding operation, or by a bonding operation as shown in U.S. Pat. Nos. 5,398,863; 5,390,844; 5,536,909 and 5,491,302. Referring to FIG. 2 b, after the electrically connecting step, the expandable structure 130 is subjected to heat so that the expandable structure expands as described above. During expansion, the leads 132 will bend and flex as the dielectric film 114 and the semiconductor chip 112 move away from one another; however, sufficient slack should remain in the leads 132 to account for thermal expansion differences between the semiconductor chip 112 and the dielectric film 114. First and second platens (not shown) may be abutted against the dielectric film 114 and the chip 112, respectively, to control expansion of the expandable structure 130 and to insure that the chip 112 and dielectric film 114 are substantially parallel to one another after the expanding step. In preferred embodiments, the dielectric film 114 is a flexible substrate. When the dielectric film is a flexible substrate, a first platen may be abutted against the second surface 122 of the dielectric film 114. The platen may incorporate a vacuum to help insure that the dielectric film 114 is maintained parallel to the chip 112 during expansion of the expandable structure 130. In other embodiments, the dielectric 114 film may be maintained planar and parallel to the chip 112 by stretching the dielectric film 114 across a frame or a ring structure (not shown) prior to any of the above steps.
  • In the next stage of the process, a dielectric encapsulant 136 is allowed to flow between the dielectric film 114 and the chip 112 and around the expandable structure 130 and the leads 132 while the chip 112 and dielectric film are compressed together or held in place. Preferred dielectric encapsulants may comprise a liquid silicone rubber or other curable liquid elastomer. A mask or coverlay 142 may be placed over the bond windows 138 to prevent the encapsulant 136 from flowing through the bond windows 138 during the encapsulation process. The encapsulant 136 is then cured by energy such as heat, ultraviolet light or other radiant energy to form a substantially uniform, planer, compliant layer between the chip 112 and the dielectric sheet 114. Because the encapsulant 136 is applied after bonding, there is minimal risk of the encapsulant 136 coming in contact with the leads 132 or contacts 118 before bonding, which could diminish the strength of the bond
  • FIGS. 3 a and 3 b show a similar structure to that disclosed in FIGS. 2 a and 2 b; however, the particular embodiment shown in FIGS. 3 a and 3 b comprise leads 232 which are connected to a first surface 220 of a dielectric film 214, i.e., the non-exposed surface of the dielectric film 214. In accordance with this embodiment, a semiconductor chip 212 and the dielectric film 214 are juxtaposed with one another and an expandable structure 230 is assembled between the front face 216 of the semiconductor chip 212 and the first surface 220 of the dielectric film 214. The leads 232 are then bonded to the contacts 218 on the front face 220 of the semiconductor chip 214 using a conventional bonding technique. In this embodiment, since there is insufficient room to provide vertical slack in the lead 232, lateral slack is provided therein. Referring to FIG. 3 c, each lead 232 has an expansion section extending from an edge of the dielectric film 214. The expansion sections are each bonded to a contact 218 on the semiconductor chip 212. Each expansion section is laterally curved substantially parallel to the plane of the dielectric film 214 prior to the bonding operation. Preferably, the expansion sections laterally curve at least twice in opposite directions (substantially “S” shaped) and may be curved more than twice. The laterally curved leads 232 extending between the terminals on the dielectric film 214 and the contacts 218 on the chip 212 create an expansion/contraction gap between the two microelectronic elements so that the expansion sections within the leads 232 may independently flex and bend during operational thermal cycling of the semiconductor chip package. The particular embodiment of leads 232 having lateral slack as shown in FIG. 3 c is described in greater detail in commonly assigned U.S. Pat. No. 5,821,608, the disclosure of which is hereby incorporated by reference herein. The lateral slack in the lead 232 allows the lead 232 to expand in a somewhat spring-like manner as the expandable structure 230 is expanded. After the expanding step, an encapsulant 236 is allowed to flow between the dielectric film 214 and the semiconductor chip 212 and around the expandable structure 230 and the leads 232, in accordance with the processes described above.
  • Referring to FIGS. 4 a and 4 b, in a method according to another embodiment of the invention, an expandable structure 330 is disposed between a substrate 314, such as a printed circuit board or a rigid connection component, and the rear face 334 of a semiconductor chip 312, i.e., the face of the semiconductor chip 312 opposite the front face 316 bearing contacts 318. In this embodiment, the expandable structure 330 comprises a plurality or array of pads (i.e., a matrix of dots), whereby any two adjacent pads 330 define a channel 338 therebetween. The channels 338 running between adjacent pads are preferably between 75 to 100 microns wide, so that an encapsulant 336, such as a curable silicone elastomer, may flow freely therethrough. The array of pads 330 shown in FIGS. 4 a and 4 b are described in greater detail in commonly assigned U.S. Pat. No. 5,659,952, the disclosure of which is hereby incorporated by reference herein. Preferably the array of pads 330 are spaced close enough together so that adequate support is provided for maintaining substantial parallelism between the chip 312 and the substrate 314. In addition, the pads 330 should be far enough apart so that the channels 338 are sufficiently wide after the pads 330 have been expanded for allowing the encapsulant 336 to flow within the channels 338. In certain embodiments, the pads 330 comprise a thermoplastic film and a foaming agent. Upon application of a sufficient amount of heat, the thermoplastic film will soften and the foaming agent will vaporize, causing the array of pads 330 to expand to the configuration shown in FIG. 4 b. During the expansion step, the semiconductor chip 312 moves away from the substrate 314. However, the semiconductor chip 312 remains electrically interconnected to the substrate 314 because sufficient slack has been provided in the electrically conductive wires 332. After the expanding step, the pads 330 are preferably compliant or resilient for responding to thermal cycling differences between the semiconductor chip 312 and the substrate 314.
  • In other embodiments the expandable structure 330 may comprise a plurality of compliant pads connected by a web; a sheet having a plurality of compliant pads formed on opposite sides of the sheet; or a unitary structure having a square or rectangular shape. These various embodiments of the expandable structure 330 can be used in processes as described above, and in other processes for fabricating connection components or microelectronic packages. Further, the expandable structure according to the present invention may be stored and shipped with liner films applied to the surface regions thereof, as described in commonly assigned U.S. patent application Ser. No. 08/897,922, filed Jun. 20, 1997, the disclosure of which is hereby incorporated by reference herein.
  • In the next stage of the process, after expansion, a dielectric encapsulant is allowed to flow between the substrate 314 and the rear face 334 of the semiconductor chip 312 and within the channels 338. In one preferred embodiment, the encapsulant 336 is a curable silicone elastomer such as the silicone elastomer 6811 manufactured by Dow Corning. In other preferred embodiments, the encapsulant may comprise a compliant filler material, such as a liquid silicone rubber or other curable liquid elastomer. The encapsulant 336 material flows within the channels 338 running between the array of pads 330 while the semiconductor chip 312 and the substrate 314 are compressed together or held in place. The encapsulant 336 is preferably substantially similar to the expandable material which forms the expandable structure 330 in order to provide a compliant interface having a more homogenous structure, thereby minimizing problems associated with thermal cycling. Further, the semiconductor chip package assembly is preferably entirely encapsulated with the encapsulant (not shown) so that the semiconductor chip 312, electrically conductive wires 332 and substrate 314 are all covered by a second encapsulant. The first encapsulant and the second encapsulant may comprise the same material and may be deposited at the same time. After the encapsulant 336 has been allowed to flow within the channels 338 between the chip 312 and around the conductive wires 332, the encapsulant 336 is cured by using energy such as heat, ultraviolet light or other radiant energy to form a substantially uniform, planar compliant layer between the semiconductor chip 312 and the substrate 314.
  • A still further embodiment of the present invention is shown in FIGS. 5 a and 5 b. This particular embodiment incorporates a fan-out semiconductor chip package whereby the leads 432 are connected to respective contacts 418 on a semiconductor chip 412 and extend outwardly beyond the periphery of the chip 412 to terminals on a substrate 414. A process in accordance with this particular embodiment of the present invention utilizes a semiconductor chip 412 having a front face 416 with contacts 418 thereon and having an oppositely facing rear surface 434. The particular chip illustrated in FIG. 5 a has the contacts 418 disposed in an area array, i.e., an array covering substantially the entire front face 416 of the chip 412, with the contacts 418 being uniformly spaced within the array. The chip 412 is assembled in a package including a heat sink 440. The heat sink 440 is in the form of an open shell having a base wall 442, side walls 444 projecting upwardly from the base wall 442 around the periphery thereof, and a projecting region 446 extending outwardly from the side walls 444 and defining a generally planer surface remote from the base wall. The rear face 434 of the semiconductor chip 412 is bonded to the base wall 442 of the heat sink 440 by a thermally conductive adhesive layer. The adhesive layer may include any of the well known thermally conductive adhesive compositions, such as an epoxy loaded with metallic particles. The front face 416 of the chip 412 is substantially coplanar with the projecting regions 446 of the heat sink 440. Although gaps are shown between the edges of the chip 412 and the side walls 444 of the heat sink 440, it should be appreciated that the size of these gaps is exaggerated in the drawings for clarity of illustration. The projecting regions 446 of the heat sink 440 include a dielectric element 414 and an expandable structure 430 disposed between the dielectric element 414 and the projecting regions 446 of the heat sink 440. The dielectric element 414 includes a dielectric sheet incorporating one or more layers of a flexible, but substantially inextensible dielectric material. These flexible layers may include thin sheets of polyimide, typically having an aggregate thickness of about 25 microns (0.001 inch). The dielectric element 414 has a top surface 422, including electrically conductive terminals 424 which are distributed uniformly over the entire area of the top surface 422, and a bottom surface 420. The leads 432 are bonded to the chip contacts 418 in accordance with processes described above and the expandable structure 430 is then expanded in a controlled manner as described above. The final assembly may also be encapsulated using an encapsulant 436 as described above.
  • Referring to FIGS. 6 a and 6 b, in accordance with other preferred embodiments of the present invention, a connection component such as a flexible dielectric sheet 514 includes a bottom surface 520, a top surface 522 and one or more bond windows 538 extending between the bottom and top surfaces. The flexible dielectric sheet 514 includes a plurality of conductive leads 526 overlying the top surface 522 there. Each conductive lead 526 preferably includes a terminal end 524, a frangible end 528 remote therefrom, and v-shaped notches adjacent frangible end 528. As will be explained in more detail below, the v-shaped notches 527 facilitate detachment of the frangible end 528 of lead 526 from the lead 526.
  • Referring to FIG. 6 b, in one preferred method dielectric sheet 514 is positioned atop a supporting substrate 552 having a top surface 554 and a support bar 556 projecting from the top surface thereof. The support bar 556 is preferably sized and shaped to fit within bond window 538. In certain preferred embodiments, the dielectric sheet 514 is positioned atop the first surface 554 of supporting substrate 552 so that the support bar 556 extends at least partially through bond window 538. Although the present invention is not limited by any particular theory of operation, it is believed that support bar 556 provides support for the frangible end 528 of lead 526 so that the frangible end 528 does not break apart from lead 526 when the end of a wire is bonded thereto. After the dielectric sheet 514 has been positioned atop supporting substrate 552, the frangible end 528 of lead 526 preferably overlies and is supported by support bar 556. A wire bonding tool 558 may then be used to dispensed conductive wires 532 having first ends 560 bonded to a main body portion of lead 526 and second ends 562 attached to the frangible ends 528 of the leads.
  • Referring to FIGS. 6 c and 6 d, after the second ends 562 of conductive wires 532 have been attached to frangible ends 528 of leads 526. The support bar (FIG. 6 b) is removed and dielectric sheet 514 is juxtaposed with a microelectronic element such as a semiconductor chip 512. Semiconductor chip 512 preferably includes a contact bearing face 516, a rear surface 534 remote therefrom and one or more contacts 518 accessible at the contact bearing face. The dielectric sheet 514 is preferably positioned atop the contact bearing face 516 of semiconductor chip 512 so that chip contacts 518 are in substantial alignment with bond window 538. A bonding tool 558 may then be utilized to bond the second end 562 of conductive wire 532 to the frangible end 528 of lead 526, and for bonding the frangible end 528 of lead 526 to chip contact 518.
  • Referring to FIG. 6 e, the dielectric sheet 514 and semiconductor chip 512 are then moved away from one another. In certain preferred embodiments, platens (not shown) may be temporarily attached to the connection component 514 and semiconductor chip 512 for controlling the movement of the dielectric sheet and semiconductor chip away from one another. As semiconductor chip 512 and dielectric sheet 514 move away from one another, the frangible ends 528 of leads 526 break away from the main body portion of leads 526 at v-shaped notches 527. As chip 512 moves away from dielectric sheet 514, conductive wire 532 is drawn through the bond window 538 of dielectric sheet 514, thereby removing at least some of the slack present in conductive wire 532. After the movement step it is preferred that at least some slack remains in conductive wire after the movements step so that the conductive wire may flex and bend during operation of the microelectronic assembly, as will be described in more detail below. As used herein, the term “slack” generally means that the conductive wire is not stretched taut or tight.
  • Referring to FIG. 6 f, a curable liquid material 536 such as a curable liquid elastomer may be introduced between dielectric sheet 514 and semiconductor chip 512. The curable liquid material may be introduced either before, during or after the movement of dielectric sheet 514 and semiconductor chip 512 relative to one another. A coverlay (not shown) may be used to cover the bond windows 538 of dielectric sheet 514 so that the curable liquid material does not contact the top surface 522 of the dielectric sheet. The curable liquid material 536 may be cured such as by using heat, light or other energy so as to provide a compliant or resilient layer between dielectric sheet 514 and semiconductor chip 512. The complaint layer 536 allows the dielectric sheet 514 and semiconductor chip 512 to move relative to one another during operation of the microelectronic assembly. As mentioned above, conductive wire 532 retains sufficient slack so that the conductive wire may flex and bend during thermal cycling for maintaining reliable electrical interconnections between the leads 526 of dielectric sheet 514 and the chip contacts 518 of semiconductor chip 512.
  • FIG. 7A-7D show a method of making a microelectronic assembly in accordance with other preferred embodiments of the present invention. Referring to FIG. 7A, a connection component such as dielectric sheet 614 includes a bottom surface 620, a top surface 622 and a plurality of conductive leads 626 formed over the top surface 622. Each conductive lead 626 preferably includes a terminal end 624 and at least one bond window 638 remote from the terminal end 624. Bond window 638 is desirably elongated and extends in a direction transverse to the longitudinal direction of conductive leads 626. Each dielectric sheet 614 also desirably includes a conductive pad 628 associated with one of the conductive leads 626. In the particular embodiment shown in FIG. 7A, each conductive pad 628 is in substantial alignment with one of the conductive leads 626.
  • Referring to FIG. 7A-1, in certain preferred embodiments, dielectric sheet 614 is placed atop a supporting substrate 652 so that the bottom surface 620 of dielectric sheet 614 abuts against a top surface 654 of the supporting substrate. A wire bonding tool (not shown) is then used to attach first ends 660 of conductive wires 632 to leads 626 and second ends 662 of the conductive wires to conductive pads 628.
  • Referring to FIG. 7B, the dielectric sheet 614 is preferably positioned atop a semiconductor chip 612 having a contact bearing face 616 with one or more chip contacts 618. Dielectric sheet 614 is desirably positioned atop the contact bearing face 616 of chip 612 so that the bond window 638 of dielectric sheet 614 is in substantial alignment with the chip contact 618. A bonding tool 658 may then be utilized to break the conductive wire 632 adjacent the second end 662 attached to conductive pad 628. The bonding tool 658 effectively detaches the second end of the conductive wire 632 and bonds the second end to chip contact 618. A first platen 680 may be secured over the back surface 634 of semiconductor chip 652. A second platen 682 may be secured over the first surface 622 of dielectric sheet 614. As set forth in commonly assigned U.S. Pat. No. 5,518,964, the disclosure of which is hereby incorporated by reference herein, a vacuum may then be activated through the first and second platens 680, 682 so that the dielectric sheet 614 and semiconductor chip 652 may be moved away from one another in a controlled manner. As the dielectric sheet 614 and chip 652 are moved away from one another, the conductive wire 632 is drawn through bond window 638. As the conductive wire 632 is being drawn through bond window 638, the conductive wire bends and flexes so that at least some of the slack is removed from wire 632. However, the displacement of dielectric sheet 614 and semiconductor chip 652 is limited so that sufficient slack remains in the conductive wire 632 after the moving step.
  • Referring to FIG. 7D, a curable liquid material 636, such as a curable liquid elastomer, may be introduced between the dielectric sheet 614 and the semiconductor chip 652. The curable liquid material 636 may be introduced either before, during or after the moving step. One or more cover layers (not shown) may be placed atop either the dielectric sheet or the semiconductor chip so as to prevent the curable liquid encapsulant engaging electrically conductive parts in embodiments where such engagement is undesirable. For example, a cover layer may be placed atop the first surface 622 of dielectric sheet 614 so as to prevent the curable liquid encapsulant from contacting selected portions of conductive lead 626. The curable liquid material is preferably cured to form a compliant layer 636 that allows dielectric sheet 614 and chip 652 to move relative to one another during thermal cycling. The compliant layer also enables conductive wire 632 to flex and bend during thermal cycling so as to maintain the electrical interconnection between lead 626 and chip contact 618.
  • In another preferred embodiment of the present invention, referring to FIG. 8A, dielectric sheet 714 has a bottom surface 720, a top surface 722, and one or more conductive leads 726 formed on top surface 722. Each conductive lead preferably extends toward a bond window 738. The bond window may be elongated. Each conductive lead 726 has a conductive wire 732 having a first end 760 bonded to conductive lead 726 and a second end 762 that extends over the top surface 722 of dielectric sheet 714. Dielectric sheet 714 is preferably juxtaposed with a microelectronic element such as semiconductor chip 752 having a contact bearing surface 716 with one or more chip contacts 718 and a back surface 734 remote therefrom.
  • Referring to FIGS. 8A and 8B, the bond window 738 of dielectric sheet 714 is preferably aligned with the one or more chip contacts 718 so that the second ends 762 of conductive wires 732 overly the chip contacts 718. A wire bonding tool 758 is then utilized to bond the second ends 762 of conductive wires 732 to chip contacts 718.
  • Referring to FIG. 8C, the dielectric sheet and semiconductor chip are preferably moved away from one another in a controlled manner so that at least one conductive wire 732 is drawn through bond window 738 of dielectric sheet. As chip 752 and dielectric sheet 714 move away from one another, at least some of the slack in conductive wire 732 is removed, whereby the conductive wire is bent in a downward direction toward the bottom surface 720 of dielectric sheet 714. A curable liquid material 736 may be introduced between the dielectric sheet 714 and semiconductor chip 752. As mentioned above, one or more cover layers may be applied over the exterior surfaces of the dielectric sheet 714 and/or semiconductor chip 752 so as to control the flow of the curable liquid material 736 when such material is in an uncured state. Energy, such as light or heat, may be applied to the curable liquid material 736 so as to provide a dielectric layer between dielectric sheet 714 and semiconductor chip 752 and around at least a portion of conductive wire 732. In preferred embodiments, the dielectric layer is a compliant layer that allows dielectric sheet 714 and semiconductor chip 752 to move relative to one another during thermal cycling. Compliant layer 736 also allows conductive wire 732 to flex and bend during operation of the microelectronic assembly so as to maintain a reliable electrical interconnection between conductive lead 726 and chip contact 718.
  • Referring to FIG. 9A, in further preferred embodiments, a flexible connection component such as dielectric sheet 814 includes a top surface 822 and a bottom surface 820 having a plurality of conductive leads 826 formed thereon. Each conductive lead 826 preferably includes a terminal end 824 that overlies the bottom surface 820 of dielectric sheet 814 and tip ends 828 that extend into bond window 838. The dielectric sheet 814 is preferably juxtaposed with a microelectronic element such as a semiconductor chip 812 having a contact bearing face 816 and a rear surface 834 remote therefrom. The contact bearing face 816 of microelectronic element 812 includes one or more insulating pads 890 attached to the contact bearing face 816. In the particular embodiment shown in FIG. 9A, the insulating pads 890 surround one or more contacts 818 accessible at the contact bearing face 816.
  • Referring to FIG. 9B, in one preferred assembly process the bond window 838 of dielectric sheet 814 is placed in substantial alignment with the chip contacts 818 and insulating pads 890 of chips 812, and tip ends 828 of conductive leads 826 are preferably abutted against insulating pads 890. In particularly preferred embodiments, the tip ends 828 of leads 826 engage the insulating pads while a gap 892 is formed between the remainder of lead 826 and contact bearing face 816 of microelectronic element 812. After the dielectric sheet 814 has been positioned atop the microelectronic element 812, the chip contacts 818 are preferably accessible through bond window 838.
  • Referring to FIG. 9C, a wire bonding tool may be used to electrically interconnect the tip ends 828 of leads 826 and the chip contacts 818. Each bonded conductive wire 832 preferably has a first end 860 bonded to a tip end 828 of lead 826 and a second end 862 bonded to a chip contact 818.
  • Referring to FIG. 9D, a first platen 880 may be positioned over the rear surface 834 of microelectronic element 812 and a second platen 882 may be provided over the top surface 822 of dielectric sheet 814. A vacuum may be activated through the first and second platens 880, 882 and the platens moved away from one another in a controlled manner so that dielectric sheet 814 and microelectronic element 812 move away from one another. As dielectric sheet 814 and microelectronic element 812 move away from one another, the conductive wires 632 bend into the extended orientation shown in FIG. 9D. Because the second ends 862 of the conductive wires are bonded to the tip ends 828 of leads 826, the tip ends 828 of leads 826 also flex slightly in a downward direction toward the contact bearing surface 816 of microelectronic element 812.
  • A curable liquid material 836 may be introduced between dielectric sheet 814 and microelectronic element 812. The curable liquid material may be introduced either before, during or after the moving step. The curable liquid material may then be cured, such as by using heat or light, so as to provide a compliant layer between dielectric sheet 814 and microelectronic element 812. As mentioned above, the compliant layer 836 allows the components to move relative to one another during thermal cycling of the microelectronic assembly. The compliant layer 836 also allows the conductive wires 832 and leads 826 to flex as necessary so as to maintain a reliable electrical interconnection between chip contacts 818 and leads 826.
  • FIG. 9D-1 shows a plan view of the assembly shown in FIG. 9D. The assembly includes dielectric sheet 814 overlying contact bearing face 816 of microelectronic element 812. The contact bearing face 816 includes a plurality of chip contacts 818 that are in substantial alignment with the bond window 838 of dielectric sheet 814. Dielectric sheet 814 includes a plurality of conductive leads 826 extending along an underside surface thereof. Each lead includes a tip end 828 that projects into bond window 838. After dielectric sheet 814 is placed atop microelectronic element 812, the tip ends 828 of conductive leads 826 are preferably in substantial alignment with the chip contacts 818. Conductive wires 832 electrically interconnect each chip contact 818 with one of the conductive leads 826.
  • In accordance with another preferred embodiment of the present invention, a microelectronic assembly includes a connection component 914 such as a dielectric sheet 914 having a first surface 922 and a second surface 920 remote therefrom. The dielectric sheet 914 preferably includes a plurality of flexible, conductive leads 926 having terminal ends 924 permanently attached to dielectric sheet 914 and tip ends 928 releasably attached to dielectric sheet 914. Releasable leads are disclosed in certain preferred embodiments of commonly assigned U.S. Pat. Nos. 5,763,941 and 5,904,498, and U.S. patent application Ser. No. 09/020,750 filed Feb. 9, 1998, Ser. No. 09/195,371 filed Nov. 18, 1998, Ser. No. 09/200,100 filed Nov. 25, 1998, and Ser. No. 09/471,973 filed Dec. 23, 1999, the disclosures of which are hereby incorporated by reference herein. The first surface 922 of dielectric sheet 914 also preferably includes one or more connection component contacts 970. The assembly also desirably includes a first microelectronic element 912 having a contact bearing face 916 with a plurality of contacts 918.
  • Referring to FIG. 10 b, the first microelectronic element 912 is abutted against the dielectric sheet 914 so that the contacts 918 engage the tip ends 928 of leads 926. The tip ends 928 may be secured to the contacts 918 using bonding techniques such as diffusion bonding, thermosonic bonding and solder reflow bonding techniques. A conductive adhesive (not shown) may be provided between the contacts 918 and the tip ends 928 so as to adhere the contacts 918 to the tip ends 928.
  • Referring to FIG. 10 c, a second microelectronic element 972 having a contact bearing face 974 including contacts 976 and a rear surface 978 remote therefrom may be juxtaposed with the back surface 934 of the first microelectronic element 912. An adhesive 980, such as a thermally conductive adhesive, may be provided between the opposing rear surfaces 934, 978 of the first and second microelectronic elements 912, 972.
  • Referring to FIG. 10 d, a wire bonding tool (not shown) may be utilized so as to electrically interconnect chip contacts 976 of the second microelectronic element 972 with the connection component contacts 970 of dielectric sheet 914. Each conductive wire 932 preferably has a first end 960 bonded to one of the chip contacts 976 of the second microelectronic element 972 and a second end 962 bonded to a dielectric sheet contact 970.
  • Referring to FIG. 10 e, the first and second microelectronic elements 972, 912 are moved away from dielectric sheet 914 in a controlled manner. As the microelectronic elements 912, 972 and dielectric sheet 914 move away from one another, the tip ends 928 of flexible leads 926 are released from the top surface 922 of dielectric sheet 914. The conductive leads 926 are bent into the substantially s-shaped configuration shown in FIG. 10 e, thereby enabling the leads to flex and bend during operation of the assembly. As the microelectronic elements 912, 972 move away from dielectric sheet 914, the conductive wires 932 also flex and bend to account for the increased distance between the contacts 976 of second microelectronic element 972 and the connection component contacts 970. After the movement step, the conductive wires 932 maintain a sufficient amount of slack so that the first and second microelectronic elements 912, 972 may move relative to the dielectric sheet 914 while maintaining a reliable electrical interconnection between contacts 976 and connection component contacts 970. A curable liquid material 936 may be provided between the top surface 922 of dielectric sheet 914 and the contact bearing face 916 of first microelectronic element 912. The encapsulant material 936 is also preferably provided around the first and second microelectronic elements 912, 972, the contacts 976 of the second microelectronic 972, and the conductive wires 932. The curable liquid material 936 is preferably cured such as by using heat or light so as to provide a compliant layer that enables the first and second microelectronic elements 912, 972 to move relative to the dielectric sheet 914 during thermal cycling of the microelectronic assembly. The compliant layer 936 also allows the conductive wires 932 and flexible leads 926 to flex and bend during thermal cycling while maintaining a reliable electrical interconnection between various components of the assembly.
  • Referring to FIG. 10 f, one or more conductive masses such as solder balls 998 may be attached to terminals (not shown) accessible at the bottom surface 920 of dielectric sheet 914. In certain preferred embodiments, vias may be formed in dielectric sheet 914 to provide access to the connection component contacts 970 so that the conductive masses 998 may be electrically interconnected with the dielectric sheet contacts 970 or leads 926. In the particular preferred embodiment shown in FIG. 10 f, a first set of solder balls 998 c are electrically interconnected with the terminal ends 924 of conductive leads 926, and a second set of solder balls 998 a are electrically interconnected with the connection component contacts 970. After final assembly, the solder balls 998 may be connected to the contacts of an external element such as a printed circuit board or circuitized substrate. In other preferred embodiments, one or more of the terminal ends 924 of leads 926 may be electrically interconnected with one or more of the contacts 970 of the dielectric sheet 914 via an electrically conductive trace extending therebetween. As a result, a single solder ball 998C may electrically interconnect a contact of the first microelectronic element 912 with a contact of the second microelectronic element.
  • Referring to FIGS. 11 a and 11 b, in certain preferred embodiments, a microelectronic assembly including conductive wires 1032 may be placed in a mold 1071 having an upper member 1073 with one or more recesses 1075 and a lower member 1077. After the microelectronic assemblies have been formed by electrically interconnecting lead 1026 with contacts 1018 using conductive wires 1032, the assembly is placed in mold 1071. As shown in FIG. 11 a, the microelectronic element 1012 desirably sits within the lower mold member 1077 and the upper mold member 1073 is placed atop the lower mold member 1077. The recess 1075 of the upper mold member 1073 is preferably placed in alignment over a looped portion of the conductive wire 1032. As a curable liquid material 1036 is introduced into mold 1071, the curable liquid material passes between dielectric sheet 1014 and microelectronic element 1012. The curable liquid material 1036 also passes through the bond window 1038 of dielectric sheet 1014 and into the recess 1075 of upper mold member 1073. In the recess 1075 of upper mold member 1073, the curable liquid material encapsulates the portion of the conductive wire 1032 therein. The curable liquid material 1036 is preferably cured to provide a compliant layer that allows the dielectric sheet and microelectronic element to move relative to one another during operation of the microelectronic assembly.
  • Referring to FIG. 11 b, after the dielectric material has been cured, the microelectronic assembly may be removed from the mold. The microelectronic assembly includes dielectric sheet 1014 electrically interconnected with microelectronic element 1012 by one or more conductive wires 1032. A projecting portion 1079 of the compliant layer 1036 projects above the top surface 1022 of dielectric sheet 1014. The projecting portion 1079 encapsulates the portion of the conductive wire 1032 projecting through bond window 1038 and above the top surface 1022 of dielectric sheet 1014.
  • These and other variations and combinations of the features discussed above can be utilized without departing from the present invention as defined by the claims. For example, in other embodiments the foaming agent for expanding the substrate may be a chemically reactive material. In addition, many microelectronic packages may be simultaneously manufactured using the processes described above. These packages are then separated from one another using a standard dicing technique and the individual microelectronic packages may be attached to a supporting substrate such as a standard printed circuit board. Accordingly, the foregoing description of the preferred embodiments should be taken by way of illustration rather than by way of limitation of the invention.

Claims (47)

1. A method of making a microelectronic assembly comprising:
(a) juxtaposing a first element having conductive leads thereon with a second element having contacts thereon;
(b) wire bonding the conductive leads on the first element to the contacts on the second element so that elongated bonding wires extend between said conductive leads and said contacts;
(c) after said wire bonding step, moving the first and second elements through a preselected displacement relative to one another so as to deform the bonding wires.
2. The method as claimed in claim 1, further comprising bonding said microelectronic assembly to a printed circuit board.
3. The method as claimed in claim 1, wherein said first element includes a dielectric substrate having top and bottom surfaces, said conductive leads being exposed to the top surface of said dielectric substrate, said juxtaposing step including juxtaposing the bottom surface of said dielectric substrate with said second element.
4. The method as claimed in claim 3, wherein said dielectric substrate has one or more apertures therein, said apertures being substantially aligned with the contacts of said second element during the juxtaposing step, the wire bonding step including extending the bonding wires between said conductive leads and said contacts and through said one or more apertures in said dielectric substrate.
5. The method as claimed in claim 3, wherein said second element includes one or more semiconductor chips.
6. The method as claimed in claim 5, wherein said second element includes a plurality of semiconductor chips.
7. The method as claimed in claim 6, further comprising severing said first element and separating said chips from one another to form a plurality of individual packages, each said package including at least one of said chips and a portion of said first element.
8. The method as claimed in claim 6, wherein said second element is a semiconductor wafer including a plurality of semiconductor chips.
9. The method as claimed in claim 7, wherein said second element is a semiconductor wafer including a plurality of semiconductor chips.
10. The method as claimed in claim 6, wherein said second element includes a plurality of semiconductor chips attached to a supporting substrate, the method further comprising severing the supporting substrate for separating the semiconductor chips from one another after the wire bonding step.
11. The method as claimed in claim 7, wherein said second element includes a plurality of semiconductor chips attached to a supporting substrate, the method further comprising severing the supporting substrate for separating the semiconductor chips from one another after the wire bonding step.
12. The method as claimed in claim 3, further comprising introducing a flowable dielectric material between said first and second elements and around the bonding wires during or after the moving step and then curing the flowable material so as to form an encapsulant around at least a portion of said bonding wires.
13. The method as claimed in claim 12, wherein said encapsulant is compliant.
14. The method as claimed in claim 12, wherein said step of introducing a flowable material includes introducing said flowable material under pressure between said first and second elements.
15. The method as claimed in claim 14, wherein said step of introducing said flowable material is performed during the moving step so that said first and second elements move away from one another at least partially under the influence of the pressure of said flowable material.
16. The method as claimed in claim 12, wherein said dielectric support has one or more apertures therein, said apertures being substantially aligned with said contacts during the juxtaposing step, said step of wire bonding being performed so that the bonding wires extend through said one or more apertures, the method further comprising the step of sealing said apertures prior to introducing said flowable material.
17. The method as claimed in claim 13, wherein said dielectric support has one or more apertures therein, said apertures being substantially aligned with said contacts during the juxtaposing step, said step of wire bonding being performed so that the bonding wires extend through said one or more apertures, the method further comprising the step of sealing said apertures prior to introducing said flowable material.
18. The method as claimed in claim 14, wherein said dielectric support has one or more apertures therein, said apertures being substantially aligned with said contacts during the juxtaposing step, said step of wire bonding being performed so that the bonding wires extend through said one or more apertures, the method further comprising the step of sealing said apertures prior to introducing said flowable material.
19. The method as claimed in claim 15, wherein said dielectric support has one or more apertures therein, said apertures being substantially aligned with said contacts during the juxtaposing step, said step of wire bonding being performed so that the bonding wires extend through said one or more apertures, the method further comprising the step of sealing said apertures prior to introducing said flowable material.
20. The method as claimed in claim 16, wherein said step of sealing said apertures includes applying a sealing sheet on the top surface of said dielectric support so as to close said apertures.
21. The method as claimed in claim 17, wherein said step of wire bonding is performed so that prior to said moving step, said bonding wires include loop portions projecting upwardly from said top surface of said dielectric support, and wherein said step of applying a sealing sheet includes forming said sealing sheet so that portions of the sealing sheet remote from the loop portions of said bonding wires lie against the top surface of the sheet whereas other portions of the sealing sheet extend over the loop portions of the bonding wires.
22. The method as claimed in claim 17, wherein said step of wire bonding is performed so that prior to said moving step, said bonding wires project in a plane substantially parallel to said top surface, from said bonding terminals to said apertures, said bonding wires being curved in horizontal directions.
23. The method as claimed in claim 16, wherein said step of sealing said apertures includes engaging a mold plate with said top surface of said dielectric sheet.
24. The method as claimed in claim 23, wherein said step of wire bonding is performed so that prior to said moving step, said bonding wires include loop portions projecting upwardly from said top surface of said dielectric support, and wherein said mold plate has an abutment surface for engaging said top surface of said dielectric sheet and upwardly-extending recesses extending into said mold plate from said abutment surface, said loop portions being received in said recesses.
25. The method as claimed in claim 24, wherein portions of said flowable material penetrate into said recesses and form projections extending from said top surface of said dielectric sheet after said curing step.
26. The method as claimed in claim 1, further comprising providing an expandable structure between the first and second microelectronic elements, wherein the moving step includes expanding the expandable structure.
27. A microelectronic assembly made according to the process of claim 1.
28. A method of making a microelectronic assembly comprising:
(a) juxtaposing a first element with a second element so that said first element is disposed above said second element;
(b) providing leads extending between said elements, said leads being curved in a vertical direction, said leads including loop portions projecting upwardly from said dielectric sheet;
(c) after providing said leads, moving the first and second elements through a preselected displacement relative to one another so as to deform the leads, wherein said loop portions are pulled toward said dielectric sheet during said moving step.
29. The method as claimed in claim 28, wherein said moving step includes moving said elements with a vertical component of motion relative to one another.
30. The method as claimed in claim 28, wherein said dielectric sheet includes at least one aperture and wherein, prior to said moving step, said loops project upwardly from said top surface and downwardly into said at least one aperture so that portions of said leads extending into said at least one apertures connect with said second element, said loops being pulled downward into said aperture during said moving step.
31. The method as claimed in claim 28, further comprising providing an expandable structure between said first and second microelectronic elements, wherein the moving step includes expanding the expandable structure.
32. A microelectronic assembly made according to the process of claim 28.
33. A method of making a microelectronic assembly comprising:
juxtaposing a connection component having leads with a microelectronic element having contacts thereon;
electrically interconnecting the leads and the contacts using conductive wires having first ends attached to the leads and second ends connected to the contacts;
after the electrically interconnecting step, moving the connection component and the microelectronic element relative to one another so as to deform the conductive wires.
34. The method as claimed in claim 33, wherein the moving step includes securing a first platen to said connection component and a second platen to said microelectronic element and moving said platens through a preselected displacement.
35. The method as claimed in claim 33, wherein said connection component has a top surface, a bottom surface and a bond window extending between the top and bottom surfaces, and wherein said leads include frangible ends extending into the bond window.
36. The method as claimed in claim 35, wherein the electrically interconnecting step includes bonding the second ends of the conductive wires to the frangible ends of said leads.
37. The method as claimed in claim 36, wherein the electrically interconnecting step further includes bonding the frangible ends of the leads to the contacts of the microelectronic element.
38. The method as claimed in claim 37, further comprising separating the frangible ends of the leads from the leads during the moving step.
39. The method as claimed in claim 33, further comprising providing a support surface under the frangible ends of the leads when attaching the second ends of the conductive wires to the frangible ends of the leads.
40. The method as claimed in claim 33, wherein the connection component includes a top surface, a bottom surface and one or more bond windows extending between the top and bottom surfaces, said connection component including the leads extending adjacent the bond windows and conductive pads in substantial alignment with the leads.
41. The method as claimed in claim 40, wherein the second ends of the wire bonds are attached to the conductive pads.
42. The method as claimed in claim 41, wherein the conductive wires are broken adjacent the second ends thereof, the second ends being bonded to the contacts during the electrically interconnecting step.
43. The method as claimed in claim 33, further comprising introducing a curable liquid material between the connection component and the microelectronic element.
44. The method as claimed in claim 33, further comprising providing an expandable structure between said connection component and said microelectronic element, wherein the moving step includes expanding the expandable structure.
45. A microelectronic assembly made according to the process of claim 33.
46. A method of making a microelectronic assembly comprising:
providing a first microelectronic element including a top surface having leads with fixed ends and releasable ends, the top surface of the first microelectronic element having contacts;
juxtaposing a second microelectronic element having contacts on a contact bearing face and a rear surface with the first microelectronic element so that the contact bearing face confronts the top surface of said first microelectronic element;
attaching the contacts of said second microelectronic element with the releasable ends of the leads of the first microelectronic element;
juxtaposing a third microelectronic element having a contact bearing face and a rear surface with the rear surface of said second microelectronic element so that the rear surfaces of said first and second microelectronic elements confront one another and the contacts of the third element face away from the first microelectronic element;
wire bonding the contacts of the third microelectronic element with the contacts of the connection component;
moving said second and third microelectronic elements away from said first microelectronic element so as to deform the bonding wires.
47. A microelectronic assembly made according to the process of claim 46.
US11/043,354 1994-07-07 2005-01-26 Methods of making microelectronic assemblies Abandoned US20050155223A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/043,354 US20050155223A1 (en) 1994-07-07 2005-01-26 Methods of making microelectronic assemblies

Applications Claiming Priority (13)

Application Number Priority Date Filing Date Title
US08/271,768 US5518964A (en) 1994-07-07 1994-07-07 Microelectronic mounting with multiple lead deformation and bonding
US08/440,665 US5801441A (en) 1994-07-07 1995-05-15 Microelectronic mounting with multiple lead deformation and bonding
US361995P 1995-09-12 1995-09-12
US08/678,808 US5830782A (en) 1994-07-07 1996-07-12 Microelectronic element bonding with deformation of leads in rows
US08/712,855 US6191368B1 (en) 1995-09-12 1996-09-12 Flexible, releasable strip leads
US3287096P 1996-12-13 1996-12-13
US8988097A 1997-12-10 1997-12-10
US09/057,125 US5959354A (en) 1994-07-07 1998-04-08 Connection components with rows of lead bond sections
US09/138,858 US6104087A (en) 1994-07-07 1998-08-24 Microelectronic assemblies with multiple leads
US09/271,688 US6429112B1 (en) 1994-07-07 1999-03-18 Multi-layer substrates and fabrication processes
US09/520,320 US6486003B1 (en) 1996-12-13 2000-03-07 Expandable interposer for a microelectronic package and method therefor
US09/766,814 US6848173B2 (en) 1994-07-07 2001-01-22 Microelectric packages having deformed bonded leads and methods therefor
US11/043,354 US20050155223A1 (en) 1994-07-07 2005-01-26 Methods of making microelectronic assemblies

Related Parent Applications (3)

Application Number Title Priority Date Filing Date
US08/712,855 Continuation-In-Part US6191368B1 (en) 1994-07-07 1996-09-12 Flexible, releasable strip leads
US09/271,688 Continuation-In-Part US6429112B1 (en) 1994-07-07 1999-03-18 Multi-layer substrates and fabrication processes
US09/766,814 Division US6848173B2 (en) 1994-07-07 2001-01-22 Microelectric packages having deformed bonded leads and methods therefor

Publications (1)

Publication Number Publication Date
US20050155223A1 true US20050155223A1 (en) 2005-07-21

Family

ID=34109348

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/766,814 Expired - Fee Related US6848173B2 (en) 1994-07-07 2001-01-22 Microelectric packages having deformed bonded leads and methods therefor
US11/043,354 Abandoned US20050155223A1 (en) 1994-07-07 2005-01-26 Methods of making microelectronic assemblies

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/766,814 Expired - Fee Related US6848173B2 (en) 1994-07-07 2001-01-22 Microelectric packages having deformed bonded leads and methods therefor

Country Status (1)

Country Link
US (2) US6848173B2 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080233733A1 (en) * 1998-12-21 2008-09-25 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US20090260862A1 (en) * 2008-04-16 2009-10-22 Andrew Yaung Circuit modification device for printed circuit boards
DE102010010721A1 (en) * 2010-03-09 2011-09-15 Oliver Kömmerling Method for generating connection between computer chip and electric guard, for electronic component testing circuitry to e.g. analyze error, involves creating connection between end and circuitry portion by joining process
US8148806B2 (en) 2000-05-19 2012-04-03 Megica Corporation Multiple chips bonded to packaging structure with low noise and multiple selectable functions
US8168527B2 (en) 2006-09-06 2012-05-01 Megica Corporation Semiconductor chip and method for fabricating the same
US8426982B2 (en) 2001-03-30 2013-04-23 Megica Corporation Structure and manufacturing method of chip scale package
US10429321B2 (en) 2016-08-29 2019-10-01 Kla-Tencor Corporation Apparatus for high-speed imaging sensor data transfer

Families Citing this family (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6249135B1 (en) 1997-09-19 2001-06-19 Fujitsu Limited Method and apparatus for passive optical characterization of semiconductor substrates subjected to high energy (MEV) ion implantation using high-injection surface photovoltage
US7265045B2 (en) * 2002-10-24 2007-09-04 Megica Corporation Method for fabricating thermal compliant semiconductor chip wiring structure for chip scale packaging
DE10261410B4 (en) * 2002-12-30 2008-09-04 Qimonda Ag Method for connecting an integrated circuit to a substrate and corresponding circuit arrangement
US20100167561A1 (en) * 2003-04-11 2010-07-01 Neoconix, Inc. Structure and process for a contact grid array formed in a circuitized substrate
US20050120553A1 (en) * 2003-12-08 2005-06-09 Brown Dirk D. Method for forming MEMS grid array connector
US7244125B2 (en) * 2003-12-08 2007-07-17 Neoconix, Inc. Connector for making electrical contact at semiconductor scales
US8584353B2 (en) * 2003-04-11 2013-11-19 Neoconix, Inc. Method for fabricating a contact grid array
US7597561B2 (en) * 2003-04-11 2009-10-06 Neoconix, Inc. Method and system for batch forming spring elements in three dimensions
US7113408B2 (en) * 2003-06-11 2006-09-26 Neoconix, Inc. Contact grid array formed on a printed circuit board
US7758351B2 (en) * 2003-04-11 2010-07-20 Neoconix, Inc. Method and system for batch manufacturing of spring elements
US7628617B2 (en) * 2003-06-11 2009-12-08 Neoconix, Inc. Structure and process for a contact grid array formed in a circuitized substrate
US7056131B1 (en) * 2003-04-11 2006-06-06 Neoconix, Inc. Contact grid array system
US7114961B2 (en) * 2003-04-11 2006-10-03 Neoconix, Inc. Electrical connector on a flexible carrier
US20070020960A1 (en) * 2003-04-11 2007-01-25 Williams John D Contact grid array system
US20050227510A1 (en) * 2004-04-09 2005-10-13 Brown Dirk D Small array contact with precision working range
US20050205988A1 (en) * 2004-03-19 2005-09-22 Epic Technology Inc. Die package with higher useable die contact pad area
US7090503B2 (en) * 2004-03-19 2006-08-15 Neoconix, Inc. Interposer with compliant pins
US7347698B2 (en) * 2004-03-19 2008-03-25 Neoconix, Inc. Deep drawn electrical contacts and method for making
US7025601B2 (en) * 2004-03-19 2006-04-11 Neoconix, Inc. Interposer and method for making same
TWI309094B (en) * 2004-03-19 2009-04-21 Neoconix Inc Electrical connector in a flexible host and method for fabricating the same
US20060000642A1 (en) * 2004-07-01 2006-01-05 Epic Technology Inc. Interposer with compliant pins
US7354276B2 (en) * 2004-07-20 2008-04-08 Neoconix, Inc. Interposer with compliant pins
US7357644B2 (en) * 2005-12-12 2008-04-15 Neoconix, Inc. Connector having staggered contact architecture for enhanced working range
TW200828555A (en) * 2006-12-18 2008-07-01 Advanced Connection Tech Inc Package module for radio frequency identification chip
SG148054A1 (en) * 2007-05-17 2008-12-31 Micron Technology Inc Semiconductor packages and method for fabricating semiconductor packages with discrete components
US11830845B2 (en) * 2011-05-03 2023-11-28 Tessera Llc Package-on-package assembly with wire bonds to encapsulation surface
US8641428B2 (en) 2011-12-02 2014-02-04 Neoconix, Inc. Electrical connector and method of making it
US9680273B2 (en) 2013-03-15 2017-06-13 Neoconix, Inc Electrical connector with electrical contacts protected by a layer of compressible material and method of making it
KR20160006494A (en) * 2014-07-09 2016-01-19 삼성전자주식회사 Capacitive micromachined ultrasonic transducer probe using wire-bonding
US9543277B1 (en) * 2015-08-20 2017-01-10 Invensas Corporation Wafer level packages with mechanically decoupled fan-in and fan-out areas

Citations (97)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US406704A (en) * 1889-07-09 Thermostatic draft-regulator
US3342189A (en) * 1964-06-04 1967-09-19 Loretta M Houston Elevated wig for forming an enlarged hairdo
US3373481A (en) * 1965-06-22 1968-03-19 Sperry Rand Corp Method of electrically interconnecting conductors
US3376326A (en) * 1964-12-31 1968-04-02 Procter & Gamble Interesterification of glycerides
US3431637A (en) * 1963-12-30 1969-03-11 Philco Ford Corp Method of packaging microelectronic devices
US3577037A (en) * 1968-07-05 1971-05-04 Ibm Diffused electrical connector apparatus and method of making same
US3795037A (en) * 1970-05-05 1974-03-05 Int Computers Ltd Electrical connector devices
US3811186A (en) * 1972-12-11 1974-05-21 Ibm Method of aligning and attaching circuit devices on a substrate
US3825353A (en) * 1972-06-06 1974-07-23 Microsystems Int Ltd Mounting leads and method of fabrication
US3952404A (en) * 1973-07-30 1976-04-27 Sharp Kabushiki Kaisha Beam lead formation method
US4037270A (en) * 1976-05-24 1977-07-19 Control Data Corporation Circuit packaging and cooling
US4067104A (en) * 1977-02-24 1978-01-10 Rockwell International Corporation Method of fabricating an array of flexible metallic interconnects for coupling microelectronics components
US4142288A (en) * 1976-02-28 1979-03-06 Licentia Patent-Verwaltungs-G.M.B.H. Method for contacting contact areas located on semiconductor bodies
US4326663A (en) * 1978-07-20 1982-04-27 Eltec Instruments, Inc. Pyroelectric detector
US4402562A (en) * 1978-10-12 1983-09-06 Shin-Etsu Polymer Co., Ltd. Interconnectors
US4447857A (en) * 1981-12-09 1984-05-08 International Business Machines Corporation Substrate with multiple type connections
US4520562A (en) * 1979-11-20 1985-06-04 Shin-Etsu Polymer Co., Ltd. Method for manufacturing an elastic composite body with metal wires embedded therein
US4535219A (en) * 1982-10-12 1985-08-13 Xerox Corporation Interfacial blister bonding for microinterconnections
US4563725A (en) * 1983-01-06 1986-01-07 Welwyn Electronics Limited Electrical assembly
US4661192A (en) * 1985-08-22 1987-04-28 Motorola, Inc. Low cost integrated circuit bonding process
US4667219A (en) * 1984-04-27 1987-05-19 Trilogy Computer Development Partners, Ltd. Semiconductor chip interface
US4721995A (en) * 1984-10-05 1988-01-26 Fujitsu Limited Integrated circuit semiconductor device formed on a wafer
US4751199A (en) * 1983-12-06 1988-06-14 Fairchild Semiconductor Corporation Process of forming a compliant lead frame for array-type semiconductor packages
US4764848A (en) * 1986-11-24 1988-08-16 International Business Machines Corporation Surface mounted array strain relief device
US4766670A (en) * 1987-02-02 1988-08-30 International Business Machines Corporation Full panel electronic packaging structure and method of making same
US4812191A (en) * 1987-06-01 1989-03-14 Digital Equipment Corporation Method of forming a multilevel interconnection device
US4855523A (en) * 1987-08-27 1989-08-08 The Dow Chemical Company Catalyst and process for the selective dimerization of propylene to 4-methyl-1-pentene
US4893172A (en) * 1987-01-19 1990-01-09 Hitachi, Ltd. Connecting structure for electronic part and method of manufacturing the same
US4918571A (en) * 1987-03-31 1990-04-17 Amp Incorporated Chip carrier with energy storage means
US4922377A (en) * 1987-11-16 1990-05-01 Hitachi, Ltd. Module and a substrate for the module
US4926241A (en) * 1988-02-19 1990-05-15 Microelectronics And Computer Technology Corporation Flip substrate for chip mount
US4937653A (en) * 1988-07-21 1990-06-26 American Telephone And Telegraph Company Semiconductor integrated circuit chip-to-chip interconnection scheme
US4949158A (en) * 1987-07-24 1990-08-14 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
US4954877A (en) * 1988-09-07 1990-09-04 Hitachi, Ltd. Chip carrier
US4954878A (en) * 1989-06-29 1990-09-04 Digital Equipment Corp. Method of packaging and powering integrated circuit chips and the chip assembly formed thereby
US5086337A (en) * 1987-01-19 1992-02-04 Hitachi, Ltd. Connecting structure of electronic part and electronic device using the structure
US5131852A (en) * 1991-08-23 1992-07-21 Amp Incorporated Electrical socket
US5131851A (en) * 1990-09-26 1992-07-21 Crown Equipment Corporation Vehicle mounted battery connector assist unit
US5138433A (en) * 1990-03-16 1992-08-11 Kabushiki Kaisha Toshiba Multi-chip package type semiconductor device
US5189507A (en) * 1986-12-17 1993-02-23 Raychem Corporation Interconnection of electronic components
US5192716A (en) * 1989-01-25 1993-03-09 Polylithics, Inc. Method of making a extended integration semiconductor structure
US5197892A (en) * 1988-05-31 1993-03-30 Canon Kabushiki Kaisha Electric circuit device having an electric connecting member and electric circuit components
US5210939A (en) * 1992-04-17 1993-05-18 Intel Corporation Lead grid array integrated circuit
US5219794A (en) * 1991-03-14 1993-06-15 Hitachi, Ltd. Semiconductor integrated circuit device and method of fabricating same
US5230931A (en) * 1987-08-10 1993-07-27 Semiconductor Energy Laboratory Co., Ltd. Plasma-assisted cvd of carbonaceous films by using a bias voltage
US5282312A (en) * 1991-12-31 1994-02-01 Tessera, Inc. Multi-layer circuit construction methods with customization features
US5286680A (en) * 1988-12-07 1994-02-15 Tribotech Semiconductor die packages having lead support frame
US5286811A (en) * 1983-09-27 1994-02-15 The Boeing Company Blended polyimide oligomers and method of curing polyimides
US5291061A (en) * 1993-04-06 1994-03-01 Micron Semiconductor, Inc. Multi-chip stacked devices
US5296737A (en) * 1990-09-06 1994-03-22 Hitachi, Ltd. Semiconductor device with a plurality of face to face chips
US5385291A (en) * 1994-01-10 1995-01-31 Micron Custom Manufacturing Services, Inc. Method employing an elevating of atmospheric pressure during the heating and/or cooling phases of ball grid array (BGA) soldering of an IC device to a PCB
US5390844A (en) * 1993-07-23 1995-02-21 Tessera, Inc. Semiconductor inner lead bonding tool
US5398863A (en) * 1993-07-23 1995-03-21 Tessera, Inc. Shaped lead structure and method
US5423907A (en) * 1992-06-19 1995-06-13 Mitsubishi Pencil Kabushiki Kaibha Ethanol-based ink for marking pens
US5430614A (en) * 1990-02-14 1995-07-04 Particle Interconnect Inc. Electrical interconnect using particle enhanced joining of metal surfaces
US5491302A (en) * 1994-09-19 1996-02-13 Tessera, Inc. Microelectronic bonding with lead motion
US5518964A (en) * 1994-07-07 1996-05-21 Tessera, Inc. Microelectronic mounting with multiple lead deformation and bonding
US5528083A (en) * 1994-10-04 1996-06-18 Sun Microsystems, Inc. Thin film chip capacitor for electrical noise reduction in integrated circuits
US5536909A (en) * 1992-07-24 1996-07-16 Tessera, Inc. Semiconductor connection components and methods with releasable lead support
US5597470A (en) * 1995-06-18 1997-01-28 Tessera, Inc. Method for making a flexible lead for a microelectronic device
US5608610A (en) * 1992-10-06 1997-03-04 Hewlett-Packard Company Mechanically floating multi-chip substrate
US5610436A (en) * 1995-06-07 1997-03-11 Bourns, Inc. Surface mount device with compensation for thermal expansion effects
US5615086A (en) * 1994-05-17 1997-03-25 Tandem Computers Incorporated Apparatus for cooling a plurality of electrical components mounted on a printed circuit board
US5620928A (en) * 1995-05-11 1997-04-15 National Semiconductor Corporation Ultra thin ball grid array using a flex tape or printed wiring board substrate and method
US5629239A (en) * 1995-03-21 1997-05-13 Tessera, Inc. Manufacture of semiconductor connection components with frangible lead sections
US5637925A (en) * 1988-02-05 1997-06-10 Raychem Ltd Uses of uniaxially electrically conductive articles
US5659952A (en) * 1994-09-20 1997-08-26 Tessera, Inc. Method of fabricating compliant interface for semiconductor chip
US5726500A (en) * 1994-04-08 1998-03-10 Thomson-Csf Semiconductor hybrid component
US5739053A (en) * 1992-10-27 1998-04-14 Matsushita Electric Industrial Co., Ltd. Process for bonding a semiconductor to a circuit substrate including a solder bump transferring step
US5763941A (en) * 1995-10-24 1998-06-09 Tessera, Inc. Connection component with releasable leads
US5772451A (en) * 1993-11-16 1998-06-30 Form Factor, Inc. Sockets for electronic components and methods of connecting to electronic components
US5776798A (en) * 1996-09-04 1998-07-07 Motorola, Inc. Semiconductor package and method thereof
US5777386A (en) * 1995-08-23 1998-07-07 Shinko Electric Industries Co., Ltd. Semiconductor device and mount structure thereof
US5794330A (en) * 1994-02-01 1998-08-18 Tessera, Inc. Microelectronics unit mounting with multiple lead bonding
US5859472A (en) * 1996-09-12 1999-01-12 Tessera, Inc. Curved lead configurations
US5858472A (en) * 1995-09-25 1999-01-12 Nippon Paint Co., Ltd. Method of improving the electrical conductivity of a molding article of resin, method of coating a molding article of resin, and coating composition
US5865365A (en) * 1991-02-19 1999-02-02 Hitachi, Ltd. Method of fabricating an electronic circuit device
US5898223A (en) * 1997-10-08 1999-04-27 Lucent Technologies Inc. Chip-on-chip IC packages
US5929517A (en) * 1994-12-29 1999-07-27 Tessera, Inc. Compliant integrated circuit package and method of fabricating the same
US6016013A (en) * 1996-08-20 2000-01-18 Nec Corporation Semiconductor device mounting structure
US6057598A (en) * 1997-01-31 2000-05-02 Vlsi Technology, Inc. Face on face flip chip integration
US6069023A (en) * 1996-06-28 2000-05-30 International Business Machines Corporation Attaching heat sinks directly to flip chips and ceramic chip carriers
US6075289A (en) * 1996-10-24 2000-06-13 Tessera, Inc. Thermally enhanced packaged semiconductor assemblies
US6093584A (en) * 1996-04-18 2000-07-25 Tessera, Inc. Method for encapsulating a semiconductor package having apertures through a sacrificial layer and contact pads
US6221750B1 (en) * 1998-10-28 2001-04-24 Tessera, Inc. Fabrication of deformable leads of microelectronic elements
US6228686B1 (en) * 1995-09-18 2001-05-08 Tessera, Inc. Method of fabricating a microelectronic assembly using sheets with gaps to define lead regions
US6236109B1 (en) * 1999-01-29 2001-05-22 United Microelectronics Corp. Multi-chip chip scale package
US20010002624A1 (en) * 1993-11-16 2001-06-07 Igor Y. Khandros Tip structures.
US6265765B1 (en) * 1994-07-07 2001-07-24 Tessera, Inc. Fan-out semiconductor chip assembly
US6423907B1 (en) * 1998-02-09 2002-07-23 Tessera, Inc. Components with releasable leads
US6744132B2 (en) * 2002-01-29 2004-06-01 International Business Machines Corporation Module with adhesively attached heat sink
US20040142508A1 (en) * 1999-12-23 2004-07-22 Brodsky William L. Non-planar surface for semiconductor chips
US6856235B2 (en) * 1996-04-18 2005-02-15 Tessera, Inc. Methods for manufacturing resistors using a sacrificial layer
US20050040519A1 (en) * 2003-08-21 2005-02-24 Siliconware Precision Industries Semiconductor package with heat sink
US20050058408A1 (en) * 2003-09-17 2005-03-17 International Business Machines Corporation Method and apparatus for providing parallel optoelectronic communication with an electronic device
US20050068739A1 (en) * 2003-09-26 2005-03-31 Arvelo Amilcar R. Method and structure for cooling a dual chip module with one high power chip
US20050156310A1 (en) * 2004-01-14 2005-07-21 International Business Machines Corporation Method and apparatus for providing optoelectronic communication with an electronic device

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3921285A (en) 1974-07-15 1975-11-25 Ibm Method for joining microminiature components to a carrying structure
US4545610A (en) 1983-11-25 1985-10-08 International Business Machines Corporation Method for forming elongated solder connections between a semiconductor device and a supporting substrate
US4878611A (en) 1986-05-30 1989-11-07 American Telephone And Telegraph Company, At&T Bell Laboratories Process for controlling solder joint geometry when surface mounting a leadless integrated circuit package on a substrate
US5138438A (en) 1987-06-24 1992-08-11 Akita Electronics Co. Ltd. Lead connections means for stacked tab packaged IC chips
JPH01313969A (en) 1988-06-13 1989-12-19 Hitachi Ltd Semiconductor device
JPH0220032A (en) * 1988-07-08 1990-01-23 Seikosha Co Ltd Sealing method for resin of semiconductor element
US5148265A (en) * 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies with fan-in leads
US5148266A (en) 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies having interposer and flexible lead
US5173055A (en) 1991-08-08 1992-12-22 Amp Incorporated Area array connector
US5152695A (en) 1991-10-10 1992-10-06 Amp Incorporated Surface mount electrical connector
US5367764A (en) 1991-12-31 1994-11-29 Tessera, Inc. Method of making a multi-layer circuit assembly
JP3152834B2 (en) 1993-06-24 2001-04-03 株式会社東芝 Electronic circuit device
US5830782A (en) 1994-07-07 1998-11-03 Tessera, Inc. Microelectronic element bonding with deformation of leads in rows
WO1997011588A1 (en) 1995-09-18 1997-03-27 Tessera, Inc. Microelectronic lead structures with dielectric layers
WO1998044564A1 (en) 1997-04-02 1998-10-08 Tessera, Inc. Chip with internal signal routing in external element

Patent Citations (99)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US406704A (en) * 1889-07-09 Thermostatic draft-regulator
US3431637A (en) * 1963-12-30 1969-03-11 Philco Ford Corp Method of packaging microelectronic devices
US3342189A (en) * 1964-06-04 1967-09-19 Loretta M Houston Elevated wig for forming an enlarged hairdo
US3376326A (en) * 1964-12-31 1968-04-02 Procter & Gamble Interesterification of glycerides
US3373481A (en) * 1965-06-22 1968-03-19 Sperry Rand Corp Method of electrically interconnecting conductors
US3577037A (en) * 1968-07-05 1971-05-04 Ibm Diffused electrical connector apparatus and method of making same
US3795037A (en) * 1970-05-05 1974-03-05 Int Computers Ltd Electrical connector devices
US3825353A (en) * 1972-06-06 1974-07-23 Microsystems Int Ltd Mounting leads and method of fabrication
US3811186A (en) * 1972-12-11 1974-05-21 Ibm Method of aligning and attaching circuit devices on a substrate
US3952404A (en) * 1973-07-30 1976-04-27 Sharp Kabushiki Kaisha Beam lead formation method
US4142288A (en) * 1976-02-28 1979-03-06 Licentia Patent-Verwaltungs-G.M.B.H. Method for contacting contact areas located on semiconductor bodies
US4037270A (en) * 1976-05-24 1977-07-19 Control Data Corporation Circuit packaging and cooling
US4067104A (en) * 1977-02-24 1978-01-10 Rockwell International Corporation Method of fabricating an array of flexible metallic interconnects for coupling microelectronics components
US4326663A (en) * 1978-07-20 1982-04-27 Eltec Instruments, Inc. Pyroelectric detector
US4402562A (en) * 1978-10-12 1983-09-06 Shin-Etsu Polymer Co., Ltd. Interconnectors
US4520562A (en) * 1979-11-20 1985-06-04 Shin-Etsu Polymer Co., Ltd. Method for manufacturing an elastic composite body with metal wires embedded therein
US4447857A (en) * 1981-12-09 1984-05-08 International Business Machines Corporation Substrate with multiple type connections
US4535219A (en) * 1982-10-12 1985-08-13 Xerox Corporation Interfacial blister bonding for microinterconnections
US4563725A (en) * 1983-01-06 1986-01-07 Welwyn Electronics Limited Electrical assembly
US5286811A (en) * 1983-09-27 1994-02-15 The Boeing Company Blended polyimide oligomers and method of curing polyimides
US4751199A (en) * 1983-12-06 1988-06-14 Fairchild Semiconductor Corporation Process of forming a compliant lead frame for array-type semiconductor packages
US4667219A (en) * 1984-04-27 1987-05-19 Trilogy Computer Development Partners, Ltd. Semiconductor chip interface
US4721995A (en) * 1984-10-05 1988-01-26 Fujitsu Limited Integrated circuit semiconductor device formed on a wafer
US4661192A (en) * 1985-08-22 1987-04-28 Motorola, Inc. Low cost integrated circuit bonding process
US4764848A (en) * 1986-11-24 1988-08-16 International Business Machines Corporation Surface mounted array strain relief device
US5189507A (en) * 1986-12-17 1993-02-23 Raychem Corporation Interconnection of electronic components
US4893172A (en) * 1987-01-19 1990-01-09 Hitachi, Ltd. Connecting structure for electronic part and method of manufacturing the same
US5086337A (en) * 1987-01-19 1992-02-04 Hitachi, Ltd. Connecting structure of electronic part and electronic device using the structure
US4766670A (en) * 1987-02-02 1988-08-30 International Business Machines Corporation Full panel electronic packaging structure and method of making same
US4918571A (en) * 1987-03-31 1990-04-17 Amp Incorporated Chip carrier with energy storage means
US4812191A (en) * 1987-06-01 1989-03-14 Digital Equipment Corporation Method of forming a multilevel interconnection device
US4949158A (en) * 1987-07-24 1990-08-14 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
US5230931A (en) * 1987-08-10 1993-07-27 Semiconductor Energy Laboratory Co., Ltd. Plasma-assisted cvd of carbonaceous films by using a bias voltage
US4855523A (en) * 1987-08-27 1989-08-08 The Dow Chemical Company Catalyst and process for the selective dimerization of propylene to 4-methyl-1-pentene
US4922377A (en) * 1987-11-16 1990-05-01 Hitachi, Ltd. Module and a substrate for the module
US5637925A (en) * 1988-02-05 1997-06-10 Raychem Ltd Uses of uniaxially electrically conductive articles
US4926241A (en) * 1988-02-19 1990-05-15 Microelectronics And Computer Technology Corporation Flip substrate for chip mount
US5197892A (en) * 1988-05-31 1993-03-30 Canon Kabushiki Kaisha Electric circuit device having an electric connecting member and electric circuit components
US4937653A (en) * 1988-07-21 1990-06-26 American Telephone And Telegraph Company Semiconductor integrated circuit chip-to-chip interconnection scheme
US4954877A (en) * 1988-09-07 1990-09-04 Hitachi, Ltd. Chip carrier
US5286680A (en) * 1988-12-07 1994-02-15 Tribotech Semiconductor die packages having lead support frame
US5192716A (en) * 1989-01-25 1993-03-09 Polylithics, Inc. Method of making a extended integration semiconductor structure
US4954878A (en) * 1989-06-29 1990-09-04 Digital Equipment Corp. Method of packaging and powering integrated circuit chips and the chip assembly formed thereby
US5430614A (en) * 1990-02-14 1995-07-04 Particle Interconnect Inc. Electrical interconnect using particle enhanced joining of metal surfaces
US5138433A (en) * 1990-03-16 1992-08-11 Kabushiki Kaisha Toshiba Multi-chip package type semiconductor device
US5296737A (en) * 1990-09-06 1994-03-22 Hitachi, Ltd. Semiconductor device with a plurality of face to face chips
US5131851A (en) * 1990-09-26 1992-07-21 Crown Equipment Corporation Vehicle mounted battery connector assist unit
US5865365A (en) * 1991-02-19 1999-02-02 Hitachi, Ltd. Method of fabricating an electronic circuit device
US5219794A (en) * 1991-03-14 1993-06-15 Hitachi, Ltd. Semiconductor integrated circuit device and method of fabricating same
US5131852A (en) * 1991-08-23 1992-07-21 Amp Incorporated Electrical socket
US5282312A (en) * 1991-12-31 1994-02-01 Tessera, Inc. Multi-layer circuit construction methods with customization features
US5210939A (en) * 1992-04-17 1993-05-18 Intel Corporation Lead grid array integrated circuit
US5423907A (en) * 1992-06-19 1995-06-13 Mitsubishi Pencil Kabushiki Kaibha Ethanol-based ink for marking pens
US5536909A (en) * 1992-07-24 1996-07-16 Tessera, Inc. Semiconductor connection components and methods with releasable lead support
US5608610A (en) * 1992-10-06 1997-03-04 Hewlett-Packard Company Mechanically floating multi-chip substrate
US5739053A (en) * 1992-10-27 1998-04-14 Matsushita Electric Industrial Co., Ltd. Process for bonding a semiconductor to a circuit substrate including a solder bump transferring step
US5291061A (en) * 1993-04-06 1994-03-01 Micron Semiconductor, Inc. Multi-chip stacked devices
US5390844A (en) * 1993-07-23 1995-02-21 Tessera, Inc. Semiconductor inner lead bonding tool
US5398863A (en) * 1993-07-23 1995-03-21 Tessera, Inc. Shaped lead structure and method
US5772451A (en) * 1993-11-16 1998-06-30 Form Factor, Inc. Sockets for electronic components and methods of connecting to electronic components
US20010002624A1 (en) * 1993-11-16 2001-06-07 Igor Y. Khandros Tip structures.
US5385291A (en) * 1994-01-10 1995-01-31 Micron Custom Manufacturing Services, Inc. Method employing an elevating of atmospheric pressure during the heating and/or cooling phases of ball grid array (BGA) soldering of an IC device to a PCB
US5794330A (en) * 1994-02-01 1998-08-18 Tessera, Inc. Microelectronics unit mounting with multiple lead bonding
US5726500A (en) * 1994-04-08 1998-03-10 Thomson-Csf Semiconductor hybrid component
US5615086A (en) * 1994-05-17 1997-03-25 Tandem Computers Incorporated Apparatus for cooling a plurality of electrical components mounted on a printed circuit board
US5518964A (en) * 1994-07-07 1996-05-21 Tessera, Inc. Microelectronic mounting with multiple lead deformation and bonding
US6104087A (en) * 1994-07-07 2000-08-15 Tessera, Inc. Microelectronic assemblies with multiple leads
US5913109A (en) * 1994-07-07 1999-06-15 Tessera, Inc. Fixtures and methods for lead bonding and deformation
US6265765B1 (en) * 1994-07-07 2001-07-24 Tessera, Inc. Fan-out semiconductor chip assembly
US5491302A (en) * 1994-09-19 1996-02-13 Tessera, Inc. Microelectronic bonding with lead motion
US5659952A (en) * 1994-09-20 1997-08-26 Tessera, Inc. Method of fabricating compliant interface for semiconductor chip
US5528083A (en) * 1994-10-04 1996-06-18 Sun Microsystems, Inc. Thin film chip capacitor for electrical noise reduction in integrated circuits
US5929517A (en) * 1994-12-29 1999-07-27 Tessera, Inc. Compliant integrated circuit package and method of fabricating the same
US5629239A (en) * 1995-03-21 1997-05-13 Tessera, Inc. Manufacture of semiconductor connection components with frangible lead sections
US5620928A (en) * 1995-05-11 1997-04-15 National Semiconductor Corporation Ultra thin ball grid array using a flex tape or printed wiring board substrate and method
US5610436A (en) * 1995-06-07 1997-03-11 Bourns, Inc. Surface mount device with compensation for thermal expansion effects
US5597470A (en) * 1995-06-18 1997-01-28 Tessera, Inc. Method for making a flexible lead for a microelectronic device
US5777386A (en) * 1995-08-23 1998-07-07 Shinko Electric Industries Co., Ltd. Semiconductor device and mount structure thereof
US6228686B1 (en) * 1995-09-18 2001-05-08 Tessera, Inc. Method of fabricating a microelectronic assembly using sheets with gaps to define lead regions
US5858472A (en) * 1995-09-25 1999-01-12 Nippon Paint Co., Ltd. Method of improving the electrical conductivity of a molding article of resin, method of coating a molding article of resin, and coating composition
US5763941A (en) * 1995-10-24 1998-06-09 Tessera, Inc. Connection component with releasable leads
US6093584A (en) * 1996-04-18 2000-07-25 Tessera, Inc. Method for encapsulating a semiconductor package having apertures through a sacrificial layer and contact pads
US6856235B2 (en) * 1996-04-18 2005-02-15 Tessera, Inc. Methods for manufacturing resistors using a sacrificial layer
US6069023A (en) * 1996-06-28 2000-05-30 International Business Machines Corporation Attaching heat sinks directly to flip chips and ceramic chip carriers
US6016013A (en) * 1996-08-20 2000-01-18 Nec Corporation Semiconductor device mounting structure
US5776798A (en) * 1996-09-04 1998-07-07 Motorola, Inc. Semiconductor package and method thereof
US5859472A (en) * 1996-09-12 1999-01-12 Tessera, Inc. Curved lead configurations
US6075289A (en) * 1996-10-24 2000-06-13 Tessera, Inc. Thermally enhanced packaged semiconductor assemblies
US6057598A (en) * 1997-01-31 2000-05-02 Vlsi Technology, Inc. Face on face flip chip integration
US5898223A (en) * 1997-10-08 1999-04-27 Lucent Technologies Inc. Chip-on-chip IC packages
US6423907B1 (en) * 1998-02-09 2002-07-23 Tessera, Inc. Components with releasable leads
US6221750B1 (en) * 1998-10-28 2001-04-24 Tessera, Inc. Fabrication of deformable leads of microelectronic elements
US6236109B1 (en) * 1999-01-29 2001-05-22 United Microelectronics Corp. Multi-chip chip scale package
US20040142508A1 (en) * 1999-12-23 2004-07-22 Brodsky William L. Non-planar surface for semiconductor chips
US6744132B2 (en) * 2002-01-29 2004-06-01 International Business Machines Corporation Module with adhesively attached heat sink
US20050040519A1 (en) * 2003-08-21 2005-02-24 Siliconware Precision Industries Semiconductor package with heat sink
US20050058408A1 (en) * 2003-09-17 2005-03-17 International Business Machines Corporation Method and apparatus for providing parallel optoelectronic communication with an electronic device
US20050068739A1 (en) * 2003-09-26 2005-03-31 Arvelo Amilcar R. Method and structure for cooling a dual chip module with one high power chip
US20050156310A1 (en) * 2004-01-14 2005-07-21 International Business Machines Corporation Method and apparatus for providing optoelectronic communication with an electronic device

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8138079B2 (en) 1998-12-21 2012-03-20 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US20080233733A1 (en) * 1998-12-21 2008-09-25 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US8148806B2 (en) 2000-05-19 2012-04-03 Megica Corporation Multiple chips bonded to packaging structure with low noise and multiple selectable functions
US9018774B2 (en) 2001-03-30 2015-04-28 Qualcomm Incorporated Chip package
US8426982B2 (en) 2001-03-30 2013-04-23 Megica Corporation Structure and manufacturing method of chip scale package
US8748227B2 (en) 2001-03-30 2014-06-10 Megit Acquisition Corp. Method of fabricating chip package
US8912666B2 (en) 2001-03-30 2014-12-16 Qualcomm Incorporated Structure and manufacturing method of chip scale package
US8026588B2 (en) 2002-10-15 2011-09-27 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US8021976B2 (en) 2002-10-15 2011-09-20 Megica Corporation Method of wire bonding over active area of a semiconductor circuit
US8742580B2 (en) 2002-10-15 2014-06-03 Megit Acquisition Corp. Method of wire bonding over active area of a semiconductor circuit
US9142527B2 (en) 2002-10-15 2015-09-22 Qualcomm Incorporated Method of wire bonding over active area of a semiconductor circuit
US9153555B2 (en) 2002-10-15 2015-10-06 Qualcomm Incorporated Method of wire bonding over active area of a semiconductor circuit
US8168527B2 (en) 2006-09-06 2012-05-01 Megica Corporation Semiconductor chip and method for fabricating the same
US20090260862A1 (en) * 2008-04-16 2009-10-22 Andrew Yaung Circuit modification device for printed circuit boards
DE102010010721A1 (en) * 2010-03-09 2011-09-15 Oliver Kömmerling Method for generating connection between computer chip and electric guard, for electronic component testing circuitry to e.g. analyze error, involves creating connection between end and circuitry portion by joining process
US10429321B2 (en) 2016-08-29 2019-10-01 Kla-Tencor Corporation Apparatus for high-speed imaging sensor data transfer

Also Published As

Publication number Publication date
US6848173B2 (en) 2005-02-01
US20020068426A1 (en) 2002-06-06

Similar Documents

Publication Publication Date Title
US6848173B2 (en) Microelectric packages having deformed bonded leads and methods therefor
US6521480B1 (en) Method for making a semiconductor chip package
US6362520B2 (en) Microelectronic mounting with multiple lead deformation using restraining straps
US5659952A (en) Method of fabricating compliant interface for semiconductor chip
US5915170A (en) Multiple part compliant interface for packaging of a semiconductor chip and method therefor
US6157075A (en) Semiconductor assemblies with reinforced peripheral regions
US5258330A (en) Semiconductor chip assemblies with fan-in leads
US6388340B2 (en) Compliant semiconductor chip package with fan-out leads and method of making same
US6887739B2 (en) Method of manufacturing semiconductor package including forming a resin sealing member
US6012224A (en) Method of forming compliant microelectronic mounting device
EP1111672B2 (en) Semiconductor chip assemblies, methods of making same and components for same
US8558386B2 (en) Methods of making compliant semiconductor chip packages
US7271481B2 (en) Microelectronic component and assembly having leads with offset portions
US7368818B2 (en) Methods of making microelectronic assemblies including compliant interfaces
US20040048418A1 (en) Low cost and compliant microelectronic packages for high I/O and fine pitch
US20060108698A1 (en) Microelectronic assemblies and methods of making microelectronic assemblies
US6486003B1 (en) Expandable interposer for a microelectronic package and method therefor
JPS62128534A (en) Sealing method for semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION