US20050218403A1 - [low-temperature polysilicon thin film transistor and fabrication method thereof] - Google Patents

[low-temperature polysilicon thin film transistor and fabrication method thereof] Download PDF

Info

Publication number
US20050218403A1
US20050218403A1 US10/710,844 US71084404A US2005218403A1 US 20050218403 A1 US20050218403 A1 US 20050218403A1 US 71084404 A US71084404 A US 71084404A US 2005218403 A1 US2005218403 A1 US 2005218403A1
Authority
US
United States
Prior art keywords
layer
amorphous silicon
patterned
silicon layer
tft
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/710,844
Inventor
Cheng Chang Kuo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AU Optronics Corp
Original Assignee
Quanta Display Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Quanta Display Inc filed Critical Quanta Display Inc
Assigned to QUANTA DISPLAY INC. reassignment QUANTA DISPLAY INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KUO, CHENG CHANG
Publication of US20050218403A1 publication Critical patent/US20050218403A1/en
Priority to US11/306,811 priority Critical patent/US7338845B2/en
Assigned to AU OPTRONICS CROP.(AUO) reassignment AU OPTRONICS CROP.(AUO) MERGER (SEE DOCUMENT FOR DETAILS). Assignors: QUANTA DISPLAY INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78651Silicon transistors
    • H01L29/7866Non-monocrystalline silicon transistors
    • H01L29/78672Polycrystalline or microcrystalline silicon transistor
    • H01L29/78678Polycrystalline or microcrystalline silicon transistor with inverted-type structure, e.g. with bottom gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66742Thin film unipolar transistors
    • H01L29/6675Amorphous silicon or polysilicon transistors
    • H01L29/66765Lateral single gate single channel transistors with inverted structure, i.e. the channel layer is formed after the gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78606Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
    • H01L29/78618Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure
    • H01L29/78621Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure with LDD structure or an extension or an offset region or characterised by the doping profile

Definitions

  • the present invention relates to a transistor and fabrication methods thereof, and more particularly to a low-temperature polysilicon thin film transistor (LTPS-TFT) and fabrication methods thereof.
  • LTPS-TFT low-temperature polysilicon thin film transistor
  • TFT thin film transistors
  • the types of the TFT include amorphous silicon TFT and polysilicon TFT.
  • the types of TFT Based on the position of the channel layer corresponding to that of the gate, the types of TFT also include top-gate TFT and bottom-gate TFT.
  • the bottom-gate TFT has an insulating/amorphous silicon layer interface which is capable of preventing contamination during process.
  • the fabrication method can also be integrated with the back-channel etching technology.
  • the bottom-gate TFT therefore, is more popularly used for the switching devices of liquid crystal displays.
  • the polysilicon TFT has low power consumption and high electron mobility. It also gets more attention in the industry as well.
  • the prior art method of fabricating the polysilicon TFT requires a high temperature process up to 1000° C. Due to the high temperature requirement, the choice of the substrate material that can be applied to the process is limited. By the development of laser technology, the processing temperature can be substantially down to or under 600° C.
  • the polysilicon TFT fabricated by such process is called a low-temperature polysilicon TFT (LTPS-TFT).
  • the technology utilizes the laser annealing process to melt and recrystalize the amorphous silicon layer into polysilicon layer.
  • the normally used laser annealing process is the excimer laser annealing (ELA) process.
  • the polysilicon TFT has the advantages of high carrier mobility and high driving current about 10 ⁇ 4 ⁇ A, it also creates high leakage current about 10 ⁇ 9 ⁇ A.
  • the polysilicon TFT is easy to induce hot carrier effect at the drain region, causing device degradation. With the concern, the light doped drain (LDD) region is applied and disposed between the channel layer and the source/drain region of the transistor to reduce hot carrier effect.
  • LDD light doped drain
  • FIGS. 1A-1E are cross-sectional views showing a method of fabricating a prior art LTPS-TFT.
  • a gate 102 , a gate dielectric layer 104 and an amorphous silicon layer 106 are sequentially formed on a substrate 100 .
  • An ELA process is performed to melt and recrystalize the amorphous silicon layer 106 into a polysilicon layer by the excimer laser beams 118 .
  • the polysilicon layer 106 a is patterned to form the active region of the thin film transistor.
  • a silicon oxide layer 108 is formed on the polysilicon layer 106 a over the gate 102 .
  • the silicon oxide layer 108 serves as a mask for implantation of ions 130 to form the ohmic contact layer 110 of the transistor.
  • the polysilicon layer 106 a formed over the gate 102 is the channel layer 112 .
  • another silicon oxide layer 108 a is form on the channel layer 112 .
  • the silicon oxide layer 108 a serves as another mask for lightly-doping 140 to form the LDD region between the channel layer 112 and the ohmic contact layer 110 .
  • a source/drain region 116 is formed on the ohmic contact layer 110 and the gate dielectric layer 104 to cover a portion of the silicon oxide layer 108 a . Accordingly, a bottom-gate LTPS-TFT 120 is complete.
  • the present invention is directed to a low-temperature polysilicon thin film transistor (LTPS-TFT) to improve device performance by forming an amorphous silicon hot carrier restrain region.
  • LTPS-TFT low-temperature polysilicon thin film transistor
  • the present invention is also directed to a method of fabricating a LTPS-TFT.
  • the method is capable of reducing manufacturing costs as well as improving device performance by forming an amorphous silicon hot carrier restrain region.
  • the present invention discloses a LTPS-TFT.
  • the LTPS-TFT comprises a gate, a dielectric gate, a patterned silicon layer, a patterned insulating layer, an ohmic contact layer, and a source/drain layer which are sequentially formed on a substrate.
  • the patterned silicon layer is disposed on the gate dielectric layer and directly over the gate.
  • the patterned silicon layer comprises a polysilicon channel region and an amorphous silicon hot carrier restrain region adjacent thereto.
  • the patterned silicon layer further comprises an edge portion (i.e. a portion of the patterned silicon layer other than the polysilicon channel region and the hot carrier restrain region) underneath the ohmic contact layer.
  • the amorphous silicon hot carrier restrain region is capable of reducing hot carrier effect, preventing degradation of the transistor during the operation of the transistor.
  • the patterned insulating layer covers the patterned silicon layer.
  • the ohmic contact layer is disposed on the edge portion of the patterned silicon layer and a portion of the insulating layer over the amorphous silicon hot carrier restrain region to expose a portion of the patterned insulating layer and contacting the amorphous silicon hot carrier restrain region.
  • the source/drain layer is disposed on the ohmic contact layer, or even on a portion of the substrate.
  • the LTPS-TFT further comprises a passivation layer disposed on the source/drain layer to cover the insulating layer.
  • the ohmic contact layer comprises a n-type ohmic contact layer or a p-type ohmic contact layer.
  • the LTPS-TFT of the present invention can be a n-type transistor or a p-type transistor.
  • the material of the insulating layer comprises silicon nitride or silicon oxide.
  • the present invention discloses a method of fabricating a LTPS-TFT.
  • a gate is formed on a substrate.
  • a gate dielectric layer is formed on the substrate and the gate.
  • a first amorphous silicon layer, a patterned insulating layer and a second amorphous layer are sequentially formed over the gate.
  • the patterned insulating layer is formed on a portion of the first amorphous silicon layer and directly over the gate, and the second amorphous silicon layer is formed on the first amorphous and the patterned insulating layer.
  • the first amorphous silicon layer and the second amorphous silicon layer are patterned to form a first patterned amorphous layer and a second patterned amorphous layer to expose a portion of the gate dielectric layer.
  • the second patterned amorphous silicon layer exposes a portion of the patterned insulating layer.
  • a portion of the first patterned amorphous silicon layer is melted and then recrystalized to form a polysilicon channel region over the gate.
  • the first patterned amorphous silicon layer under the overlap of the second patterned amorphous and the patterned insulating layer becomes an amorphous silicon hot carrier restrain region.
  • a source/drain layer is formed on the second patterned amorphous silicon layer.
  • the present invention discloses another method of fabricating a LTPS-TFT.
  • a gate is formed on a substrate.
  • a gate dielectric layer is formed on the substrate and the gate.
  • a first amorphous silicon layer, a patterned insulating layer and a second amorphous layer are sequentially formed over the gate.
  • the patterned insulating layer is formed on a portion of the first amorphous silicon layer and directly over the gate, and the second amorphous silicon layer is formed on the first amorphous and the patterned insulating layer.
  • the first amorphous silicon layer and the second amorphous silicon layer are patterned to form a first patterned amorphous layer and a second patterned amorphous layer to expose a portion of the gate dielectric layer.
  • the second patterned amorphous silicon layer exposes a portion of the patterned insulating layer.
  • a source/drain layer is formed on the second patterned amorphous silicon layer.
  • the material of the source/drain layer can be, for example, metal or other conductive material.
  • a first patterned amorphous silicon layer is melted and then recrystalized to form a polysilicon channel region over the gate.
  • the first patterned amorphous silicon layer under the overlap of the second patterned amorphous and the patterned insulating layer becomes an amorphous silicon hot carrier restrain region.
  • the method of forming the can be, for example, a laser annealing process.
  • the laser annealing process can be, for example, an excimer laser annealing process.
  • the method further comprises doping the first amorphous silicon layer after forming the patterned insulating layer and before forming the second amorphous silicon layer.
  • the method further comprises doping another portion of the first amorphous silicon layer and the second amorphous silicon layer in the same process after forming the second amorphous silicon layer and before forming the source/drain layer.
  • the method further comprises doping another portion of the first patterned amorphous silicon layer and the second patterned amorphous silicon layer outside the polysilicon channel region and the amorphous silicon hot carrier restrain region, after forming the polysilicon channel region and before forming the source/drain layer.
  • an activation process is performed for the first patterned amorphous silicon layer and the second patterned amorphous silicon layer which are doped, repairing defects of crystal lattice.
  • the first patterned amorphous silicon layer and the second patterned amorphous silicon layer outside the polysilicon channel region and the amorphous silicon hot carrier restrain region are melted and then recrystalized to form the ohmic contact layer while forming the polysilicon channel region.
  • the method further comprises forming a passivation layer over the source/drain layer to cover the insulating layer.
  • the fabrication method of the present invention saves a lightly-doped drain (LDD) process and a LDD mask. The manufacturing cost, therefore, is reduced.
  • the LTPS-TFT of the present invention has the advantages of high driving current of polysilicon thin film transistors and low leakage current of amorphous thin film transistors.
  • FIGS. 1A-1E are cross-sectional views showing a method of fabricating a prior art LTPS-TFT.
  • FIGS. 2A-2H are cross-sectional views showing progression steps of the method of fabricating a LTPS-TFT according to the first embodiment of the present invention.
  • FIGS. 3A-3C are cross-sectional views showing partial steps of the method of fabricating a LTPS-TFT according to the second embodiment of the present invention.
  • FIGS. 4A-4B are cross-sectional views showing partial steps of the fabricating a LTPS-TFT according to the third embodiment of the present invention.
  • FIGS. 5A-5B are cross-sectional views showing partial steps of the fabricating a LTPS-TFT according to the fourth embodiment of the present invention.
  • the present invention discloses a low-temperature polysilicon thin film transistor (LTPS-TFT) structure with an amorphous region between the channel region and the source/drain layer.
  • the amorphous region prevents hot carrier effect by reducing the impact of high-energy elections, under high electrical field, on the source/drain layer.
  • the LTPS-TFT of the present invention can be fabricated by a variety of processes. Following are embodiments of the present invention. The embodiments illustrate the LTPS-TFT and the fabrication method thereof. The scope of the invention, however, is not limited thereto. One of ordinary skill in the art will understand and modify the structure and process in accordance with the embodiments. The modification therefrom still falls within the scope of the present invention.
  • FIGS. 2A-2H are cross-sectional views showing progression steps of the method of fabricating a LTPS-TFT according to the first embodiment of the present invention.
  • a gate 202 , a gate dielectric layer 204 , a first amorphous silicon layer 206 and a patterned insulating layer 208 are sequentially formed on a substrate 200 .
  • the patterned insulating layer 208 is formed on the first amorphous silicon layer 206 , and over the gate 202 .
  • the material of the patterned insulating layer 208 includes, for example, silicon nitride, silicon oxide or other dielectric materials.
  • the patterned insulating layer 208 serves as a mask for an implantation process, such as ion implantation.
  • the doping ions 230 is doped into a portion of the first amorphous silicon layer 206 , which is not covered by the patterned insulating layer 208 to reduce the resistance thereof. It serves as the ohmic contact layer in the subsequent process.
  • the doping ions 230 can be n-type or p-type doping ions.
  • One of ordinary skill in the art understands that the type of the ions depends on the type of the transistor, such as a n-type or a p-type transistor.
  • a second amorphous silicon layer 210 is formed on the first amorphous silicon layer 206 to cover the patterned insulating layer 208 .
  • the second amorphous silicon layer 210 can be, for example, a doped amorphous silicon layer.
  • the doped amorphous silicon layer 210 can be, for example, formed by doping and depositing the second amorphous silicon layer 210 by, for example, a plasma-enhanced chemical vapor deposition, simultaneously. The process is called in-situ doping process.
  • the first amorphous silicon layer 206 and the second amorphous silicon layer 210 are patterned to form a first patterned amorphous silicon layer 206 a and a second patterned amorphous silicon layer 210 a .
  • the first patterned amorphous silicon layer 206 a and the second patterned amorphous silicon layer 210 a expose a portion of the gate dielectric layer 204 and to define the active region of the transistor.
  • the second patterned amorphous silicon layer 210 a also exposes a portion of the patterned insulating layer 208 over the gate 202 .
  • the method of patterning the first amorphous silicon layer 206 and the second amorphous silicon layer 210 includes, for example, a lithographic process and an etching process.
  • FIG. 2E illustrates a laser annealing process.
  • the laser annealing process of the present invention can be, for example, an excimer laser annealing process.
  • the structure of FIG. 2D is exposed to excimer laser beams 222 to melt and then recrystalize a portion of the first patterned amorphous silicon layer 206 a to form the polysilicon channel region 212 as shown in FIG. 2F .
  • the second patterned amorphous silicon layer 210 a is regarded as an energy-absorbing mask for the laser annealing process. Referring to FIGS. 2D-2E , the second patterned amorphous silicon layer 210 a absorbs energy from the excimer laser beams 222 , transforming into the ohmic contact layer 214 with partial or complete crystallization. The excimer laser beams 222 are absorbed by the second patterned amorphous silicon layer 210 a and barely reach the first patterned amorphous silicon layer 206 a thereunder. The patterned insulating layer 208 does not absorb the energy of the excimer laser beams 222 .
  • the first patterned amorphous silicon layer 206 a under the patterned insulating layer 208 absorbs the energy of the excimer laser beams 222 , transforming into a polysilicon channel region 212 . Because the first patterned amorphous silicon layer 206 a under the patterned insulating layer 208 is undoped, the first patterned amorphous silicon layer 206 a under the overlap of the second patterned amorphous silicon layer 210 and the patterned insulating layer 208 becomes an undoped amorphous silicon hot carrier restrain region 216 .
  • the fabrication method of the present invention precisely defines the position of the polysilicon region and the amorphous silicon region. Due to the high impedance of the amorphous silicon, the amorphous silicon hot carrier restrain region 216 effectively reduces leakage currents of the transistor. In other words, the leakage current is reduced.
  • the excimer laser annealing process repairs the defects in the crystal lattice, rearranging the location of atoms to reduce the lattice defects.
  • the fabrication method saves an activation process for repairing lattice.
  • a source/drain layer 218 is formed on the ohmic contact layer 214 and the gate dielectric layer 204 .
  • the material of the source/drain layer 218 can be, for example, metal or other conductive material.
  • the source/drain layer of the thin film transistor is coupled to the data line of the displaying device.
  • the steps of forming the source/drain layer 218 and the data line can be performed in the same process. The fabrication process, therefore, is simplified.
  • the LTPS-TFT of the present invention is almost done in FIG. 2G .
  • a passivation layer 220 usually is formed to cover the source/drain layer 218 and the patterned insulating layer 208 to protect internal devices of the LTPS-TFT during the fabrication process as shown in FIG. 2H .
  • the laser annealing process is performed before forming the source/drain layer 218 . Following is the description of the second embodiment of the present invention.
  • FIGS. 3A-3C are cross-sectional views showing partial steps of the method of fabricating a LTPS-TFT according to the second embodiment of the present invention.
  • the source/drain layer 218 is formed on the second patterned amorphous silicon layer 210 a and the gate dielectric layer 204 .
  • the second patterned amorphous silicon layer 210 a serves as the ohmic contact layer of the thin film transistor.
  • the structure formed in FIG. 3A is exposed to the excimer laser beams 222 .
  • the first patterned amorphous silicon layer 206 a above the gate 202 is melted and then recrystalized, transforming into the polysilicon channel region 212 as shown in FIG. 3C .
  • the second patterned amorphous silicon layer 210 a and the first patterned amorphous silicon layer 206 a under the source/drain layer 218 do not absorb the energy of the excimer laser beams 222 .
  • the process of forming the passivation layer (not shown) on the source/drain layer 218 is optional and depends on the requirement of protecting the transistor or relevant process.
  • the present invention also comprises doping processes based on the requirement of the process. Following are embodiments illustrating the doping processes. The elements of the subsequent embodiments, which are the same as those of the last embodiments, have the materials similar thereto. The detail descriptions are not repeated.
  • FIGS. 4A-4B are cross-sectional views showing partial steps of the method of fabricating a LTPS-TFT according to the third embodiment of the present invention.
  • a second amorphous silicon layer 310 is formed on the first amorphous silicon layer 206 to cover the patterned insulating layer 208 .
  • the second amorphous silicon layer 310 can be, for example, a doped or an undoped amorphous silicon layer.
  • a first patterned amorphous silicon layer 206 a and a second patterned amorphous silicon layer 310 a are formed according to the description of FIG. 2D .
  • the patterned insulating layer 208 serves as a mask for an implantation process to implant ions 230 into the first patterned amorphous silicon layer 206 a and the second patterned amorphous silicon layer 310 a .
  • the subsequent processes are similar to those of the last embodiments.
  • a laser annealing process is performed prior to the doping process of the third embodiment. Following is the description of the fourth embodiment.
  • an excimer laser annealing process with excimer laser beams 222 is performed to melt and then recrystalized a portion of the first patterned amorphous silicon layer 206 a transforming into the polysilicon channel region 212 shown in FIG. 5B .
  • the second patterned amorphous silicon layer 310 a absorbs the energy of the excimer laser beams 222 , transforming into the patterned polysilicon layer 311 shown in FIG. 5B .
  • an implantation process is performed to implant ions 230 into the patterned polysilicon layer 311 and the first amorphous silicon layer 206 a uncovered by the patterned insulating layer 208 for forming the ohmic contact layer 214 and the hot carrier restrain region 216 adjacent to the polysilicon channel region 212 , respectively, as shown in FIG. 2F .
  • an activation process (not shown) is required to repair the lattice defects in the ohmic contact layer 204 and the first patterned amorphous silicon layer 206 a thereunder.
  • the subsequent processes are similar to those of last embodiments.
  • the power of the laser beams applied in the present invention is for the purpose of forming the polysilicon channel region.
  • the laser beams applied in the present invention should not penetrate through the second patterned amorphous silicon layer. Even the power of the laser beam just melts and then recrystalizes the surface silicon atoms of the second patterned amorphous silicon layer.
  • the ohmic contact layer of the present invention comprises amorphous silicon and crystallized silicon.
  • the present invention discloses various methods of fabricating the LTPS-TFT in FIG. 2H .
  • One of ordinary skill in the art may choose one of them to fabricate a transistor similar to that of the present invention.
  • Following is the detail description of the structure of the LTPS-TFT 400 .
  • the methods of fabricating the transistor are described in the last embodiments. Detail descriptions are not repeated.
  • the LTPS-TFT 400 of the present invention comprises the substrate 200 and the structure thereon.
  • the structure comprises: the gate 202 , the gate dielectric layer 204 , the patterned insulating layer 208 , the patterned silicon layer 206 a , the ohmic contact layer 214 , the source/drain layer 218 and the passivation layer 220 .
  • the gate 202 and the gate dielectric layer 204 are sequentially disposed on the substrate 200 .
  • the patterned silicon layer 206 a is disposed on the gate dielectric layer 204 .
  • the patterned silicon layer 206 a comprises a polysilicon channel region 212 over the gate 202 and the hot carrier restrain region 216 adjacent thereto.
  • the patterned silicon layer 206 a further comprises an edge portion 402 (i.e. a portion of the patterned silicon layer 206 a other than the polysilicon channel region 212 and the hot carrier restrain region 216 ) underneath the ohmic contact layer 214 .
  • the patterned insulating layer 208 which can be, for example, silicon oxide or silicon nitride is disposed on the patterned silicon layer 206 a.
  • the ohmic contact layer 214 is disposed on the edge portion of the patterned silicon layer 206 a and a portion of the patterned insulating layer 208 over the amorphous silicon hot carrier restrain region 216 to expose the patterned insulating layer 208 over the polysilicon channel region 212 .
  • the ohmic contact layer 214 comprises, for example, a n-type ohmic contact layer or a p-type ohmic layer.
  • the source/drain layer 218 is disposed on the ohmic contact layer 214 and the gate dielectric layer 204 .
  • the passivation layer 220 is disposed on the source/drain layer 218 and the patterned insulating layer 208 , protecting the internal devices of the LTPS-TFT 400 from damage during subsequent processes.
  • the present invention has following advantages:

Abstract

An LTPS-TFT structure comprises a gate, a gate dielectric layer, a patterned silicon layer, a patterned insulating layer, an ohmic contact layer and a source/drain layer. The gate and the gate dielectric layer are disposed on the substrate. The patterned silicon layer and the patterned insulating layer are disposed on the gate dielectric layer over the gate. The patterned silicon layer comprises a polysilicon channel region and an amorphous silicon hot carrier restrain region. The ohmic contact layer is disposed on a portion of the patterned silicon layer other than the polysilicon channel region and the amorphous silicon hot carrier restrain region and a portion of the patterned insulating layer over the amorphous silicon hot carrier restrain region. The source/drain layer is disposed on the ohmic contact layer and the gate dielectric layer.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application claims the priority benefit of Taiwan application serial no. 93109432, filed Apr. 6, 2004.
  • BACKGROUND OF INVENTION
  • 1. Field of the Invention
  • The present invention relates to a transistor and fabrication methods thereof, and more particularly to a low-temperature polysilicon thin film transistor (LTPS-TFT) and fabrication methods thereof.
  • 2. Description of the Related Art
  • Generally, devices use switches to control the operation thereof. For example, active matrix displays use thin film transistors (TFT) as driving components. According to the material of a channel layer of the TFT, the types of the TFT include amorphous silicon TFT and polysilicon TFT. Based on the position of the channel layer corresponding to that of the gate, the types of TFT also include top-gate TFT and bottom-gate TFT. The bottom-gate TFT has an insulating/amorphous silicon layer interface which is capable of preventing contamination during process. The fabrication method can also be integrated with the back-channel etching technology. The bottom-gate TFT, therefore, is more popularly used for the switching devices of liquid crystal displays. Furthermore, compared with the amorphous silicon TFT, the polysilicon TFT has low power consumption and high electron mobility. It also gets more attention in the industry as well.
  • The prior art method of fabricating the polysilicon TFT requires a high temperature process up to 1000° C. Due to the high temperature requirement, the choice of the substrate material that can be applied to the process is limited. By the development of laser technology, the processing temperature can be substantially down to or under 600° C. The polysilicon TFT fabricated by such process is called a low-temperature polysilicon TFT (LTPS-TFT). The technology utilizes the laser annealing process to melt and recrystalize the amorphous silicon layer into polysilicon layer. The normally used laser annealing process is the excimer laser annealing (ELA) process.
  • Although the polysilicon TFT has the advantages of high carrier mobility and high driving current about 10−4 μA, it also creates high leakage current about 10−9 μA. The polysilicon TFT is easy to induce hot carrier effect at the drain region, causing device degradation. With the concern, the light doped drain (LDD) region is applied and disposed between the channel layer and the source/drain region of the transistor to reduce hot carrier effect.
  • FIGS. 1A-1E are cross-sectional views showing a method of fabricating a prior art LTPS-TFT. Referring to FIG. 1A, a gate 102, a gate dielectric layer 104 and an amorphous silicon layer 106 are sequentially formed on a substrate 100. An ELA process is performed to melt and recrystalize the amorphous silicon layer 106 into a polysilicon layer by the excimer laser beams 118. Referring to FIG. 1B, the polysilicon layer 106 a is patterned to form the active region of the thin film transistor.
  • Referring to FIG. 1C, a silicon oxide layer 108 is formed on the polysilicon layer 106 a over the gate 102. The silicon oxide layer 108 serves as a mask for implantation of ions 130 to form the ohmic contact layer 110 of the transistor. The polysilicon layer 106 a formed over the gate 102 is the channel layer 112.
  • Referring to FIG. 1D, another silicon oxide layer 108 a is form on the channel layer 112. The silicon oxide layer 108 a serves as another mask for lightly-doping 140 to form the LDD region between the channel layer 112 and the ohmic contact layer 110. Referring to FIG. 1E, a source/drain region 116 is formed on the ohmic contact layer 110 and the gate dielectric layer 104 to cover a portion of the silicon oxide layer 108 a. Accordingly, a bottom-gate LTPS-TFT 120 is complete.
  • From the prior art process, at least five masks are required to fabricate the prior art LTPS-TFT 120. In addition, the LDD process is so complicated that the method of fabricating the prior art LTPS-TFT has high manufacturing cost.
  • SUMMARY OF INVENTION
  • Accordingly, the present invention is directed to a low-temperature polysilicon thin film transistor (LTPS-TFT) to improve device performance by forming an amorphous silicon hot carrier restrain region.
  • The present invention is also directed to a method of fabricating a LTPS-TFT. The method is capable of reducing manufacturing costs as well as improving device performance by forming an amorphous silicon hot carrier restrain region.
  • The present invention discloses a LTPS-TFT. The LTPS-TFT comprises a gate, a dielectric gate, a patterned silicon layer, a patterned insulating layer, an ohmic contact layer, and a source/drain layer which are sequentially formed on a substrate. The patterned silicon layer is disposed on the gate dielectric layer and directly over the gate. The patterned silicon layer comprises a polysilicon channel region and an amorphous silicon hot carrier restrain region adjacent thereto. Also, the patterned silicon layer further comprises an edge portion (i.e. a portion of the patterned silicon layer other than the polysilicon channel region and the hot carrier restrain region) underneath the ohmic contact layer. The amorphous silicon hot carrier restrain region is capable of reducing hot carrier effect, preventing degradation of the transistor during the operation of the transistor. The patterned insulating layer covers the patterned silicon layer. The ohmic contact layer is disposed on the edge portion of the patterned silicon layer and a portion of the insulating layer over the amorphous silicon hot carrier restrain region to expose a portion of the patterned insulating layer and contacting the amorphous silicon hot carrier restrain region. The source/drain layer is disposed on the ohmic contact layer, or even on a portion of the substrate.
  • According to an embodiment of the present invention, the LTPS-TFT further comprises a passivation layer disposed on the source/drain layer to cover the insulating layer.
  • According to an embodiment of the present invention, the ohmic contact layer comprises a n-type ohmic contact layer or a p-type ohmic contact layer. In other words, the LTPS-TFT of the present invention can be a n-type transistor or a p-type transistor. In an embodiment, the material of the insulating layer comprises silicon nitride or silicon oxide.
  • The present invention discloses a method of fabricating a LTPS-TFT. First, a gate is formed on a substrate. A gate dielectric layer is formed on the substrate and the gate. A first amorphous silicon layer, a patterned insulating layer and a second amorphous layer are sequentially formed over the gate. The patterned insulating layer is formed on a portion of the first amorphous silicon layer and directly over the gate, and the second amorphous silicon layer is formed on the first amorphous and the patterned insulating layer. The first amorphous silicon layer and the second amorphous silicon layer are patterned to form a first patterned amorphous layer and a second patterned amorphous layer to expose a portion of the gate dielectric layer. The second patterned amorphous silicon layer exposes a portion of the patterned insulating layer.
  • After forming the second patterned amorphous silicon layer, a portion of the first patterned amorphous silicon layer is melted and then recrystalized to form a polysilicon channel region over the gate. The first patterned amorphous silicon layer under the overlap of the second patterned amorphous and the patterned insulating layer becomes an amorphous silicon hot carrier restrain region. A source/drain layer is formed on the second patterned amorphous silicon layer.
  • The present invention discloses another method of fabricating a LTPS-TFT. First, a gate is formed on a substrate. A gate dielectric layer is formed on the substrate and the gate. A first amorphous silicon layer, a patterned insulating layer and a second amorphous layer are sequentially formed over the gate. The patterned insulating layer is formed on a portion of the first amorphous silicon layer and directly over the gate, and the second amorphous silicon layer is formed on the first amorphous and the patterned insulating layer. The first amorphous silicon layer and the second amorphous silicon layer are patterned to form a first patterned amorphous layer and a second patterned amorphous layer to expose a portion of the gate dielectric layer. The second patterned amorphous silicon layer exposes a portion of the patterned insulating layer.
  • After forming the second patterned amorphous silicon layer, a source/drain layer is formed on the second patterned amorphous silicon layer. The material of the source/drain layer can be, for example, metal or other conductive material. Then a first patterned amorphous silicon layer is melted and then recrystalized to form a polysilicon channel region over the gate. The first patterned amorphous silicon layer under the overlap of the second patterned amorphous and the patterned insulating layer becomes an amorphous silicon hot carrier restrain region.
  • According to the embodiments of the present invention, the method of forming the can be, for example, a laser annealing process. The laser annealing process can be, for example, an excimer laser annealing process.
  • According to an embodiment of the present invention, the method further comprises doping the first amorphous silicon layer after forming the patterned insulating layer and before forming the second amorphous silicon layer. In another embodiment, the method further comprises doping another portion of the first amorphous silicon layer and the second amorphous silicon layer in the same process after forming the second amorphous silicon layer and before forming the source/drain layer. In the other embodiment, the method further comprises doping another portion of the first patterned amorphous silicon layer and the second patterned amorphous silicon layer outside the polysilicon channel region and the amorphous silicon hot carrier restrain region, after forming the polysilicon channel region and before forming the source/drain layer. After performing the doping process, an activation process is performed for the first patterned amorphous silicon layer and the second patterned amorphous silicon layer which are doped, repairing defects of crystal lattice.
  • According to the embodiment of the present invention, the first patterned amorphous silicon layer and the second patterned amorphous silicon layer outside the polysilicon channel region and the amorphous silicon hot carrier restrain region are melted and then recrystalized to form the ohmic contact layer while forming the polysilicon channel region.
  • According to the embodiment of the present invention, the method further comprises forming a passivation layer over the source/drain layer to cover the insulating layer.
  • Compared with the prior art method of fabricating LTPS-TFT, the fabrication method of the present invention saves a lightly-doped drain (LDD) process and a LDD mask. The manufacturing cost, therefore, is reduced. Moreover, the LTPS-TFT of the present invention has the advantages of high driving current of polysilicon thin film transistors and low leakage current of amorphous thin film transistors.
  • In order to make the aforementioned and other objects, features and advantages of the present invention understandable, a preferred embodiment accompanied with figures is described in detail below.
  • BRIEF DESCRIPTION OF DRAWINGS
  • FIGS. 1A-1E are cross-sectional views showing a method of fabricating a prior art LTPS-TFT.
  • FIGS. 2A-2H are cross-sectional views showing progression steps of the method of fabricating a LTPS-TFT according to the first embodiment of the present invention.
  • FIGS. 3A-3C are cross-sectional views showing partial steps of the method of fabricating a LTPS-TFT according to the second embodiment of the present invention.
  • FIGS. 4A-4B are cross-sectional views showing partial steps of the fabricating a LTPS-TFT according to the third embodiment of the present invention.
  • FIGS. 5A-5B are cross-sectional views showing partial steps of the fabricating a LTPS-TFT according to the fourth embodiment of the present invention.
  • DETAILED DESCRIPTION
  • The present invention discloses a low-temperature polysilicon thin film transistor (LTPS-TFT) structure with an amorphous region between the channel region and the source/drain layer. The amorphous region prevents hot carrier effect by reducing the impact of high-energy elections, under high electrical field, on the source/drain layer. The LTPS-TFT of the present invention can be fabricated by a variety of processes. Following are embodiments of the present invention. The embodiments illustrate the LTPS-TFT and the fabrication method thereof. The scope of the invention, however, is not limited thereto. One of ordinary skill in the art will understand and modify the structure and process in accordance with the embodiments. The modification therefrom still falls within the scope of the present invention.
  • FIGS. 2A-2H are cross-sectional views showing progression steps of the method of fabricating a LTPS-TFT according to the first embodiment of the present invention. Referring to FIG. 2A, a gate 202, a gate dielectric layer 204, a first amorphous silicon layer 206 and a patterned insulating layer 208 are sequentially formed on a substrate 200. The patterned insulating layer 208 is formed on the first amorphous silicon layer 206, and over the gate 202. In this embodiment, the material of the patterned insulating layer 208 includes, for example, silicon nitride, silicon oxide or other dielectric materials.
  • Referring to FIG. 2B, the patterned insulating layer 208 serves as a mask for an implantation process, such as ion implantation. The doping ions 230 is doped into a portion of the first amorphous silicon layer 206, which is not covered by the patterned insulating layer 208 to reduce the resistance thereof. It serves as the ohmic contact layer in the subsequent process. The doping ions 230 can be n-type or p-type doping ions. One of ordinary skill in the art understands that the type of the ions depends on the type of the transistor, such as a n-type or a p-type transistor.
  • Referring to FIG. 2C, a second amorphous silicon layer 210 is formed on the first amorphous silicon layer 206 to cover the patterned insulating layer 208. The second amorphous silicon layer 210 can be, for example, a doped amorphous silicon layer. The doped amorphous silicon layer 210 can be, for example, formed by doping and depositing the second amorphous silicon layer 210 by, for example, a plasma-enhanced chemical vapor deposition, simultaneously. The process is called in-situ doping process.
  • Referring to FIG. 2D, the first amorphous silicon layer 206 and the second amorphous silicon layer 210 are patterned to form a first patterned amorphous silicon layer 206 a and a second patterned amorphous silicon layer 210 a. The first patterned amorphous silicon layer 206 a and the second patterned amorphous silicon layer 210 a expose a portion of the gate dielectric layer 204 and to define the active region of the transistor. The second patterned amorphous silicon layer 210 a also exposes a portion of the patterned insulating layer 208 over the gate 202. The method of patterning the first amorphous silicon layer 206 and the second amorphous silicon layer 210 includes, for example, a lithographic process and an etching process.
  • FIG. 2E illustrates a laser annealing process. The laser annealing process of the present invention can be, for example, an excimer laser annealing process. The structure of FIG. 2D is exposed to excimer laser beams 222 to melt and then recrystalize a portion of the first patterned amorphous silicon layer 206 a to form the polysilicon channel region 212 as shown in FIG. 2F.
  • The second patterned amorphous silicon layer 210 a is regarded as an energy-absorbing mask for the laser annealing process. Referring to FIGS. 2D-2E, the second patterned amorphous silicon layer 210 a absorbs energy from the excimer laser beams 222, transforming into the ohmic contact layer 214 with partial or complete crystallization. The excimer laser beams 222 are absorbed by the second patterned amorphous silicon layer 210 a and barely reach the first patterned amorphous silicon layer 206 a thereunder. The patterned insulating layer 208 does not absorb the energy of the excimer laser beams 222. Accordingly, the first patterned amorphous silicon layer 206 a under the patterned insulating layer 208 absorbs the energy of the excimer laser beams 222, transforming into a polysilicon channel region 212. Because the first patterned amorphous silicon layer 206 a under the patterned insulating layer 208 is undoped, the first patterned amorphous silicon layer 206 a under the overlap of the second patterned amorphous silicon layer 210 and the patterned insulating layer 208 becomes an undoped amorphous silicon hot carrier restrain region 216. The fabrication method of the present invention precisely defines the position of the polysilicon region and the amorphous silicon region. Due to the high impedance of the amorphous silicon, the amorphous silicon hot carrier restrain region 216 effectively reduces leakage currents of the transistor. In other words, the leakage current is reduced.
  • While melting and recrystalizing the amorphous silicon layer to form the polysilicon layer, the excimer laser annealing process repairs the defects in the crystal lattice, rearranging the location of atoms to reduce the lattice defects. In this embodiment, the fabrication method saves an activation process for repairing lattice.
  • Referring to FIG. 2G, a source/drain layer 218 is formed on the ohmic contact layer 214 and the gate dielectric layer 204. The material of the source/drain layer 218 can be, for example, metal or other conductive material. When the method of the present invention is applied in the process of fabricating displaying devices, the source/drain layer of the thin film transistor is coupled to the data line of the displaying device. The steps of forming the source/drain layer 218 and the data line can be performed in the same process. The fabrication process, therefore, is simplified.
  • The LTPS-TFT of the present invention is almost done in FIG. 2G. After forming the source/drain layer 218, a passivation layer 220 usually is formed to cover the source/drain layer 218 and the patterned insulating layer 208 to protect internal devices of the LTPS-TFT during the fabrication process as shown in FIG. 2H.
  • In a second embodiment of the present invention, the laser annealing process is performed before forming the source/drain layer 218. Following is the description of the second embodiment of the present invention.
  • FIGS. 3A-3C are cross-sectional views showing partial steps of the method of fabricating a LTPS-TFT according to the second embodiment of the present invention. Referring to FIG. 3A, after forming the first patterned amorphous silicon layer 206 a and the second patterned amorphous silicon layer 210 a according to the processes of FIGS. 2A-2D, the source/drain layer 218 is formed on the second patterned amorphous silicon layer 210 a and the gate dielectric layer 204. The second patterned amorphous silicon layer 210 a serves as the ohmic contact layer of the thin film transistor.
  • Referring to FIG. 3B, the structure formed in FIG. 3A is exposed to the excimer laser beams 222. During the annealing process, the first patterned amorphous silicon layer 206 a above the gate 202 is melted and then recrystalized, transforming into the polysilicon channel region 212 as shown in FIG. 3C. Because of the excellent thermal conductivity of the source/drain layer 218, the second patterned amorphous silicon layer 210 a and the first patterned amorphous silicon layer 206 a under the source/drain layer 218 do not absorb the energy of the excimer laser beams 222. Both ends of the first patterned amorphous silicon layer 206 a, which are adjacent to the polysilicon channel region 212 becomes the amorphous silicon hot carrier restrain region 216. The process of forming the passivation layer (not shown) on the source/drain layer 218 is optional and depends on the requirement of protecting the transistor or relevant process.
  • The present invention also comprises doping processes based on the requirement of the process. Following are embodiments illustrating the doping processes. The elements of the subsequent embodiments, which are the same as those of the last embodiments, have the materials similar thereto. The detail descriptions are not repeated.
  • FIGS. 4A-4B are cross-sectional views showing partial steps of the method of fabricating a LTPS-TFT according to the third embodiment of the present invention. Referring to FIG. 4A, after forming the patterned insulating layer 208 over the substrate 200 in accordance with FIG. 2A, a second amorphous silicon layer 310 is formed on the first amorphous silicon layer 206 to cover the patterned insulating layer 208. The second amorphous silicon layer 310 can be, for example, a doped or an undoped amorphous silicon layer.
  • Referring to FIG. 4B, a first patterned amorphous silicon layer 206 a and a second patterned amorphous silicon layer 310 a are formed according to the description of FIG. 2D. The patterned insulating layer 208 serves as a mask for an implantation process to implant ions 230 into the first patterned amorphous silicon layer 206 a and the second patterned amorphous silicon layer 310 a. The subsequent processes are similar to those of the last embodiments.
  • In the fourth embodiment, a laser annealing process is performed prior to the doping process of the third embodiment. Following is the description of the fourth embodiment.
  • Referring to FIG. 5A, after forming the structure in FIG. 4A, an excimer laser annealing process with excimer laser beams 222 is performed to melt and then recrystalized a portion of the first patterned amorphous silicon layer 206 a transforming into the polysilicon channel region 212 shown in FIG. 5B. Similar to the first embodiment, the second patterned amorphous silicon layer 310 a, during the laser annealing process, absorbs the energy of the excimer laser beams 222, transforming into the patterned polysilicon layer 311 shown in FIG. 5B.
  • Referring to FIG. 5B, an implantation process is performed to implant ions 230 into the patterned polysilicon layer 311 and the first amorphous silicon layer 206 a uncovered by the patterned insulating layer 208 for forming the ohmic contact layer 214 and the hot carrier restrain region 216 adjacent to the polysilicon channel region 212, respectively, as shown in FIG. 2F.
  • In this embodiment, because the implantation process is performed after the laser annealing process, an activation process (not shown) is required to repair the lattice defects in the ohmic contact layer 204 and the first patterned amorphous silicon layer 206 a thereunder. After the activation process, the subsequent processes are similar to those of last embodiments.
  • The power of the laser beams applied in the present invention is for the purpose of forming the polysilicon channel region. For such purpose, the laser beams applied in the present invention should not penetrate through the second patterned amorphous silicon layer. Even the power of the laser beam just melts and then recrystalizes the surface silicon atoms of the second patterned amorphous silicon layer. Accordingly, the ohmic contact layer of the present invention comprises amorphous silicon and crystallized silicon.
  • The present invention discloses various methods of fabricating the LTPS-TFT in FIG. 2H. One of ordinary skill in the art may choose one of them to fabricate a transistor similar to that of the present invention. Following is the detail description of the structure of the LTPS-TFT 400. The methods of fabricating the transistor are described in the last embodiments. Detail descriptions are not repeated.
  • Referring to FIG. 2H, the LTPS-TFT 400 of the present invention comprises the substrate 200 and the structure thereon. The structure comprises: the gate 202, the gate dielectric layer 204, the patterned insulating layer 208, the patterned silicon layer 206 a, the ohmic contact layer 214, the source/drain layer 218 and the passivation layer 220. The gate 202 and the gate dielectric layer 204 are sequentially disposed on the substrate 200. The patterned silicon layer 206 a is disposed on the gate dielectric layer 204. The patterned silicon layer 206 a comprises a polysilicon channel region 212 over the gate 202 and the hot carrier restrain region 216 adjacent thereto. Also, the patterned silicon layer 206 a further comprises an edge portion 402 (i.e. a portion of the patterned silicon layer 206 a other than the polysilicon channel region 212 and the hot carrier restrain region 216) underneath the ohmic contact layer 214. The patterned insulating layer 208, which can be, for example, silicon oxide or silicon nitride is disposed on the patterned silicon layer 206 a.
  • The ohmic contact layer 214 is disposed on the edge portion of the patterned silicon layer 206 a and a portion of the patterned insulating layer 208 over the amorphous silicon hot carrier restrain region 216 to expose the patterned insulating layer 208 over the polysilicon channel region 212. The ohmic contact layer 214 comprises, for example, a n-type ohmic contact layer or a p-type ohmic layer.
  • The source/drain layer 218 is disposed on the ohmic contact layer 214 and the gate dielectric layer 204. The passivation layer 220 is disposed on the source/drain layer 218 and the patterned insulating layer 208, protecting the internal devices of the LTPS-TFT 400 from damage during subsequent processes.
  • Therefore, the present invention has following advantages:
    • 1. Compared with the prior art method of fabricating LTPS-TFT, the fabrication method of the present invention saves a lightly-doped drain (LDD) process and a LDD mask. The manufacturing cost, therefore, is reduced.
    • 2. During the process of fabricating the LTPS-TFT of the present invention, the second patterned amorphous silicon layer serves as an energy-absorbing mask for the laser annealing process. Such amorphous layer precisely defines the amorphous silicon region and the polysilicon region.
    • 3. The amorphous silicon hot carrier restrain region enforces the growth of the crystal from the ends of the polysilicon channel region towards the center thereof. The uniformity of the grain size of the polysilicon channel region is improved.
    • 4. The LTPS-TFT of the present invention has the advantages of high driving current ION of polysilicon thin film transistors and low leakage current IOFF of amorphous thin film transistors. The transistor has high ION/IOFF ratio and improves the electrical performance of the LTPS-TFT.
    • 5. It is feasible to modify production lines of amorphous silicon transistor for fabricating LTPS-TFT. The manufacturing cost, therefore, is substantially reduced.
  • Although the present invention has been described in terms of exemplary embodiments, it is not limited thereto. Rather, the appended claims should be constructed broadly to include other variants and embodiments of the invention which may be made by those skilled in the field of this art without departing from the scope and range of equivalents of the invention.

Claims (19)

1. A low-temperature polysilicon thin film transistor (LTPS-TFT), adapted to be disposed on a substrate, the LTPS-TFT comprising:
a gate disposed on the substrate;
a gate dielectric layer disposed on the substrate and the gate;
a patterned silicon layer disposed on the gate dielectric layer and over the gate, wherein the patterned silicon layer comprises a polysilicon channel region and an amorphous silicon hot carrier restrain region adjacent thereto;
a patterned insulating layer disposed on the patterned silicon layer;
an ohmic contact layer disposed on a portion of the patterned silicon layer other than the polysilicon channel region and the amorphous silicon hot carrier restrain region and a portion of the insulating layer over the amorphous silicon hot carrier restrain region to expose a portion of the patterned insulating layer; and
a source/drain layer disposed on the ohmic contact layer.
2. The LTPS-TFT of claim 1, further comprising a passivation layer disposed on the source/drain layer to cover the patterned insulating layer.
3. The LTPS-TFT of claim 1, wherein the ohmic contact layer comprises an n-type ohmic contact layer or a p-type ohmic contact layer.
4. The LTPS-TFT of claim 1, wherein the material of the insulating layer comprises silicon oxide or silicon nitride.
5. A method of fabricating a LTPS-TFT, comprising:
forming a gate on a substrate;
forming a gate dielectric layer on the substrate and the gate;
forming a first amorphous silicon layer, a patterned insulating layer and a second amorphous layer over the gate sequentially, wherein the patterned insulating layer is formed on a portion of the first amorphous silicon layer and over the gate, and the second amorphous silicon layer is formed on the first amorphous and the patterned insulating layer;
patterning the first amorphous silicon layer and the second amorphous silicon layer to form a first patterned amorphous layer and a second patterned amorphous layer to expose a portion of the gate dielectric layer, wherein the second patterned amorphous silicon layer exposes a portion of the patterned insulating layer;
melting and then recrystalizing a portion of the first patterned amorphous silicon layer to form a polysilicon channel region over the gate, wherein the first patterned amorphous silicon layer under an overlap of the second patterned amorphous and the patterned insulating layer becomes an amorphous silicon hot carrier restrain region; and
forming a source/drain layer on the second patterned amorphous silicon layer.
6. The method of fabricating a LTPS-TFT of claim 5, wherein the step of forming the polysilicon channel region further comprises performing a laser annealing process.
7. The method of fabricating a LTPS-TFT of claim 6, wherein the laser annealing process comprises an excimer laser annealing process.
8. The method of fabricating a LTPS-TFT of claim 5, wherein further comprising doping a portion of the first amorphous silicon layer after forming the patterned insulating layer and before forming the second amorphous silicon layer.
9. The method of fabricating a LTPS-TFT of claim 5, wherein further comprising doping another portion of the first amorphous silicon layer and the second amorphous silicon layer after forming the second amorphous silicon layer and before forming the source/drain layer.
10. The method of fabricating a LTPS-TFT of claim 9, wherein further comprising doping the another portion of the first patterned amorphous silicon layer and the second patterned amorphous silicon layer after forming the polysilicon channel region and before forming the source/drain layer.
11. The method of fabricating a LTPS-TFT of claim 10, wherein further comprising performing an annealing activation process for the another portion of the first amorphous silicon layer and the second patterned amorphous silicon layer after doing the another portion of the first amorphous silicon layer and the second patterned amorphous silicon layer and before forming the source/drain layer.
12. The method of fabricating a LTPS-TFT of claim 5, further comprising forming a passivation layer over the source/drain layer to cover the insulating layer.
13. The method of fabricating a LTPS-TFT of claim 5, further comprising melting and then recrystalizing the second patterned amorphous silicon layer while forming the polysilicon channel region.
14. A The method of fabricating a LTPS-TFT, comprising:
forming a gate on substrate;
forming a gate dielectric layer on the substrate and the gate;
forming a first amorphous silicon layer, a patterned insulating layer and a second amorphous layer over the gate sequentially, wherein the patterned insulating layer is formed on a portion of the first amorphous silicon layer and over the gate, and the second amorphous silicon layer is formed on the first amorphous and the patterned insulating layer;
patterning the first amorphous silicon layer and the second amorphous silicon layer to form a first patterned amorphous layer and a second patterned amorphous layer to expose a portion of the gate dielectric layer, wherein the second patterned amorphous silicon layer exposes a portion of the patterned insulating layer;
forming a source/drain layer on the second patterned amorphous silicon layer; and
melting and then recrystalizing a portion of the first patterned amorphous silicon layer to form a polysilicon channel region over the gate, wherein the first patterned amorphous silicon layer under an overlap of the second patterned amorphous and the patterned insulating layer becomes an amorphous silicon hot carrier restrain region.
15. The method of fabricating a LTPS-TFT of claim 14, wherein the step of forming the polysilicon channel region further comprises performing a laser annealing process.
16. The method of fabricating a LTPS-TFT of claim 15, wherein the laser annealing process comprises an excimer laser annealing process.
17. The method of fabricating a LTPS-TFT of claim 14, wherein further comprising doping another portion of the first amorphous silicon layer after forming the patterned insulating layer and before forming the second amorphous silicon layer.
18. The method of fabricating a LTPS-TFT of claim 14, wherein further comprising doping another portion of the first amorphous silicon layer and the second amorphous silicon layer after forming the second amorphous silicon layer and before forming the source/drain layer.
19. The method of fabricating a LTPS-TFT of claim 18, further comprising performing an annealing activation process for the another portion of the first amorphous silicon layer and the second patterned amorphous silicon layer after doing the another portion of the first amorphous silicon layer and the second patterned amorphous silicon.
US10/710,844 2004-04-06 2004-08-06 [low-temperature polysilicon thin film transistor and fabrication method thereof] Abandoned US20050218403A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/306,811 US7338845B2 (en) 2004-04-06 2006-01-12 Fabrication method of a low-temperature polysilicon thin film transistor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW093109432A TWI256515B (en) 2004-04-06 2004-04-06 Structure of LTPS-TFT and fabricating method thereof
TW93109432 2004-04-06

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/306,811 Division US7338845B2 (en) 2004-04-06 2006-01-12 Fabrication method of a low-temperature polysilicon thin film transistor

Publications (1)

Publication Number Publication Date
US20050218403A1 true US20050218403A1 (en) 2005-10-06

Family

ID=35053319

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/710,844 Abandoned US20050218403A1 (en) 2004-04-06 2004-08-06 [low-temperature polysilicon thin film transistor and fabrication method thereof]
US11/306,811 Active 2024-10-11 US7338845B2 (en) 2004-04-06 2006-01-12 Fabrication method of a low-temperature polysilicon thin film transistor

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/306,811 Active 2024-10-11 US7338845B2 (en) 2004-04-06 2006-01-12 Fabrication method of a low-temperature polysilicon thin film transistor

Country Status (3)

Country Link
US (2) US20050218403A1 (en)
JP (1) JP4109266B2 (en)
TW (1) TWI256515B (en)

Cited By (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060175952A1 (en) * 2005-02-04 2006-08-10 Lee Jeong-Hee Field emission display device and method of manufacturing the same
US20060183645A1 (en) * 2005-02-16 2006-08-17 Hao-Chieh Lee Method of fabricating thin film transistor of thin film transistor liquid crystal display and method of fabricating liquid crystal display
US20070096100A1 (en) * 2005-10-28 2007-05-03 Samsung Electronics Co., Ltd. Thin film transistors
US20080006827A1 (en) * 2006-07-06 2008-01-10 Samsung Electronics Co., Ltd. Making thin film transistors on display panels
CN100459043C (en) * 2006-02-08 2009-02-04 财团法人工业技术研究院 Making method for the multi-crystal silicon film and thin film transistor
US20090152554A1 (en) * 2007-12-18 2009-06-18 Samsung Electronics Co., Ltd. Thin film transistor, display device including the same and manufacturing method thereof
US20100327285A1 (en) * 2009-06-26 2010-12-30 Casio Computer Co., Ltd. Semiconductor device and manufacturing method of semiconductor device and display device and manufacturing method of display device
WO2012002974A1 (en) * 2010-07-02 2012-01-05 Hewlett-Packard Development Company, L.P. Thin film transistors
US20120052638A1 (en) * 2010-08-25 2012-03-01 Samsung Electronics Co., Ltd. Method of fabricating thin-film transistor substrate
CN104347496A (en) * 2013-07-25 2015-02-11 业鑫科技顾问股份有限公司 Display panel manufacturing method
US20170154901A1 (en) * 2015-03-27 2017-06-01 Sakai Display Products Corporation Thin Film Transistor and Display Panel
US20170162709A1 (en) * 2014-11-07 2017-06-08 Sakai Display Products Corporation Method for Manufacturing Thin Film Transistor, Thin Film Transistor and Display Panel
US9773921B2 (en) 2015-10-30 2017-09-26 Applied Materials, Inc. Combo amorphous and LTPS transistors
US9929274B2 (en) 2011-07-05 2018-03-27 Joled Inc. Thin-film transistor, method for fabricating thin-film transistor, and display device
CN108198862A (en) * 2017-12-28 2018-06-22 友达光电(昆山)有限公司 A kind of low-temperature polycrystalline silicon transistor and its display device
CN108598172A (en) * 2018-04-28 2018-09-28 武汉华星光电技术有限公司 A kind of low-temperature polysilicon film transistor and preparation method thereof
CN108735819A (en) * 2017-04-13 2018-11-02 京东方科技集团股份有限公司 Low-temperature polysilicon film transistor and its manufacturing method, display base plate
CN109390412A (en) * 2018-10-24 2019-02-26 合肥鑫晟光电科技有限公司 Transistor and its manufacturing method, display base plate, display device
US20190214501A1 (en) * 2017-09-15 2019-07-11 Boe Technology Group Co., Ltd. Method for making thin film transistor, thin film transistor, back plate and display device
US20200006394A1 (en) * 2018-06-28 2020-01-02 Sakai Display Products Corporation Thin film transistor, display device and method for producing thin film transistor
CN110660866A (en) * 2018-06-28 2020-01-07 堺显示器制品株式会社 Thin film transistor, display device, and method for manufacturing thin film transistor
US11955559B2 (en) 2016-04-25 2024-04-09 Sakai Display Products Corporation Thin film transistor, display device, and thin film transistor manufacturing method

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2008085091A (en) * 2006-09-28 2008-04-10 Sony Corp Method for manufacturing thin film transistor, thin film transistor, and display unit
KR101334181B1 (en) 2007-04-20 2013-11-28 삼성전자주식회사 Thin Film Transistor having selectively crystallized channel layer and method of manufacturing the same
EP2153468B1 (en) * 2007-05-31 2010-12-01 Canon Kabushiki Kaisha Manufacturing method of thin film transistor using oxide semiconductor
KR100982311B1 (en) 2008-05-26 2010-09-15 삼성모바일디스플레이주식회사 Thin film transistor, fabricating method for the same, and organic light emitting diode display device comprising the same
CN101656233B (en) 2008-08-22 2012-10-24 群康科技(深圳)有限公司 Method for manufacturing thin film transistor substrate
JP4973698B2 (en) * 2009-06-30 2012-07-11 カシオ計算機株式会社 THIN FILM TRANSISTOR AND METHOD FOR PRODUCING THIN FILM TRANSISTOR
JP5629480B2 (en) * 2010-03-15 2014-11-19 株式会社ジャパンディスプレイ THIN FILM TRANSISTOR, ITS MANUFACTURING METHOD, ELECTRO-OPTICAL DEVICE, AND ELECTRONIC DEVICE
JP2013055080A (en) * 2011-08-31 2013-03-21 Japan Display East Co Ltd Display device and manufacturing method thereof
WO2013061383A1 (en) * 2011-10-28 2013-05-02 パナソニック株式会社 Thin film semiconductor device and method for producing same
KR101447998B1 (en) * 2013-11-22 2014-10-14 삼성디스플레이 주식회사 Method for manufacturing display device
KR20200121941A (en) * 2019-04-16 2020-10-27 삼성디스플레이 주식회사 Display panel and manufacturing method of the same

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5864150A (en) * 1997-06-27 1999-01-26 Industrial Technology Research Institute Hybrid polysilicon/amorphous silicon TFT and method of fabrication
US6391693B1 (en) * 1998-06-25 2002-05-21 Hyundai Display Technology Inc. Method for making polysilicon thin film transistor having multiple gate electrodes
US6482721B1 (en) * 1999-04-03 2002-11-19 Lg Philips Lcd Co., Ltd. Method of manufacturing a polysilicon active layer in a thin film transistor
US6855954B1 (en) * 1999-10-18 2005-02-15 Fujitsu Display Technologies Corporation Thin film transistor, fabrication method thereof and liquid crystal display having the thin film transistor

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2776378B2 (en) * 1996-06-27 1998-07-16 日本電気株式会社 Thin film transistor array substrate and method of manufacturing the same
JPH1050607A (en) * 1996-07-31 1998-02-20 Sony Corp Manufacture of semiconductor device
US5834071A (en) * 1997-02-11 1998-11-10 Industrial Technology Research Institute Method for forming a thin film transistor
US6197624B1 (en) * 1997-08-29 2001-03-06 Semiconductor Energy Laboratory Co., Ltd. Method of adjusting the threshold voltage in an SOI CMOS
JP4376979B2 (en) * 1998-01-12 2009-12-02 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
US6504175B1 (en) * 1998-04-28 2003-01-07 Xerox Corporation Hybrid polycrystalline and amorphous silicon structures on a shared substrate
GB9919913D0 (en) * 1999-08-24 1999-10-27 Koninkl Philips Electronics Nv Thin-film transistors and method for producing the same

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5864150A (en) * 1997-06-27 1999-01-26 Industrial Technology Research Institute Hybrid polysilicon/amorphous silicon TFT and method of fabrication
US6391693B1 (en) * 1998-06-25 2002-05-21 Hyundai Display Technology Inc. Method for making polysilicon thin film transistor having multiple gate electrodes
US6482721B1 (en) * 1999-04-03 2002-11-19 Lg Philips Lcd Co., Ltd. Method of manufacturing a polysilicon active layer in a thin film transistor
US6855954B1 (en) * 1999-10-18 2005-02-15 Fujitsu Display Technologies Corporation Thin film transistor, fabrication method thereof and liquid crystal display having the thin film transistor

Cited By (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060175952A1 (en) * 2005-02-04 2006-08-10 Lee Jeong-Hee Field emission display device and method of manufacturing the same
US20060183645A1 (en) * 2005-02-16 2006-08-17 Hao-Chieh Lee Method of fabricating thin film transistor of thin film transistor liquid crystal display and method of fabricating liquid crystal display
US7528019B2 (en) * 2005-02-16 2009-05-05 Au Optronics Corp. Method of fabricating thin film transistor of thin film transistor liquid crystal display and method of fabricating liquid crystal display
US20070096100A1 (en) * 2005-10-28 2007-05-03 Samsung Electronics Co., Ltd. Thin film transistors
CN100459043C (en) * 2006-02-08 2009-02-04 财团法人工业技术研究院 Making method for the multi-crystal silicon film and thin film transistor
US20080006827A1 (en) * 2006-07-06 2008-01-10 Samsung Electronics Co., Ltd. Making thin film transistors on display panels
US7915689B2 (en) * 2007-12-18 2011-03-29 Samsung Electronics Co., Ltd. Thin film transistor, display device including the same and manufacturing method thereof
US20090152554A1 (en) * 2007-12-18 2009-06-18 Samsung Electronics Co., Ltd. Thin film transistor, display device including the same and manufacturing method thereof
US20110133198A1 (en) * 2007-12-18 2011-06-09 Samsung Electronics Co., Ltd. Thin film transistor, display device including the same and manufacturing method thereof
US8450742B2 (en) 2007-12-18 2013-05-28 Samsung Display Co., Ltd. Thin film transistor having semiconductor with different crystallinities and manufacturing method thereof
US9070718B2 (en) 2007-12-18 2015-06-30 Samsung Display Co., Ltd. Thin film transistor having semiconductor with different crystallinities and manufacturing method thereof
US20100327285A1 (en) * 2009-06-26 2010-12-30 Casio Computer Co., Ltd. Semiconductor device and manufacturing method of semiconductor device and display device and manufacturing method of display device
WO2012002974A1 (en) * 2010-07-02 2012-01-05 Hewlett-Packard Development Company, L.P. Thin film transistors
US8669553B2 (en) 2010-07-02 2014-03-11 Hewlett-Packard Development Company, L.P. Thin film transistors
CN108538919A (en) * 2010-07-02 2018-09-14 惠普发展公司,有限责任合伙企业 Thin film transistor (TFT)
US20120052638A1 (en) * 2010-08-25 2012-03-01 Samsung Electronics Co., Ltd. Method of fabricating thin-film transistor substrate
US8524549B2 (en) * 2010-08-25 2013-09-03 Samsung Display Co., Ltd. Method of fabricating thin-film transistor substrate
US9929274B2 (en) 2011-07-05 2018-03-27 Joled Inc. Thin-film transistor, method for fabricating thin-film transistor, and display device
CN104347496A (en) * 2013-07-25 2015-02-11 业鑫科技顾问股份有限公司 Display panel manufacturing method
US20170162709A1 (en) * 2014-11-07 2017-06-08 Sakai Display Products Corporation Method for Manufacturing Thin Film Transistor, Thin Film Transistor and Display Panel
US10038098B2 (en) * 2014-11-07 2018-07-31 Sakai Display Products Corporation Method for manufacturing thin film transistor, thin film transistor and display panel
US20170154901A1 (en) * 2015-03-27 2017-06-01 Sakai Display Products Corporation Thin Film Transistor and Display Panel
US10243003B2 (en) * 2015-03-27 2019-03-26 Sakai Display Products Corporation Thin film transistor and display panel
US9773921B2 (en) 2015-10-30 2017-09-26 Applied Materials, Inc. Combo amorphous and LTPS transistors
US11955559B2 (en) 2016-04-25 2024-04-09 Sakai Display Products Corporation Thin film transistor, display device, and thin film transistor manufacturing method
US10700107B2 (en) 2017-04-13 2020-06-30 Boe Technology Group Co., Ltd. Low-temperature polysilicon thin film transistor, method of manufacturing the same, and display substrate
CN108735819A (en) * 2017-04-13 2018-11-02 京东方科技集团股份有限公司 Low-temperature polysilicon film transistor and its manufacturing method, display base plate
EP3518290A4 (en) * 2017-04-13 2019-11-06 Boe Technology Group Co. Ltd. Low-temperature poly-silicon thin film transistor and manufacture method therefor, and display substrate
US20190214501A1 (en) * 2017-09-15 2019-07-11 Boe Technology Group Co., Ltd. Method for making thin film transistor, thin film transistor, back plate and display device
US10804405B2 (en) * 2017-09-15 2020-10-13 Boe Technology Group Co., Ltd. Method for making thin film transistor, thin film transistor, back plate and display device
CN108198862A (en) * 2017-12-28 2018-06-22 友达光电(昆山)有限公司 A kind of low-temperature polycrystalline silicon transistor and its display device
WO2019205340A1 (en) * 2018-04-28 2019-10-31 武汉华星光电技术有限公司 Low-temperature polysilicon thin film transistor, and manufacturing method thereof
CN108598172A (en) * 2018-04-28 2018-09-28 武汉华星光电技术有限公司 A kind of low-temperature polysilicon film transistor and preparation method thereof
US20200006394A1 (en) * 2018-06-28 2020-01-02 Sakai Display Products Corporation Thin film transistor, display device and method for producing thin film transistor
CN110660866A (en) * 2018-06-28 2020-01-07 堺显示器制品株式会社 Thin film transistor, display device, and method for manufacturing thin film transistor
US10770483B2 (en) * 2018-06-28 2020-09-08 Sakai Display Products Corporation Thin film transistor, display device and method for manufacturing thin film transistor
US11133333B2 (en) * 2018-06-28 2021-09-28 Sakai Display Products Corporation Producing method for thin film transistor with different crystallinities
CN109390412A (en) * 2018-10-24 2019-02-26 合肥鑫晟光电科技有限公司 Transistor and its manufacturing method, display base plate, display device
US20200135931A1 (en) * 2018-10-24 2020-04-30 Hifei Xinsheng Optoelectronics Technology Co., Ltd. Transistor and method for manufacturing the same, display substrate, and display apparatus
US10923597B2 (en) * 2018-10-24 2021-02-16 Hefei Xinsheng Optoelectronics Technology Co., Ltd. Transistor and method for manufacturing the same, display substrate, and display apparatus

Also Published As

Publication number Publication date
TWI256515B (en) 2006-06-11
JP4109266B2 (en) 2008-07-02
TW200534017A (en) 2005-10-16
US7338845B2 (en) 2008-03-04
US20060199316A1 (en) 2006-09-07
JP2005322898A (en) 2005-11-17

Similar Documents

Publication Publication Date Title
US7338845B2 (en) Fabrication method of a low-temperature polysilicon thin film transistor
US7709840B2 (en) Bottom gate thin film transistor, flat panel display having the same and method of fabricating the same
US7118944B2 (en) Method for fabricating polycrystalline silicon thin film transistor
US6596573B2 (en) Thin film transistor including polycrystalline active layer and method for fabricating the same
US7390705B2 (en) Method for crystallizing amorphous semiconductor thin film by epitaxial growth using non-metal seed and method for fabricating poly-crystalline thin film transistor using the same
CN106847703B (en) Manufacturing method of low-temperature polycrystalline silicon thin film transistor and display device
US20060220020A1 (en) Thin film transistor, flat panel display device, and method of fabricating the same
KR20140148296A (en) Thin film transistor
US6586287B2 (en) Method for fabricating thin film transistor including crystalline silicon active layer
US6365444B2 (en) Process for forming polycrystalline thin film transistor liquid crystal display
KR20140148349A (en) Thin film transistor and active matrix organic light emitting diode assembly and method for manufacturing the same
US7842563B2 (en) Thin film transistor, method of fabricating the same, and flat panel display using thin film transistor
KR100686337B1 (en) Thin Film Transistor and method of fabricating the same and flat panel display using said Thin Film Transistor
KR20060062139A (en) The method of poly tft fabrication by the multiple heatreatment
JP2005229096A (en) Thin film transistor with ldd structure and its manufacturing method
US20050224876A1 (en) [structure of ltps-tft and method of fabricating channel layer thereof]
US20100207120A1 (en) Production method of semiconductor device and semiconductor device
US7026201B2 (en) Method for forming polycrystalline silicon thin film transistor
US20050110090A1 (en) Thin film transistor, method of fabricating the same, and flat panel display using the thin film transistor
US20200227538A1 (en) Thin film transistor, method of manufacturing thin film transistor, and manufacturing system
JP3942100B2 (en) Laser recrystallization method of low temperature polycrystalline silicon thin film transistor active layer
KR100600869B1 (en) thin film transistor having LDD region and GOLDD region
KR100955380B1 (en) Fabrication method of polycrystalline liquid crystal display device
KR100751315B1 (en) Thin film transistor, method of the TFT, and flat panel display device with the TFT
KR100683664B1 (en) Thin film transistor, method of the TFT, and flat panel display device with the TFT

Legal Events

Date Code Title Description
AS Assignment

Owner name: QUANTA DISPLAY INC., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KUO, CHENG CHANG;REEL/FRAME:014951/0041

Effective date: 20040531

AS Assignment

Owner name: AU OPTRONICS CROP.(AUO),TAIWAN

Free format text: MERGER;ASSIGNOR:QUANTA DISPLAY INC.;REEL/FRAME:018878/0710

Effective date: 20061129

Owner name: AU OPTRONICS CROP.(AUO), TAIWAN

Free format text: MERGER;ASSIGNOR:QUANTA DISPLAY INC.;REEL/FRAME:018878/0710

Effective date: 20061129

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION