US20060057775A1 - Method of forming a wafer backside interconnecting wire - Google Patents

Method of forming a wafer backside interconnecting wire Download PDF

Info

Publication number
US20060057775A1
US20060057775A1 US10/904,621 US90462104A US2006057775A1 US 20060057775 A1 US20060057775 A1 US 20060057775A1 US 90462104 A US90462104 A US 90462104A US 2006057775 A1 US2006057775 A1 US 2006057775A1
Authority
US
United States
Prior art keywords
wafer
back surface
forming
bonding pad
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/904,621
Other versions
US7008821B1 (en
Inventor
Shih-Feng Shao
Chen-Hsiung Yang
Hsin-Ya Peng
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GREDMAN TAIWAN Ltd
Adeia Semiconductor Advanced Technologies Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to TOUCH MICRO-SYSTEM TECHNOLOGY INC reassignment TOUCH MICRO-SYSTEM TECHNOLOGY INC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PENG, HSIN-YA, SHAO, SHIH-FENG, YANG, CHEN-HSIUNG
Application granted granted Critical
Publication of US7008821B1 publication Critical patent/US7008821B1/en
Publication of US20060057775A1 publication Critical patent/US20060057775A1/en
Assigned to GREDMAN TAIWAN LTD. reassignment GREDMAN TAIWAN LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: TOUCH MICRO-SYSTEM TECHNOLOGY CORP.
Assigned to GREDMANN TAIWAN LTD. reassignment GREDMANN TAIWAN LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: TOUCH MICRO-SYSTEM TECHNOLOGY CORP.
Assigned to TESSERA ADVANCED TECHNOLOGIES, INC. reassignment TESSERA ADVANCED TECHNOLOGIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GREDMANN TAIWAN LTD.
Assigned to BANK OF AMERICA, N.A. reassignment BANK OF AMERICA, N.A. SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DTS, INC., IBIQUITY DIGITAL CORPORATION, INVENSAS BONDING TECHNOLOGIES, INC., INVENSAS CORPORATION, PHORUS, INC., ROVI GUIDES, INC., ROVI SOLUTIONS CORPORATION, ROVI TECHNOLOGIES CORPORATION, TESSERA ADVANCED TECHNOLOGIES, INC., TESSERA, INC., TIVO SOLUTIONS INC., VEVEO, INC.
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/050414th Group
    • H01L2924/05042Si3N4
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • the present invention relates to a method of forming a wafer backside interconnecting wire, and more particularly, to a method of forming a wafer level chip scale package (WLCSP) using the wafer backside interconnecting wire.
  • WLCSP wafer level chip scale package
  • FIG. 1 is a schematic diagram of a BGA package 10 .
  • the BGA package 10 includes a substrate 12 , a die 14 bonded to the surface of the substrate 12 with silver glue 16 , and a cap layer 18 which covers the die 14 and the surface of the substrate 12 .
  • the die 14 includes a circuit layout (not shown) and a plurality of metal bonding pads 20 electrically connected to the circuit layout (not shown).
  • the BGA package 10 further includes a plurality of solder bumps 22 arranged in arrays on the bottom surface of the substrate 12 .
  • Each metal bonding pad 20 of the die 14 is electrically connected to a corresponding solder bump 22 using a conducting wire 24 , and therefore the die 14 is connected to a printed circuit board (PCB) via the solder balls 22 for combining with other electronic devices.
  • PCB printed circuit board
  • a CSP is a package having an area less than 1.5 times the area of a bare die, and the packages formed by various package technologies, e.g. by fine pinch ball grid array (FP BGA) technology or by flip chip (FC) technology, complying with this standard are included.
  • FP BGA fine pinch ball grid array
  • FC flip chip
  • the CSP formed by any of the aforementioned technologies still has some disadvantages or limitations.
  • the FP BGA technology although an FP BGA package is consistent with the CSP definition, the FP BGA package suffers from the stress problem between the die and the substrate. In addition, the gap of two adjacent solder balls is limited, and an excessively small gap causes problems while welding the substrate and the PCB. Furthermore, if the die and the substrate are packaged by wire bonding, the area of the package cannot be further reduced.
  • the FC technology although the area of an FC package is smaller, the FC technologies cannot be applied to forming some devices, such as optical sensor devices, and print head devices.
  • the applicant proposes a method of forming a wafer backside interconnecting wire, by which the area of the package is reduced to comply with the wafer level chip scale package (WLCSP) standard (the ratio of the area of package to bare chip is approximately equal to 1).
  • WLCSP wafer level chip scale package
  • this method is able to be applied for packaging the devices which require face-up packaging.
  • a method of forming a wafer backside interconnecting wire includes forming a mask layer on the back surface, the mask layer including at least an opening corresponding to the bonding pad, performing a first etching process from the back surface to remove the wafer unprotected by the mask layer to form a recess, removing the mask layer, and forming an interconnecting wire on the back surface.
  • the method according to the present invention is characterized by forming the interconnecting wires on the backside of the wafer, and thus the area of the package is effectively reduced.
  • the method benefits from mass production, low cost and consistency with standard semiconductor processes.
  • FIG. 1 is a schematic diagram of a BGA package.
  • FIG. 2 through FIG. 9 are schematic diagrams illustrating a method of forming a wafer backside interconnecting wire according to a preferred embodiment of the present invention.
  • FIG. 2 through FIG. 9 are schematic diagrams illustrating a method of forming a wafer backside interconnecting wire according to a preferred embodiment of the present invention.
  • a wafer 30 is provided.
  • the wafer 30 includes at least a circuit element 32 disposed on the front surface of the wafer 30 , and at least a metal bonding pad 34 electrically connected to the circuit element 32 positioned on the front surface of the wafer 30 .
  • the front surface of the wafer 30 is bonded to a cap wafer 36 with a bonding layer 38 .
  • the material of the bonding layer 38 is particularly selected from commonly used bonding materials, such as photoresist, epoxy, and UV tape, but is not limited to these materials.
  • the cap wafer 36 and the wafer 30 can also be bonded together in another manners, such as by an anode bonding technique or by a plasma enhanced bonding technique.
  • the circuit element 32 is an optical sensor element, such as a CMOS element or a CCD element, the cap wafer 36 has to be transparent.
  • a wafer thinning process is performed to reduce the thickness of the wafer 30 .
  • a two-step wafer thinning process including a first wafer thinning process and a second wafer thinning process is selected.
  • the first wafer thinning process is implemented by performing a grinding process and/or a polishing process to preliminarily thin the wafer 30 at a higher rate.
  • the second wafer thinning process is implemented by performing a CMP process, a plasma etching process, a wet etching process, or any combinations of the above processes.
  • the thickness of the wafer 30 is diminished to less than 100 micrometers. It is appreciated that other wafer thinning technologies used on a silicon-on-insulator (SOI) wafer, e.g. smart cut technique, nanocleave technique, or Eltran technique, can also be adopted.
  • SOI silicon-on-insulator
  • a mask layer 40 is then formed on the back surface of the wafer 30 , and an opening 42 is defined at a position corresponding to the metal bonding pad 34 .
  • the mask layer 40 is a photoresist layer, and the opening 42 is defined by performing an exposure-and-development process.
  • the mask layer 40 can also be a non-photoresist material, such as silicon oxide or silicon nitride, and the opening 42 is accordingly formed by etching.
  • an isotropic etching process e.g.
  • RIE reactive ion etching
  • wet etching process is performed to remove parts of the wafer 30 inside the opening 42 to form a recess 44 on the back surface of the wafer 30 . It is noted that the metal bonding pad 34 here is not exposed.
  • the mask layer 40 disposed on the back surface of the wafer 30 is removed, and an etching process is performed from the back surface of the wafer 30 to remove parts of the wafer 30 until exposing the metal bonding pad 34 .
  • the sidewall of the recess 44 is inclined outward as shown. It is appreciated that a two-step etching process is selected in this embodiment. First, an isotropic etching process is carried out to make the recess 44 have a round shape. Subsequently, another etching process is performed to remove the wafer 30 from the back surface so that the sidewall of the recess 44 is inclined outward.
  • the metal bonding pad 34 is exposed, and the outward shape of the recess 40 sidewall ensures the deposition effect of the interconnecting wire which will be formed later.
  • the mask layer 40 is a non-photoresist material, an in-situ etching process using different reactants and parameters can be performed to remove the mask layer 40 and a portion of the wafer 30 until exposing the metal bonding pad 34 .
  • etching processes can also be adopted to achieve the same goal.
  • an anisotropic etching process such as a plasma etching process, can be carried out to remove the wafer 30 inside the recess 44 so that the sidewall of the recess 44 and the normal line of the wafer 30 have an included angle A of between 0 and 90 degrees, preferably between 45 and 90 degrees.
  • a wet etching process using potassium hydroxide as an etching solution can be performed to etch the wafer 30 in the direction of the wafer 30 lattice. Accordingly, the sidewall of the recess 44 is approximately 54.7 degrees.
  • a deposition process e.g. a PECVD process
  • a photoresist layer 48 is coated on the insulating layer 46
  • an exposure-and-development process is performed to form an opening 50 in the photoresist layer 48 corresponding to the metal bonding pad 34 .
  • an etching process such as an RIE process, is then carried out to remove the insulating layer 46 inside the opening 50 to expose the metal bonding pad 34 .
  • the photoresist layer 48 is removed, and an interconnecting wire 52 is formed on the back surface of the wafer 30 .
  • a deposition process is performed to form a conducting layer, such as a metal layer.
  • a photoresist pattern (not shown) is utilized to perform an etching process to define the pattern of the interconnecting wire 52 .
  • the photoresist pattern (not shown) is removed.
  • the fabrication of the interconnecting wire 52 can also be implemented by other techniques, such as by performing a PVD process with a shadow mask to directly form the pattern of the interconnecting wire 52 on the back surface of the wafer 30 .
  • the method of the present invention at least an etching process is performed upon the back surface of the wafer 30 so as to form the recess 44 having a flatter and outward inclined sidewall. Consequently, the interconnecting wire 52 formed later can be well controlled.
  • the wafer 30 can be packaged on a package substrate with solder bumps or by other package techniques, such as an FC technique. Following that, the wafer 30 is diced. Therefore, the method benefits from mass production, low cost and consistency with standard semiconductor processes.
  • the method of the present invention directly forms the interconnecting wire on the back surface of the wafer, thereby effectively reducing the area of the package for complying with the CSP standard or even the WLCSP standard.
  • the present invention is beneficial in packaging the optical sensor device or the print head device which require face-up packaging.

Abstract

A method of forming a wafer backside interconnecting wire includes forming a mask layer on the back surface, the mask layer including at least an opening corresponding to the bonding pad, performing a first etching process from the back surface to remove the wafer unprotected by the mask layer to form a recess, removing the mask layer, and forming an interconnecting wire on the back surface.

Description

    BACKGROUND OF INVENTION
  • 1. Field of the Invention
  • The present invention relates to a method of forming a wafer backside interconnecting wire, and more particularly, to a method of forming a wafer level chip scale package (WLCSP) using the wafer backside interconnecting wire.
  • 2. Description of the Prior Art
  • The package technologies of integrated circuits are substantially classified into two types: pin through hole (PTH) and surface mounting technology (SMT). Currently, the ball grid array (BGA) package is the most popular SMT type package. Please refer to FIG. 1, which is a schematic diagram of a BGA package 10. As shown in FIG. 1, the BGA package 10 includes a substrate 12, a die 14 bonded to the surface of the substrate 12 with silver glue 16, and a cap layer 18 which covers the die 14 and the surface of the substrate 12. The die 14 includes a circuit layout (not shown) and a plurality of metal bonding pads 20 electrically connected to the circuit layout (not shown). The BGA package 10 further includes a plurality of solder bumps 22 arranged in arrays on the bottom surface of the substrate 12. Each metal bonding pad 20 of the die 14 is electrically connected to a corresponding solder bump 22 using a conducting wire 24, and therefore the die 14 is connected to a printed circuit board (PCB) via the solder balls 22 for combining with other electronic devices.
  • As the critical dimension of semiconductor processes diminishes, the integrity of circuit layout improves day by day. Accordingly, the amounts of circuit layout I/O terminals increase as well. Under such a condition, the size of the BGA package 10 inevitably increases for accommodating the numerous metal bonding pads 20. However, this leads to some problems such as the warpage of the substrate 12. Therefore, the concept of chip scale package (CSP) is derived.
  • A CSP is a package having an area less than 1.5 times the area of a bare die, and the packages formed by various package technologies, e.g. by fine pinch ball grid array (FP BGA) technology or by flip chip (FC) technology, complying with this standard are included.
  • However, the CSP formed by any of the aforementioned technologies still has some disadvantages or limitations. Regarding the FP BGA technology, although an FP BGA package is consistent with the CSP definition, the FP BGA package suffers from the stress problem between the die and the substrate. In addition, the gap of two adjacent solder balls is limited, and an excessively small gap causes problems while welding the substrate and the PCB. Furthermore, if the die and the substrate are packaged by wire bonding, the area of the package cannot be further reduced. Regarding the FC technology, although the area of an FC package is smaller, the FC technologies cannot be applied to forming some devices, such as optical sensor devices, and print head devices.
  • In view of the above limitations, the applicant proposes a method of forming a wafer backside interconnecting wire, by which the area of the package is reduced to comply with the wafer level chip scale package (WLCSP) standard (the ratio of the area of package to bare chip is approximately equal to 1). In addition, this method is able to be applied for packaging the devices which require face-up packaging.
  • SUMMARY OF INVENTION
  • It is therefore a primary object of the claimed invention to provide a method of forming a wafer backside interconnecting wire to overcome the aforementioned problems.
  • According to the claimed invention, a method of forming a wafer backside interconnecting wire is provided. The method includes forming a mask layer on the back surface, the mask layer including at least an opening corresponding to the bonding pad, performing a first etching process from the back surface to remove the wafer unprotected by the mask layer to form a recess, removing the mask layer, and forming an interconnecting wire on the back surface.
  • The method according to the present invention is characterized by forming the interconnecting wires on the backside of the wafer, and thus the area of the package is effectively reduced. In addition, since the wafer is diced subsequent to packaging, the method benefits from mass production, low cost and consistency with standard semiconductor processes.
  • These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
  • BRIEF DESCRIPTION OF DRAWINGS
  • FIG. 1 is a schematic diagram of a BGA package.
  • FIG. 2 through FIG. 9 are schematic diagrams illustrating a method of forming a wafer backside interconnecting wire according to a preferred embodiment of the present invention.
  • DETAILED DESCRIPTION
  • Please refer to FIG. 2 through FIG. 9. FIG. 2 through FIG. 9 are schematic diagrams illustrating a method of forming a wafer backside interconnecting wire according to a preferred embodiment of the present invention. As shown in FIG. 2, a wafer 30 is provided. The wafer 30 includes at least a circuit element 32 disposed on the front surface of the wafer 30, and at least a metal bonding pad 34 electrically connected to the circuit element 32 positioned on the front surface of the wafer 30. The front surface of the wafer 30 is bonded to a cap wafer 36 with a bonding layer 38. In this embodiment, the material of the bonding layer 38 is particularly selected from commonly used bonding materials, such as photoresist, epoxy, and UV tape, but is not limited to these materials. The cap wafer 36 and the wafer 30 can also be bonded together in another manners, such as by an anode bonding technique or by a plasma enhanced bonding technique. In addition, if the circuit element 32 is an optical sensor element, such as a CMOS element or a CCD element, the cap wafer 36 has to be transparent.
  • As shown in FIG. 3, a wafer thinning process is performed to reduce the thickness of the wafer 30. In this embodiment, a two-step wafer thinning process including a first wafer thinning process and a second wafer thinning process is selected. The first wafer thinning process is implemented by performing a grinding process and/or a polishing process to preliminarily thin the wafer 30 at a higher rate. The second wafer thinning process is implemented by performing a CMP process, a plasma etching process, a wet etching process, or any combinations of the above processes. The thickness of the wafer 30 is diminished to less than 100 micrometers. It is appreciated that other wafer thinning technologies used on a silicon-on-insulator (SOI) wafer, e.g. smart cut technique, nanocleave technique, or Eltran technique, can also be adopted.
  • As shown in FIG. 4, a mask layer 40 is then formed on the back surface of the wafer 30, and an opening 42 is defined at a position corresponding to the metal bonding pad 34. In this embodiment, the mask layer 40 is a photoresist layer, and the opening 42 is defined by performing an exposure-and-development process. However, the mask layer 40 can also be a non-photoresist material, such as silicon oxide or silicon nitride, and the opening 42 is accordingly formed by etching. As shown in FIG. 5, an isotropic etching process, e.g. a reactive ion etching (RIE) process or a wet etching process, is performed to remove parts of the wafer 30 inside the opening 42 to form a recess 44 on the back surface of the wafer 30. It is noted that the metal bonding pad 34 here is not exposed.
  • As shown in FIG. 6, the mask layer 40 disposed on the back surface of the wafer 30 is removed, and an etching process is performed from the back surface of the wafer 30 to remove parts of the wafer 30 until exposing the metal bonding pad 34. In addition, the sidewall of the recess 44 is inclined outward as shown. It is appreciated that a two-step etching process is selected in this embodiment. First, an isotropic etching process is carried out to make the recess 44 have a round shape. Subsequently, another etching process is performed to remove the wafer 30 from the back surface so that the sidewall of the recess 44 is inclined outward. After the two-step etching process, the metal bonding pad 34 is exposed, and the outward shape of the recess 40 sidewall ensures the deposition effect of the interconnecting wire which will be formed later. In addition, if the mask layer 40 is a non-photoresist material, an in-situ etching process using different reactants and parameters can be performed to remove the mask layer 40 and a portion of the wafer 30 until exposing the metal bonding pad 34.
  • It is also appreciated that except for the aforementioned two-step etching process, other etching processes can also be adopted to achieve the same goal. For example, an anisotropic etching process, such as a plasma etching process, can be carried out to remove the wafer 30 inside the recess 44 so that the sidewall of the recess 44 and the normal line of the wafer 30 have an included angle A of between 0 and 90 degrees, preferably between 45 and 90 degrees. In addition, a wet etching process using potassium hydroxide as an etching solution can be performed to etch the wafer 30 in the direction of the wafer 30 lattice. Accordingly, the sidewall of the recess 44 is approximately 54.7 degrees.
  • As shown in FIG. 7, a deposition process, e.g. a PECVD process, is performed to deposit an insulating layer 46 on the back surface of the wafer 30. Subsequently, a photoresist layer 48 is coated on the insulating layer 46, and an exposure-and-development process is performed to form an opening 50 in the photoresist layer 48 corresponding to the metal bonding pad 34. As shown in FIG. 8, an etching process, such as an RIE process, is then carried out to remove the insulating layer 46 inside the opening 50 to expose the metal bonding pad 34.
  • As shown in FIG. 9, the photoresist layer 48 is removed, and an interconnecting wire 52 is formed on the back surface of the wafer 30. In this embodiment, a deposition process is performed to form a conducting layer, such as a metal layer. Then, a photoresist pattern (not shown) is utilized to perform an etching process to define the pattern of the interconnecting wire 52. Finally, the photoresist pattern (not shown) is removed. The fabrication of the interconnecting wire 52 can also be implemented by other techniques, such as by performing a PVD process with a shadow mask to directly form the pattern of the interconnecting wire 52 on the back surface of the wafer 30.
  • According to the method of the present invention, at least an etching process is performed upon the back surface of the wafer 30 so as to form the recess 44 having a flatter and outward inclined sidewall. Consequently, the interconnecting wire 52 formed later can be well controlled. Once the interconnecting wire 52 is formed, the wafer 30 can be packaged on a package substrate with solder bumps or by other package techniques, such as an FC technique. Following that, the wafer 30 is diced. Therefore, the method benefits from mass production, low cost and consistency with standard semiconductor processes.
  • In comparison with the prior art, the method of the present invention directly forms the interconnecting wire on the back surface of the wafer, thereby effectively reducing the area of the package for complying with the CSP standard or even the WLCSP standard. In addition, the present invention is beneficial in packaging the optical sensor device or the print head device which require face-up packaging.
  • Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims (28)

1. A method of forming a wafer backside interconnecting wire, the wafer comprising a front surface, a back surface, at least a circuit element positioned on the front surface, and at least a bonding pad positioned on the front surface and electrically connected to the circuit element, the method comprising:
forming a mask layer on the back surface, the mask layer comprising at least an opening corresponding to the bonding pad;
performing a first etching process from the back surface to remove the wafer unprotected by the mask layer to form a recess, the first etching process being isotropic, wherein after the first etching process is performed, the recess has a round shape and the bonding pad is kept unexposed;
removing the mask layer;
performing a second etching process from the back surface to etch the wafer until exposing the bonding pad after removing the mask layer; and
forming an interconnecting wire on the back surface.
2. The method of claim 1, wherein the wafer further comprises a cap wafer bonded to the front surface of the wafer.
3. The method of claim 2, wherein the cap wafer is bonded to the front surface with a bonding layer.
4. The method of claim 2, wherein the cap wafer is bonded to the front surface by an anodic bonding technique.
5. The method of claim 2, wherein the cap wafer is bonded to the front surface by a plasma enhanced bonding technique.
6. The method of claim 1, further comprising performing a wafer thinning process from the back surface prior to forming the mask layer on the back surface.
7. The method of claim 6, wherein the wafer thinning process is implemented by selectively performing one or any combinations of the processes selected from the group consisting of a grinding process, a polishing process, a chemical mechanical polishing process, a wet etching process, and a plasma etching process.
8. The method of claim 6, wherein the wafer thinning process is a silicon-on-insulator (SOI) wafer thinning process.
9. The method of claim 6, wherein the thickness of the wafer is less than 100 micrometers subsequent to the wafer thinning process.
10-14. (canceled)
15. The method of claim 1, wherein forming the interconnecting wire comprises the steps of:
forming an insulating layer on the back surface, the insulating layer covering the back surface, the wafer inside the recess, and the bonding layer;
forming a photoresist layer, the photoresist layer having an opening corresponding to the bonding pad;
removing the insulating layer uncovered by the photoresist layer to expose the bonding pad;
removing the photoresist layer; and
forming the interconnecting wire on the back surface.
16. The method of claim 15, wherein the interconnecting wire is defined by depositing and etching technologies.
17. The method of claim 15, wherein the interconnecting wire is defined by thin film technologies in combination with a shadow mask.
18. The method of claim 1, wherein the bonding pad is a metal bonding pad.
19-31. (canceled)
32. A method of forming a wafer backside interconnecting wire, the wafer comprising a front surface, a back surface, at least a circuit element positioned on the front surface, and at least a bonding pad positioned on the front surface and electrically connected to the circuit element, the method comprising:
forming a mask layer on the back surface, the mask layer comprising at least an opening corresponding to the bonding pad;
performing a first etching process from the back surface to remove the wafer unprotected by the mask layer to form a recess, the first etching process being anisotropic, wherein subsequent to performing the first etching process, the sidewall of the recess is inclined outward, and the bonding pad is exposed;
removing the mask layer; and
forming an interconnecting wire on the back surface.
33. The method of claim 32, wherein the wafer further comprises a cap wafer bonded to the front surface of the wafer.
34. The method of claim 33, wherein the cap wafer is bonded to the front surface with a bonding layer.
35. The method of claim 33, wherein the cap wafer is bonded to the front surface by an anodic bonding technique.
36. The method of claim 33, wherein the cap wafer is bonded to the front surface by a plasma enhanced bonding technique.
37. The method of claim 32, further comprising performing a wafer thinning process from the back surface prior to forming the mask layer on the back surface.
38. The method of claim 37, wherein the wafer thinning process is implemented by selectively performing one or any combinations of the processes selected from the group consisting of a grinding process, a polishing process, a chemical mechanical polishing process, a wet etching process, and a plasma etching process.
39. The method of claim 37, wherein the wafer thinning process is a silicon-on-insulator (SOI) wafer thinning process.
40. The method of claim 37, wherein the thickness of the wafer is less than 100 micrometers subsequent to the wafer thinning process.
41. The method of claim 32, wherein forming the interconnecting wire comprises the steps of:
forming an insulating layer on the back surface, the insulating layer covering the back surface, the wafer inside the recess, and the bonding layer;
forming a photoresist layer, the photoresist layer having an opening corresponding to the bonding pad;
removing the insulating layer uncovered by the photoresist layer to expose the bonding pad;
removing the photoresist layer; and
forming the interconnecting wire on the back surface.
42. The method of claim 41, wherein the interconnecting wire is defined by depositing and etching technologies.
43. The method of claim 41, wherein the interconnecting wire is defined by thin film technologies in combination with a shadow mask.
44. The method of claim 32, wherein the bonding pad is a metal bonding pad.
US10/904,621 2004-09-10 2004-11-19 Method of forming a wafer backside interconnecting wire Active US7008821B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW093127599A TWI234261B (en) 2004-09-10 2004-09-10 Method of forming wafer backside interconnects
TW093127599 2004-09-10

Publications (2)

Publication Number Publication Date
US7008821B1 US7008821B1 (en) 2006-03-07
US20060057775A1 true US20060057775A1 (en) 2006-03-16

Family

ID=35966211

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/904,621 Active US7008821B1 (en) 2004-09-10 2004-11-19 Method of forming a wafer backside interconnecting wire

Country Status (2)

Country Link
US (1) US7008821B1 (en)
TW (1) TWI234261B (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060228826A1 (en) * 2005-04-06 2006-10-12 Magnachip Semiconductor, Ltd. Method for fabricating image sensor using wafer back grinding
US20080042247A1 (en) * 2005-12-07 2008-02-21 Wood Alan G Stacked Semiconductor Components With Through Wire Interconnects (TWI)
US20080206990A1 (en) * 2005-05-19 2008-08-28 Wood Alan G Methods For Fabricating Semiconductor Components With Conductive Interconnects
US20090108468A1 (en) * 2007-10-30 2009-04-30 Kwon Whan Han Stacked semiconductor package and method for manufacturing the same
US20100140753A1 (en) * 2005-04-08 2010-06-10 Hembree David R Stacked Semiconductor Component Having Through Wire Interconnect And Method Of Fabrication
US8120167B2 (en) 2006-04-24 2012-02-21 Micron Technology, Inc. System with semiconductor components having encapsulated through wire interconnects (TWI)
CN106185790A (en) * 2015-05-05 2016-12-07 中芯国际集成电路制造(上海)有限公司 Semiconductor structure and forming method thereof
US11121068B2 (en) 2019-02-27 2021-09-14 Boe Technology Group Co., Ltd. Array substrate, display device, method for manufacturing them, and spliced display device

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI272728B (en) * 2005-09-02 2007-02-01 Touch Micro System Tech Three-dimensional interconnect interposer adapted for use in system in package and method of making the same
CN100426478C (en) * 2005-09-08 2008-10-15 探微科技股份有限公司 Three-dimensional interconnection interpolator applied in system packaging and its producing method
KR100735496B1 (en) * 2006-05-10 2007-07-04 삼성전기주식회사 Method for forming the vertically structured gan type light emitting diode device
US20090243100A1 (en) * 2008-03-27 2009-10-01 Jotaro Akiyama Methods to Form a Three-Dimensionally Curved Pad in a Substrate and Integrated Circuits Incorporating such a Substrate
TWI394251B (en) * 2009-12-01 2013-04-21 Unimicron Technology Corp Stack package structure and package substrate thereof
US20110248405A1 (en) * 2010-04-09 2011-10-13 Qualcomm Incorporated Selective Patterning for Low Cost through Vias
US9659851B2 (en) * 2014-02-07 2017-05-23 Marvell World Trade Ltd. Method and apparatus for improving the reliability of a connection to a via in a substrate
TWI581389B (en) * 2014-05-22 2017-05-01 精材科技股份有限公司 Semiconductor structure and manufacturing method thereof
CN105984836B (en) * 2015-02-16 2021-02-26 中芯国际集成电路制造(上海)有限公司 MEMS device and manufacturing method thereof
US9923059B1 (en) 2017-02-20 2018-03-20 Silanna Asia Pte Ltd Connection arrangements for integrated lateral diffusion field effect transistors
US10083897B2 (en) 2017-02-20 2018-09-25 Silanna Asia Pte Ltd Connection arrangements for integrated lateral diffusion field effect transistors having a backside contact

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4381341A (en) * 1982-02-01 1983-04-26 Westinghouse Electric Corp. Two stage etching process for through the substrate contacts
US20030160293A1 (en) * 2002-02-26 2003-08-28 International Business Machines Corporation Method of connecting core I/O pins to backside chip I/O pads
US20040121563A1 (en) * 2002-03-06 2004-06-24 Farnworth Warren M. Method for fabricating encapsulated semiconductor components having conductive vias
US20050067680A1 (en) * 2003-09-30 2005-03-31 Boon Suan Jeung Castellated chip-scale packages and methods for fabricating the same

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4381341A (en) * 1982-02-01 1983-04-26 Westinghouse Electric Corp. Two stage etching process for through the substrate contacts
US20030160293A1 (en) * 2002-02-26 2003-08-28 International Business Machines Corporation Method of connecting core I/O pins to backside chip I/O pads
US20040121563A1 (en) * 2002-03-06 2004-06-24 Farnworth Warren M. Method for fabricating encapsulated semiconductor components having conductive vias
US20050067680A1 (en) * 2003-09-30 2005-03-31 Boon Suan Jeung Castellated chip-scale packages and methods for fabricating the same

Cited By (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060228826A1 (en) * 2005-04-06 2006-10-12 Magnachip Semiconductor, Ltd. Method for fabricating image sensor using wafer back grinding
US7449357B2 (en) * 2005-04-06 2008-11-11 Magnachip Semiconductor, Ltd. Method for fabricating image sensor using wafer back grinding
US20100140753A1 (en) * 2005-04-08 2010-06-10 Hembree David R Stacked Semiconductor Component Having Through Wire Interconnect And Method Of Fabrication
US8053909B2 (en) 2005-04-08 2011-11-08 Micron Technology, Inc. Semiconductor component having through wire interconnect with compressed bump
US20110108959A1 (en) * 2005-04-08 2011-05-12 Hembree David R Semiconductor Component Having Through Wire Interconnect With Compressed Bump
US7919846B2 (en) 2005-04-08 2011-04-05 Micron Technology, Inc. Stacked semiconductor component having through wire interconnect
US7951702B2 (en) 2005-05-19 2011-05-31 Micron Technology, Inc. Methods for fabricating semiconductor components with conductive interconnects having planar surfaces
US7727872B2 (en) * 2005-05-19 2010-06-01 Micron Technology, Inc. Methods for fabricating semiconductor components with conductive interconnects
US8546931B2 (en) 2005-05-19 2013-10-01 Micron Technology, Inc. Stacked semiconductor components having conductive interconnects
US20080206990A1 (en) * 2005-05-19 2008-08-28 Wood Alan G Methods For Fabricating Semiconductor Components With Conductive Interconnects
US20110175223A1 (en) * 2005-05-19 2011-07-21 Wood Alan G Stacked Semiconductor Components Having Conductive Interconnects
US20100144139A1 (en) * 2005-05-19 2010-06-10 Wood Alan G Methods For Fabricating Semiconductor Components With Conductive Interconnects Having Planar Surfaces
US8193646B2 (en) 2005-12-07 2012-06-05 Micron Technology, Inc. Semiconductor component having through wire interconnect (TWI) with compressed wire
US7786605B2 (en) 2005-12-07 2010-08-31 Micron Technology, Inc. Stacked semiconductor components with through wire interconnects (TWI)
US20100264521A1 (en) * 2005-12-07 2010-10-21 Wood Alan G Semiconductor Component Having Through Wire Interconnect (TWI) With Compressed Wire
US9013044B2 (en) 2005-12-07 2015-04-21 Micron Technology, Inc. Through wire interconnect (TWI) for semiconductor components having wire in via and bonded connection with substrate contact
US8513797B2 (en) 2005-12-07 2013-08-20 Micron Technology, Inc. Stacked semiconductor component having through wire interconnect (TWI) with compressed wire
US20080042247A1 (en) * 2005-12-07 2008-02-21 Wood Alan G Stacked Semiconductor Components With Through Wire Interconnects (TWI)
US8120167B2 (en) 2006-04-24 2012-02-21 Micron Technology, Inc. System with semiconductor components having encapsulated through wire interconnects (TWI)
US8217510B2 (en) 2006-04-24 2012-07-10 Micron Technology, Inc. Semiconductor module system having stacked components with encapsulated through wire interconnects (TWI)
US8404523B2 (en) 2006-04-24 2013-03-26 Micron Technoloy, Inc. Method for fabricating stacked semiconductor system with encapsulated through wire interconnects (TWI)
US8581387B1 (en) 2006-04-24 2013-11-12 Micron Technology, Inc. Through wire interconnect (TWI) having bonded connection and encapsulating polymer layer
US8741667B2 (en) 2006-04-24 2014-06-03 Micron Technology, Inc. Method for fabricating a through wire interconnect (TWI) on a semiconductor substrate having a bonded connection and an encapsulating polymer layer
US9018751B2 (en) 2006-04-24 2015-04-28 Micron Technology, Inc. Semiconductor module system having encapsulated through wire interconnect (TWI)
US8399355B2 (en) 2007-10-30 2013-03-19 Hynix Semiconductor Inc. Stacked semiconductor package and method for manufacturing the same
US20090108468A1 (en) * 2007-10-30 2009-04-30 Kwon Whan Han Stacked semiconductor package and method for manufacturing the same
US20110092024A1 (en) * 2007-10-30 2011-04-21 Hynix Semiconductor Inc. Stacked semiconductor package and method for manufacturing the same
US7880311B2 (en) 2007-10-30 2011-02-01 Hynix Semiconductor Inc. Stacked semiconductor package and method for manufacturing the same
CN106185790A (en) * 2015-05-05 2016-12-07 中芯国际集成电路制造(上海)有限公司 Semiconductor structure and forming method thereof
US11121068B2 (en) 2019-02-27 2021-09-14 Boe Technology Group Co., Ltd. Array substrate, display device, method for manufacturing them, and spliced display device

Also Published As

Publication number Publication date
TWI234261B (en) 2005-06-11
TW200610119A (en) 2006-03-16
US7008821B1 (en) 2006-03-07

Similar Documents

Publication Publication Date Title
US7008821B1 (en) Method of forming a wafer backside interconnecting wire
US7394152B2 (en) Wafer level chip size packaged chip device with an N-shape junction inside and method of fabricating the same
US7981807B2 (en) Manufacturing method of semiconductor device with smoothing
US7271466B2 (en) Semiconductor device with sidewall wiring
US7238590B2 (en) Package structure of semiconductor and wafer-level formation thereof
US7663222B2 (en) Semiconductor device and method for producing same
US7663213B2 (en) Wafer level chip size packaged chip device with a double-layer lead structure and method of fabricating the same
US7446307B2 (en) Sensor semiconductor device and fabrication method of the sensor semiconductor device
US7291908B2 (en) Quad flat no-lead package structure and manufacturing method thereof
US8053868B2 (en) Wafer level chip scale package of image sensor and manufacturing method thereof
US7511320B2 (en) Semiconductor device and manufacturing method of the same
KR101041228B1 (en) Test pads on flash memory cards
JP2008211125A (en) Semiconductor device and its manufacturing method
US20090102056A1 (en) Patterned Leads For WLCSP And Method For Fabricating The Same
US7317235B2 (en) Wafer level package structure of optical-electronic device and method for making the same
US9437457B2 (en) Chip package having a patterned conducting plate and method for forming the same
KR101131446B1 (en) Bump for semiconductor chip and method for manufacturing the same
US10074581B2 (en) Chip package having a patterned conducting plate and a conducting pad with a recess
US20060284288A1 (en) Wafer and single chip having circuit rearranged structure and method for fabricating the same
CN100334699C (en) Method of making connecting lead wire of chip back surface
JP2006179709A (en) Manufacturing method for semiconductor device
JP2006173198A (en) Semiconductor device and its manufacturing method
JP2005101411A (en) Semiconductor device and method for manufacturing the same
KR20090074500A (en) Method of fabricating wafer level package
KR19990006190A (en) Chip size package and its manufacturing method

Legal Events

Date Code Title Description
AS Assignment

Owner name: TOUCH MICRO-SYSTEM TECHNOLOGY INC, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHAO, SHIH-FENG;YANG, CHEN-HSIUNG;PENG, HSIN-YA;REEL/FRAME:015375/0168

Effective date: 20041115

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: GREDMAN TAIWAN LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TOUCH MICRO-SYSTEM TECHNOLOGY CORP.;REEL/FRAME:032978/0275

Effective date: 20140414

AS Assignment

Owner name: GREDMANN TAIWAN LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TOUCH MICRO-SYSTEM TECHNOLOGY CORP.;REEL/FRAME:033009/0642

Effective date: 20140414

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.)

FEPP Fee payment procedure

Free format text: 11.5 YR SURCHARGE- LATE PMT W/IN 6 MO, LARGE ENTITY (ORIGINAL EVENT CODE: M1556)

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553)

Year of fee payment: 12

AS Assignment

Owner name: TESSERA ADVANCED TECHNOLOGIES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GREDMANN TAIWAN LTD.;REEL/FRAME:044442/0960

Effective date: 20171006

AS Assignment

Owner name: BANK OF AMERICA, N.A., NORTH CAROLINA

Free format text: SECURITY INTEREST;ASSIGNORS:ROVI SOLUTIONS CORPORATION;ROVI TECHNOLOGIES CORPORATION;ROVI GUIDES, INC.;AND OTHERS;REEL/FRAME:053468/0001

Effective date: 20200601