US20060091563A1 - Semiconductor device and method for fabricating the same - Google Patents

Semiconductor device and method for fabricating the same Download PDF

Info

Publication number
US20060091563A1
US20060091563A1 US11/282,726 US28272605A US2006091563A1 US 20060091563 A1 US20060091563 A1 US 20060091563A1 US 28272605 A US28272605 A US 28272605A US 2006091563 A1 US2006091563 A1 US 2006091563A1
Authority
US
United States
Prior art keywords
semiconductor chip
peripheral edge
substrate
adhesion layer
edge portion
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/282,726
Inventor
Yoshiyuki Arai
Takashi Yui
Yoshiaki Takeoka
Fumito Itou
Yasutake Yaguchi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Priority to US11/282,726 priority Critical patent/US20060091563A1/en
Publication of US20060091563A1 publication Critical patent/US20060091563A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49175Parallel arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/831Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus
    • H01L2224/83102Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus using surface energy, e.g. capillary forces
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • H01L2224/85207Thermosonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9212Sequential connecting processes
    • H01L2224/92122Sequential connecting processes the first connecting process involving a bump connector
    • H01L2224/92125Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92242Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92247Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06517Bump or bump-like direct electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06582Housing for the assembly, e.g. chip scale package [CSP]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • the present invention relates to a semiconductor device composed of a plurality of stacked semiconductor chips and to a method for fabricating the same.
  • the semiconductor device composed of a plurality of stacked semiconductor chips a structure has been known in which a plurality of semiconductor chips are mounted in stacked relation on a board termed an interposer or a substrate, which are sealed with a mold resin (see, e.g., page 7 and FIG. 3 of Japanese Laid-Open Patent Publication No. HEI 11-204720).
  • This type of semiconductor device is also referred to as a stacked package.
  • An object of forming the semiconductor device in such a multilayer-chip-type structure is to increase the mounting density of the semiconductor chips.
  • FIGS. 5A and 5B show a conventional multilayer-chip-type semiconductor device, of which FIG. 5A is a cross-sectional view and FIG. 5B is a plan view.
  • a first semiconductor chip 103 having bumps 103 a are mounted with the bumps 103 a facing downward on a substrate 101 having electrode pads 101 a on the upper surface thereof and lands 101 b on the lower surface thereof with a first adhesion layer 102 interposed therebetween.
  • a second semiconductor chip 105 having electrodes pads 105 a on the upper surface thereof is mounted on the first semiconductor chip 103 with a second adhesion layer 104 interposed therebetween.
  • the electrodes pads 105 a of the second semiconductor chip and the electrode pads 101 a of the substrate 101 are electrically bonded to each other with wires 107 .
  • the first semiconductor chip 103 , the second semiconductor chip 105 , and the wires 107 are sealed with a mold resin 108 , whereby the semiconductor device is formed.
  • the first adhesion layer 102 is composed of a film-like adhesive or a liquid adhesive which is filled in the entire region other than the bumps 103 a between the substrate 101 and the first semiconductor chip 103 to firmly fix the first semiconductor chip 103 to the chip mounting region of the substrate 101 .
  • the arrangement disperses a stress over the entire chip mounting region of the substrate 101 and thereby increases the reliability of the semiconductor device.
  • the peripheral edge portion of the first adhesion layer 102 is protruding outwardly from the peripheral edge portion of the first semiconductor chip 103 , as shown in FIGS. 5A and 5B .
  • the wires 107 providing bonding between the electrode pads 105 a of the second semiconductor chip 105 and the first electrode pads 101 a of the substrate 101 should be disposed externally of the protrusion 102 a of the first adhesion layer 102 , i.e., since the electrode pads 101 a of the substrate 101 should be disposed externally of the protrusion 102 a of the first adhesion layer 102 , the area of the substrate 101 is inevitably increased so that the size reduction of the semiconductor device is difficult.
  • the conventional multilayer-chip-type semiconductor device also has a second problem that the reliability thereof lowers due to the protrusion 102 a of the first adhesion layer 102 .
  • the wires 107 should be disposed externally of the protrusion 102 a of the first adhesion layer 102 , as described above, the lengths of the wires 107 are increased disadvantageously. This causes a phenomenon in which the wires 107 are deformed by the mold resin 108 in sweeping motion in the step of injecting the mold resin 108 in a mold (the phenomenon is termed wire sweep or wire flow) so that such a defect as the breakage of the wire 107 or a short circuit between the adjacent wires 107 is more likely to occur.
  • the fluidity of the mold resin 108 is reduced so that, in some cases, an unfilled portion or a void occurs in the mold resin 108 to reduce the reliability of the semiconductor device 108 .
  • the second problem is conspicuously observed in a semiconductor device having the wires 107 at a high density.
  • a semiconductor device comprises: a substrate having an electrode pad; a first semiconductor chip mounted on the substrate with a first adhesion layer interposed therebetween; a second semiconductor chip mounted on the first semiconductor chip with a second adhesion layer interposed therebetween and having an electrode pad on an upper surface thereof; a wire for bonding the electrode pad of the substrate and the electrode pad of the second semiconductor chip to each other; and a mold resin sealing therein the first and second semiconductor chips and the wire, the first adhesion layer having a peripheral edge portion protruding outwardly from the first semiconductor chip, the second semiconductor chip having a peripheral edge portion protruding outwardly beyond a peripheral edge portion of the first semiconductor chip.
  • the peripheral edge portion of the second semiconductor chip is protruding outwardly beyond the peripheral edge portion of the first semiconductor chip.
  • the arrangement prevents the situation in which the area of the substrate should be increased by the magnitude of the area occupied by the portion of the first adhesion layer protruding outwardly from the first semiconductor chip, which is observed in the conventional embodiments, so that a smaller-size multilayer-chip-type semiconductor device is implemented.
  • the arrangement also prevents the situation in which the length of the wire should be increased by the length of the portion thereof located outside the protrusion of the first adhesion layer, which is also observed in the conventional embodiment. As a result, the influence of wire sweep occurring in the step of injecting a mold resin in a mold can be suppressed and a short circuit between wires can be prevented so that a semiconductor device with higher reliability is implemented.
  • the peripheral edge portion of the second semiconductor chip is preferably protruding outwardly beyond the peripheral edge portion of the first adhesion layer.
  • the peripheral edge portion of the first adhesion layer does not protrude outwardly beyond the peripheral edge portion of the second semiconductor chip so that a further-smaller-size semiconductor device with further higher reliability is implemented.
  • a center of the second semiconductor chip is preferably offset from a center of the first semiconductor chip.
  • the arrangement allows proper adjustment the amount of outward protrusion of the peripheral edge portion of the second semiconductor chip from the peripheral edge portion of the first semiconductor chip in accordance with the amount of outward protrusion of the peripheral edge portion of the first adhesion layer from the first semiconductor chip.
  • the center of the second semiconductor chip is preferably offset from the center of the first semiconductor chip in a direction of an edge of the peripheral edge portion of the first adhesion layer which is protruding most outwardly from the first semiconductor chip.
  • the center of the second semiconductor chip is offset from the center of the first semiconductor chip in a direction of the edge of the peripheral edge portion of the first adhesion layer which is protruding most outwardly from the first semiconductor chip so that the portion of the first adhesion layer which is protruding most outwardly is located under the second semiconductor chip.
  • the center of the second semiconductor chip is preferably offset from the center of the first semiconductor chip in a direction of an edge of the peripheral edge portion of the first adhesion layer which has a largest surface height from the substrate.
  • the portion of the first adhesion layer which is protruding most outwardly is located under the second semiconductor chip so that a smaller-size semiconductor device with higher reliability is implemented.
  • the center of the second semiconductor chip substantially preferably coincides with a center of the substrate.
  • the arrangement allows a stress balance in the semiconductor device to be closer to symmetry relative to the center of the substrate and also allows the lengths of the wires and the loop configurations thereof to be closer to uniformity at the four edge sides of the second semiconductor chip. As a result, operation stability in wire bonding is increased and a production yield is increased, while the time required for the operation is reduced.
  • a method for fabricating a semiconductor device comprises: a first step of disposing a first semiconductor chip on a substrate having an electrode pad; a second step of injecting an adhesive in a space between the substrate and the first semiconductor chip to form a first adhesion layer composed of the adhesive and having a peripheral edge portion protruding outwardly from the first semiconductor chip; a third step of mounting, on the first semiconductor chip, a second semiconductor chip having an electrode pad on a peripheral edge portion of an upper surface thereof with a second adhesion layer interposed therebetween; a fourth step of bonding the electrode pad of the substrate and the electrode pad of the second semiconductor chip to each other with a wire; and a fifth step of sealing the first and second semiconductor chips and the wire with a mold resin, the third step including the step of protruding a peripheral edge portion of the second semiconductor chip outwardly beyond a peripheral edge portion of the first semiconductor chip.
  • the peripheral edge portion of the second semiconductor chip is protruded outwardly beyond the peripheral edge portion of the first semiconductor chip.
  • the arrangement prevents the situation in which the area of the substrate should be increased by the area occupied by the portion of the first adhesion layer which is protruding outwardly from the first semiconductor chip, which is observed in the conventional embodiments, so that a smaller-size multilayer-chip-type semiconductor device is implemented.
  • the arrangement also prevents the situation in which the length of the wire should be increased by the length of the portion thereof located outside the protrusion of the first adhesion layer, which is also observed in the conventional embodiment. As a result, the influence of wire sweep occurring in the step of injecting a mold resin in a mold can be suppressed and a short circuit between wires can be prevented so that a semiconductor device with higher reliability is implemented.
  • the third step preferably includes the step of protruding the peripheral edge portion of the second semiconductor chip outwardly beyond the peripheral edge portion of the first adhesion layer.
  • the peripheral edge portion of the first adhesion layer does not protrude outwardly beyond the peripheral edge portion of the second semiconductor chip so that a further-smaller-size semiconductor device with further higher reliability is implemented.
  • the first step preferably includes the step of disposing the first semiconductor chip such that a center of the first semiconductor chip is offset from a center of the substrate in a direction of an edge of the first semiconductor chip opposite to a direction of an edge thereof from which the adhesive is injected in the second step.
  • the adhesive protrudes most outwardly from the first semiconductor chip along the edge from which the adhesive is injected so that the portion of the adhesive which is protruding most outwardly from the first semiconductor chip is located under the second semiconductor chip.
  • the third step preferably includes the step of mounting the second semiconductor chip such that a center of the second semiconductor chip is offset from a center of the first semiconductor chip.
  • the arrangement allows proper adjustment the amount of outward protrusion of the peripheral edge portion of the second semiconductor chip from the peripheral edge portion of the first semiconductor chip in accordance with the amount of outward protrusion of the peripheral edge portion of the first adhesion layer from the first semiconductor chip.
  • the third step preferably includes the step of mounting the second semiconductor chip such that the center of the second semiconductor chip is offset from the center of the first semiconductor chip in a direction of an edge of the first semiconductor chip from which the adhesive is injected in the second step.
  • the adhesive protrudes most outwardly from the first semiconductor chip along the edge from which the adhesive is injected so that the portion of the adhesive which is protruding most outwardly from the first semiconductor chip is located under the second semiconductor chip.
  • the third step preferably includes the step of mounting the second semiconductor chip such that a center of the second semiconductor chip substantially coincides with a center of the substrate.
  • the arrangement allows a stress balance in the semiconductor device to be closer to symmetry relative to the center of the substrate and also allows the lengths of the wires and the loop configurations thereof to be closer to uniformity at the four edge sides of the second semiconductor chip. As a result, the stability of a wire bonding operation is increased and a production yield is increased, while the time required for the operation is reduced.
  • FIG. 1A is a cross-sectional view of a multilayer-chip-type semiconductor device according to a first embodiment of the present invention and FIG. 1B is a plan view of the multilayer-chip-type semiconductor device according to the first embodiment;
  • FIG. 2A is a cross-sectional view of a multilayer-chip-type semiconductor device according to a second embodiment of the present invention and FIG. 2B is a plan view of the multilayer-chip-type semiconductor device according to the second embodiment;
  • FIGS. 3A to 3 E are cross-sectional views illustrating, in the order of progression, the individual process steps of a method for fabricating a multilayer-chip-type semiconductor device according to a third embodiment of the present invention
  • FIG. 4 is a cross-sectional view of the multilayer-chip-type semiconductor device according to the fourth embodiment.
  • FIG. 5A is a cross-sectional view of a conventional multilayer-chip-type semiconductor device and FIG. 5B is a plan view of the conventional multilayer-chip-type semiconductor device.
  • FIGS. 1A and 1B A semiconductor device according to first embodiment of the present invention will be described herein below with reference to FIGS. 1A and 1B .
  • FIGS. 1A and 1B show a multilayer-chip-type semiconductor device according to the first embodiment, of which FIG. 1A is a cross-sectional view and FIG. 1B is a plan view.
  • a square first semiconductor chip 12 having bumps 12 a is mounted with the bumps 12 a facing downward on a square substrate 10 having electrode pads 1 a on the region of the upper surface thereof located outside a chip mounting region and lands 10 b on the lower surface thereof with a first adhesion layer 11 interposed therebetween.
  • a square second semiconductor chip 14 having electrode pads 14 a along the peripheral edge portion of the upper surface thereof is mounted on the first semiconductor chip 12 with a second adhesion layer 13 interposed therebetween.
  • the electrode pads 14 a of the second semiconductor chip 14 and the electrode pads 10 a of the substrate 10 are electrically bonded to each other with wires 15 .
  • the first semiconductor chip 12 , the second semiconductor chip 14 , and the wires 15 are sealed with a mold resin 16 , whereby the semiconductor device is formed.
  • the substrate 10 is a sheet-like insulator internally provided with a conductor for providing electrical bonding between the electrode pads 10 a and the lands 10 b .
  • the substrate 10 has the function of electrically interconnecting a mother board (not shown), on which the semiconductor device according to the first embodiment is mounted, with the first semiconductor chip 12 and the second semiconductor chip 14 .
  • a mother board not shown
  • ceramic such as alumina, epoxy, BT resin, polyimide, or the like is used.
  • As the internal conductor copper, tungsten, or the like is used.
  • the lands 10 b are typically arranged in a grid-like configuration and used for the mounting of the semiconductor device to the mother board.
  • FIG. 1A shows the semiconductor device of LGA (Land Grid Array) type using the lands 10 b
  • a semiconductor device of BGA (Ball Grid Array) type using metal balls instead of the lands 10 b may also be used instead.
  • the first adhesion layer 11 has the functions of firmly fixing the substrate 10 and the first semiconductor chip 12 to each other and maintaining the reliability of flip-chip bonding between the substrate 10 and the bumps 12 a .
  • a thermosetting resin containing an epoxy resin or the like as a main component can be used primarily. It is possible to use an adhesive which is in a liquid state or in a film-like configuration before it is thermoset. Selection can be made depending on required characteristics or a formation method. As an example of the formation method using a liquid adhesive, there can be listed a method in which a liquid adhesive is supplied dropwise to the outside of the first semiconductor chip 12 mounted on the substrate 10 .
  • the liquid adhesive is filled by capillarity into the space between the substrate 10 and the first semiconductor chip 12 so that, if it is set in a setting furnace thereafter, the first adhesion layer 11 is formed.
  • a film-like adhesive is applied temporarily to the substrate 10 and then the first semiconductor chip 12 is thermally compression bonded onto the adhesive.
  • Electrical bonding may also be provided between the substrate 10 and the bumps 12 a by using an anisotropic conductive film, as the first adhesion layer 11 , in which a conductive filler is dispersed and a plated bump as the bump 12 a .
  • the first adhesive layer 11 is made of an insulating film
  • electrical bonding may be provided between the substrate 10 and the bumps 12 a by piercing the film layer with the use of a stud bump or a printed bump as the bump 12 a .
  • the same formation method as described above is used in the case of using a film-like adhesive.
  • a formation method different from the one described above is used, which coats a liquid adhesive onto the substrate 10 , mounts the first semiconductor chip 12 on the adhesive, and then thermosetting the liquid adhesive.
  • a liquid adhesion may also be termed an underfill irrespective of the presence or absence of a conductive filler.
  • the second adhesion layer 13 has the function of fixing the first and second semiconductor chips 12 and 14 to each other.
  • an adhesive composing the second adhesion layer 13 a thermosetting resin containing an epoxy resin or the like as a main component may be used primarily in the same manner as in the first adhesion layer 11 . It is also possible to use an adhesive which is in a liquid state or in a film-like configuration before it is thermoset. Selection can be made depending on required characteristics or a formation method.
  • the second adhesion layer 13 shown in FIG. 1A shows the case where a filter-like adhesive is used. In a typical formation method using a film-like adhesive, the adhesive is applied to the back surfaces of the second semiconductor chips 14 in the form of a wafer.
  • the film-like adhesive is cut into pieces of the same size as the individual second semiconductor chips 14 when they are separated from each other and each of the adhesive pieces is thermally compression bonded to the first semiconductor chip 12 .
  • the film-like adhesive is wound into a roll and a portion thereof having a proper area is cut out of the roll by using a cutter, which is thermally compression bonded to the first semiconductor chip 12 . Thereafter, the second semiconductor chip 14 is thermally compression bonded onto the adhesive.
  • the formation method using a liquid adhesive there can be listed a method in which the adhesive 5 is supplied dropwise onto the first semiconductor chip 12 at a room temperature. After the second semiconductor chip 14 is mounted on the adhesive, the resulting structure is placed in a setting furnace such that the liquid adhesive is thermoset.
  • first and second semiconductor chips 12 and 14 Although a wafer made of Si is used normally for the first and second semiconductor chips 12 and 14 , it is also possible to use a wafer made of a compound semiconductor such as SiGe, GaAs, or GaP instead.
  • the first and second semiconductor chips 12 and 14 may be made of the same material or different materials.
  • the bumps 12 a are made of Ag, Au, Cu, a solder, or the like.
  • a method for forming the bumps 12 a there can be listed printing, mask vapor deposition, stud bump formation, plating, bump transfer, or the like.
  • the method for bonding the bumps 12 a to the substrate 10 there can be listed a method which melts solder bumps for bonding, a method which adds a conductive paste to the bumps 12 a for bonding, a method which compression bonds the bumps 12 a through the set shrinkage of the first adhesion layer 11 , a method which bonds the bumps 12 a by using an ultrasonic wave. Selection can be made appropriately depending on the material of the bumps 12 a.
  • the wires 15 are typically made of Au, Al, or the like and has the function of providing electrical bonding between the electrode pads 14 a of the second semiconductor chip 14 and the electrode pads 10 a of the substrate 10 .
  • thermosonic bonding is used primarily.
  • the mold resin 16 is typically composed of an epoxy resin. Depending on a molding method, an epoxy resin which is in a solid or liquid state before setting can be used selectively.
  • a formation method for the mold resin 16 a transfer method can be listed in the case of using a solid resin and a potting or printing method can be listed in the case of using a liquid resin.
  • a resin formed as a tablet is melt in a mold, injected under pressure into an inner space of the mold in which objects to be sealed are held, and then set in a setting furnace, so that the mold resin 16 is formed.
  • potting method a resin is coated on objects to be sealed and then set in a set furnace, so that the mold resin 16 is formed.
  • a screen mask is brought into close contact with objects to be sealed and a mold resin is transferred into an opening in the screen mask by using a printing squeezer.
  • the mold resin is set in a setting furnace, so that the mold resin 16 is formed. It is effective in preventing voids to perform the process according to the printing method partly in a vacuum chamber.
  • a silica filler is normally mixed in a proportion of 60 wt % to 80 wt %.
  • the peripheral edge portion of the first adhesion layer 11 is protruding outwardly beyond the peripheral edge portion of the first semiconductor chip 12 , while the peripheral edge portion of the second semiconductor chip 14 is protruding more outwardly than the protrusion 11 a , as shown in FIG. 1A .
  • the peripheral edge portion of the first adhesion layer 11 is not protruding outwardly beyond the peripheral edge portion of the second semiconductor chip 14 .
  • the peripheral edge portion of the first adhesion layer 11 is not protruding outwardly beyond the peripheral edge portion of the second semiconductor chip 14 .
  • the influence of wire sweep occurring in the step of injecting a resin before setting, which will form the mold resin 16 can be suppressed and a short circuit between the wires can be prevented so that a semiconductor device with higher reliability is implemented.
  • the distance between the peripheral edge portion of the first semiconductor chip 11 and the peripheral edge portion of the protrusion 11 a of the first semiconductor chip 11 as the length of the protrusion 11 a is about 1 mm at the maximum. If the peripheral edge portion of the second semiconductor chip 14 is assumed to be protruding outwardly beyond the peripheral edge portion of the first semiconductor chip 12 by about 2 mm in each of vertical and horizontal directions, the protrusion 11 a of the first adhesion layer 11 does not protrude beyond the peripheral edge portion of the second semiconductor chip 14 .
  • first and second semiconductor chips 12 and 14 are mounted by switching the respective vertical positions thereof shown in FIG. 1A , i.e., to the case (not shown) where the second semiconductor chip 14 is mounted on the substrate 10 with the first adhesion layer 11 interposed therebetween, the first semiconductor chip 12 is mounted on the second semiconductor chip 14 with the second adhesion layer 13 interposed therebetween, and the first semiconductor chip 12 and the substrate 10 are bonded to each other with the wires 15 via the electrode pads.
  • the length of the second semiconductor chip 14 is larger by about 2 mm than the length of the first semiconductor chip 12 and the length of the protrusion 11 a of the first adhesion layer 11 is about 1 mm at the maximum.
  • the substrate 10 it is necessary to provide the substrate 10 with an extra area corresponding to the maximum length (about 1 mm ⁇ 2) of the protrusion 11 a .
  • the area of the substrate 10 need not be increased as stated previously.
  • the size of the substrate 10 need not be increased any more by about 2 mm in each of vertical and horizontal directions so that a smaller-size semiconductor device is implemented.
  • each of the wires 15 should be extended from the first semiconductor chip 12 , which is smaller by 2 mm than the second semiconductor chip 14 , to a point external of the protrusion 11 a of the first adhesion layer 11 , it is necessary to elongate the wire by about 2 mm compared with the case of the multilayer-chip-type semiconductor device shown in FIG. 1A . Accordingly, the lengths of the wires 15 can be reduced in the semiconductor device shown in FIG. 1A , compared with the case where the first and second semiconductor chips 12 and 14 are mounted by switching the respective vertical positions thereof, so that a semiconductor device with higher reliability is implemented.
  • the area of the substrate 10 can be reduced by the area occupied by the portion of the protrusion 11 a located under the peripheral edge portion of the second semiconductor chip 14 so that a smaller-size multilayer-chip-type semiconductor device with higher reliability is implemented.
  • the present embodiment has described the case where the plan configuration of each of the first and second semiconductor chips 12 and 14 is a rectangle. Even if the plan configuration of each of the first and second semiconductor chips 12 and 14 is a rectangle, however, at least a part of the protrusion 11 a of the first adhesion layer 11 is located under the second semiconductor chip 14 provided that the peripheral edge portion of the second semiconductor chip 14 is protruding outwardly beyond the peripheral edge portion of the first semiconductor chip 12 . As a result, a smaller-size semiconductor device with higher reliability is implemented.
  • each of the four sides on the periphery of the second semiconductor chip 14 protrude outwardly from the corresponding one of the four sides on the periphery of the first semiconductor chip 12 . If the second semiconductor chip 14 is mounted to have a peripheral edge portion protruding outwardly beyond the peripheral edge portion of the first semiconductor chip 12 such that at least a part of the peripheral edge portion of the protrusion 11 a of the first adhesion layer 11 , which is protruding most outwardly from the first semiconductor chip 12 , is located under the second semiconductor chip 14 , a smaller-size semiconductor device with higher reliability can be implemented.
  • FIGS. 2A and 2B A semiconductor device according to a second embodiment of the present invention will be described with reference to FIGS. 2A and 2B .
  • FIGS. 2A and 2B are views for illustrating the semiconductor device according to the second embodiment, of which FIG. 2A is a cross-sectional view and FIG. 2B is a plan view.
  • FIGS. 2A and 2B the center axis A of the second semiconductor chip 14 , the center axis B of the first semiconductor chip 12 , and the center axis C of the substrate 10 are shown.
  • a square first semiconductor chip 12 having bumps 12 a is mounted with the bumps 12 a facing downward on a square substrate 10 having electrode pads 10 a on the upper surface thereof and having lands 10 b on the lower surface thereof with a first adhesion layer 11 interposed therebetween, as shown in FIGS. 2A and 2B .
  • a square second semiconductor chip 14 having electrode pads 14 a on the peripheral edge portion of the upper surface thereof is mounted on the first semiconductor chip 12 with a second adhesion layer 13 interposed therebetween.
  • the electrode pads 14 a of the second semiconductor chip 14 and the electrode pads 10 a of the substrate 10 are electrically bonded to each other with wires 15 .
  • the first and second semiconductor chips 12 and 14 and the wires 15 are sealed with a mold resin 16 , whereby the semiconductor device is formed.
  • the present embodiment has mounted the second semiconductor chip 14 on the first semiconductor chip 12 with the second adhesion layer 13 interposed therebetween such that the center axis A of the second semiconductor chip 14 coincides with the center axis C of the substrate 10 .
  • the present embodiment has also mounted the first semiconductor chip 12 on the substrate 10 with the first adhesion layer 11 interposed therebetween while offsetting the center axis B of the first semiconductor chip 12 from the center axis A of the second semiconductor chip 14 and from the center axis C of the substrate 10 such that the first semiconductor chip 12 is not coaxial with the second semiconductor chip 14 and with the substrate 10 .
  • the direction in which the center axis B of the first semiconductor chip 12 is offset when it is mounted is opposite to the direction of the edge of the protrusion 11 a of the first adhesion layer 11 which is protruding most outwardly from the first semiconductor chip 12 .
  • the center axis A of the second semiconductor chip 14 is offset from the center axis B of the first semiconductor chip 12 in the direction of that one of the edges of the protrusion 11 a of the first adhesion layer 11 which is protruding most outwardly from the first semiconductor chip 12 .
  • the second semiconductor chip can have the peripheral edge portion thereof protruding outwardly beyond the peripheral edge portion of the first adhesion layer 11 by mounting the first semiconductor chip 12 such that the center axis B thereof is offset from the center axis A of the second semiconductor chip 14 and from the center axis C of the substrate 10 .
  • the first advantage is that a stress balance in the semiconductor device can be brought closer to symmetry relative to each of the center axes A and C by coinciding the center axis A of the second semiconductor chip 14 , which is a largest structure in the mold resin 16 , with the center axis C of the substrate 10 in the multilayer-chip-type semiconductor device. This reduces the localization of stresses occurring when the distribution of stresses in the semiconductor device is uneven during, e.g., reflow mounting and prevents the degradation of the semiconductor device.
  • the second advantage is that the lengths of the wires 15 and the loop configurations thereof can be brought closer to uniformity along the four edge sides of the second semiconductor chip 14 .
  • This increases operation stability in the wire bonding step compared with the case where the respective lengths of the wires 15 are not uniform, increases a yield rate, and reduces the time required for the step. It is also possible to achieve the same effect as achieved by the second advantage by designing a wiring pattern for the substrate 10 such that the lengths of the wires 15 are uniform without coinciding the center axis A with the center axis C.
  • first and second semiconductor chips 12 and 14 are disposed on the substrate 10 such that the center axis B of the first semiconductor chip 12 is coincident with the center axis C of the substrate 10 and that the center axis A of the second semiconductor chip 14 is offset from the center axis B of the first semiconductor chip 12 and from the center axis C of the substrate 10 or dispose the first and second semiconductor chips 12 and 14 on the substrate 10 such that the respective center axes A, B, and C are offset from each other and are not coincident.
  • the semiconductor device can be reduced in size by the area of the portion of the protrusion ha of the first adhesion layer 11 located under the protruding portion.
  • the directions in which the center axes A and B of the second and first semiconductor chips 14 and 12 are offset from the center axis C of the substrate 10 and the amounts of offsetting in these cases may be determined appropriately by examining the respective configurations and areas of the first and second semiconductor chips 12 and 14 , the substrate 10 , and the protrusion 11 a of the first adhesion layer 11 , the lengths of the wires 15 , and the like such that optimum design which enables maximum miniaturization of the semiconductor device is performed.
  • FIGS. 3A to 3 E A semiconductor device according to a third embodiment of the present invention will be described with reference to FIGS. 3A to 3 E.
  • FIGS. 3A to 3 E are cross-sectional views illustrating, in the order of progression, the individual steps of a method for fabricating the semiconductor device according to the third embodiment.
  • FIG. 3A is a view showing the first step.
  • a first semiconductor chip 12 is disposed on a substrate 10 having electrode pads (not shown).
  • positioning is performed such that bumps 12 a provided on the first semiconductor chip 12 are connected to the electrode pads (not shown) of the substrate 10 and the first semiconductor chip 12 is mounted such that the bumps 12 a face downward. It is also possible to connect the bumps 12 a to the electrode pads of the substrate 10 by adding a conductive paste to the bumps 12 a .
  • a portion for reserving the adhesive (hereinafter referred to as a reserving portion) formed in injecting the adhesive can be formed to occupy a large space.
  • FIG. 3B is a view showing the second step.
  • an adhesive is injected into the space between the substrate 10 and the first semiconductor chip 12 to form a first adhesion layer 11 composed of the adhesive and having a peripheral edge portion protruding outwardly from the first semiconductor chip 12 .
  • a nozzle 17 is positioned on the outer edge of the first semiconductor chip 12 to eject the adhesive. If necessary, the nozzle 17 is moved reciprocally along the edge side from which the adhesive is injected to eject the adhesive so that the portion for reserving a required amount of the adhesive to be injected is formed.
  • the adhesive is filled from the reserving portion by the surface tension of the adhesive into the space between the first semiconductor chip 12 and the substrate 10 .
  • the injected adhesive is set so that the first adhesion layer 11 is formed.
  • the protrusion 11 a of the first adhesion layer 11 A specific description will be given to the protrusion 11 a of the first adhesion layer 11 . If consideration is given to the case where, e.g., the adhesive is injected from one of the edge sides of the first semiconductor chip 12 , the reserving portion is formed around the one edge side so that the protruding length and height of the protrusion 11 a of the adhesive are larger along the edge side than along the other three edge sides. Although fillets are formed naturally along the other three edge sides, the protruding lengths and heights thereof are not as large as those of the protrusion 11 a from the edge side formed with the reserving portion.
  • the protruding length of the protrusion 11 a is about 2 mm at the maximum along the edge side formed with the reserving portion, while it is about 0.5 mm along the other three edge sides.
  • the peripheral edge portion of the protrusion 11 a of the adhesive is larger in protruding length and height along one of the four edge sides than along the other three edge sides.
  • the configuration of the protrusion 11 a of the first adhesion layer 11 can be controlled by optimizing a condition such as the material of the adhesive to be used, an amount of injection, an injection time, or a setting temperature.
  • a smaller-size semiconductor device can be implemented by controlling the configuration of the protrusion 11 a such that the protrusion 11 a does not protrude beyond the peripheral edge portion of the second semiconductor chip 14 to be mounted in a step which will be described later.
  • FIG. 3C is a view showing the third step.
  • the second semiconductor chip 14 having electrode pads along the peripheral edge portion of the upper surface thereof is mounted on the first semiconductor chip 12 with the second adhesion layer 13 interposed therebetween.
  • the second semiconductor chip 14 is mounted on the first semiconductor chip 12 with the second adhesion layer 13 interposed therebetween such that the portion of the peripheral edge of the protrusion 11 a of the adhesive which is protruding most outwardly from the first semiconductor chip 12 does not protrude beyond the peripheral edge portion of the second semiconductor chip 14 so that a smaller-size semiconductor chip is implemented.
  • the protruding length from the first semiconductor chip 12 along the edge side formed with the reserving portion is about 2 mm at the maximum
  • the position at which the second semiconductor chip 14 is mounted when the second semiconductor chip 14 is larger by 1 mm than the first semiconductor chip 12 in each of vertical and horizontal directions is shifted by 1 mm from the center axis B of the first semiconductor chip 12 in the direction of the position at which the reserving portion is formed. Consequently, the peripheral edge portion of the second semiconductor chip 14 protrudes by 2 mm from the peripheral edge portion of the first semiconductor chip 12 so that the most outwardly extending portion of the protrusion 11 a does not protrude beyond the peripheral edge of the second semiconductor chip 14 .
  • the type of the adhesive and a formation method using the adhesive may be those used in the first embodiment.
  • FIG. 3D is a view showing the fourth step.
  • the electrode pads of the substrate 10 and the electrode pads of the second semiconductor chip 14 are bonded to each other with the wires 15 .
  • the same equipment conditions can be used for wiring so that a wiring operation is performed stably, the yield rate is increased, and the time required for the step is reduced.
  • FIG. 3E is a view showing the fifth final step.
  • a sealing step the mold resin 16 sealing therein the first and second semiconductor chips 12 and 14 and the wires 15 is formed.
  • the semiconductor device is completed.
  • the amount of outward protrusion of outward the first adhesion layer 11 may also be larger along, e.g., two of the four edges of the first semiconductor chip 12 .
  • each of the first and second semiconductor chips 12 and 14 is a square with reference to FIGS. 3A to 3 E
  • a smaller-size semiconductor device with higher reliability can be implemented by mounting the second semiconductor chip 14 on the first semiconductor chip 12 such that the peripheral edge portion of the second semiconductor chip 14 protrudes beyond the peripheral edge portion of the first semiconductor chip 12 . It is not necessary for each of the four edge sides of the second semiconductor chip 14 to protrude beyond the peripheral edge portion of the first semiconductor chip 12 .
  • a smaller-size semiconductor device with higher reliability can be implemented by mounting the second semiconductor chip 14 on the first semiconductor chip 12 such that the portion of the peripheral edge of the protrusion 11 a of the first adhesion layer 11 , which is most outwardly protruding along one of the four side edges of the first semiconductor chip 12 , does not protrude beyond the corresponding one of the edge sides of the second semiconductor chip 14 .
  • a semiconductor device according to a fourth embodiment of the present invention will be described with reference to FIG. 4 .
  • FIG. 4 is a view showing a multilayer-chip-type semiconductor device according to the fourth embodiment.
  • a square first semiconductor chip 12 having bumps 12 a is mounted with the bumps 12 a facing downward on a square substrate 10 having electrode pads on the upper surface thereof and lands 10 b on the lower surface thereof with a first adhesion layer 11 interposed therebetween.
  • a square second semiconductor chip 14 having electrode pads 14 a along the peripheral edge of the upper surface thereof is mounted on the first semiconductor chip 12 with a second adhesion layer 13 interposed therebetween.
  • the electrode pads 14 a of the second semiconductor chip 14 and the electrode pads of the substrate 10 are electrically bonded to each other with wires 15 .
  • a square third semiconductor chip 19 having electrode pads along the peripheral edge portion of the upper surface thereof is mounted on the second semiconductor chip 14 with a third adhesion layer 18 interposed therebetween.
  • the electrode pads of the third semiconductor chip 19 and the electrode pads of the substrate 10 are electrically bonded to each other with wires 20 .
  • the first, second, and third semiconductor chips 12 , 14 , and 19 and the wires 15 and 20 are sealed with a mold resin 16 , whereby the semiconductor device having the semiconductor chips stacked in three layers is formed.
  • the multilayer-chip-type semiconductor device can be reduced in size and the reliability thereof can be increased by disposing the second semiconductor chip 14 on the first semiconductor chip 12 in consideration of the protruding length and height of the protrusion 11 a of the first adhesion layer 11 such that the peripheral edge portion of the second semiconductor chip 14 is protruding outwardly at least beyond the peripheral edge portion of the first semiconductor chip 12 .
  • the second and third semiconductor chips 14 and 19 are disposed preferably on the first and third semiconductor chips 12 and 14 such that the respective center axes of the second and third semiconductor chips 14 and 19 are in superimposed relation with the center axis of the substrate 10 in the same manner as in the first and second embodiments.

Abstract

A semiconductor device has a substrate having electrode pads, a first semiconductor chip mounted on the substrate with a first adhesion layer interposed therebetween, a second semiconductor chip mounted on the first semiconductor chip with a second adhesion layer interposed therebetween and having electrode pads on the upper surface thereof, wires for bonding the electrode pads of the substrate and the electrode pads of the second semiconductor chip to each other, and a mold resin sealing therein the first and second semiconductor chips and the wires. The peripheral edge portion of the first adhesion layer is protruding outwardly from the first semiconductor chip and the peripheral edge portion of the second semiconductor chip is protruding outwardly beyond the peripheral edge portion of the first semiconductor chip.

Description

    BACKGROUND OF THE INVENTION
  • The present invention relates to a semiconductor device composed of a plurality of stacked semiconductor chips and to a method for fabricating the same.
  • As an example of the semiconductor device composed of a plurality of stacked semiconductor chips, a structure has been known in which a plurality of semiconductor chips are mounted in stacked relation on a board termed an interposer or a substrate, which are sealed with a mold resin (see, e.g., page 7 and FIG. 3 of Japanese Laid-Open Patent Publication No. HEI 11-204720). This type of semiconductor device is also referred to as a stacked package. An object of forming the semiconductor device in such a multilayer-chip-type structure is to increase the mounting density of the semiconductor chips.
  • FIGS. 5A and 5B show a conventional multilayer-chip-type semiconductor device, of which FIG. 5A is a cross-sectional view and FIG. 5B is a plan view.
  • In FIGS. 5A and 5B, a first semiconductor chip 103 having bumps 103 a are mounted with the bumps 103 a facing downward on a substrate 101 having electrode pads 101 a on the upper surface thereof and lands 101 b on the lower surface thereof with a first adhesion layer 102 interposed therebetween. A second semiconductor chip 105 having electrodes pads 105 a on the upper surface thereof is mounted on the first semiconductor chip 103 with a second adhesion layer 104 interposed therebetween. The electrodes pads 105 a of the second semiconductor chip and the electrode pads 101 a of the substrate 101 are electrically bonded to each other with wires 107. The first semiconductor chip 103, the second semiconductor chip 105, and the wires 107 are sealed with a mold resin 108, whereby the semiconductor device is formed.
  • The first adhesion layer 102 is composed of a film-like adhesive or a liquid adhesive which is filled in the entire region other than the bumps 103 a between the substrate 101 and the first semiconductor chip 103 to firmly fix the first semiconductor chip 103 to the chip mounting region of the substrate 101. The arrangement disperses a stress over the entire chip mounting region of the substrate 101 and thereby increases the reliability of the semiconductor device.
  • In the conventional multilayer-chip-type semiconductor device, the peripheral edge portion of the first adhesion layer 102 is protruding outwardly from the peripheral edge portion of the first semiconductor chip 103, as shown in FIGS. 5A and 5B. This causes a first problem that, due to the protrusion (fillet) 102 a, the size reduction of the semiconductor device is difficult. Since the wires 107 providing bonding between the electrode pads 105 a of the second semiconductor chip 105 and the first electrode pads 101 a of the substrate 101 should be disposed externally of the protrusion 102 a of the first adhesion layer 102, i.e., since the electrode pads 101 a of the substrate 101 should be disposed externally of the protrusion 102 a of the first adhesion layer 102, the area of the substrate 101 is inevitably increased so that the size reduction of the semiconductor device is difficult.
  • The conventional multilayer-chip-type semiconductor device also has a second problem that the reliability thereof lowers due to the protrusion 102 a of the first adhesion layer 102. Since the wires 107 should be disposed externally of the protrusion 102 a of the first adhesion layer 102, as described above, the lengths of the wires 107 are increased disadvantageously. This causes a phenomenon in which the wires 107 are deformed by the mold resin 108 in sweeping motion in the step of injecting the mold resin 108 in a mold (the phenomenon is termed wire sweep or wire flow) so that such a defect as the breakage of the wire 107 or a short circuit between the adjacent wires 107 is more likely to occur. As the lengths of the wires 107 increase, the fluidity of the mold resin 108 is reduced so that, in some cases, an unfilled portion or a void occurs in the mold resin 108 to reduce the reliability of the semiconductor device 108. The second problem is conspicuously observed in a semiconductor device having the wires 107 at a high density.
  • SUMMARY OF THE INVENTION
  • It is therefore an object of the present invention to simultaneously solve the first and second problems and thereby provide a smaller-size multilayer-chip-type semiconductor device with higher reliability.
  • To attain the object, a semiconductor device according to the present invention comprises: a substrate having an electrode pad; a first semiconductor chip mounted on the substrate with a first adhesion layer interposed therebetween; a second semiconductor chip mounted on the first semiconductor chip with a second adhesion layer interposed therebetween and having an electrode pad on an upper surface thereof; a wire for bonding the electrode pad of the substrate and the electrode pad of the second semiconductor chip to each other; and a mold resin sealing therein the first and second semiconductor chips and the wire, the first adhesion layer having a peripheral edge portion protruding outwardly from the first semiconductor chip, the second semiconductor chip having a peripheral edge portion protruding outwardly beyond a peripheral edge portion of the first semiconductor chip.
  • In the semiconductor device according to the present invention, the peripheral edge portion of the second semiconductor chip is protruding outwardly beyond the peripheral edge portion of the first semiconductor chip. The arrangement prevents the situation in which the area of the substrate should be increased by the magnitude of the area occupied by the portion of the first adhesion layer protruding outwardly from the first semiconductor chip, which is observed in the conventional embodiments, so that a smaller-size multilayer-chip-type semiconductor device is implemented. The arrangement also prevents the situation in which the length of the wire should be increased by the length of the portion thereof located outside the protrusion of the first adhesion layer, which is also observed in the conventional embodiment. As a result, the influence of wire sweep occurring in the step of injecting a mold resin in a mold can be suppressed and a short circuit between wires can be prevented so that a semiconductor device with higher reliability is implemented.
  • In the semiconductor device according to the present invention, the peripheral edge portion of the second semiconductor chip is preferably protruding outwardly beyond the peripheral edge portion of the first adhesion layer.
  • In the arrangement, the peripheral edge portion of the first adhesion layer does not protrude outwardly beyond the peripheral edge portion of the second semiconductor chip so that a further-smaller-size semiconductor device with further higher reliability is implemented.
  • In the semiconductor device according to the present invention, a center of the second semiconductor chip is preferably offset from a center of the first semiconductor chip.
  • The arrangement allows proper adjustment the amount of outward protrusion of the peripheral edge portion of the second semiconductor chip from the peripheral edge portion of the first semiconductor chip in accordance with the amount of outward protrusion of the peripheral edge portion of the first adhesion layer from the first semiconductor chip.
  • In the semiconductor device according to the present invention, the center of the second semiconductor chip is preferably offset from the center of the first semiconductor chip in a direction of an edge of the peripheral edge portion of the first adhesion layer which is protruding most outwardly from the first semiconductor chip.
  • In the arrangement, the center of the second semiconductor chip is offset from the center of the first semiconductor chip in a direction of the edge of the peripheral edge portion of the first adhesion layer which is protruding most outwardly from the first semiconductor chip so that the portion of the first adhesion layer which is protruding most outwardly is located under the second semiconductor chip. This implements a smaller-size semiconductor device with higher reliability.
  • In the semiconductor device according to the present invention, the center of the second semiconductor chip is preferably offset from the center of the first semiconductor chip in a direction of an edge of the peripheral edge portion of the first adhesion layer which has a largest surface height from the substrate.
  • In the arrangement, the portion of the first adhesion layer which is protruding most outwardly is located under the second semiconductor chip so that a smaller-size semiconductor device with higher reliability is implemented.
  • In the semiconductor device according to the present invention, the center of the second semiconductor chip substantially preferably coincides with a center of the substrate.
  • The arrangement allows a stress balance in the semiconductor device to be closer to symmetry relative to the center of the substrate and also allows the lengths of the wires and the loop configurations thereof to be closer to uniformity at the four edge sides of the second semiconductor chip. As a result, operation stability in wire bonding is increased and a production yield is increased, while the time required for the operation is reduced.
  • A method for fabricating a semiconductor device according to the present invention comprises: a first step of disposing a first semiconductor chip on a substrate having an electrode pad; a second step of injecting an adhesive in a space between the substrate and the first semiconductor chip to form a first adhesion layer composed of the adhesive and having a peripheral edge portion protruding outwardly from the first semiconductor chip; a third step of mounting, on the first semiconductor chip, a second semiconductor chip having an electrode pad on a peripheral edge portion of an upper surface thereof with a second adhesion layer interposed therebetween; a fourth step of bonding the electrode pad of the substrate and the electrode pad of the second semiconductor chip to each other with a wire; and a fifth step of sealing the first and second semiconductor chips and the wire with a mold resin, the third step including the step of protruding a peripheral edge portion of the second semiconductor chip outwardly beyond a peripheral edge portion of the first semiconductor chip.
  • In the method for fabricating a semiconductor device according to the present invention, the peripheral edge portion of the second semiconductor chip is protruded outwardly beyond the peripheral edge portion of the first semiconductor chip. The arrangement prevents the situation in which the area of the substrate should be increased by the area occupied by the portion of the first adhesion layer which is protruding outwardly from the first semiconductor chip, which is observed in the conventional embodiments, so that a smaller-size multilayer-chip-type semiconductor device is implemented. The arrangement also prevents the situation in which the length of the wire should be increased by the length of the portion thereof located outside the protrusion of the first adhesion layer, which is also observed in the conventional embodiment. As a result, the influence of wire sweep occurring in the step of injecting a mold resin in a mold can be suppressed and a short circuit between wires can be prevented so that a semiconductor device with higher reliability is implemented.
  • In the method for fabricating a semiconductor device according to the present invention, the third step preferably includes the step of protruding the peripheral edge portion of the second semiconductor chip outwardly beyond the peripheral edge portion of the first adhesion layer.
  • In the arrangement, the peripheral edge portion of the first adhesion layer does not protrude outwardly beyond the peripheral edge portion of the second semiconductor chip so that a further-smaller-size semiconductor device with further higher reliability is implemented.
  • In the method for fabricating a semiconductor device according to the present invention, the first step preferably includes the step of disposing the first semiconductor chip such that a center of the first semiconductor chip is offset from a center of the substrate in a direction of an edge of the first semiconductor chip opposite to a direction of an edge thereof from which the adhesive is injected in the second step.
  • In the arrangement, the adhesive protrudes most outwardly from the first semiconductor chip along the edge from which the adhesive is injected so that the portion of the adhesive which is protruding most outwardly from the first semiconductor chip is located under the second semiconductor chip. This implements a smaller-size semiconductor device with higher reliability.
  • In the method for fabricating a semiconductor device according to the present invention, the third step preferably includes the step of mounting the second semiconductor chip such that a center of the second semiconductor chip is offset from a center of the first semiconductor chip.
  • The arrangement allows proper adjustment the amount of outward protrusion of the peripheral edge portion of the second semiconductor chip from the peripheral edge portion of the first semiconductor chip in accordance with the amount of outward protrusion of the peripheral edge portion of the first adhesion layer from the first semiconductor chip.
  • In the method for fabricating a semiconductor device according to the present invention, the third step preferably includes the step of mounting the second semiconductor chip such that the center of the second semiconductor chip is offset from the center of the first semiconductor chip in a direction of an edge of the first semiconductor chip from which the adhesive is injected in the second step.
  • In the arrangement, the adhesive protrudes most outwardly from the first semiconductor chip along the edge from which the adhesive is injected so that the portion of the adhesive which is protruding most outwardly from the first semiconductor chip is located under the second semiconductor chip. This implements a smaller-size semiconductor device with higher reliability.
  • In the method for fabricating a semiconductor device according to the present invention, the third step preferably includes the step of mounting the second semiconductor chip such that a center of the second semiconductor chip substantially coincides with a center of the substrate.
  • The arrangement allows a stress balance in the semiconductor device to be closer to symmetry relative to the center of the substrate and also allows the lengths of the wires and the loop configurations thereof to be closer to uniformity at the four edge sides of the second semiconductor chip. As a result, the stability of a wire bonding operation is increased and a production yield is increased, while the time required for the operation is reduced.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is a cross-sectional view of a multilayer-chip-type semiconductor device according to a first embodiment of the present invention and FIG. 1B is a plan view of the multilayer-chip-type semiconductor device according to the first embodiment;
  • FIG. 2A is a cross-sectional view of a multilayer-chip-type semiconductor device according to a second embodiment of the present invention and FIG. 2B is a plan view of the multilayer-chip-type semiconductor device according to the second embodiment;
  • FIGS. 3A to 3E are cross-sectional views illustrating, in the order of progression, the individual process steps of a method for fabricating a multilayer-chip-type semiconductor device according to a third embodiment of the present invention;
  • FIG. 4 is a cross-sectional view of the multilayer-chip-type semiconductor device according to the fourth embodiment; and
  • FIG. 5A is a cross-sectional view of a conventional multilayer-chip-type semiconductor device and FIG. 5B is a plan view of the conventional multilayer-chip-type semiconductor device.
  • DETAILED DESCRIPTION OF THE INVENTION EMBODIMENT 1
  • A semiconductor device according to first embodiment of the present invention will be described herein below with reference to FIGS. 1A and 1B.
  • FIGS. 1A and 1B show a multilayer-chip-type semiconductor device according to the first embodiment, of which FIG. 1A is a cross-sectional view and FIG. 1B is a plan view.
  • In the present semiconductor device, as shown in FIGS. 1A and 1B, a square first semiconductor chip 12 having bumps 12 a is mounted with the bumps 12 a facing downward on a square substrate 10 having electrode pads 1 a on the region of the upper surface thereof located outside a chip mounting region and lands 10 b on the lower surface thereof with a first adhesion layer 11 interposed therebetween. A square second semiconductor chip 14 having electrode pads 14 a along the peripheral edge portion of the upper surface thereof is mounted on the first semiconductor chip 12 with a second adhesion layer 13 interposed therebetween. The electrode pads 14 a of the second semiconductor chip 14 and the electrode pads 10 a of the substrate 10 are electrically bonded to each other with wires 15. The first semiconductor chip 12, the second semiconductor chip 14, and the wires 15 are sealed with a mold resin 16, whereby the semiconductor device is formed.
  • The substrate 10 is a sheet-like insulator internally provided with a conductor for providing electrical bonding between the electrode pads 10 a and the lands 10 b. The substrate 10 has the function of electrically interconnecting a mother board (not shown), on which the semiconductor device according to the first embodiment is mounted, with the first semiconductor chip 12 and the second semiconductor chip 14. As the insulator of the substrate 10, ceramic such as alumina, epoxy, BT resin, polyimide, or the like is used. As the internal conductor, copper, tungsten, or the like is used. The lands 10 b are typically arranged in a grid-like configuration and used for the mounting of the semiconductor device to the mother board. Although FIG. 1A shows the semiconductor device of LGA (Land Grid Array) type using the lands 10 b, a semiconductor device of BGA (Ball Grid Array) type using metal balls instead of the lands 10 b may also be used instead.
  • The first adhesion layer 11 has the functions of firmly fixing the substrate 10 and the first semiconductor chip 12 to each other and maintaining the reliability of flip-chip bonding between the substrate 10 and the bumps 12 a. As an adhesion composing the first adhesion layer 11, a thermosetting resin containing an epoxy resin or the like as a main component can be used primarily. It is possible to use an adhesive which is in a liquid state or in a film-like configuration before it is thermoset. Selection can be made depending on required characteristics or a formation method. As an example of the formation method using a liquid adhesive, there can be listed a method in which a liquid adhesive is supplied dropwise to the outside of the first semiconductor chip 12 mounted on the substrate 10. In accordance with the method, the liquid adhesive is filled by capillarity into the space between the substrate 10 and the first semiconductor chip 12 so that, if it is set in a setting furnace thereafter, the first adhesion layer 11 is formed. As an example of the formation method using a film-like adhesive, on the other hand, there can be listed a method in which a film-like adhesive is applied temporarily to the substrate 10 and then the first semiconductor chip 12 is thermally compression bonded onto the adhesive. Electrical bonding may also be provided between the substrate 10 and the bumps 12 a by using an anisotropic conductive film, as the first adhesion layer 11, in which a conductive filler is dispersed and a plated bump as the bump 12 a. Further, in the case where the first adhesive layer 11 is made of an insulating film, electrical bonding may be provided between the substrate 10 and the bumps 12 a by piercing the film layer with the use of a stud bump or a printed bump as the bump 12 a. In this case, the same formation method as described above is used in the case of using a film-like adhesive. In the case of using a liquid adhesive, however, a formation method different from the one described above is used, which coats a liquid adhesive onto the substrate 10, mounts the first semiconductor chip 12 on the adhesive, and then thermosetting the liquid adhesive. In some cases, a liquid adhesion may also be termed an underfill irrespective of the presence or absence of a conductive filler.
  • The second adhesion layer 13 has the function of fixing the first and second semiconductor chips 12 and 14 to each other. As an adhesive composing the second adhesion layer 13, a thermosetting resin containing an epoxy resin or the like as a main component may be used primarily in the same manner as in the first adhesion layer 11. It is also possible to use an adhesive which is in a liquid state or in a film-like configuration before it is thermoset. Selection can be made depending on required characteristics or a formation method. The second adhesion layer 13 shown in FIG. 1A shows the case where a filter-like adhesive is used. In a typical formation method using a film-like adhesive, the adhesive is applied to the back surfaces of the second semiconductor chips 14 in the form of a wafer. The film-like adhesive is cut into pieces of the same size as the individual second semiconductor chips 14 when they are separated from each other and each of the adhesive pieces is thermally compression bonded to the first semiconductor chip 12. In another formation method using a film-like adhesive, the film-like adhesive is wound into a roll and a portion thereof having a proper area is cut out of the roll by using a cutter, which is thermally compression bonded to the first semiconductor chip 12. Thereafter, the second semiconductor chip 14 is thermally compression bonded onto the adhesive. As an example of the formation method using a liquid adhesive, there can be listed a method in which the adhesive 5 is supplied dropwise onto the first semiconductor chip 12 at a room temperature. After the second semiconductor chip 14 is mounted on the adhesive, the resulting structure is placed in a setting furnace such that the liquid adhesive is thermoset.
  • Although a wafer made of Si is used normally for the first and second semiconductor chips 12 and 14, it is also possible to use a wafer made of a compound semiconductor such as SiGe, GaAs, or GaP instead. The first and second semiconductor chips 12 and 14 may be made of the same material or different materials.
  • The bumps 12 a are made of Ag, Au, Cu, a solder, or the like. As an example of a method for forming the bumps 12 a, there can be listed printing, mask vapor deposition, stud bump formation, plating, bump transfer, or the like. As an example of the method for bonding the bumps 12 a to the substrate 10, there can be listed a method which melts solder bumps for bonding, a method which adds a conductive paste to the bumps 12 a for bonding, a method which compression bonds the bumps 12 a through the set shrinkage of the first adhesion layer 11, a method which bonds the bumps 12 a by using an ultrasonic wave. Selection can be made appropriately depending on the material of the bumps 12 a.
  • The wires 15 are typically made of Au, Al, or the like and has the function of providing electrical bonding between the electrode pads 14 a of the second semiconductor chip 14 and the electrode pads 10 a of the substrate 10. As a bonding method using the wires 15, thermosonic bonding is used primarily.
  • The mold resin 16 is typically composed of an epoxy resin. Depending on a molding method, an epoxy resin which is in a solid or liquid state before setting can be used selectively. As a formation method for the mold resin 16, a transfer method can be listed in the case of using a solid resin and a potting or printing method can be listed in the case of using a liquid resin. In the transfer method, a resin formed as a tablet is melt in a mold, injected under pressure into an inner space of the mold in which objects to be sealed are held, and then set in a setting furnace, so that the mold resin 16 is formed. In the potting method, a resin is coated on objects to be sealed and then set in a set furnace, so that the mold resin 16 is formed. In the printing method, a screen mask is brought into close contact with objects to be sealed and a mold resin is transferred into an opening in the screen mask by using a printing squeezer. After the screen mask is removed, the mold resin is set in a setting furnace, so that the mold resin 16 is formed. It is effective in preventing voids to perform the process according to the printing method partly in a vacuum chamber. In the mold resin 16, a silica filler is normally mixed in a proportion of 60 wt % to 80 wt %.
  • In the multilayer-chip-type semiconductor device according to the first embodiment, the peripheral edge portion of the first adhesion layer 11 is protruding outwardly beyond the peripheral edge portion of the first semiconductor chip 12, while the peripheral edge portion of the second semiconductor chip 14 is protruding more outwardly than the protrusion 11 a, as shown in FIG. 1A. Briefly, the peripheral edge portion of the first adhesion layer 11 is not protruding outwardly beyond the peripheral edge portion of the second semiconductor chip 14. This prevents the situation in which the area of the substrate 10 should be increased by the magnitude of the area occupied by the protrusion 11 a of the first adhesion layer 11, which is observed in the conventional embodiments, so that a smaller-size multilayer-chip-type semiconductor device is implemented.
  • In addition, the peripheral edge portion of the first adhesion layer 11 is not protruding outwardly beyond the peripheral edge portion of the second semiconductor chip 14. This prevents the situation in which the lengths of the wires 15 should be increased by the lengths of the portions thereof located outside the protrusion 11 a of the first adhesion layer 11, which is also observed in the conventional embodiments. As a result, the influence of wire sweep occurring in the step of injecting a resin before setting, which will form the mold resin 16, can be suppressed and a short circuit between the wires can be prevented so that a semiconductor device with higher reliability is implemented.
  • A description will be given next by using a specific example. If the first adhesion layer 11 is made of, e.g., an adhesive composed of a film-like resin, the distance between the peripheral edge portion of the first semiconductor chip 11 and the peripheral edge portion of the protrusion 11 a of the first semiconductor chip 11 as the length of the protrusion 11 a is about 1 mm at the maximum. If the peripheral edge portion of the second semiconductor chip 14 is assumed to be protruding outwardly beyond the peripheral edge portion of the first semiconductor chip 12 by about 2 mm in each of vertical and horizontal directions, the protrusion 11 a of the first adhesion layer 11 does not protrude beyond the peripheral edge portion of the second semiconductor chip 14.
  • Consideration will be given to the case where the first and second semiconductor chips 12 and 14 are mounted by switching the respective vertical positions thereof shown in FIG. 1A, i.e., to the case (not shown) where the second semiconductor chip 14 is mounted on the substrate 10 with the first adhesion layer 11 interposed therebetween, the first semiconductor chip 12 is mounted on the second semiconductor chip 14 with the second adhesion layer 13 interposed therebetween, and the first semiconductor chip 12 and the substrate 10 are bonded to each other with the wires 15 via the electrode pads. As described above, it is assumed that the length of the second semiconductor chip 14 is larger by about 2 mm than the length of the first semiconductor chip 12 and the length of the protrusion 11 a of the first adhesion layer 11 is about 1 mm at the maximum. In this case, it is necessary to provide the substrate 10 with an extra area corresponding to the maximum length (about 1 mm×2) of the protrusion 11 a. In the semiconductor device shown in FIG. 1A, by contrast, the area of the substrate 10 need not be increased as stated previously. Compared with the case where the first and second semiconductor chips 12 and 14 are mounted by switching the respective vertical positions thereof, the size of the substrate 10 need not be increased any more by about 2 mm in each of vertical and horizontal directions so that a smaller-size semiconductor device is implemented. Since each of the wires 15 should be extended from the first semiconductor chip 12, which is smaller by 2 mm than the second semiconductor chip 14, to a point external of the protrusion 11 a of the first adhesion layer 11, it is necessary to elongate the wire by about 2 mm compared with the case of the multilayer-chip-type semiconductor device shown in FIG. 1A. Accordingly, the lengths of the wires 15 can be reduced in the semiconductor device shown in FIG. 1A, compared with the case where the first and second semiconductor chips 12 and 14 are mounted by switching the respective vertical positions thereof, so that a semiconductor device with higher reliability is implemented.
  • The foregoing description has been given to the case where the peripheral edge portion of the second semiconductor chip 14 is protruding outwardly beyond the peripheral edge portion of the protrusion 11 a of the first adhesion layer 11, as shown in FIG. 1A. This is because the area of the substrate 10 and the lengths of the wires 15 can be minimized in this case and hence it is most preferable as an embodiment. However, the present embodiment is not limited thereto. For example, a smaller-size multilayer-chip-type semiconductor device with higher reliability can be implemented provided that the peripheral edge portion of the second semiconductor chip 14 is protruding even slightly outwardly beyond the peripheral edge portion of the first semiconductor chip 12. This is because, so long as the peripheral edge portion of the protrusion 11 a of the first adhesion layer 11 is protruding outwardly beyond the peripheral edge portion of the second semiconductor chip 14 even slightly, the area of the substrate 10 can be reduced by the area occupied by the portion of the protrusion 11 a located under the peripheral edge portion of the second semiconductor chip 14 so that a smaller-size multilayer-chip-type semiconductor device with higher reliability is implemented.
  • As shown in FIG. 1B, the present embodiment has described the case where the plan configuration of each of the first and second semiconductor chips 12 and 14 is a rectangle. Even if the plan configuration of each of the first and second semiconductor chips 12 and 14 is a rectangle, however, at least a part of the protrusion 11 a of the first adhesion layer 11 is located under the second semiconductor chip 14 provided that the peripheral edge portion of the second semiconductor chip 14 is protruding outwardly beyond the peripheral edge portion of the first semiconductor chip 12. As a result, a smaller-size semiconductor device with higher reliability is implemented. It is not necessary for each of the four sides on the periphery of the second semiconductor chip 14 to protrude outwardly from the corresponding one of the four sides on the periphery of the first semiconductor chip 12. If the second semiconductor chip 14 is mounted to have a peripheral edge portion protruding outwardly beyond the peripheral edge portion of the first semiconductor chip 12 such that at least a part of the peripheral edge portion of the protrusion 11 a of the first adhesion layer 11, which is protruding most outwardly from the first semiconductor chip 12, is located under the second semiconductor chip 14, a smaller-size semiconductor device with higher reliability can be implemented.
  • EMBODIMENT 2
  • A semiconductor device according to a second embodiment of the present invention will be described with reference to FIGS. 2A and 2B.
  • FIGS. 2A and 2B are views for illustrating the semiconductor device according to the second embodiment, of which FIG. 2A is a cross-sectional view and FIG. 2B is a plan view.
  • In FIGS. 2A and 2B, the center axis A of the second semiconductor chip 14, the center axis B of the first semiconductor chip 12, and the center axis C of the substrate 10 are shown.
  • In the present semiconductor device, a square first semiconductor chip 12 having bumps 12 a is mounted with the bumps 12 a facing downward on a square substrate 10 having electrode pads 10 a on the upper surface thereof and having lands 10 b on the lower surface thereof with a first adhesion layer 11 interposed therebetween, as shown in FIGS. 2A and 2B. A square second semiconductor chip 14 having electrode pads 14 a on the peripheral edge portion of the upper surface thereof is mounted on the first semiconductor chip 12 with a second adhesion layer 13 interposed therebetween. The electrode pads 14 a of the second semiconductor chip 14 and the electrode pads 10 a of the substrate 10 are electrically bonded to each other with wires 15. The first and second semiconductor chips 12 and 14 and the wires 15 are sealed with a mold resin 16, whereby the semiconductor device is formed.
  • As shown in FIGS. 2A and 2B, the present embodiment has mounted the second semiconductor chip 14 on the first semiconductor chip 12 with the second adhesion layer 13 interposed therebetween such that the center axis A of the second semiconductor chip 14 coincides with the center axis C of the substrate 10. The present embodiment has also mounted the first semiconductor chip 12 on the substrate 10 with the first adhesion layer 11 interposed therebetween while offsetting the center axis B of the first semiconductor chip 12 from the center axis A of the second semiconductor chip 14 and from the center axis C of the substrate 10 such that the first semiconductor chip 12 is not coaxial with the second semiconductor chip 14 and with the substrate 10. The direction in which the center axis B of the first semiconductor chip 12 is offset when it is mounted is opposite to the direction of the edge of the protrusion 11 a of the first adhesion layer 11 which is protruding most outwardly from the first semiconductor chip 12. In other words, the center axis A of the second semiconductor chip 14 is offset from the center axis B of the first semiconductor chip 12 in the direction of that one of the edges of the protrusion 11 a of the first adhesion layer 11 which is protruding most outwardly from the first semiconductor chip 12.
  • Even if the peripheral edge portion of the protrusion 11 a of the first adhesion layer 11 is protruding outwardly from the first semiconductor chip 12 and an amount of protrusion is non-uniform along the edges of the first adhesion layer 11, the second semiconductor chip can have the peripheral edge portion thereof protruding outwardly beyond the peripheral edge portion of the first adhesion layer 11 by mounting the first semiconductor chip 12 such that the center axis B thereof is offset from the center axis A of the second semiconductor chip 14 and from the center axis C of the substrate 10. This prevents the situation in which the area of the substrate 10 should be increased by the area occupied by the protrusion 11 a of the first adhesion layer 11, which has been observed conventionally, so that a smaller-size multilayer-chip-type semiconductor device is implemented. This also prevents the situation in which the lengths of the wires 15 should be increased by the lengths of the portions of the wires 15 located outside the protrusion 11 a of the first adhesion layer 11. As a result, the influence of wire sweep occurring in the step of injecting the mold resin 16 in a mold can be suppressed and a short circuit between the wires can be prevented so that the reliability of the semiconductor device is increased.
  • A description will be given next to advantages obtained by coinciding the center axis A of the second semiconductor chip 14 with the center axis C of the substrate 10.
  • The first advantage is that a stress balance in the semiconductor device can be brought closer to symmetry relative to each of the center axes A and C by coinciding the center axis A of the second semiconductor chip 14, which is a largest structure in the mold resin 16, with the center axis C of the substrate 10 in the multilayer-chip-type semiconductor device. This reduces the localization of stresses occurring when the distribution of stresses in the semiconductor device is uneven during, e.g., reflow mounting and prevents the degradation of the semiconductor device.
  • The second advantage is that the lengths of the wires 15 and the loop configurations thereof can be brought closer to uniformity along the four edge sides of the second semiconductor chip 14. This increases operation stability in the wire bonding step compared with the case where the respective lengths of the wires 15 are not uniform, increases a yield rate, and reduces the time required for the step. It is also possible to achieve the same effect as achieved by the second advantage by designing a wiring pattern for the substrate 10 such that the lengths of the wires 15 are uniform without coinciding the center axis A with the center axis C.
  • Although the description has been given thus far to the case where the center axis A is made coincident with the center axis C, it will easily be appreciated that the same effect is achievable by positioning the center axes A and C such that they are nearly coincident.
  • It is also possible to dispose the first and second semiconductor chips 12 and 14 on the substrate 10 such that the center axis B of the first semiconductor chip 12 is coincident with the center axis C of the substrate 10 and that the center axis A of the second semiconductor chip 14 is offset from the center axis B of the first semiconductor chip 12 and from the center axis C of the substrate 10 or dispose the first and second semiconductor chips 12 and 14 on the substrate 10 such that the respective center axes A, B, and C are offset from each other and are not coincident. In either of the cases, if the peripheral edge of the second semiconductor chip 14 has a portion protruding beyond the peripheral edge portion of the first semiconductor chip 12, the semiconductor device can be reduced in size by the area of the portion of the protrusion ha of the first adhesion layer 11 located under the protruding portion. The directions in which the center axes A and B of the second and first semiconductor chips 14 and 12 are offset from the center axis C of the substrate 10 and the amounts of offsetting in these cases may be determined appropriately by examining the respective configurations and areas of the first and second semiconductor chips 12 and 14, the substrate 10, and the protrusion 11 a of the first adhesion layer 11, the lengths of the wires 15, and the like such that optimum design which enables maximum miniaturization of the semiconductor device is performed.
  • EMBODIMENT 3
  • A semiconductor device according to a third embodiment of the present invention will be described with reference to FIGS. 3A to 3E.
  • FIGS. 3A to 3E are cross-sectional views illustrating, in the order of progression, the individual steps of a method for fabricating the semiconductor device according to the third embodiment.
  • FIG. 3A is a view showing the first step. In the present step termed a flip chip bonding step, a first semiconductor chip 12 is disposed on a substrate 10 having electrode pads (not shown). In this step, positioning is performed such that bumps 12 a provided on the first semiconductor chip 12 are connected to the electrode pads (not shown) of the substrate 10 and the first semiconductor chip 12 is mounted such that the bumps 12 a face downward. It is also possible to connect the bumps 12 a to the electrode pads of the substrate 10 by adding a conductive paste to the bumps 12 a. If the first semiconductor chip 12 is mounted on the substrate 10 such that the center axis B of the first semiconductor chip 12 is offset from the center axis C of the substrate 10 in a direction of the edge opposite to the edge from which an adhesive is injected, a portion for reserving the adhesive (hereinafter referred to as a reserving portion) formed in injecting the adhesive can be formed to occupy a large space.
  • FIG. 3B is a view showing the second step. In the present step termed an underfill step, an adhesive is injected into the space between the substrate 10 and the first semiconductor chip 12 to form a first adhesion layer 11 composed of the adhesive and having a peripheral edge portion protruding outwardly from the first semiconductor chip 12. In the case of injecting a liquid adhesive into the space between the first semiconductor chip 12 and the substrate 10, a nozzle 17 is positioned on the outer edge of the first semiconductor chip 12 to eject the adhesive. If necessary, the nozzle 17 is moved reciprocally along the edge side from which the adhesive is injected to eject the adhesive so that the portion for reserving a required amount of the adhesive to be injected is formed. The adhesive is filled from the reserving portion by the surface tension of the adhesive into the space between the first semiconductor chip 12 and the substrate 10. When the filling of the adhesive is completed, the injected adhesive is set so that the first adhesion layer 11 is formed.
  • A specific description will be given to the protrusion 11 a of the first adhesion layer 11. If consideration is given to the case where, e.g., the adhesive is injected from one of the edge sides of the first semiconductor chip 12, the reserving portion is formed around the one edge side so that the protruding length and height of the protrusion 11 a of the adhesive are larger along the edge side than along the other three edge sides. Although fillets are formed naturally along the other three edge sides, the protruding lengths and heights thereof are not as large as those of the protrusion 11 a from the edge side formed with the reserving portion. Specifically, the protruding length of the protrusion 11 a is about 2 mm at the maximum along the edge side formed with the reserving portion, while it is about 0.5 mm along the other three edge sides. Thus, the peripheral edge portion of the protrusion 11 a of the adhesive is larger in protruding length and height along one of the four edge sides than along the other three edge sides.
  • The configuration of the protrusion 11 a of the first adhesion layer 11 can be controlled by optimizing a condition such as the material of the adhesive to be used, an amount of injection, an injection time, or a setting temperature. In this case, a smaller-size semiconductor device can be implemented by controlling the configuration of the protrusion 11 a such that the protrusion 11 a does not protrude beyond the peripheral edge portion of the second semiconductor chip 14 to be mounted in a step which will be described later.
  • FIG. 3C is a view showing the third step. In the present step termed a stacked die bonding step, the second semiconductor chip 14 having electrode pads along the peripheral edge portion of the upper surface thereof is mounted on the first semiconductor chip 12 with the second adhesion layer 13 interposed therebetween. At this time, the second semiconductor chip 14 is mounted on the first semiconductor chip 12 with the second adhesion layer 13 interposed therebetween such that the portion of the peripheral edge of the protrusion 11 a of the adhesive which is protruding most outwardly from the first semiconductor chip 12 does not protrude beyond the peripheral edge portion of the second semiconductor chip 14 so that a smaller-size semiconductor chip is implemented. If consideration is given to the fact that the protruding length from the first semiconductor chip 12 along the edge side formed with the reserving portion is about 2 mm at the maximum, the position at which the second semiconductor chip 14 is mounted when the second semiconductor chip 14 is larger by 1 mm than the first semiconductor chip 12 in each of vertical and horizontal directions is shifted by 1 mm from the center axis B of the first semiconductor chip 12 in the direction of the position at which the reserving portion is formed. Consequently, the peripheral edge portion of the second semiconductor chip 14 protrudes by 2 mm from the peripheral edge portion of the first semiconductor chip 12 so that the most outwardly extending portion of the protrusion 11 a does not protrude beyond the peripheral edge of the second semiconductor chip 14.
  • This prevents the situation in which the area of the substrate 10 should be increased by the area occupied by the protrusion 11 a of the first adhesion layer 11, which is observed in the conventional embodiments, so that a smaller-size multilayer-chip-type semiconductor device is implemented. Since the peripheral edge portion of the first adhesion layer 11 is not protruding from the peripheral edge portion of the second semiconductor chip 14, the situation in which the lengths of wires 15 should be increased, which is also observed in the conventional embodiment, is prevented. As a result, the influence of wire sweep occurring in the step of injecting a mold resin 16 in a mold, which will be described later, can be suppressed and a short circuit between the wires can be prevented so that a semiconductor device with higher reliability is increased.
  • Although the adhesive composing the second adhesion layer 13 between the first and second semiconductor chips 12 and 14 is shown in the state in which it has been adhered preliminarily to the back surface of the second semiconductor chip 14 in FIG. 3C, the type of the adhesive and a formation method using the adhesive may be those used in the first embodiment.
  • FIG. 3D is a view showing the fourth step. In the present step termed a wire bonding step, the electrode pads of the substrate 10 and the electrode pads of the second semiconductor chip 14 are bonded to each other with the wires 15. As also described in the first and second embodiments, if a structure is designed such that the lengths of the wires 15 are uniform around the entire circumference of the second semiconductor chip 14, exactly the same equipment conditions can be used for wiring so that a wiring operation is performed stably, the yield rate is increased, and the time required for the step is reduced.
  • FIG. 3E is a view showing the fifth final step. In the present step termed a sealing step, the mold resin 16 sealing therein the first and second semiconductor chips 12 and 14 and the wires 15 is formed. By completely setting the mold resin 16, the semiconductor device is completed.
  • The foregoing description has been given to the case where a liquid resin is used as the adhesive composing the first adhesion layer 11. This is because, if a liquid adhesive is used, an increase in the amount of outward protrusion of the adhesive is observed remarkably along a specified edge side of the first semiconductor chip 12. Even if the first adhesion layer 11 is composed of a film-like adhesive, however, there is a case where the amount of outward protrusion is larger along the specified edge side, which is mainly the case where the positions and number of the bumps 12 a of the first semiconductor chip 12 are non-uniform along the four edge sides of the first semiconductor chip 12. In this case also, a smaller-size semiconductor device with higher reliability can be implemented by offsetting, to a proper position, the center axis A of the second semiconductor chip 14 mounted on the first semiconductor chip 12 from the center axis B of the first semiconductor chip 12.
  • Although the description has been given to the case where the amount of outward protrusion of outward the first adhesion layer 11 is largest along that one of the edges of the first semiconductor chip 12 which serves as an injection hole for the adhesive composing the first adhesion layer 11, the amount of outward protrusion of the first adhesive layer 11 may also be larger along, e.g., two of the four edges of the first semiconductor chip 12. This is because a smaller-size semiconductor device with higher reliability can be implemented in either case by mounting the second semiconductor chip 14 on the first semiconductor chip 12 such that, if the amounts of protrusion along the two edges are the same, the protrusion 11 a of the first adhesion layer 11 from either one of the two edges does not protrude outwardly beyond the peripheral edge portion of the second semiconductor chip 14 and, if the amount of outward protrusion is larger along either one of the two edges, the protrusion 11 a of the first adhesion layer 11 from the edge with a larger amount of outward protrusion does not protrude outwardly beyond the peripheral edge portion of the second semiconductor chip 14.
  • Although the description has been given to the case where the plan configuration of each of the first and second semiconductor chips 12 and 14 is a square with reference to FIGS. 3A to 3E, even if the plan configuration is a rectangle, a smaller-size semiconductor device with higher reliability can be implemented by mounting the second semiconductor chip 14 on the first semiconductor chip 12 such that the peripheral edge portion of the second semiconductor chip 14 protrudes beyond the peripheral edge portion of the first semiconductor chip 12. It is not necessary for each of the four edge sides of the second semiconductor chip 14 to protrude beyond the peripheral edge portion of the first semiconductor chip 12. A smaller-size semiconductor device with higher reliability can be implemented by mounting the second semiconductor chip 14 on the first semiconductor chip 12 such that the portion of the peripheral edge of the protrusion 11 a of the first adhesion layer 11, which is most outwardly protruding along one of the four side edges of the first semiconductor chip 12, does not protrude beyond the corresponding one of the edge sides of the second semiconductor chip 14.
  • EMBODIMENT 4
  • A semiconductor device according to a fourth embodiment of the present invention will be described with reference to FIG. 4.
  • FIG. 4 is a view showing a multilayer-chip-type semiconductor device according to the fourth embodiment.
  • In the present semiconductor device, a square first semiconductor chip 12 having bumps 12 a is mounted with the bumps 12 a facing downward on a square substrate 10 having electrode pads on the upper surface thereof and lands 10 b on the lower surface thereof with a first adhesion layer 11 interposed therebetween. A square second semiconductor chip 14 having electrode pads 14 a along the peripheral edge of the upper surface thereof is mounted on the first semiconductor chip 12 with a second adhesion layer 13 interposed therebetween. The electrode pads 14 a of the second semiconductor chip 14 and the electrode pads of the substrate 10 are electrically bonded to each other with wires 15. A square third semiconductor chip 19 having electrode pads along the peripheral edge portion of the upper surface thereof is mounted on the second semiconductor chip 14 with a third adhesion layer 18 interposed therebetween. The electrode pads of the third semiconductor chip 19 and the electrode pads of the substrate 10 are electrically bonded to each other with wires 20. The first, second, and third semiconductor chips 12, 14, and 19 and the wires 15 and 20 are sealed with a mold resin 16, whereby the semiconductor device having the semiconductor chips stacked in three layers is formed.
  • In the semiconductor device having the semiconductor chips stacked in three layers also, the multilayer-chip-type semiconductor device can be reduced in size and the reliability thereof can be increased by disposing the second semiconductor chip 14 on the first semiconductor chip 12 in consideration of the protruding length and height of the protrusion 11 a of the first adhesion layer 11 such that the peripheral edge portion of the second semiconductor chip 14 is protruding outwardly at least beyond the peripheral edge portion of the first semiconductor chip 12.
  • Even in the case where the third and second semiconductor chips 19 and 14 are bonded to each other by using wires or even in the case where the third semiconductor chip 19 is mounted with the circuit formation surface thereof opposing the circuit formation surface of the second semiconductor chip 14 and flip chip bonding is provided therebetween by using the bumps, a smaller-size multilayer-chip-type semiconductor device with higher reliability can also be implemented.
  • In the semiconductor device having the three-level multilayer structure shown in FIG. 4 also, the second and third semiconductor chips 14 and 19 are disposed preferably on the first and third semiconductor chips 12 and 14 such that the respective center axes of the second and third semiconductor chips 14 and 19 are in superimposed relation with the center axis of the substrate 10 in the same manner as in the first and second embodiments.

Claims (7)

1-6. (canceled)
7. A method for fabricating a semiconductor device, the method comprising:
a first step of disposing a first semiconductor chip on a substrate having an electrode pad;
a second step of injecting an adhesive in a space between the substrate and the first semiconductor chip to form a first adhesion layer composed of the adhesive and having a peripheral edge portion protruding outwardly from the first semiconductor chip;
a third step of mounting, on the first semiconductor chip, a second semiconductor chip having an electrode pad on a peripheral edge portion of an upper surface thereof with a second adhesion layer interposed therebetween;
a fourth step of bonding the electrode pad of the substrate and the electrode pad of the second semiconductor chip to each other with a wire; and
a fifth step of sealing the first and second semiconductor chips and the wire with a mold resin,
the third step including the step of protruding a peripheral edge portion of the second semiconductor chip outwardly beyond a peripheral edge portion of the first semiconductor chip.
8. The method of claim 7, wherein the third step includes the step of protruding the peripheral edge portion of the second semiconductor chip outwardly beyond the peripheral edge portion of the first adhesion layer.
9. The method of claim 7, wherein the first step includes the step of disposing the first semiconductor chip such that a center of the first semiconductor chip is offset from a center of the substrate in a direction of an edge of the first semiconductor chip opposite to a direction of an edge thereof from which the adhesive is injected in the second step.
10. The method of claim 7, wherein the third step includes the step of mounting the second semiconductor chip such that a center of the second semiconductor chip is offset from a center of the first semiconductor chip.
11. The method of claim 10, wherein the third step includes the step of mounting the second semiconductor chip such that the center of the second semiconductor chip is offset from the center of the first semiconductor chip in a direction of an edge of the first semiconductor chip from which the adhesive is injected in the second step.
12. The method of claim 7, wherein the third step includes the step of mounting the second semiconductor chip such that a center of the second semiconductor chip substantially coincides with a center of the substrate.
US11/282,726 2002-12-27 2005-11-21 Semiconductor device and method for fabricating the same Abandoned US20060091563A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/282,726 US20060091563A1 (en) 2002-12-27 2005-11-21 Semiconductor device and method for fabricating the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2002381135A JP3689694B2 (en) 2002-12-27 2002-12-27 Semiconductor device and manufacturing method thereof
JP2002-381135 2002-12-27
US10/649,741 US6992396B2 (en) 2002-12-27 2003-08-28 Semiconductor device and method for fabricating the same
US11/282,726 US20060091563A1 (en) 2002-12-27 2005-11-21 Semiconductor device and method for fabricating the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/649,741 Division US6992396B2 (en) 2002-12-27 2003-08-28 Semiconductor device and method for fabricating the same

Publications (1)

Publication Number Publication Date
US20060091563A1 true US20060091563A1 (en) 2006-05-04

Family

ID=32652758

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/649,741 Expired - Lifetime US6992396B2 (en) 2002-12-27 2003-08-28 Semiconductor device and method for fabricating the same
US11/282,726 Abandoned US20060091563A1 (en) 2002-12-27 2005-11-21 Semiconductor device and method for fabricating the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/649,741 Expired - Lifetime US6992396B2 (en) 2002-12-27 2003-08-28 Semiconductor device and method for fabricating the same

Country Status (3)

Country Link
US (2) US6992396B2 (en)
JP (1) JP3689694B2 (en)
CN (1) CN100421251C (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060012018A1 (en) * 2004-07-13 2006-01-19 Chippac, Inc. Semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package
US20080036072A1 (en) * 2006-08-11 2008-02-14 Vishay General Semiconductor Llc Secmiconductor device and method for manufacturing a semiconductor device
US20100123242A1 (en) * 2008-11-19 2010-05-20 Jong-Woo Ha Integrated circuit package system with support carrier and method of manufacture thereof
US20120074596A1 (en) * 2006-09-14 2012-03-29 Kazuaki Sumita Set of resin compositions for preparing system-in-package type semiconductor device
US20140042589A1 (en) * 2012-08-10 2014-02-13 Elpida Memory, Inc. Semiconductor device

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100401020B1 (en) * 2001-03-09 2003-10-08 앰코 테크놀로지 코리아 주식회사 Stacking structure of semiconductor chip and semiconductor package using it
US6853064B2 (en) * 2003-05-12 2005-02-08 Micron Technology, Inc. Semiconductor component having stacked, encapsulated dice
JP3718205B2 (en) * 2003-07-04 2005-11-24 松下電器産業株式会社 Chip stacked semiconductor device and manufacturing method thereof
US6930378B1 (en) 2003-11-10 2005-08-16 Amkor Technology, Inc. Stacked semiconductor die assembly having at least one support
JP3949665B2 (en) * 2004-02-24 2007-07-25 株式会社東芝 Manufacturing method of semiconductor device
US20060034029A1 (en) * 2004-08-13 2006-02-16 Cyntec Company Current detector with improved resistance adjustable range and heat dissipation
US7332801B2 (en) * 2004-09-30 2008-02-19 Intel Corporation Electronic device
US7364945B2 (en) 2005-03-31 2008-04-29 Stats Chippac Ltd. Method of mounting an integrated circuit package in an encapsulant cavity
WO2007049087A1 (en) * 2005-10-24 2007-05-03 Infineon Technologies Ag Semiconductor chip with amorphous crack-stop layer
US8012867B2 (en) * 2006-01-31 2011-09-06 Stats Chippac Ltd Wafer level chip scale package system
JP4946872B2 (en) * 2006-02-02 2012-06-06 パナソニック株式会社 Memory card manufacturing method
US7675180B1 (en) 2006-02-17 2010-03-09 Amkor Technology, Inc. Stacked electronic component package having film-on-wire spacer
US7633144B1 (en) 2006-05-24 2009-12-15 Amkor Technology, Inc. Semiconductor package
JP2008166438A (en) * 2006-12-27 2008-07-17 Spansion Llc Semiconductor device, and manufacturing method thereof
US8198735B2 (en) 2006-12-31 2012-06-12 Stats Chippac Ltd. Integrated circuit package with molded cavity
JP2008098679A (en) * 2008-01-07 2008-04-24 Renesas Technology Corp Semiconductor device
US8258015B2 (en) * 2008-02-22 2012-09-04 Stats Chippac Ltd. Integrated circuit package system with penetrable film adhesive
US8304869B2 (en) * 2008-08-01 2012-11-06 Stats Chippac Ltd. Fan-in interposer on lead frame for an integrated circuit package on package system
CN101655514B (en) * 2008-08-19 2014-12-10 福鲁克公司 Device and method for zero setting of test instrument
US20110062599A1 (en) * 2009-09-17 2011-03-17 Joon Dong Kim Integrated circuit packaging system with package stacking and method of manufacture thereof
US20120224332A1 (en) * 2011-03-02 2012-09-06 Yun Jaeun Integrated circuit packaging system with bump bonded dies and method of manufacture thereof
US9679863B2 (en) 2011-09-23 2017-06-13 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming interconnect substrate for FO-WLCSP
JP2021044435A (en) * 2019-09-12 2021-03-18 キオクシア株式会社 Semiconductor device
JP2021129083A (en) * 2020-02-17 2021-09-02 キオクシア株式会社 Semiconductor device and method for manufacturing the same
CN112968109A (en) * 2020-11-27 2021-06-15 重庆康佳光电技术研究院有限公司 Driving back plate and manufacturing method thereof

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5903049A (en) * 1997-10-29 1999-05-11 Mitsubishi Denki Kabushiki Kaisha Semiconductor module comprising semiconductor packages
US6157080A (en) * 1997-11-06 2000-12-05 Sharp Kabushiki Kaisha Semiconductor device using a chip scale package
US20020004258A1 (en) * 1999-09-03 2002-01-10 Seiko Epson Corporation Semiconductor device and method of fabricating the same, circuit board, and electronic equipment
US6353263B1 (en) * 1999-04-14 2002-03-05 Sharp Kabushiki Kaisha Semiconductor device and manufacturing method thereof
US6452279B2 (en) * 2000-07-14 2002-09-17 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
US20020195697A1 (en) * 2001-06-21 2002-12-26 Mess Leonard E. Stacked mass storage flash memory package
US6514794B2 (en) * 1999-12-23 2003-02-04 Rambus Inc. Redistributed bond pads in stacked integrated circuit die package
US6657290B2 (en) * 2001-01-24 2003-12-02 Sharp Kabushiki Kaisha Semiconductor device having insulation layer and adhesion layer between chip lamination
US20050003580A1 (en) * 2003-07-04 2005-01-06 Matsushita Electric Industrial Co., Ltd. Stacked chip semiconductor device and method for manufacturing the same

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3481444B2 (en) 1998-01-14 2003-12-22 シャープ株式会社 Semiconductor device and manufacturing method thereof
JP4228457B2 (en) 1999-03-15 2009-02-25 ソニー株式会社 Electronic module and electronic device
JP2002026238A (en) 2000-07-11 2002-01-25 Rohm Co Ltd Chip-on type electronic component
CN1167123C (en) * 2000-11-17 2004-09-15 矽品精密工业股份有限公司 Semiconductor package whose package sealant possesses shoulder portion and mould for packaging said semiconductor package
JP3839323B2 (en) * 2001-04-06 2006-11-01 株式会社ルネサステクノロジ Manufacturing method of semiconductor device

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5903049A (en) * 1997-10-29 1999-05-11 Mitsubishi Denki Kabushiki Kaisha Semiconductor module comprising semiconductor packages
US6157080A (en) * 1997-11-06 2000-12-05 Sharp Kabushiki Kaisha Semiconductor device using a chip scale package
US6353263B1 (en) * 1999-04-14 2002-03-05 Sharp Kabushiki Kaisha Semiconductor device and manufacturing method thereof
US20020004258A1 (en) * 1999-09-03 2002-01-10 Seiko Epson Corporation Semiconductor device and method of fabricating the same, circuit board, and electronic equipment
US6514794B2 (en) * 1999-12-23 2003-02-04 Rambus Inc. Redistributed bond pads in stacked integrated circuit die package
US6452279B2 (en) * 2000-07-14 2002-09-17 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
US6657290B2 (en) * 2001-01-24 2003-12-02 Sharp Kabushiki Kaisha Semiconductor device having insulation layer and adhesion layer between chip lamination
US20020195697A1 (en) * 2001-06-21 2002-12-26 Mess Leonard E. Stacked mass storage flash memory package
US20050003580A1 (en) * 2003-07-04 2005-01-06 Matsushita Electric Industrial Co., Ltd. Stacked chip semiconductor device and method for manufacturing the same

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7692279B2 (en) 2004-07-13 2010-04-06 Chippac, Inc. Semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package
US7253511B2 (en) * 2004-07-13 2007-08-07 Chippac, Inc. Semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package
US20060012018A1 (en) * 2004-07-13 2006-01-19 Chippac, Inc. Semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package
US7829382B2 (en) 2004-07-13 2010-11-09 Chippac, Inc. Method for making semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package
TWI419271B (en) * 2006-08-11 2013-12-11 Vishay Gen Semiconductor Llc Semiconductor device and method for manufacturing a semiconductor device
US7719096B2 (en) * 2006-08-11 2010-05-18 Vishay General Semiconductor Llc Semiconductor device and method for manufacturing a semiconductor device
WO2008021272A3 (en) * 2006-08-11 2008-07-31 Vishay Gen Semiconductor Llc Semiconductor device and method for manufacturing a semiconductor device
US20080036072A1 (en) * 2006-08-11 2008-02-14 Vishay General Semiconductor Llc Secmiconductor device and method for manufacturing a semiconductor device
US20120074596A1 (en) * 2006-09-14 2012-03-29 Kazuaki Sumita Set of resin compositions for preparing system-in-package type semiconductor device
US9018281B2 (en) * 2006-09-14 2015-04-28 Shin-Etsu Chemical Co., Ltd. Set of resin compositions for preparing system-in-package type semiconductor device
US20100123242A1 (en) * 2008-11-19 2010-05-20 Jong-Woo Ha Integrated circuit package system with support carrier and method of manufacture thereof
US8987056B2 (en) 2008-11-19 2015-03-24 Stats Chippac Ltd. Integrated circuit package system with support carrier and method of manufacture thereof
US20140042589A1 (en) * 2012-08-10 2014-02-13 Elpida Memory, Inc. Semiconductor device
US9117741B2 (en) * 2012-08-10 2015-08-25 Ps4 Luxco S.A.R.L. Semiconductor device

Also Published As

Publication number Publication date
US6992396B2 (en) 2006-01-31
CN100421251C (en) 2008-09-24
JP2004214360A (en) 2004-07-29
JP3689694B2 (en) 2005-08-31
CN1512580A (en) 2004-07-14
US20040126926A1 (en) 2004-07-01

Similar Documents

Publication Publication Date Title
US6992396B2 (en) Semiconductor device and method for fabricating the same
JP3718205B2 (en) Chip stacked semiconductor device and manufacturing method thereof
US9613922B2 (en) Semiconductor device and manufacturing method thereof
US6756684B2 (en) Flip-chip ball grid array semiconductor package with heat-dissipating device and method for fabricating the same
US6759737B2 (en) Semiconductor package including stacked chips with aligned input/output pads
US6406938B2 (en) Semiconductor and flip chip packages and method having a back-side connection
US7595227B2 (en) Integrated circuit device package having both wire bond and flip-chip interconnections and method of making the same
US7635610B2 (en) Multi-chip stack package and fabricating method thereof
US20020163075A1 (en) Semiconductor package with embedded heat-dissipating device
US20040195700A1 (en) Multi-chip package combining wire-bonding and flip-chip configuration
US7554197B2 (en) High frequency IC package and method for fabricating the same
US8030768B2 (en) Semiconductor package with under bump metallization aligned with open vias
US11227814B2 (en) Three-dimensional semiconductor package with partially overlapping chips and manufacturing method thereof
US6953711B2 (en) Flip chip on lead frame
US20230111192A1 (en) Electronic package and manufacturing method thereof
KR20210147453A (en) Semiconductor package, and method of manufacturing the same
JP2012174900A (en) Method of manufacturing semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION