US20060118233A1 - System and method for forming high resolution electronic circuits on a substrate - Google Patents

System and method for forming high resolution electronic circuits on a substrate Download PDF

Info

Publication number
US20060118233A1
US20060118233A1 US11/325,519 US32551906A US2006118233A1 US 20060118233 A1 US20060118233 A1 US 20060118233A1 US 32551906 A US32551906 A US 32551906A US 2006118233 A1 US2006118233 A1 US 2006118233A1
Authority
US
United States
Prior art keywords
substrate
recited
high resolution
electronic circuits
forming high
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/325,519
Inventor
Christopher Wargo
Scott Mathews
Paul Kydd
Todd Kegresse
Chengping Zhang
Michael Duignan
Susan Gordon
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Potomac Photonics Inc
Parelec Inc
Original Assignee
Potomac Photonics Inc
Parelec Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Potomac Photonics Inc, Parelec Inc filed Critical Potomac Photonics Inc
Priority to US11/325,519 priority Critical patent/US20060118233A1/en
Assigned to PARELEC, INC., POTOMAC PHOTONICS, INC. reassignment PARELEC, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MATHEWS, SCOTT, ZHANG, CHENGPING, DUIGNAN, MICHAEL, WARGO, CHRISTOPHER, KYDD, PAUL, KEGRESSE, TODD A.
Publication of US20060118233A1 publication Critical patent/US20060118233A1/en
Priority to US12/318,667 priority patent/US20090123661A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/12Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns
    • H05K3/1258Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using thick film techniques, e.g. printing techniques to apply the conductive material or similar techniques for applying conductive paste or ink patterns by using a substrate provided with a shape pattern, e.g. grooves, banks, resist pattern
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09009Substrate related
    • H05K2201/09036Recesses or grooves in insulating substrate
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/02Details related to mechanical or acoustic processing, e.g. drilling, punching, cutting, using ultrasound
    • H05K2203/0264Peeling insulating layer, e.g. foil, or separating mask
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/05Patterning and lithography; Masks; Details of resist
    • H05K2203/0562Details of resist
    • H05K2203/0568Resist used for applying paste, ink or powder
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0017Etching of the substrate by chemical or physical means
    • H05K3/0026Etching of the substrate by chemical or physical means by laser ablation
    • H05K3/0032Etching of the substrate by chemical or physical means by laser ablation of organic insulating material
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/107Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by filling grooves in the support with conductive material
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T156/00Adhesive bonding and miscellaneous chemical manufacture
    • Y10T156/10Methods of surface bonding and/or assembly therefor
    • Y10T156/1052Methods of surface bonding and/or assembly therefor with cutting, punching, tearing or severing
    • Y10T156/1062Prior to assembly
    • Y10T156/1064Partial cutting [e.g., grooving or incising]
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49165Manufacturing circuit on or in base by forming conductive walled aperture in base

Definitions

  • the subject invention relates to a system and method for forming high resolution electronic circuits on a substrate.
  • the present invention directs itself to a processing system utilizing a source of radiant energy for the formation of a series of channels in a substrate.
  • the invention directs itself to a computer controlled system allowing a user to create a pre-defined series of channels in a substrate, the series having a user-selectable set of depths and dimensions.
  • the present invention directs itself to a processing method including the steps of: forming at least one channel in a substrate with a focused energy beam, cleaning the substrate to remove residue from the channel-forming step, filling the channels with an electrically conductive paste, and heating the substrate in order to cure the electrically conductive paste. More particularly, the invention directs itself to a method of fabricating electronic circuits on a substrate where the channel-forming step allows for the creation of patterns for the electronic circuitry of variable size, shape, and depth on or in the substrate.
  • Dielectric layers are typically formed by the sequential steps of spin-coating the dielectric material, curing, pattern-etching with a plasma etch process to form via apertures, and filling the apertures through electroplating or sputtering.
  • the metal layers are typically formed by sequential steps of sputtering a thin chromium layer (for adhesion to the dielectric layer), sputtering an initial copper layer over the chromium layer, defining the electrical traces by either additive or subtractive methods, and removing the excess copper and chromium between the electrical traces.
  • Typical additive methods use a thin initial copper layer (seed layer), then form a photo resist layer over the thin copper layer and pattern it to remove photo resist where the signal traces are to be located, and thereafter plate a much thicker copper layer into the photo resist pattern.
  • Typical subtractive methods use a thick initial copper layer, then form a photo resist layer over the thick copper layer and pattern it in order to remove photo resist in areas where there are signal traces. Thereafter, exposed copper is etched away.
  • the aforementioned building process involves numerous steps and is a relatively expensive procedure. A defect in the formation of one layer may ruin the entire substrate. Current trends in the industry are biased toward increasing the density of signal lines and vias. This, in turn, increases cost of the building process and further increases the chance of a defect occurring.
  • Planar conductor patterns on plastic or other substrate materials are often used for interconnection of electronic components.
  • plastic flex circuits have found broad application in the interconnection of semiconductor chips and small passive electronic components in miniature electronic devices. Similar approaches are used in the packaging of semiconductor integrated circuits to redistribute electronic connections to comply with the requirements of particular applications.
  • the applications also include medical devices for implantable sensors and associated drug delivery telemetry to sensors for Unmanned Aerial Vehicles (UAVs).
  • UAVs Unmanned Aerial Vehicles
  • Plastic substrate materials offer the desirable characteristics of mechanical flexibility, low cost, and lightweight. However, nearly all plastic materials exhibit irreversible damage when subjected to processing temperatures above 400° C. As a consequence, conductor patterns on plastic substrates are normally produced by photolithographic patterning and etching of a metal film deposited at low temperatures over the entire substrate surface or by stencil printing of polymer-based conductive inks. Both of these approaches have significant drawbacks. Etching is a subtractive process that requires more than eight process steps, poorly utilizes conductor materials, and generates a waste stream of process chemicals. Stencil printing of polymers or other materials is limited in the spatial resolution of printed features and the corresponding density of conductive lines.
  • Pastes that can be applied to ceramic substrates by stenciling processes and that cure at temperatures in the range of 800° C. are well-known in the prior art. Due to their high curing temperatures, they are not applicable to polymer substrates. Recent advances in materials technology, however, now allow for production of metallic powders with well-controlled particulate dimensions in the micron range. Metallic precursor compounds that cure at low temperatures by decomposing to form metal species and volatile gases also have been identified. When mixed with appropriate solvents, surfactants, and adhesion promoters, these materials can be used to manufacture pastes that cure at temperatures of less than 250° C. to form high-quality electrical conductors.
  • U.S. Pat. No. 4,763,403 is directed to a method of making an electronic component. This reference teaches the use of conductive epoxy paste for the interconnection of conductor patterns.
  • U.S. Pat. No. 6,163,957 describes a similar technique for production of vias using laser-drilled holes in a substrate covered by an auxiliary film.
  • the conductor pattern is formed through a photo-lithographic process.
  • the reference directs itself to the creation of channels through direct application of radiant energy.
  • U.S. Pat. No. 5,091,339 is directed to trenching techniques for forming vias and channels in multilayer electrical interconnects.
  • This system teaches the use of channel and hole patterns formed by plasma or laser etching through multiple masks with subsequent filling by conductive materials.
  • the system does not utilize the formation of channels formed through direct application of radiant energy to the substrate surface.
  • U.S. Pat. No. 4,912,844 describes the use of a punch to produce cavities and grooves in a suitable deformable substrate.
  • This reference teaches the use of a punch tool in order to press cavities and grooves into deformable electrically insulating substrates laminated by metallic foil to produce cavities and grooves in the laminated surface. Removal of material on the unindented portion of the laminated substrate surface by mechanical or etching techniques then results in formation of a conductor array pattern. This approach is wasteful of conductive material and may be applied only to selected substrate materials.
  • U.S. Pat. No. 4,336,320 teaches the filling of photolithographically defined channels with thick film conductor paste and U.S. Pat. No. 4,508,753 teaches the filling of a pattern engraved in an applied insulating coating with conductive paste to fabricate conductor patterns on high-temperature substrates.
  • U.S. Pat. No. 4,763,403 describes the use of conductive epoxy paste for interconnection of conductor patterns.
  • U.S. Pat. No. 6,263,957 describes a similar technique for production of vias using laser-drilled holes in a substrate covered by an auxiliary film. In both of these references, the conductor pattern is formed through photolithographic processes.
  • U.S. Pat. No. 5,666,722 teaches the fabrication of planar conductor arrays by vapor or plasma deposition of metals onto a substrate containing laser cut channels followed by abrasion of the substrate surface. This approach provides high spatial resolution and eliminates the use of photolithographic etching, but it is wasteful of applied metallic material and may require additional process steps to achieve desired conductor thickness.
  • U.S. Pat. No. 5,091,339 describes the use of channel and hole patterns formed by plasma or laser etching through multiple masks with subsequent filling by conductive material.
  • U.S. Pat. No. 4,912,844 describes use of a punch to produce cavities and grooves in a suitable deformable substrate and the provision of conductive material in the grooves to produce conductor arrays.
  • This reference teaches the use of a punch tool to press cavities and grooves into deformable electrically insulating substrates laminated by metallic foil to produce cavities and grooves in the laminated surface. Further, the reference provides for the removal of material on the unindented portion of the laminated substrate surface by mechanical or etching techniques, resulting in the formation of a conductor array pattern. This approach is wasteful of conductive material, may be applied only to selected substrate materials, and requires fabrication of punching or embossing tools which are costly and subject to wear.
  • None of the prior art provides for a combination of steps as herein presented comprising a method for forming electronic circuits on a substrate which allows for a maximum of efficiency and cost effectiveness with a minimum of defects. None of the prior art methods include the combined steps of laser milling an uncoated surface of a substrate to form a series of channels having user-defined depths and dimensions.
  • the present invention provides for a system and method for creating high resolution electronic circuits on a substrate.
  • the method includes the steps of forming at least one channel in a substrate with a focused energy beam, cleaning the substrate to remove residue from the formation step, filling the channels with an electrically conductive paste, and heating the substrate in order to cure the electrically conductive paste.
  • the system for implementing the method for creating high resolution electronic circuits on a substrate includes a source of radiant energy and a focusing means for directing a focused energy beam onto the surface of a substrate.
  • the substrate is mounted on a translatable table, which allows for the formation of channels having user-defined depths and thicknesses.
  • FIG. 1 is a cross-sectional view of the system for forming high resolution electronic circuits on a substrate
  • FIG. 2 is a cross-sectional view of the system for forming high resolution electronic circuits on a substrate in operation
  • FIG. 3 is a cross-sectional view of the substrate subsequent to the step of channel formation
  • FIG. 4 is a cross-sectional view of the milled substrate during the step of conductive paste application
  • FIG. 5 is a perspective view of the focusing means.
  • FIG. 6 is a perspective schematic view of a high resolution circuit formed on the substrate layer.
  • the system 10 includes a source of radiant energy 34 , a focusing means 16 , and a substrate 12 .
  • the laser milling and drilling system 10 allows for the fabrication of planar conductor arrays having high spatial resolution, compatibility with polymer and other low-temperature substrate materials and allows for the simultaneous fabrication of conductors and vias. Additionally, the process allows for the efficient utilization of conductor materials, minimizes waste materials created in the production process, and allows for a simple, rapid and inexpensive method for making changes in the conductor array patterns.
  • the source of radiant energy 34 may be a laser, a source of noncoherent light, an electron beam generator, or any other suitable means for generating radiant energy.
  • the source of radiant energy 34 is a diode-pumped, solid-state neodymium laser, such as a neodymium vanadate laser.
  • the output of the laser 34 be frequency-tripled or frequency-quadrupled in order to produce wavelengths shorter than 360 nm.
  • the source of radiant energy 34 is utilized for the production of optical, or other focused energy for the ablation of channels or via patterns in substrate 12 .
  • Substrate 12 may be a glass, a polyimide film, or any other suitable substrate composition.
  • One such substrate composition which may be used for substrate layer 12 is a polyimide film known as KAPTON®, which is produced by DuPont High Performance Materials of Circleville, Ohio.
  • KAPTON® polyimide films are dielectric films which retain their physical properties over a wide temperature range. They have been used in field applications where the environmental temperatures were as low as ⁇ 269° C. and as high as 400° C.
  • Polyimide materials are preferred for substrate 12 because polyimides exhibit high optical absorption in the wavelength range of frequency-converted laser emissions.
  • the substrate 12 may be formed from a dielectric material such as MICROLAM®, manufactured by W.L. Gore & Associates of Newark, Del. Further, the polymer materials used to form the substrate 12 may also be in the form of liquid crystal polymer.
  • the source of radiant energy 34 generates an unfocused energy beam 14 which, as shown in FIGS. 1 and 2 , is directed to focusing means 16 .
  • Focusing means 16 may include optical lenses, rotatable and translatable mirrors, drive systems, a magnetic focusing system, or any other necessary means for focusing unfocused energy beam 14 onto substrate 12 .
  • the source of radiant energy 34 should be capable of producing several watts of average power at pulse repetition rates greater than 50 kHz.
  • Focusing means 16 is employed for rapid and precision controlled movement of the point at which the focused or imaged laser beam 18 impinges on the surface of substrate 12 .
  • the radiation generated by the radiant energy source 34 is normally operated in a q-switched pulse mode.
  • FIG. 5 illustrates several optical components which may be utilized in focusing means 16 . As shown, unfocused energy beam 14 impinges upon first mirror 28 . First mirror 28 is driven by galvanometer scanner 30 . FIG. 5 represents only one example of components which may be used as a focusing means 16 , and any other suitable drive system may be utilized in order to rotate and/or translate mirror 28 .
  • Unfocused energy beam 14 is reflected from mirror 28 to second mirror 28 ′.
  • Second mirror 28 ′ is, similarly, driven by a galvanometer scanner 30 ′ in order to properly direct the beam.
  • the unfocused energy beam is then reflected from second mirror 28 ′ through optical lens 26 .
  • Lens 26 is preferably an “F-theta” or telecentric objective lens.
  • the optical lens 26 illustrated in FIG. 5 is suitable for the case when the source of radiant energy 34 is a laser or a source of non-coherent light. However, when radiant energy source 34 is an electron beam source, or other form of radiant energy, other suitable means for focusing the energy beam may be utilized.
  • the focused energy beam 18 then impinges upon the surface of substrate 12 .
  • Mirrors 28 and 28 ′, and their respective drive means 30 and 30 ′ are utilized in order to scan the focused energy beam 18 across the surface of substrate 12 along a pre-selected path.
  • a computer control means may be in electrical communication with the drive means 30 and 30 ′ in order to allow a user to selectively enter a beam path.
  • the control means may be either set automatically, for creating a set of desired paths, or the system may be operated manually.
  • focused energy beam 18 creates channels 20 in substrate 12 .
  • substrate 12 is mounted on a translation stage 36 .
  • the translation stage 36 allows for translation of substrate 12 , with respect to the focusing means 16 and the focused energy beam 18 , along two orthogonal axes, such as the X and Y Cartesian axes.
  • the computer control means may also be in electrical communication with the translation stage 36 in order to control the translation of the substrate 12 .
  • Control of translation stage 36 may either follow pre-set patterns or be manually operated by the user.
  • Each laser pulse 18 removes a layer of material of less than a few microns thickness from the illuminated region of the substrate 12 .
  • the depth and shape of ablated channel and hole structures may thereby be defined by controlling the number of pulses delivered to each illuminated region as beam 18 is scanned over it.
  • laser beams with a Gaussian or near-Gaussian intensity profile yield groove bottoms and sidewalls having optimal smoothness. Consistent, smooth conductor surfaces are particularly desirable for high-frequency (>400 MHz) applications.
  • the depth and shape of the ablated channel and hole structures is defined by controlling the number of pulses, and the pulse rate, delivered to each illuminated region as the beam is scanned over it.
  • the pulsed output of the laser is synchronized with the motion of the translation stages and galvanometer system to achieve uniform overlap of laser pulses and smooth surfaces of ablated features.
  • a circular aperture (not shown) may be added to focusing means 16 . It has been found that clipping the lower intensity “wings” of the energy beam by means of a circular aperture sized to transmit roughly 80% of the beam's energy offers a good compromise between smooth machined surfaces and sharper line definition.
  • the path of the laser beam 18 may be determined and optimized using a CAD, or similar, program before downloading the sequence into the galvanometer scanners 30 and 30 ′.
  • Laser pulsing is carefully synchronized with the beam motion in order to permit consistent depth control. Unintended overlapping of pulses, dwell during acceleration and deceleration of the beam, overshooting and undershooting of the beam, and other inaccuracies can result in unacceptable variation in channel depth.
  • the step of laser ablation is preferably accomplished using a laser operating at wavelengths shorter than 400 nm.
  • the laser is a frequency-converted solid state laser.
  • FIG. 3 illustrates the substrate 12 following the application of focused energy beam 18 .
  • Channels 20 are now formed in substrate 12 following a desired pattern.
  • the energy source 34 be a frequency-tripled neodymium laser operating at a wavelength of 355 nm.
  • the substrate 12 is cleaned in order to remove any residue or debris left over from the ablation and vaporization of substrate material.
  • the cleaning of the laser ablation debris from substrate 12 may be performed by sonication in a liquid. Where cleaning is performed by sonication in a liquid, the cleaning process is followed by drying the substrate 12 in an oven to remove the remaining liquid.
  • the channels 20 are then filled with a low-temperature electrically conductive paste material.
  • a low-temperature electrically conductive paste material is PARMOD® PRA-311 silver paste, made by Parelec, Inc. of Rocky Hill, N.J.
  • PARMOD® silver pastes and inks are disclosed in U.S. Pat. Nos. 5,882,722; 6,036,889; 6,143,356; and, 6,379,745.
  • the material used to fill channels 20 may be an electrically conductive paste or slurry material.
  • the electrically conductive paste or slurry material 24 in the preferred embodiment, is formed of metallic particles and metallic precursor compounds.
  • the metallic particles each have an average diameter of 5 micrometers and the metallic precursor compounds are chosen to include materials which convert to solid-phase electrically conductive materials at temperatures of less than 350° C.
  • the conductive filler material may include liquid solvents.
  • the liquid solvents may, preferably, include dipropylene glycol methyl ether added at a 1.1 weight percentage.
  • the conductive filler material may include compounds promoting adhesion of the solid phase conductive material, produced in the final heating stage of the substrate to convert the conductive paste filler material to a solid phase conductive material, to the substrate 12 .
  • These adhesion-promoting compounds may be diamines.
  • a suitable conductive paste material several experiments were performed utilizing different conductive materials.
  • Test patterns were fabricated for these experimental tests using a 355 nm pulsed laser to produce arrays of channels having widths ranging between 15 microns and 1000 microns, formed in polyimide substrates.
  • Channel patterns were filled with candidate conductive paste materials, cured at elevated temperatures, and evaluated for electrical conductivity, mechanical adhesion, and shrinkage. Because desired feature sizes are typically in the micron range, dimensions of the particulates in the conductive pastes were limited to less than or equal to 5 micron average particle size. Results of the experiments performed with various candidate materials are summarized in the examples below:
  • the first material tested was a silver thick film formulated for use on ceramic substrates. Channels in several test polymer substrates were filled with the silver thick film using a doctor blade technique. A number of test substrates were baked in an oven at temperatures between 200° C. and 300° C. for twenty minutes in order to explore the curing temperature of the material. Electrical conductivity measurements were taken of the test substrates. These tests demonstrated that the material did not become significantly conductive at temperatures below 300° C.
  • the second material tested was composed of silver flake and silver neodecanoate in neodecanoic acid with a 6 to 1 ratio of silver flake to silver neodecanoate. Channels in several test substrates were filled with the second material using a doctor blade technique. After heating the substrate to 95° C. for one minute in a soft bake cycle, any material remaining on the flat portion of the substrate surface was removed by abrasion. Test substrates were then baked at temperatures between 150° C. and 300° C. for twenty minutes in order to explore the curing temperature of the material. These tests demonstrated that the material became conductive at a cure temperature of approximately 200° C. and exhibited resistivity of approximately six times that of bulk silver. However, it was observed that the cured conductors exhibited a large amount of shrinkage and poor adhesion to the polyimide substrate.
  • the third material tested was similar to the second material, however, dipropylene glycol methyl ether was added at a 1.1 weight percent. Channels in several test substrates were filled with the material using a doctor blade technique. After heating the substrate to 95° C. for one minute in a soft bake cycle, any material remaining on the flat portion of the substrate surface was removed by abrasion. Test substrates were then baked at temperatures between 150° C. and 300° C. for twenty minutes in order to explore the curing temperature of the material. These tests demonstrated that the material became conductive at a cure temperature of approximately 150° C. and exhibited resistivity of approximately six times that of bulk silver. Adhesion of the conductive material to the substrate was greatly improved with respect to the second material, and the conductor pattern adhered well to the substrate. Solderability of the material, using SnPb solder, was found to be unacceptable for semi-conductor device applications.
  • a fourth material formed of Parmod® silver ink PRA-311, was utilized. This material is similar to the third material, but with the addition of diamine adhesion-promoting compounds. Channels in several test substrates were filled with the material using a doctor blade technique. After heating the substrate to 95° C. for one minute in a soft bake cycle, any material remaining on the flat portion of the substrate surface was removed by abrasion. Test substrates were then baked at temperatures between 150° C. and 300° C. for twenty minutes to explore the curing temperature of the material. These tests demonstrated that the material became conductive at a cure temperature of approximately 150° C. and exhibited resistivity of approximately six times that of bulk silver. The conductor pattern adhered well to the substrate. The solderability of the material, using SnPb solder was found to be unacceptable, but acceptable solderability was demonstrated using SnPbAg solder.
  • Lasers operating at ultraviolet wavelengths are desirable, since ultraviolet beams can be focused to sizes compatible with fabrication of micron-scale features, and ultraviolet radiation is strongly absorbed by many substrate materials.
  • Operation of the ultraviolet laser source in a pulsed mode with sub-microsecond pulse duration produces clean vaporization of substrate material illuminated by the laser pulse with minimal damage to surrounding regions.
  • the depth of substrate material removed by a single laser pulse is a function of the optical energy density in the illuminated region and typically is on the order of 0.2-0.7 microns.
  • Channels can be produced by overlapping sequential laser pulses on the substrate surface. The depth and surface roughness of such channels is largely a function of the optical energy density at the substrate and the spatial offset of sequential pulses.
  • the volumetric rate of material removal is roughly proportional to the average optical power delivered to the substrate surface. This rate establishes the throughput of the surface patterning operation. Since high-power lasers typically generate optical power at lower cost, effective use of a high power laser source tends to increase throughput and reduce the cost of components produced by the system. Consequently, commercial viability of the system is influenced by the ability to utilize a high-power laser source. This requires that provisions be made for very high pulse repetition rate operation of the laser and for very high speed, extremely precise relative motion between the laser beam and the substrate.
  • the substrate was cleaned by sonication in a mild detergent.
  • the top side of the circuit was then filled with Parmod® PRA-311 using a doctor-blade technique and the circuit was soft baked at 95° C. for one minute.
  • the doctor-blade technique was used to refill the ablated features on the top side to compensate for shrinkage of the PRA-311 material, and the substrate was again soft baked at 95° C. for one minute. Excess material was then removed from the top surface of the substrate by lapping with a dry abrasive, and the substrate was baked at 150° for twenty minutes.
  • the bottom side was filled by a similar method. Adhesion of the conductor pattern to the substrate was tested by applying adhesive tape to the metallized substrate and then pulling the tape away. Metal traces were found to be intact after this test. About 20% of the substrate area was covered with metal, suggesting that alternative photolithographic techniques for defining conducting traces and pads would have utilized approximately five times as much metal for full coverage of the surface and etched away 80% of that in the process of trace and pad definition.
  • FIG. 4 illustrates paste applicator 22 applying electrically conductive paste 24 to substrate 12 and filling channels 20 with the electrically conductive paste 24 .
  • substrate 12 and paste 24 is heated to a temperature greater than 250° C. in order to cure the electrically conductive paste material 24 .
  • PARMOD® is used as the electrically conductive paste 24 , once cured, the channels 20 are filled with a silver material having an electrical resistivity of approximately three to six times that of bulk silver.
  • the channels or holes may be filled with a silver conductive paste material including silver flake and silver necadecanoate in neodecanoic acid with a 6 to 1 ratio of silver flake to silver neodecanoate.
  • the heating and curing of the electrically conductive paste 24 acts to not only cure the material, but shape the conductive paste 24 , increase the material's strength and remove impurities from the electrically conductive paste 24 .
  • the substrate 12 and electrically conductive paste or slurry 24 are heated to a temperature of less than 250° C., in the preferred embodiment, in order to convert the conductive paste or slurry filler material 24 to solid-phase electrically conductive material.
  • the substrate may be baked at temperatures less than 100° C. for a period of 1 to 30 minutes.
  • the steps of filling the channels and soft baking of the substrate are sequentially repeated until the channels or holes are completely filled. Excess conductive filler material is then removed from the upper surface of the substrate and the substrate is heated, once again, to temperatures of less than 250° C. in order to convert the conductive paste filler material into a solid phase conductive material.
  • FIG. 6 illustrates a completed high resolution electronic circuit 32 formed on a substrate material 12 .
  • the circuitry 32 illustrated in FIG. 6 follows a user-defined path and set of parameters.

Abstract

A system and method for forming high resolution electronic circuits on a substrate is provided. The system (10) includes a substrate (12), a source of radiant energy (34) and a focusing means (16). The source of radiant energy (34) directs an energy beam (14) through the focusing means (16) in order to direct a focused energy beam (18) onto the surface of the substrate (12). The focused energy beam (18) creates a plurality of channels (20) in the surface of the substrate (12). A paste applicator (22) fills the channels (20) with an electrically conductive paste (24). Once heated and cured, the electrically conductive paste (24) makes up the electrically conductive pathways of the electronic circuit.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The subject invention relates to a system and method for forming high resolution electronic circuits on a substrate. In particular, the present invention directs itself to a processing system utilizing a source of radiant energy for the formation of a series of channels in a substrate. More particularly, the invention directs itself to a computer controlled system allowing a user to create a pre-defined series of channels in a substrate, the series having a user-selectable set of depths and dimensions.
  • Additionally, the present invention directs itself to a processing method including the steps of: forming at least one channel in a substrate with a focused energy beam, cleaning the substrate to remove residue from the channel-forming step, filling the channels with an electrically conductive paste, and heating the substrate in order to cure the electrically conductive paste. More particularly, the invention directs itself to a method of fabricating electronic circuits on a substrate where the channel-forming step allows for the creation of patterns for the electronic circuitry of variable size, shape, and depth on or in the substrate.
  • 2. Prior Art
  • Methods for forming electronic circuitry on substrates are well-known in the art. In general, such prior art methods include a building process wherein thin layers of dielectric and electrically conductive material are sequentially formed on a base substrate using conventional semiconductor processing techniques. Dielectric layers are typically formed by the sequential steps of spin-coating the dielectric material, curing, pattern-etching with a plasma etch process to form via apertures, and filling the apertures through electroplating or sputtering. The metal layers are typically formed by sequential steps of sputtering a thin chromium layer (for adhesion to the dielectric layer), sputtering an initial copper layer over the chromium layer, defining the electrical traces by either additive or subtractive methods, and removing the excess copper and chromium between the electrical traces.
  • Typical additive methods use a thin initial copper layer (seed layer), then form a photo resist layer over the thin copper layer and pattern it to remove photo resist where the signal traces are to be located, and thereafter plate a much thicker copper layer into the photo resist pattern. Typical subtractive methods use a thick initial copper layer, then form a photo resist layer over the thick copper layer and pattern it in order to remove photo resist in areas where there are signal traces. Thereafter, exposed copper is etched away. The aforementioned building process involves numerous steps and is a relatively expensive procedure. A defect in the formation of one layer may ruin the entire substrate. Current trends in the industry are biased toward increasing the density of signal lines and vias. This, in turn, increases cost of the building process and further increases the chance of a defect occurring.
  • Planar conductor patterns on plastic or other substrate materials are often used for interconnection of electronic components. In particular, plastic flex circuits have found broad application in the interconnection of semiconductor chips and small passive electronic components in miniature electronic devices. Similar approaches are used in the packaging of semiconductor integrated circuits to redistribute electronic connections to comply with the requirements of particular applications. The applications also include medical devices for implantable sensors and associated drug delivery telemetry to sensors for Unmanned Aerial Vehicles (UAVs).
  • Plastic substrate materials offer the desirable characteristics of mechanical flexibility, low cost, and lightweight. However, nearly all plastic materials exhibit irreversible damage when subjected to processing temperatures above 400° C. As a consequence, conductor patterns on plastic substrates are normally produced by photolithographic patterning and etching of a metal film deposited at low temperatures over the entire substrate surface or by stencil printing of polymer-based conductive inks. Both of these approaches have significant drawbacks. Etching is a subtractive process that requires more than eight process steps, poorly utilizes conductor materials, and generates a waste stream of process chemicals. Stencil printing of polymers or other materials is limited in the spatial resolution of printed features and the corresponding density of conductive lines.
  • Pastes that can be applied to ceramic substrates by stenciling processes and that cure at temperatures in the range of 800° C. are well-known in the prior art. Due to their high curing temperatures, they are not applicable to polymer substrates. Recent advances in materials technology, however, now allow for production of metallic powders with well-controlled particulate dimensions in the micron range. Metallic precursor compounds that cure at low temperatures by decomposing to form metal species and volatile gases also have been identified. When mixed with appropriate solvents, surfactants, and adhesion promoters, these materials can be used to manufacture pastes that cure at temperatures of less than 250° C. to form high-quality electrical conductors.
  • It is a purpose of the subject invention to provide a method for creating electrical circuitry on a substrate which reduces manufacturing costs and defects and, thusly, enables board manufacturers to keep up with the demands of the semiconductor and circuitry industries.
  • Filling laser-drilled via holes with conductive pastes that can be cured at low temperatures provides an approach to electrical connection of the top and bottom surfaces of a substrate or between conductor arrays on different levels of a multi-substrate laminated stack. Since the same laser tool and filling process can be used for production of both channels and through holes, planar conductor arrays on the surface of the substrate and conductive vias through it can be fabricated in a single sequence of operations.
  • One such prior art method of forming electrical circuitry on a substrate is shown in U.S. Pat. No. 4,417,393. This reference is directed to a method of fabricating high density electronic circuits having very narrow conductors. Although this reference describes the use of standard thick film materials, the reference does not address the issue of thermal compatibility of the filler material and the substrate. The prior art includes several attempts to address the challenge of conductor or via fabrication on low-temperature substrates. Additionally, this reference describes the use of a laser to mill fine lines and holes in the substrate which are then filled with conductive materials to produce planar conductor arrays and vias. Although the reference describes the use of standard thick film materials, it does not address the issue of thermal compatibility of the filler material and the substrate.
  • U.S. Pat. No. 4,763,403 is directed to a method of making an electronic component. This reference teaches the use of conductive epoxy paste for the interconnection of conductor patterns.
  • U.S. Pat. No. 6,163,957 describes a similar technique for production of vias using laser-drilled holes in a substrate covered by an auxiliary film. In both of these references, the conductor pattern is formed through a photo-lithographic process. The reference directs itself to the creation of channels through direct application of radiant energy.
  • Another such prior art method of forming electrical circuitry on a substrate is shown in U.S. Pat. No. 5,666,722. This reference is directed to a method of manufacturing printed circuit boards. This system teaches the fabrication of planar conductor arrays through vapor or plasma deposition of metals onto a substrate containing laser cut channels followed by the abrasion of the substrate surface. This approach provides high spatial resolution and eliminates the use of photo-lithographic etching, but is wasteful of applied metallic material and may require additional processing steps to achieve desired conductor thickness.
  • U.S. Pat. No. 5,091,339 is directed to trenching techniques for forming vias and channels in multilayer electrical interconnects. This system teaches the use of channel and hole patterns formed by plasma or laser etching through multiple masks with subsequent filling by conductive materials. The system does not utilize the formation of channels formed through direct application of radiant energy to the substrate surface.
  • U.S. Pat. No. 4,912,844 describes the use of a punch to produce cavities and grooves in a suitable deformable substrate. This reference teaches the use of a punch tool in order to press cavities and grooves into deformable electrically insulating substrates laminated by metallic foil to produce cavities and grooves in the laminated surface. Removal of material on the unindented portion of the laminated substrate surface by mechanical or etching techniques then results in formation of a conductor array pattern. This approach is wasteful of conductive material and may be applied only to selected substrate materials.
  • Additionally, U.S. Pat. No. 4,336,320 teaches the filling of photolithographically defined channels with thick film conductor paste and U.S. Pat. No. 4,508,753 teaches the filling of a pattern engraved in an applied insulating coating with conductive paste to fabricate conductor patterns on high-temperature substrates.
  • The prior art includes several attempts to address the challenge of conductor or via fabrication on low-temperature substrates. U.S. Pat. No. 4,763,403 describes the use of conductive epoxy paste for interconnection of conductor patterns. U.S. Pat. No. 6,263,957 describes a similar technique for production of vias using laser-drilled holes in a substrate covered by an auxiliary film. In both of these references, the conductor pattern is formed through photolithographic processes. Additionally, U.S. Pat. No. 5,666,722 teaches the fabrication of planar conductor arrays by vapor or plasma deposition of metals onto a substrate containing laser cut channels followed by abrasion of the substrate surface. This approach provides high spatial resolution and eliminates the use of photolithographic etching, but it is wasteful of applied metallic material and may require additional process steps to achieve desired conductor thickness.
  • U.S. Pat. No. 5,091,339 describes the use of channel and hole patterns formed by plasma or laser etching through multiple masks with subsequent filling by conductive material. U.S. Pat. No. 4,912,844 describes use of a punch to produce cavities and grooves in a suitable deformable substrate and the provision of conductive material in the grooves to produce conductor arrays. This reference teaches the use of a punch tool to press cavities and grooves into deformable electrically insulating substrates laminated by metallic foil to produce cavities and grooves in the laminated surface. Further, the reference provides for the removal of material on the unindented portion of the laminated substrate surface by mechanical or etching techniques, resulting in the formation of a conductor array pattern. This approach is wasteful of conductive material, may be applied only to selected substrate materials, and requires fabrication of punching or embossing tools which are costly and subject to wear.
  • In the prior art, laser processing has been used to produce small via holes in plastic electronic substrates, as shown in U.S. Pat. No. 4,959,119. Electroplating of the inner surfaces of these holes is a low-temperature technique commonly used to provide an electrically conducting path or via between the two sides of the substrate. U.S. Pat. No. 5,422,190 has described use of thick film conductive pastes to fill via holes in electronic substrates that can be fired at temperatures exceeding 700° C., which are needed to cure these thick film pastes. However, substrates that are damaged by exposure to these temperatures cannot be used in combination with the thick film pastes, such as those described in U.S. Pat. No. 5,422,190.
  • None of the prior art provides for a combination of steps as herein presented comprising a method for forming electronic circuits on a substrate which allows for a maximum of efficiency and cost effectiveness with a minimum of defects. None of the prior art methods include the combined steps of laser milling an uncoated surface of a substrate to form a series of channels having user-defined depths and dimensions.
  • SUMMARY OF THE INVENTION
  • The present invention provides for a system and method for creating high resolution electronic circuits on a substrate. The method includes the steps of forming at least one channel in a substrate with a focused energy beam, cleaning the substrate to remove residue from the formation step, filling the channels with an electrically conductive paste, and heating the substrate in order to cure the electrically conductive paste. The system for implementing the method for creating high resolution electronic circuits on a substrate includes a source of radiant energy and a focusing means for directing a focused energy beam onto the surface of a substrate. The substrate is mounted on a translatable table, which allows for the formation of channels having user-defined depths and thicknesses.
  • It is a principle objective of the subject system and method of forming high resolution electronic circuits on a substrate to provide an efficient process for creating electrical circuitry on a substrate material.
  • It is a further objective of the subject system and method for forming high resolution electronic circuits on a substrate to provide a system and method where channels are formed in the substrate material having user-defined depths and thicknesses.
  • It is a further objective of the subject invention to provide a system and method of forming high resolution electronic circuits on a substrate where the electrically conductive material is heated in order to shape the material, increase the material's strength and remove impurities from the electrically conductive material.
  • It is an important objective of the present invention to provide a system and method for forming high resolution electronic circuits on a substrate which include user-defined and user-selectable depths and dimensions of the channels formed in the substrate by the focused energy beam.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a cross-sectional view of the system for forming high resolution electronic circuits on a substrate;
  • FIG. 2 is a cross-sectional view of the system for forming high resolution electronic circuits on a substrate in operation;
  • FIG. 3 is a cross-sectional view of the substrate subsequent to the step of channel formation;
  • FIG. 4 is a cross-sectional view of the milled substrate during the step of conductive paste application;
  • FIG. 5 is a perspective view of the focusing means; and,
  • FIG. 6 is a perspective schematic view of a high resolution circuit formed on the substrate layer.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Referring now to FIGS. 1 and 2, there is shown a system 10 for implementing a method for forming high resolution electronic circuits on a substrate. The system 10 includes a source of radiant energy 34, a focusing means 16, and a substrate 12. The laser milling and drilling system 10 allows for the fabrication of planar conductor arrays having high spatial resolution, compatibility with polymer and other low-temperature substrate materials and allows for the simultaneous fabrication of conductors and vias. Additionally, the process allows for the efficient utilization of conductor materials, minimizes waste materials created in the production process, and allows for a simple, rapid and inexpensive method for making changes in the conductor array patterns.
  • The source of radiant energy 34 may be a laser, a source of noncoherent light, an electron beam generator, or any other suitable means for generating radiant energy. In the preferred embodiment of the invention, the source of radiant energy 34 is a diode-pumped, solid-state neodymium laser, such as a neodymium vanadate laser. In order to effectively ablate the surface of substrate 12, it is preferred that the output of the laser 34 be frequency-tripled or frequency-quadrupled in order to produce wavelengths shorter than 360 nm. The source of radiant energy 34 is utilized for the production of optical, or other focused energy for the ablation of channels or via patterns in substrate 12.
  • Substrate 12 may be a glass, a polyimide film, or any other suitable substrate composition. One such substrate composition which may be used for substrate layer 12 is a polyimide film known as KAPTON®, which is produced by DuPont High Performance Materials of Circleville, Ohio. KAPTON® polyimide films are dielectric films which retain their physical properties over a wide temperature range. They have been used in field applications where the environmental temperatures were as low as −269° C. and as high as 400° C. Polyimide materials are preferred for substrate 12 because polyimides exhibit high optical absorption in the wavelength range of frequency-converted laser emissions. Additionally, the substrate 12 may be formed from a dielectric material such as MICROLAM®, manufactured by W.L. Gore & Associates of Newark, Del. Further, the polymer materials used to form the substrate 12 may also be in the form of liquid crystal polymer.
  • The source of radiant energy 34 generates an unfocused energy beam 14 which, as shown in FIGS. 1 and 2, is directed to focusing means 16. Focusing means 16 may include optical lenses, rotatable and translatable mirrors, drive systems, a magnetic focusing system, or any other necessary means for focusing unfocused energy beam 14 onto substrate 12.
  • In order to achieve high processing speeds, the source of radiant energy 34 should be capable of producing several watts of average power at pulse repetition rates greater than 50 kHz. Focusing means 16 is employed for rapid and precision controlled movement of the point at which the focused or imaged laser beam 18 impinges on the surface of substrate 12. The radiation generated by the radiant energy source 34 is normally operated in a q-switched pulse mode.
  • FIG. 5 illustrates several optical components which may be utilized in focusing means 16. As shown, unfocused energy beam 14 impinges upon first mirror 28. First mirror 28 is driven by galvanometer scanner 30. FIG. 5 represents only one example of components which may be used as a focusing means 16, and any other suitable drive system may be utilized in order to rotate and/or translate mirror 28.
  • Unfocused energy beam 14 is reflected from mirror 28 to second mirror 28′. Second mirror 28′ is, similarly, driven by a galvanometer scanner 30′ in order to properly direct the beam. The unfocused energy beam is then reflected from second mirror 28′ through optical lens 26. Lens 26 is preferably an “F-theta” or telecentric objective lens. The optical lens 26 illustrated in FIG. 5 is suitable for the case when the source of radiant energy 34 is a laser or a source of non-coherent light. However, when radiant energy source 34 is an electron beam source, or other form of radiant energy, other suitable means for focusing the energy beam may be utilized.
  • Once the energy beam passes through lens 26, the focused energy beam 18 then impinges upon the surface of substrate 12. Mirrors 28 and 28′, and their respective drive means 30 and 30′ are utilized in order to scan the focused energy beam 18 across the surface of substrate 12 along a pre-selected path.
  • A computer control means (not shown) may be in electrical communication with the drive means 30 and 30′ in order to allow a user to selectively enter a beam path. The control means may be either set automatically, for creating a set of desired paths, or the system may be operated manually.
  • As shown in FIG. 2 of the Drawings, focused energy beam 18 creates channels 20 in substrate 12. In addition to the drive means 30 and 30′ for the mirrors 28 and 28′, respectively, substrate 12 is mounted on a translation stage 36. The translation stage 36 allows for translation of substrate 12, with respect to the focusing means 16 and the focused energy beam 18, along two orthogonal axes, such as the X and Y Cartesian axes.
  • The computer control means may also be in electrical communication with the translation stage 36 in order to control the translation of the substrate 12. Control of translation stage 36 may either follow pre-set patterns or be manually operated by the user.
  • Operation of laser 34 at power levels high enough to produce ablation or vaporization of the substrate material while the focused energy beam 18 is rapidly scanned across the surface of substrate 12 provides a means for fabrication of patterns of channels and holes of controlled depth in substrate 12. Each laser pulse 18 removes a layer of material of less than a few microns thickness from the illuminated region of the substrate 12. The depth and shape of ablated channel and hole structures may thereby be defined by controlling the number of pulses delivered to each illuminated region as beam 18 is scanned over it.
  • It has been found that laser beams with a Gaussian or near-Gaussian intensity profile yield groove bottoms and sidewalls having optimal smoothness. Consistent, smooth conductor surfaces are particularly desirable for high-frequency (>400 MHz) applications.
  • The depth and shape of the ablated channel and hole structures is defined by controlling the number of pulses, and the pulse rate, delivered to each illuminated region as the beam is scanned over it. Use of the scanned laser beam, rather than laser projection of a fixed mask pattern onto the substrate, allows the channel and hole patterns to be easily changed by modification of the system control software. With computer control, the pulsed output of the laser is synchronized with the motion of the translation stages and galvanometer system to achieve uniform overlap of laser pulses and smooth surfaces of ablated features.
  • In an alternative embodiment, a circular aperture (not shown) may be added to focusing means 16. It has been found that clipping the lower intensity “wings” of the energy beam by means of a circular aperture sized to transmit roughly 80% of the beam's energy offers a good compromise between smooth machined surfaces and sharper line definition.
  • The path of the laser beam 18 may be determined and optimized using a CAD, or similar, program before downloading the sequence into the galvanometer scanners 30 and 30′. Laser pulsing is carefully synchronized with the beam motion in order to permit consistent depth control. Unintended overlapping of pulses, dwell during acceleration and deceleration of the beam, overshooting and undershooting of the beam, and other inaccuracies can result in unacceptable variation in channel depth. The step of laser ablation is preferably accomplished using a laser operating at wavelengths shorter than 400 nm. Preferably, the laser is a frequency-converted solid state laser.
  • FIG. 3 illustrates the substrate 12 following the application of focused energy beam 18. Channels 20 are now formed in substrate 12 following a desired pattern. When a material, such as MICROLAM®, is utilized in the formation of substrate 12, it is preferred that the energy source 34 be a frequency-tripled neodymium laser operating at a wavelength of 355 nm.
  • Following laser patterning, the substrate 12 is cleaned in order to remove any residue or debris left over from the ablation and vaporization of substrate material. The cleaning of the laser ablation debris from substrate 12 may be performed by sonication in a liquid. Where cleaning is performed by sonication in a liquid, the cleaning process is followed by drying the substrate 12 in an oven to remove the remaining liquid.
  • The channels 20 are then filled with a low-temperature electrically conductive paste material. One such suitable material is PARMOD® PRA-311 silver paste, made by Parelec, Inc. of Rocky Hill, N.J. PARMOD® silver pastes and inks are disclosed in U.S. Pat. Nos. 5,882,722; 6,036,889; 6,143,356; and, 6,379,745.
  • The material used to fill channels 20 may be an electrically conductive paste or slurry material. The electrically conductive paste or slurry material 24, in the preferred embodiment, is formed of metallic particles and metallic precursor compounds. In the preferred embodiment, the metallic particles each have an average diameter of 5 micrometers and the metallic precursor compounds are chosen to include materials which convert to solid-phase electrically conductive materials at temperatures of less than 350° C. Further, the conductive filler material may include liquid solvents. The liquid solvents may, preferably, include dipropylene glycol methyl ether added at a 1.1 weight percentage. Additionally, the conductive filler material may include compounds promoting adhesion of the solid phase conductive material, produced in the final heating stage of the substrate to convert the conductive paste filler material to a solid phase conductive material, to the substrate 12. These adhesion-promoting compounds may be diamines.
  • The physical characteristics and chemical composition of conductive pastes used to fill the laser-produced channels and holes strongly influence the degree to which the cured conductive material allows for low curing temperatures, low conductor resistivity, line widths and feature sizes on a small scale, strong adhesion between the conductive materials and the polymer substrate, solderability, and the production of smooth conductor surfaces for efficient high frequency performance. In order to determine a suitable conductive paste material, several experiments were performed utilizing different conductive materials.
  • Test patterns were fabricated for these experimental tests using a 355 nm pulsed laser to produce arrays of channels having widths ranging between 15 microns and 1000 microns, formed in polyimide substrates. Channel patterns were filled with candidate conductive paste materials, cured at elevated temperatures, and evaluated for electrical conductivity, mechanical adhesion, and shrinkage. Because desired feature sizes are typically in the micron range, dimensions of the particulates in the conductive pastes were limited to less than or equal to 5 micron average particle size. Results of the experiments performed with various candidate materials are summarized in the examples below:
  • Experiment 1:
  • The first material tested was a silver thick film formulated for use on ceramic substrates. Channels in several test polymer substrates were filled with the silver thick film using a doctor blade technique. A number of test substrates were baked in an oven at temperatures between 200° C. and 300° C. for twenty minutes in order to explore the curing temperature of the material. Electrical conductivity measurements were taken of the test substrates. These tests demonstrated that the material did not become significantly conductive at temperatures below 300° C.
  • Experiment 2:
  • The second material tested was composed of silver flake and silver neodecanoate in neodecanoic acid with a 6 to 1 ratio of silver flake to silver neodecanoate. Channels in several test substrates were filled with the second material using a doctor blade technique. After heating the substrate to 95° C. for one minute in a soft bake cycle, any material remaining on the flat portion of the substrate surface was removed by abrasion. Test substrates were then baked at temperatures between 150° C. and 300° C. for twenty minutes in order to explore the curing temperature of the material. These tests demonstrated that the material became conductive at a cure temperature of approximately 200° C. and exhibited resistivity of approximately six times that of bulk silver. However, it was observed that the cured conductors exhibited a large amount of shrinkage and poor adhesion to the polyimide substrate.
  • Experiment 3:
  • The third material tested was similar to the second material, however, dipropylene glycol methyl ether was added at a 1.1 weight percent. Channels in several test substrates were filled with the material using a doctor blade technique. After heating the substrate to 95° C. for one minute in a soft bake cycle, any material remaining on the flat portion of the substrate surface was removed by abrasion. Test substrates were then baked at temperatures between 150° C. and 300° C. for twenty minutes in order to explore the curing temperature of the material. These tests demonstrated that the material became conductive at a cure temperature of approximately 150° C. and exhibited resistivity of approximately six times that of bulk silver. Adhesion of the conductive material to the substrate was greatly improved with respect to the second material, and the conductor pattern adhered well to the substrate. Solderability of the material, using SnPb solder, was found to be unacceptable for semi-conductor device applications.
  • Experiment 4:
  • A fourth material, formed of Parmod® silver ink PRA-311, was utilized. This material is similar to the third material, but with the addition of diamine adhesion-promoting compounds. Channels in several test substrates were filled with the material using a doctor blade technique. After heating the substrate to 95° C. for one minute in a soft bake cycle, any material remaining on the flat portion of the substrate surface was removed by abrasion. Test substrates were then baked at temperatures between 150° C. and 300° C. for twenty minutes to explore the curing temperature of the material. These tests demonstrated that the material became conductive at a cure temperature of approximately 150° C. and exhibited resistivity of approximately six times that of bulk silver. The conductor pattern adhered well to the substrate. The solderability of the material, using SnPb solder was found to be unacceptable, but acceptable solderability was demonstrated using SnPbAg solder.
  • Technical and economic viability of the system is influenced by the emission characteristics of the laser used for channel ablation and the manner in which the laser emission is delivered to the substrate surface. Lasers operating at ultraviolet wavelengths are desirable, since ultraviolet beams can be focused to sizes compatible with fabrication of micron-scale features, and ultraviolet radiation is strongly absorbed by many substrate materials. Operation of the ultraviolet laser source in a pulsed mode with sub-microsecond pulse duration produces clean vaporization of substrate material illuminated by the laser pulse with minimal damage to surrounding regions. The depth of substrate material removed by a single laser pulse is a function of the optical energy density in the illuminated region and typically is on the order of 0.2-0.7 microns. Channels can be produced by overlapping sequential laser pulses on the substrate surface. The depth and surface roughness of such channels is largely a function of the optical energy density at the substrate and the spatial offset of sequential pulses.
  • The volumetric rate of material removal is roughly proportional to the average optical power delivered to the substrate surface. This rate establishes the throughput of the surface patterning operation. Since high-power lasers typically generate optical power at lower cost, effective use of a high power laser source tends to increase throughput and reduce the cost of components produced by the system. Consequently, commercial viability of the system is influenced by the ability to utilize a high-power laser source. This requires that provisions be made for very high pulse repetition rate operation of the laser and for very high speed, extremely precise relative motion between the laser beam and the substrate.
  • Using the fourth material (Experiment 4) and a computer-controlled high-speed laser ablation system comprising a 3 Watt, 355 nm frequency-converted Nd:YAG laser, galvanometer-driven beam scanning mirrors, and high-speed stages equipped with a vacuum chuck for mounting planar organic substrates, 3.7 cm×3.7 cm chip-scale packages were fabricated, which were characterized by a top layer containing 1038 solder bump pads, 600 traces of 15-micron width, and total length of 5564 mm, and 819 (40 micron) vias, and by a bottom layer containing 670 (650 micron diameter) solder pads, and 160 traces of 15 micron width and 464 mm total length.
  • After laser ablation of feature patterns, the substrate was cleaned by sonication in a mild detergent. The top side of the circuit was then filled with Parmod® PRA-311 using a doctor-blade technique and the circuit was soft baked at 95° C. for one minute. After the first soft bake, the doctor-blade technique was used to refill the ablated features on the top side to compensate for shrinkage of the PRA-311 material, and the substrate was again soft baked at 95° C. for one minute. Excess material was then removed from the top surface of the substrate by lapping with a dry abrasive, and the substrate was baked at 150° for twenty minutes.
  • After filling of the top side of the substrate, the bottom side was filled by a similar method. Adhesion of the conductor pattern to the substrate was tested by applying adhesive tape to the metallized substrate and then pulling the tape away. Metal traces were found to be intact after this test. About 20% of the substrate area was covered with metal, suggesting that alternative photolithographic techniques for defining conducting traces and pads would have utilized approximately five times as much metal for full coverage of the surface and etched away 80% of that in the process of trace and pad definition.
  • FIG. 4 illustrates paste applicator 22 applying electrically conductive paste 24 to substrate 12 and filling channels 20 with the electrically conductive paste 24. Following the application of the conductive paste 24, substrate 12 and paste 24 is heated to a temperature greater than 250° C. in order to cure the electrically conductive paste material 24. This results in a pattern of holes and channels 20 filled with the electrically conductive paste. When PARMOD® is used as the electrically conductive paste 24, once cured, the channels 20 are filled with a silver material having an electrical resistivity of approximately three to six times that of bulk silver.
  • The channels or holes may be filled with a silver conductive paste material including silver flake and silver necadecanoate in neodecanoic acid with a 6 to 1 ratio of silver flake to silver neodecanoate.
  • The heating and curing of the electrically conductive paste 24 acts to not only cure the material, but shape the conductive paste 24, increase the material's strength and remove impurities from the electrically conductive paste 24. The substrate 12 and electrically conductive paste or slurry 24 are heated to a temperature of less than 250° C., in the preferred embodiment, in order to convert the conductive paste or slurry filler material 24 to solid-phase electrically conductive material. In an alternative embodiment, the substrate may be baked at temperatures less than 100° C. for a period of 1 to 30 minutes. The steps of filling the channels and soft baking of the substrate are sequentially repeated until the channels or holes are completely filled. Excess conductive filler material is then removed from the upper surface of the substrate and the substrate is heated, once again, to temperatures of less than 250° C. in order to convert the conductive paste filler material into a solid phase conductive material.
  • FIG. 6 illustrates a completed high resolution electronic circuit 32 formed on a substrate material 12. The circuitry 32 illustrated in FIG. 6 follows a user-defined path and set of parameters.
  • Although this invention has been described in connection with specific forms and embodiments thereof, it will be appreciated that various modifications other than those discussed above may be resorted to without departing from the spirit or scope of the invention. For example, functionally equivalent elements may be substituted for those specifically shown and described, proportional quantities of the elements shown and described may be varied, and in the formation method steps described, particular steps may be reversed or interposed, all without departing from the spirit or scope of the invention as defined in the appended Claims.

Claims (52)

1. A system for forming high resolution electronic circuits on a substrate comprising:
a substrate;
a source of radiant energy;
focusing means for focusing an energy beam generated by said source of radiant energy onto said substrate, said focused energy beam forming at least one channel in said substrate, said at least one channel having pre-selected orientation and dimensions;
a stage selectively translatable along a pair of orthogonal axes, said substrate being removably mounted on said stage; and,
a paste applicator for filling said channels with an electrically conductive paste or slurry material, said electrically conductive paste or slurry material being formed of silver particles and silver precursor compounds which convert to solid-phase electrically conductive materials at temperatures of less than 250° C., said silver particles each having an average diameter of 5 micrometers.
2. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said substrate is formed of a polyimide material.
3. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said source of radiant energy is a laser.
4. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said focusing means includes at least one movable mirror for directing said energy beam.
5. The system for forming high resolution electronic circuits on a substrate as recited in claim 4 further comprising control means for controlling rotation and translation of said at least one movable mirror.
6. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said focusing means includes at least one optical lens.
7. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 further comprising control means for controlling translation of said stage.
8. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said electrically conductive paste or slurry material contains silver.
9. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said electrically conductive paste or slurry material includes compounds promoting adhesion to said substrate.
10. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said substrate is formed of a polymeric material.
11. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said source of radiant energy is a laser having a wavelength shorter than 400 nanometers.
12. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said focused energy beam has a substantially Gaussian distribution.
13. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said focusing means includes a galvanometric mirror scanning system.
14. The system for forming high resolution electronic circuits on a substrate as recited in claim 1 wherein said focusing means includes a vector mode scanner.
15. A method for forming high resolution electronic circuits on a substrate including the steps of:
(a) forming at least one channel in a substrate with a focused energy beam;
(b) cleaning said substrate to remove residue from said step of forming at least one channel;
(c) filling said at least one channel with an electrically conductive paste or slurry material, said slurry material being formed of silver particles and silver precursor compounds which convert to solid-phase electrically conductive materials at temperatures of less than 250° C., said silver particles each having an average diameter of less than or equal to 5 micrometers; and,
(d) heating said substrate to temperatures less than 250° C. to cure said electrically conductive paste or slurry material.
16. The method for forming high resolution electronic circuits on a substrate as recited in claim 15 wherein said substrate is formed of polyimide.
17. The method for forming high resolution electronic circuits on a substrate as recited in claim 15 wherein said focused energy beam is generated by a laser.
18. The method for forming high resolution electronic circuits on a substrate as recited in claim 15 wherein said focused energy beam is directed by a movable mirror.
19. The method for forming high resolution electronic circuits on a substrate as recited in claim 18 wherein said movable mirror is user controlled.
20. The method for forming high resolution electronic circuits on a substrate as recited in claim 15 wherein said focused energy beam is focused by at least one optical lens.
21. The method for forming high resolution electronic circuits on a substrate as recited in claim 15 wherein said step of forming at least one channel in a substrate includes translation of said substrate along a pair of orthogonal axes.
22. The method for forming high resolution electronic circuits on a substrate as recited in claim 21 wherein said translation of said substrate is user controlled.
23. The method for forming high resolution electronic circuits on a substrate as recited in claim 15 wherein said electrically conductive paste or slurry material contains silver.
24. The method for forming high resolution electronic circuits on a substrate as recited in claim 15 wherein said focused energy beam is a focused electron beam.
25. A method for forming high resolution electronic circuits on a substrate including the steps of:
(a) forming at least one channel in a substrate with a focused energy beam;
(b) cleaning said substrate to remove residue from said step of forming at least one channel;
(c) filling said at least one channel with an electrically conductive paste or slurry material, said electrically conductive paste or slurry material including silver flake and silver necadecanoate in neodecanoic acid with a 6 to 1 ratio of silver flake to silver neodecanoate; and,
(d) heating said substrate to temperatures less than 250° C. to convert said electrically conductive paste or slurry material to a solid phase conductive material.
26. The method for forming high resolution electronic circuits on a substrate as recited in claim 25 wherein said step of cleaning said substrate includes sonication in a liquid.
27. The method for forming high resolution electronic circuits on a substrate as recited in claim 26 wherein said sonication in said step of cleaning said substrate is followed by the step of drying said substrate in an oven.
28. The method for forming high resolution electronic circuits on a substrate as recited in claim 25 wherein said electrically conductive paste or slurry material further includes liquid solvents.
29. The method for forming high resolution electronic circuits on a substrate as recited in claim 28 wherein said liquid solvents include dipropylene glycol methyl ether added at a 1.1 weight percentage.
30. The method for forming high resolution electronic circuits on a substrate as recited in claim 25 wherein said electrically conductive paste or slurry material further includes compounds promoting adhesion of said solid phase conductive material to said substrate.
31. The method for forming high resolution electronic circuits on a substrate as recited in claim 30 wherein said adhesion-promoting compounds are diamines.
32. The method for forming high resolution electronic circuits on a substrate as recited in claim 25 wherein said substrate is formed of polymer materials.
33. The method for forming high resolution electronic circuits on a substrate as recited in claim 32 wherein said polymer materials include polyimide materials.
34. The method for forming high resolution electronic circuits on a substrate as recited in claim 32 wherein said polymer materials include liquid crystal polymers.
35. The method for forming high resolution electronic circuits on a substrate as recited in claim 25 wherein said step of forming at least one channel in said substrate is accomplished by using a laser operating at wavelengths shorter than 400 nm.
36. The method for forming high resolution electronic circuits on a substrate as recited in claim 35 wherein said laser is a frequency-converted solid state laser.
37. The method for forming high resolution electronic circuits on a substrate as recited in claim 36 wherein said step of forming at least one channel in said substrate includes the step of directing a laser beam generated by said laser using galvanometrically-driven mirrors.
38. A method for the fabrication of conducting elements on planar insulating substrates comprising the steps of:
(a) laser ablation of at least one channel or hole in a substrate;
(b) cleaning laser ablation debris formed in the step of laser ablation from said substrate;
(c) filling said channels or holes with a silver conductive paste material, said silver conductive paste material including silver flake and silver necadecanoate in neodecanoic acid with a 6 to 1 ratio of silver flake to silver neodecanoate;
(d) soft baking said substrate at temperatures of less than 100° C. for a period of 1 to 30 minutes;
(e) sequentially repeating said steps of filling said channels or holes and said soft baking said substrate until said channels or holes are completely filled;
(f) removing excess conductive filler material from an upper surface of said substrate; and,
(g) heating said substrate to temperatures of less than 250° C. to convert said conductive paste filler material to solid phase conductive material.
39. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 38 wherein said step of cleaning laser ablation debris includes sonication in a liquid.
40. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 39 wherein said liquid is water containing a mild detergent.
41. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 39 wherein said sonication is followed by the step of drying said substrate in an oven.
42. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 38 wherein said step of removal of excess conductive filler material is performed by an abrasion process.
43. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 38 wherein said conductive filler material includes liquid solvents.
44. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 43 wherein said liquid solvents include dipropylene glycol methyl ether added at a 1.1 weight percentage.
45. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 38 wherein said conductive filler material further includes compounds promoting adhesion of said solid phase conductive material to said substrate.
46. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 45 wherein said adhesion-promoting compounds are diamines.
47. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 38 wherein said substrate is formed of a polymer material.
48. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 47 wherein said polymer material is a polyimide material.
49. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 47 wherein said polymer material includes liquid crystal polymer.
50. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 38 wherein said step of laser ablation is performed using a laser operating at wavelengths shorter than 400 nm.
51. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 50 wherein said laser is a frequency-converted solid state laser.
52. The method for the fabrication of conducting elements on planar insulating substrates as recited in claim 50 wherein radiation generated by said laser is directed to said substrate using galvanometrically-driven mirrors.
US11/325,519 2003-07-07 2006-01-05 System and method for forming high resolution electronic circuits on a substrate Abandoned US20060118233A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/325,519 US20060118233A1 (en) 2003-07-07 2006-01-05 System and method for forming high resolution electronic circuits on a substrate
US12/318,667 US20090123661A1 (en) 2003-07-07 2009-01-06 System and method for forming high resolution electronic circuits on a substrate

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/612,904 US7014727B2 (en) 2003-07-07 2003-07-07 Method of forming high resolution electronic circuits on a substrate
US11/325,519 US20060118233A1 (en) 2003-07-07 2006-01-05 System and method for forming high resolution electronic circuits on a substrate

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/612,904 Continuation-In-Part US7014727B2 (en) 2003-07-07 2003-07-07 Method of forming high resolution electronic circuits on a substrate

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/318,667 Division US20090123661A1 (en) 2003-07-07 2009-01-06 System and method for forming high resolution electronic circuits on a substrate

Publications (1)

Publication Number Publication Date
US20060118233A1 true US20060118233A1 (en) 2006-06-08

Family

ID=33564270

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/612,904 Expired - Fee Related US7014727B2 (en) 2003-07-07 2003-07-07 Method of forming high resolution electronic circuits on a substrate
US11/325,519 Abandoned US20060118233A1 (en) 2003-07-07 2006-01-05 System and method for forming high resolution electronic circuits on a substrate
US12/318,667 Abandoned US20090123661A1 (en) 2003-07-07 2009-01-06 System and method for forming high resolution electronic circuits on a substrate

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/612,904 Expired - Fee Related US7014727B2 (en) 2003-07-07 2003-07-07 Method of forming high resolution electronic circuits on a substrate

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/318,667 Abandoned US20090123661A1 (en) 2003-07-07 2009-01-06 System and method for forming high resolution electronic circuits on a substrate

Country Status (3)

Country Link
US (3) US7014727B2 (en)
TW (1) TWI267892B (en)
WO (1) WO2005010930A2 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080258313A1 (en) * 2007-04-19 2008-10-23 Ali M Zaki Connecting microsized devices using ablative films
US20090104474A1 (en) * 2007-10-17 2009-04-23 Princeton University Functionalized substrates and methods of making same
WO2009105036A1 (en) * 2008-02-20 2009-08-27 Agency For Science, Technology And Research Method of making a multilayer substrate with embedded metallization
US20100193224A1 (en) * 2009-02-05 2010-08-05 Lg Chem, Ltd. Method of forming conductive pattern and substrate having conductive pattern manufactured by the same method
US20150359106A1 (en) * 2012-12-31 2015-12-10 Amogreentech Flexible printed circuit board and method for manufacturing same
US20180330874A1 (en) * 2016-01-20 2018-11-15 Jaquet Technology Group Ag Manufacturing method for a sensing element and sensor device
US10378989B2 (en) * 2016-05-13 2019-08-13 Trafag Ag Method for producing a sensor element by means of laser structuring
CN110834369A (en) * 2019-11-24 2020-02-25 张兴起 Device for processing side of fiber board
CN112105143A (en) * 2020-10-15 2020-12-18 河南博美通电子科技有限公司 Flexible circuit board structure with aluminum foil replacing high-polymer flexible film and preparation process

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7498511B1 (en) 2005-11-22 2009-03-03 Securus, Inc. Pipe hanger
EP2141973A1 (en) * 2008-07-02 2010-01-06 Nederlandse Organisatie voor toegepast-natuurwetenschappelijk Onderzoek TNO Method of providing conductive structures in a multi-foil system and multi-foil system comprising same
EP2146559A1 (en) 2008-07-15 2010-01-20 Nederlandse Organisatie voor toegepast- natuurwetenschappelijk onderzoek TNO A method of forming a high density structure
US20100015329A1 (en) * 2008-07-16 2010-01-21 National Semiconductor Corporation Methods and systems for packaging integrated circuits with thin metal contacts
GB0900036D0 (en) * 2009-01-03 2009-02-11 M Solv Ltd Method and apparatus for forming grooves with complex shape in the surface of apolymer
US8350187B2 (en) * 2009-03-28 2013-01-08 Electro Scientific Industries, Inc. Method and apparatus for laser machining
US8618994B1 (en) * 2010-03-23 2013-12-31 Lockheed Martin Corporation Passive electromagnetic polarization shifter with dielectric slots
US8506826B2 (en) * 2011-08-02 2013-08-13 Harris Corporation Method of manufacturing a switch system
US9312855B2 (en) * 2012-01-10 2016-04-12 Atmel Corporation Touch sensor tracks
WO2015032102A1 (en) * 2013-09-09 2015-03-12 富国工业(惠阳)有限公司 Circuit board machining process
US20150140297A1 (en) * 2013-11-19 2015-05-21 Steven E. Johnson Surface preparation using optical energy
CN104717840B (en) * 2013-12-13 2018-11-02 深南电路有限公司 Circuit board manufacturing method and circuit board
TWI556698B (en) * 2014-08-12 2016-11-01 旭德科技股份有限公司 Substrate structure and manufacturing method thereof
JP6489843B2 (en) * 2015-01-26 2019-03-27 株式会社小糸製作所 Light source unit
JP6848944B2 (en) * 2018-08-30 2021-03-24 日亜化学工業株式会社 Wiring board manufacturing method and wiring board
CN112533386A (en) * 2020-12-24 2021-03-19 深圳市百柔新材料技术有限公司 Manufacturing method of conductive circuit board

Citations (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4131782A (en) * 1976-05-03 1978-12-26 Lasag Ag Method of and apparatus for machining large numbers of holes of precisely controlled size by coherent radiation
US4710253A (en) * 1984-06-04 1987-12-01 Somich Technology Inc. Method for manufacturing a circuit board
US4763403A (en) * 1986-12-16 1988-08-16 Eastman Kodak Company Method of making an electronic component
US4912844A (en) * 1988-08-10 1990-04-03 Dimensional Circuits Corporation Methods of producing printed circuit boards
US4959119A (en) * 1989-11-29 1990-09-25 E. I. Du Pont De Nemours And Company Method for forming through holes in a polyimide substrate
US5091339A (en) * 1990-07-23 1992-02-25 Microelectronics And Computer Technology Corporation Trenching techniques for forming vias and channels in multilayer electrical interconnects
US5233157A (en) * 1990-09-11 1993-08-03 Hughes Aircraft Company Laser pattern ablation of fine line circuitry masters
US5263957A (en) * 1990-03-12 1993-11-23 Ultracision Inc. Ultrasonic scalpel blade and methods of application
US5422190A (en) * 1993-01-22 1995-06-06 Ferro Corporation Via fill paste and method of using the same containing specific amounts of silver, gold and refractory oxides
US5466325A (en) * 1993-06-02 1995-11-14 Nitto Denko Corporation Resist removing method, and curable pressure-sensitive adhesive, adhesive sheets and apparatus used for the method
US5576073A (en) * 1994-04-23 1996-11-19 Lpkf Cad/Cam Systeme Gmbh Method for patterned metallization of a substrate surface
US5609704A (en) * 1993-09-21 1997-03-11 Matsushita Electric Industrial Co., Ltd. Method for fabricating an electronic part by intaglio printing
US5622588A (en) * 1995-02-02 1997-04-22 Hestia Technologies, Inc. Methods of making multi-tier laminate substrates for electronic device packaging
US5666722A (en) * 1994-04-14 1997-09-16 Hewlett-Packard Company Method of manufacturing printed circuit boards
US5882722A (en) * 1995-07-12 1999-03-16 Partnerships Limited, Inc. Electrical conductors formed from mixtures of metal powders and metallo-organic decompositions compounds
US6085122A (en) * 1997-05-30 2000-07-04 Dtm Corporation End-of-vector laser power control in a selective laser sintering system
US6143356A (en) * 1999-08-06 2000-11-07 Parelec, Inc. Diffusion barrier and adhesive for PARMOD™ application to rigid printed wiring boards
US6163957A (en) * 1998-11-13 2000-12-26 Fujitsu Limited Multilayer laminated substrates with high density interconnects and methods of making the same
US6245663B1 (en) * 1998-09-30 2001-06-12 Conexant Systems, Inc. IC interconnect structures and methods for making same
US6379745B1 (en) * 1997-02-20 2002-04-30 Parelec, Inc. Low temperature method and compositions for producing electrical conductors

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3923697A (en) * 1974-02-01 1975-12-02 Harold Ellis Electrically conductive compositions and their use
US3956052A (en) * 1974-02-11 1976-05-11 International Business Machines Corporation Recessed metallurgy for dielectric substrates
US4336320A (en) * 1981-03-12 1982-06-22 Honeywell Inc. Process for dielectric stenciled microcircuits
US4417393A (en) * 1981-04-01 1983-11-29 General Electric Company Method of fabricating high density electronic circuits having very narrow conductors
US4508753A (en) * 1982-08-19 1985-04-02 Gte Automatic Electric Inc. Method of producing fine line conductive/resistive patterns on an insulating coating
GB2285763B (en) * 1994-01-11 1997-06-11 Ingersoll Rand Co Fluid metering device for compressed fluid operated tool

Patent Citations (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4131782A (en) * 1976-05-03 1978-12-26 Lasag Ag Method of and apparatus for machining large numbers of holes of precisely controlled size by coherent radiation
US4710253A (en) * 1984-06-04 1987-12-01 Somich Technology Inc. Method for manufacturing a circuit board
US4763403A (en) * 1986-12-16 1988-08-16 Eastman Kodak Company Method of making an electronic component
US4912844A (en) * 1988-08-10 1990-04-03 Dimensional Circuits Corporation Methods of producing printed circuit boards
US4959119A (en) * 1989-11-29 1990-09-25 E. I. Du Pont De Nemours And Company Method for forming through holes in a polyimide substrate
US5263957A (en) * 1990-03-12 1993-11-23 Ultracision Inc. Ultrasonic scalpel blade and methods of application
US5091339A (en) * 1990-07-23 1992-02-25 Microelectronics And Computer Technology Corporation Trenching techniques for forming vias and channels in multilayer electrical interconnects
US5233157A (en) * 1990-09-11 1993-08-03 Hughes Aircraft Company Laser pattern ablation of fine line circuitry masters
US5422190A (en) * 1993-01-22 1995-06-06 Ferro Corporation Via fill paste and method of using the same containing specific amounts of silver, gold and refractory oxides
US5466325A (en) * 1993-06-02 1995-11-14 Nitto Denko Corporation Resist removing method, and curable pressure-sensitive adhesive, adhesive sheets and apparatus used for the method
US5609704A (en) * 1993-09-21 1997-03-11 Matsushita Electric Industrial Co., Ltd. Method for fabricating an electronic part by intaglio printing
US6378424B1 (en) * 1993-09-21 2002-04-30 Matsushita Electric Industrial Co., Ltd. Electronic part fabricated by intaglio printing and a method for fabricating the same
US5666722A (en) * 1994-04-14 1997-09-16 Hewlett-Packard Company Method of manufacturing printed circuit boards
US5576073A (en) * 1994-04-23 1996-11-19 Lpkf Cad/Cam Systeme Gmbh Method for patterned metallization of a substrate surface
US5622588A (en) * 1995-02-02 1997-04-22 Hestia Technologies, Inc. Methods of making multi-tier laminate substrates for electronic device packaging
US5882722A (en) * 1995-07-12 1999-03-16 Partnerships Limited, Inc. Electrical conductors formed from mixtures of metal powders and metallo-organic decompositions compounds
US6036889A (en) * 1995-07-12 2000-03-14 Parelec, Inc. Electrical conductors formed from mixtures of metal powders and metallo-organic decomposition compounds
US6379745B1 (en) * 1997-02-20 2002-04-30 Parelec, Inc. Low temperature method and compositions for producing electrical conductors
US6085122A (en) * 1997-05-30 2000-07-04 Dtm Corporation End-of-vector laser power control in a selective laser sintering system
US6245663B1 (en) * 1998-09-30 2001-06-12 Conexant Systems, Inc. IC interconnect structures and methods for making same
US6163957A (en) * 1998-11-13 2000-12-26 Fujitsu Limited Multilayer laminated substrates with high density interconnects and methods of making the same
US6143356A (en) * 1999-08-06 2000-11-07 Parelec, Inc. Diffusion barrier and adhesive for PARMOD™ application to rigid printed wiring boards

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080258313A1 (en) * 2007-04-19 2008-10-23 Ali M Zaki Connecting microsized devices using ablative films
US7696013B2 (en) * 2007-04-19 2010-04-13 Eastman Kodak Company Connecting microsized devices using ablative films
US20100112758A1 (en) * 2007-04-19 2010-05-06 Eastman Kodak Company Connecting microsized devices using ablative films
US20100109168A1 (en) * 2007-04-19 2010-05-06 Eastman Kodak Company Connecting microsized devices using ablative films
US20090104474A1 (en) * 2007-10-17 2009-04-23 Princeton University Functionalized substrates and methods of making same
WO2009105036A1 (en) * 2008-02-20 2009-08-27 Agency For Science, Technology And Research Method of making a multilayer substrate with embedded metallization
US20100193224A1 (en) * 2009-02-05 2010-08-05 Lg Chem, Ltd. Method of forming conductive pattern and substrate having conductive pattern manufactured by the same method
US9578752B2 (en) * 2009-02-05 2017-02-21 Lg Chem, Ltd. Method of forming conductive pattern and substrate having conductive pattern manufactured by the same method
US20150359106A1 (en) * 2012-12-31 2015-12-10 Amogreentech Flexible printed circuit board and method for manufacturing same
US9648753B2 (en) * 2012-12-31 2017-05-09 Amogreentech Co., Ltd. Flexible printed circuit board and method for manufacturing same
US20180330874A1 (en) * 2016-01-20 2018-11-15 Jaquet Technology Group Ag Manufacturing method for a sensing element and sensor device
US10378989B2 (en) * 2016-05-13 2019-08-13 Trafag Ag Method for producing a sensor element by means of laser structuring
CN110834369A (en) * 2019-11-24 2020-02-25 张兴起 Device for processing side of fiber board
CN112105143A (en) * 2020-10-15 2020-12-18 河南博美通电子科技有限公司 Flexible circuit board structure with aluminum foil replacing high-polymer flexible film and preparation process

Also Published As

Publication number Publication date
US20050006335A1 (en) 2005-01-13
TWI267892B (en) 2006-12-01
WO2005010930A9 (en) 2005-03-24
TW200507009A (en) 2005-02-16
WO2005010930A2 (en) 2005-02-03
WO2005010930A3 (en) 2005-07-28
US20090123661A1 (en) 2009-05-14
US7014727B2 (en) 2006-03-21

Similar Documents

Publication Publication Date Title
US20060118233A1 (en) System and method for forming high resolution electronic circuits on a substrate
US7297562B1 (en) Circuit-on-foil process for manufacturing a laminated semiconductor package substrate having embedded conductive patterns
US9843155B2 (en) Method and apparatus for forming fine scale structures in dielectric substrate
EP2810539B1 (en) Laser patterning of photovoltaic backsheet
KR102437034B1 (en) Laser Seeding Method for Electrically Conductive Plating
KR102345450B1 (en) pulsed-mode direct-write laser metallization
JP2008166736A (en) Method for manufacturing printed-circuit board, and printed-circuit board finishing machine
JP2006080544A (en) Processing of low dielectric constant material for high-speed electronics
JP2003506216A (en) Circuit singulation system and method
US20040112881A1 (en) Circle laser trepanning
JPH03148195A (en) Manufacture of multilayer circuit plate
JP2001168061A (en) Target for forming film on semiconductor substrate by laser irradiation and method of production
JP2004344961A (en) Method for making hole
JPH10173318A (en) Production of printed board
JP7089192B2 (en) Substrate manufacturing method
US8288682B2 (en) Forming micro-vias using a two stage laser drilling process
KR100349282B1 (en) Target for providing film on semiconductor substrate using laser emission and method of making the same
Illyefalvi-Vitéz et al. Recent advancements in MCM-L imaging and via generation by laser direct writing
JP3869736B2 (en) Laser processing method and multilayer wiring board
Dunsky Beam shaping applications in laser micromachining for the microelectronics industry
JP4148382B2 (en) Processing method of ceramic green sheet
JP2891538B2 (en) Manufacturing method of wiring board
Sun et al. Microvia formation with lasers
JP6711228B2 (en) Substrate manufacturing method
JP2003053580A (en) Method for laser beam machining and method and device for manufacturing printed wiring board

Legal Events

Date Code Title Description
AS Assignment

Owner name: POTOMAC PHOTONICS, INC., MARYLAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WARGO, CHRISTOPHER;KYDD, PAUL;MATHEWS, SCOTT;AND OTHERS;REEL/FRAME:017184/0698;SIGNING DATES FROM 20051115 TO 20051226

Owner name: PARELEC, INC., NEW JERSEY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WARGO, CHRISTOPHER;KYDD, PAUL;MATHEWS, SCOTT;AND OTHERS;REEL/FRAME:017184/0698;SIGNING DATES FROM 20051115 TO 20051226

STCB Information on status: application discontinuation

Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION