US20060123257A1 - Using multiple thermal points to enable component level power and thermal management - Google Patents

Using multiple thermal points to enable component level power and thermal management Download PDF

Info

Publication number
US20060123257A1
US20060123257A1 US11/332,003 US33200306A US2006123257A1 US 20060123257 A1 US20060123257 A1 US 20060123257A1 US 33200306 A US33200306 A US 33200306A US 2006123257 A1 US2006123257 A1 US 2006123257A1
Authority
US
United States
Prior art keywords
region
operating condition
throttling
controller
adjusting
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/332,003
Inventor
Kelan Silvester
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/332,003 priority Critical patent/US20060123257A1/en
Publication of US20060123257A1 publication Critical patent/US20060123257A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/16Constructional details or arrangements
    • G06F1/20Cooling means
    • G06F1/206Cooling means comprising thermal management

Definitions

  • the present invention relates to the field of computing systems, more particularly relating to methods and apparatus for component management including one or more of thermal management, performance management, and power management.
  • the components may include, for example, a processor, chipsets, etc.
  • a processor has a discrete operating point, characterized by a given frequency and power.
  • the frequency may be some multiple of an external clock delivered to the processor.
  • the power consumed by the processor may be a function of the frequency and voltage applied to the processor. As the voltage level is increased, the frequency may be increased, resulting in a nonlinear increase in power consumption. An increase in the power consumption may cause an increase in temperature. When the temperature is too high, the processor may fail.
  • the voltage and frequency pair may be adjusted to decrease the power consumption of the processor.
  • chipsets may receive clock signals and may operate at a certain frequency. During normal operation, the chipsets may cause a rise in temperature, and when the temperature is too high, operation of the chipsets may also fail. More recent chipsets may include a mechanism (e.g., throttling) to lower the clock-frequency to control the temperature generated by the chipsets. In addition to adjusting the frequency, heat sinks, airflows or combinations of heat sinks and airflows may also be used as thermal solutions to control the temperature generated by the chipsets and by the processor.
  • a mechanism e.g., throttling
  • heat sinks, airflows or combinations of heat sinks and airflows may also be used as thermal solutions to control the temperature generated by the chipsets and by the processor.
  • thermal solutions apply to the entire component (e.g., processor) at the expense of the performance of the component as a whole, and thus may not be efficient.
  • FIG. 1A is a block diagram that illustrates an example of the functional unit blocks (FUBs) of a processor.
  • FIG. 1B is a block diagram that illustrates an example of the FUBs of a chipset.
  • FIG. 2A is a block diagram illustrating an example of a component with its FUBs.
  • FIG. 2B is a block diagram illustrating an example of a component with a FUB that may not be throttled.
  • FIG. 2C is a block diagram illustrating an example of a component having dependent FUBs.
  • FIG. 3A is a block diagram illustrating an example of a controller associated with a component having multiple FUBs.
  • FIG. 3B is a block diagram illustrating an example of a controller being separate from a component that has multiple FUBs.
  • FIG. 4 is a flow diagram illustrating an example of a process used to manage operation of a FUB that may have dependent FUBs, according to one embodiment.
  • FIG. 5 is a flow diagram illustrating an example of a process used to manage operation of a FUB that may include decreasing or increasing operation of the FUB, according to one embodiment.
  • FIG. 6 is a flow diagram illustrating an example of a process used to manage operation of a FUB by managing one or more neighboring FUBs, according to one embodiment.
  • FIG. 7 is a block diagram illustrating an example of a computer system.
  • a method for monitoring multiple functional unit blocks (FUB) of a component is disclosed.
  • Each FUB may be associated with a sensor.
  • a controller associated with the FUB may perform appropriate adjustment relating to the FUB.
  • event ‘A’ occurs when event ‘B’ occurs” is to be interpreted to mean that event A may occur before, during, or after the occurrence of event B, but is nonetheless associated with the occurrence of event B.
  • event A occurs when event B occurs if event A occurs in response to the occurrence of event B or in response to a signal indicating that event B has occurred, is occurring, or will occur.
  • Modern computer components e.g., processors, chipsets, etc.
  • Their performance may be limited by the amount of heat that can be extracted using the available cooling technology or power/frequency throttling techniques.
  • each of the computer components may have multiple FUBs.
  • Each FUB may perform a different function and may potentially be a hot spot of the component when the FUB reaches a certain thermal point.
  • power throttling is applied to the entire component to reduce the temperature of the entire component.
  • FIG. 1A is a block diagram that illustrates an example of the FUBs of a processor.
  • the processor 100 may include, for example, the following FUBs: a memory cluster 105 , an execution cluster 110 , a trace delivery cluster 115 , an integer math unit 120 , a front end cluster 125 , a retirement, replay, reorder cluster 130 , a bus cluster 135 , a floating point unit 140 , a processor cache unit 145 , a cache management unit 150 , an execution mode management unit 155 , and a memory protection unit 160 .
  • FIG. 1B is a block diagram that illustrates an example of the FUBs of a computer chipset.
  • the chipset 170 may include, for example, the following FUBs: a host bus interface 172 , an audio interface unit 174 , a graphics unit 176 , a universal serial bus (USB) controller unit 178 , a personal computer memory card international association (PCMCIA) controller unit 180 , a peripheral component interconnect (PCI) bus controller unit 182 , a local area network (LAN) control unit 184 , a power control unit 186 , an alert-on-LAN control unit 188 , and a firmware HUB 190 .
  • FUBs There may be other FUBs on the chipset 150 depending on the chipset implementation. Functions of each of the FUBs on the processor 100 and on the chipset 150 are known to one skilled in the art.
  • FIG. 2A is a block diagram illustrating an example of a component with its multiple FUBs.
  • the arrangement of the FUBs in a component may be decided by the component designers and may vary from one component to another due to various design goals such as, for example, performance, size, cost, etc.
  • component 200 may include eight FUBs 205 - 240 arranged as illustrated.
  • the FUB 205 illustrated as shaded
  • the voltage and/or frequency applied to the entire component 200 may be throttled.
  • the result of the throttling activity may include reduction of power consumption by the component 200 .
  • the throttling activity may reduce the temperature and performance of the FUB 205 .
  • the throttling activity may also reduce the temperature and performance of the other FUBs 210 - 240 of the component 200 . This may occur even though the FUBs 210 - 240 may not be hot spots.
  • each of the eight FUBs 205 - 240 may be associated with a sensor (not shown) to monitor its operating condition. There may be a different sensor for each FUB. Alternatively, two or more FUBs may share the same sensor.
  • each of the eight FUBs 205 - 240 of the component 200 may be managed independently of the other FUBs.
  • Managing the FUBs may include, for example, monitoring and throttling the operating condition of the FUBs.
  • a sensor may monitor and send operating condition information of a FUB to a controller, and when necessary the controller may throttle the power and/or the frequency applied to the FUB.
  • Managing the FUB may also include performing other operations that may help controlling the operating condition of the FUB. It may be noted that a component may only have one FUB. In this case, managing the only FUB is similar to managing the entire component.
  • the sensor associated with the FUB 205 is a thermal sensor, and it detects that the temperature of the FUB 205 violates a certain temperature threshold, appropriate actions may be taken to reduce the temperature of the FUB 205 .
  • This may include, for example, throttling the applied voltage and/or frequency or adjusting the power applied to the FUB 205 .
  • the temperature threshold may be predetermined, or it may be determined dynamically. Being able to independently manage the FUB 205 may enable the neighboring FUBs 210 - 240 to continue to operate at their normal levels of performance.
  • the component 200 may also include multiple execution cores and other manageable resources on the same silicon die.
  • the component 200 may be a processor that supports Hyperthreading Technology (HT) to provide multithreading and parallel execution capabilities.
  • Hyperthreading Technology is developed by Intel Corporation of Santa Clara, Calif.
  • the processor that supports HT may include multiple execution cores (or logical processors) on the same processor die. Each of these execution cores and resources may also be managed individually as a FUB to enable better management of its operating condition.
  • Other components in the computer system may also be managed based on their FUBs using the techniques described herein.
  • FIG. 2B is a block diagram illustrating an example of a component with a FUB that may not be throttled.
  • the component 200 illustrated in FIG. 2B is similar to the component illustrated in FIG. 2A .
  • the temperature of the FUB 205 may be higher than a predetermined temperature threshold.
  • the FUB 205 may be performing a critical operation, throttling its power may not be desirable.
  • the throttling activity may be applied to one or more of the neighboring FUBs of the FUB 205 .
  • the power applied to the FUBs 215 and 235 may be reduced because that may indirectly help reducing the temperature of the FUB 205 .
  • FIG. 2C is a block diagram illustrating an example of a component having a FUB that depends on another FUB.
  • the FUB having its operation depending on the operation of another FUB may be referred to as a dependent FUB.
  • the FUB having its operation not depending on the operation of another FUB may be referred to as an independent FUB.
  • a dependent FUB may or may not be positioned adjacent to its corresponding independent FUB.
  • the FUB 205 may be an independent FUB and the FUB 230 (illustrated as shaded) may be a dependent FUB that depends on the FUB 205 .
  • a throttling activity when a throttling activity is applied to the FUB 205 , another throttling activity may need to be applied to the FUB 230 . This may allow the dependent FUB 230 to continue to operate even when its corresponding independent FUB 205 is being throttled. It may be noted that in this example the dependent FUB 230 may operate with reduced power.
  • FIG. 3A is a block diagram illustrating an example of a controller associated with a component having multiple FUBs.
  • the component 300 illustrated in FIG. 3A includes similar FUBs 205 - 240 as those illustrated in FIG. 2A .
  • Controller 305 may be used to manage the operating condition of the multiple FUBs 205 - 240 .
  • the controller 305 and the component 300 may be on the same die.
  • the controller 305 may receive the operating condition information of the FUBs 205 - 240 from the different sensors associated with each of the FUBs 205 - 240 .
  • the controller 305 may also include one or more signal lines (not shown) connecting to each of the FUBs 205 - 240 .
  • the signal lines may be used by the controller 305 to throttle the operating condition of each of the FUBs 205 - 240 . Throttling may be applied to, for example, one or more of frequency, voltage, thermal, power, and performance of a particular FUB.
  • FIG. 3B is a block diagram illustrating an example of a controller being separate from a component that has multiple FUBs.
  • Component 350 illustrated in FIG. 3B includes similar FUBs 205 - 240 as those illustrated in FIG. 3A .
  • Controller 310 in this example performs similar functions as the controller 305 illustrated in FIG. 3A .
  • the controller 310 and the component 350 may be on separate dies.
  • the signal lines connecting between the different FUBs 205 - 240 to the controller 310 are shown as bi-directional arrows to illustrate that they may be used by the sensors to send operating condition information to the controller 310 , and that the same signal lines may also be used by the controller 310 to send control information to the different FUBs 205 - 240 .
  • the controller may be included in a chipset adjacent to the processor and may be responsible for monitoring and controlling the thermal characteristics of the processor. It may be possible to monitor and control the thermal characteristics of the processor in a more general and flexible manner using software application running with an operating system. This flexibility may result in better processor performance.
  • inputs from each FUB of the component may be viewed as a bit setting indicating their respective condition.
  • the component may export status information from each FUB in the form of a data packet, perhaps using multiple bits to represent the status information for each FUB. For example, it may be possible to use two (2) bits to represent the status information. Other number of bits may also be used for different levels of control.
  • the component has four (4) FUBs, and two (2) bits are used to define the different possible status information, as shown in the following table.
  • each FUB may have a “Normal” operating mode, a “Hot” mode where some action is required, and a “Critical Hot” where immediate action is required. Immediate action may include shutting down the component, or the component may result in damage.
  • the bit settings may be defined to indicate more exact temperatures of each FUB, as measured in Celsius degrees, for example. Each FUB may have a different thermal point or operating threshold at which adjusting or corrective action may need to be taken.
  • FIG. 4 is a flow diagram illustrating an example of a process used to manage operating condition of a FUB that may have a dependent FUB, according to one embodiment.
  • the process may be performed by a controller such as, for example, the controller 310 illustrated in FIG. 3B .
  • the controller receives operating condition information of a FUB from a sensor.
  • the operating condition information may be, for example, temperature information.
  • a test is made to determine if a threshold is violated, as shown in block 410 .
  • the threshold may be, for example, a temperature threshold. When the threshold is not violated (e.g., the temperature does not exceed the temperature threshold), the process flows to block 405 , and the controller continues to receive updated operating condition information from the sensor.
  • the process flows from block 410 to block 415 where the controller may perform one or more operations to adjust the operating condition of the FUB. This may include, for example, decreasing one or more of frequency, voltage, thermal, power, and performance throttling of the FUB.
  • a test is made to determine if there exists any dependent FUB. When there is a dependent FUB, the process flows from block 420 to block 425 where the operating condition of the dependent FUB may also be decreased. When there is no dependent FUB, the process continues at block 405 where the controller receives updated operating condition information from the sensor.
  • FIG. 5 is a flow diagram illustrating an example of a process used to manage operating condition of a FUB that may include decreasing or increasing operating condition of the FUB, according to one embodiment.
  • the process may be performed by a controller as described above.
  • the controller receives operating condition information of a FUB from a sensor. Based on the operating condition information, a test is made to determine if a threshold is violated, as shown in block 510 . When the threshold is violated, the operating condition of the FUB is decreased, as shown in block 515 . When the threshold is not violated, the process flows to block 520 where another test is made to determine if the operating condition of the FUB may be increased.
  • the FUB may previously experienced high temperature, and its operating condition may as a result have been decreased.
  • the process flows from block 520 to block 505 .
  • the controller performs one or more operations to increase the operating condition of the FUB.
  • the process continues at block 505 where the controller receives updated operating condition information from the sensor.
  • FIG. 6 is a flow diagram illustrating an example of a process used to manage operating condition of a FUB by managing one or more neighboring FUBs, according to one embodiment.
  • the controller receives operating condition information of a first FUB from a sensor. Based on the operating condition information, a test is made to determine if a threshold is violated, as shown in block 610 . When the threshold is not violated, the process flows to block 605 where the controller receives updated operating condition information from the sensor. When the threshold is violated, the process flows to block 615 where a test is made to determine if the operating condition of the first FUB may be adjusted (e.g., decreased). When the operating condition of the first FUB may be adjusted, the process flows to block 620 to perform such operations. When the operating condition of the first FUB may not be adjusted, the process flows from block 615 to block 625 .
  • the controller adjusts the operating condition of the one or more FUBs that neighbor the first FUB. For example, when the temperature of the first FUB violates a temperature threshold, it may be possible to indirectly reduce the temperature of the first FUB by reducing the temperature of its neighboring FUBs.
  • the process then continues at block 605 where the controller receives updated operating condition information from the sensor.
  • FIG. 7 is a block diagram illustrating an example of a computer system.
  • the computer system 700 may include multiple components such as, for example, a central processing unit (CPU) or processor 705 , a chipset 710 , and a memory 720 . Although not shown, there may also be other components.
  • the memory 720 and the chipset 710 may be coupled to the processor 705 via bus 716 .
  • the memory 720 may be random access memory, read only memory, a persistent storage memory, such as mass storage device or any combination of these devices.
  • the processor 705 may or may not include multiple logical processors.
  • the processor 705 may support HyperThreading Technology (HT) and may include two logical processors 706 and 707 .
  • the chipset 710 may include a graphics controller 712 , a memory controller 713 , and an input output (I/O) controller 714 .
  • Clock generator 715 may provide clock signals to the processor 705 , the chipset 710 , and the memory 720 . It may also provide clock signals to other components in the computer system 700 . Each of these components may include multiple FUBs, and the operating condition of each of the FUBs may be individually managed, as described above.
  • the computer system 700 may be powered by an alternating current (AC) power source (not shown) or by a direct current (DC) power source (not shown) using one or more batteries.
  • AC alternating current
  • DC direct current
  • the computer system 700 may include a storage device 728 that may include a machine-readable medium on which is stored sequences of instructions (e.g., software application) embodying any one, or all, of the embodiments described herein. Execution of the sequences of instruction may cause the processor 705 to perform operations according to embodiments of the invention.
  • the sequences of instructions may be loaded into the memory 720 from the storage device 728 or from one or more other digital processing systems (e.g. a server computer system) over a network connection (not shown).
  • the sequences of instructions may be stored concurrently in several storage devices (e.g. DRAM and a hard disk, such as virtual memory).
  • the sequences of instructions may also reside, completely or at least partially, within the memory 720 and/or within the processor 705 .
  • hard-wired circuitry may be used in place of or in combination with the sequences of instructions to implement various aspects of the invention.
  • the present invention is not limited to any specific combination of hardware circuitry and software, nor to any particular source for the instructions executed by the computer or digital processing system.

Abstract

A component in a computer includes multiple functional unit blocks (FUB). Each FUB may be associated with a sensor and may be managed individually. When the sensor detects that a problem associated with a particular FUB may arise, a controller may be used to adjust operation of the FUB instead of operation of the entire component.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims benefit of U.S. patent application Ser. No. 10/350,712, filed Jan. 24, 2003
  • FIELD OF THE INVENTION
  • The present invention relates to the field of computing systems, more particularly relating to methods and apparatus for component management including one or more of thermal management, performance management, and power management.
  • BACKGROUND
  • Designers of computing systems such as, for example, mobile computer systems, are faced with a delicate balance. They seek to increase performance of the computer systems but at the same time control power consumption and temperature caused by components of the computer systems. The components may include, for example, a processor, chipsets, etc.
  • Typically, a processor has a discrete operating point, characterized by a given frequency and power. The frequency may be some multiple of an external clock delivered to the processor. The power consumed by the processor may be a function of the frequency and voltage applied to the processor. As the voltage level is increased, the frequency may be increased, resulting in a nonlinear increase in power consumption. An increase in the power consumption may cause an increase in temperature. When the temperature is too high, the processor may fail. Typically, to decrease the temperature, the voltage and frequency pair may be adjusted to decrease the power consumption of the processor.
  • Similarly, chipsets may receive clock signals and may operate at a certain frequency. During normal operation, the chipsets may cause a rise in temperature, and when the temperature is too high, operation of the chipsets may also fail. More recent chipsets may include a mechanism (e.g., throttling) to lower the clock-frequency to control the temperature generated by the chipsets. In addition to adjusting the frequency, heat sinks, airflows or combinations of heat sinks and airflows may also be used as thermal solutions to control the temperature generated by the chipsets and by the processor.
  • Although the above techniques provide some forms of thermal solutions, one common theme among them is that the solutions apply to the entire component (e.g., processor) at the expense of the performance of the component as a whole, and thus may not be efficient.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The following drawings disclose various embodiments of the present invention for purposes of illustration only and are not intended to limit the scope of the invention.
  • FIG. 1A is a block diagram that illustrates an example of the functional unit blocks (FUBs) of a processor.
  • FIG. 1B is a block diagram that illustrates an example of the FUBs of a chipset.
  • FIG. 2A is a block diagram illustrating an example of a component with its FUBs.
  • FIG. 2B is a block diagram illustrating an example of a component with a FUB that may not be throttled.
  • FIG. 2C is a block diagram illustrating an example of a component having dependent FUBs.
  • FIG. 3A is a block diagram illustrating an example of a controller associated with a component having multiple FUBs.
  • FIG. 3B is a block diagram illustrating an example of a controller being separate from a component that has multiple FUBs.
  • FIG. 4 is a flow diagram illustrating an example of a process used to manage operation of a FUB that may have dependent FUBs, according to one embodiment.
  • FIG. 5 is a flow diagram illustrating an example of a process used to manage operation of a FUB that may include decreasing or increasing operation of the FUB, according to one embodiment.
  • FIG. 6 is a flow diagram illustrating an example of a process used to manage operation of a FUB by managing one or more neighboring FUBs, according to one embodiment.
  • FIG. 7 is a block diagram illustrating an example of a computer system.
  • DETAILED DESCRIPTION
  • In one embodiment, a method for monitoring multiple functional unit blocks (FUB) of a component is disclosed. Each FUB may be associated with a sensor. When the sensor detects that operation of a particular FUB may be affected, a controller associated with the FUB may perform appropriate adjustment relating to the FUB.
  • In the following description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be evident, however, to one skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known structures, processes and devices are shown in block diagram form or are referred to in a summary manner in order to provide an explanation without undue detail.
  • As used herein, the term “when” may be used to indicate the temporal nature of an event. For example, the phrase “event ‘A’ occurs when event ‘B’ occurs” is to be interpreted to mean that event A may occur before, during, or after the occurrence of event B, but is nonetheless associated with the occurrence of event B. For example, event A occurs when event B occurs if event A occurs in response to the occurrence of event B or in response to a signal indicating that event B has occurred, is occurring, or will occur.
  • Modern computer components (e.g., processors, chipsets, etc.) are designed with increasing frequency and power density for higher performance. Their performance may be limited by the amount of heat that can be extracted using the available cooling technology or power/frequency throttling techniques. Typically, each of the computer components may have multiple FUBs. Each FUB may perform a different function and may potentially be a hot spot of the component when the FUB reaches a certain thermal point. Currently, when a FUB becomes a hot spot, power throttling is applied to the entire component to reduce the temperature of the entire component.
  • FIG. 1A is a block diagram that illustrates an example of the FUBs of a processor. The processor 100 may include, for example, the following FUBs: a memory cluster 105, an execution cluster 110, a trace delivery cluster 115, an integer math unit 120, a front end cluster 125, a retirement, replay, reorder cluster 130, a bus cluster 135, a floating point unit 140, a processor cache unit 145, a cache management unit 150, an execution mode management unit 155, and a memory protection unit 160. There may be other FUBs on the processor 100 depending on the processor implementation. FIG. 1B is a block diagram that illustrates an example of the FUBs of a computer chipset. The chipset 170 may include, for example, the following FUBs: a host bus interface 172, an audio interface unit 174, a graphics unit 176, a universal serial bus (USB) controller unit 178, a personal computer memory card international association (PCMCIA) controller unit 180, a peripheral component interconnect (PCI) bus controller unit 182, a local area network (LAN) control unit 184, a power control unit 186, an alert-on-LAN control unit 188, and a firmware HUB 190. There may be other FUBs on the chipset 150 depending on the chipset implementation. Functions of each of the FUBs on the processor 100 and on the chipset 150 are known to one skilled in the art.
  • FIG. 2A is a block diagram illustrating an example of a component with its multiple FUBs. The arrangement of the FUBs in a component may be decided by the component designers and may vary from one component to another due to various design goals such as, for example, performance, size, cost, etc. In this example, component 200 may include eight FUBs 205-240 arranged as illustrated. Typically, when the FUB 205 (illustrated as shaded) becomes a hot spot (e.g., high temperature), the voltage and/or frequency applied to the entire component 200 may be throttled. The result of the throttling activity may include reduction of power consumption by the component 200. The throttling activity may reduce the temperature and performance of the FUB 205. The throttling activity may also reduce the temperature and performance of the other FUBs 210-240 of the component 200. This may occur even though the FUBs 210-240 may not be hot spots.
  • For another embodiment, each of the eight FUBs 205-240 may be associated with a sensor (not shown) to monitor its operating condition. There may be a different sensor for each FUB. Alternatively, two or more FUBs may share the same sensor. For one embodiment, each of the eight FUBs 205-240 of the component 200 may be managed independently of the other FUBs. Managing the FUBs may include, for example, monitoring and throttling the operating condition of the FUBs. For example, a sensor may monitor and send operating condition information of a FUB to a controller, and when necessary the controller may throttle the power and/or the frequency applied to the FUB. Managing the FUB may also include performing other operations that may help controlling the operating condition of the FUB. It may be noted that a component may only have one FUB. In this case, managing the only FUB is similar to managing the entire component.
  • For example, when the sensor associated with the FUB 205 is a thermal sensor, and it detects that the temperature of the FUB 205 violates a certain temperature threshold, appropriate actions may be taken to reduce the temperature of the FUB 205. This may include, for example, throttling the applied voltage and/or frequency or adjusting the power applied to the FUB 205. The temperature threshold may be predetermined, or it may be determined dynamically. Being able to independently manage the FUB 205 may enable the neighboring FUBs 210-240 to continue to operate at their normal levels of performance.
  • It may be noted that when the component 200 is a processor, the component 200 may also include multiple execution cores and other manageable resources on the same silicon die. For example, the component 200 may be a processor that supports Hyperthreading Technology (HT) to provide multithreading and parallel execution capabilities. Hyperthreading Technology is developed by Intel Corporation of Santa Clara, Calif. In this example, the processor that supports HT may include multiple execution cores (or logical processors) on the same processor die. Each of these execution cores and resources may also be managed individually as a FUB to enable better management of its operating condition. Other components in the computer system may also be managed based on their FUBs using the techniques described herein.
  • FIG. 2B is a block diagram illustrating an example of a component with a FUB that may not be throttled. The component 200 illustrated in FIG. 2B is similar to the component illustrated in FIG. 2A. There may be situations when it may not be desirable to throttle the operating condition of a particular FUB even though the sensor associated with that FUB may detect that its operating condition may violate a threshold. For example, the temperature of the FUB 205 may be higher than a predetermined temperature threshold. However, because the FUB 205 may be performing a critical operation, throttling its power may not be desirable. For one embodiment, the throttling activity may be applied to one or more of the neighboring FUBs of the FUB 205. In this example, the power applied to the FUBs 215 and 235 (illustrated as shaded) may be reduced because that may indirectly help reducing the temperature of the FUB 205.
  • FIG. 2C is a block diagram illustrating an example of a component having a FUB that depends on another FUB. There may be situations when the operation of one FUB may depend on the operation of one or more other FUBs. The FUB having its operation depending on the operation of another FUB may be referred to as a dependent FUB. The FUB having its operation not depending on the operation of another FUB may be referred to as an independent FUB. A dependent FUB may or may not be positioned adjacent to its corresponding independent FUB. For example, referring to FIG. 2C, the FUB 205 may be an independent FUB and the FUB 230 (illustrated as shaded) may be a dependent FUB that depends on the FUB 205. For one embodiment, when a throttling activity is applied to the FUB 205, another throttling activity may need to be applied to the FUB 230. This may allow the dependent FUB 230 to continue to operate even when its corresponding independent FUB 205 is being throttled. It may be noted that in this example the dependent FUB 230 may operate with reduced power.
  • FIG. 3A is a block diagram illustrating an example of a controller associated with a component having multiple FUBs. The component 300 illustrated in FIG. 3A includes similar FUBs 205-240 as those illustrated in FIG. 2A. Controller 305 may be used to manage the operating condition of the multiple FUBs 205-240. For one embodiment, the controller 305 and the component 300 may be on the same die. The controller 305 may receive the operating condition information of the FUBs 205-240 from the different sensors associated with each of the FUBs 205-240. The controller 305 may also include one or more signal lines (not shown) connecting to each of the FUBs 205-240. The signal lines may be used by the controller 305 to throttle the operating condition of each of the FUBs 205-240. Throttling may be applied to, for example, one or more of frequency, voltage, thermal, power, and performance of a particular FUB.
  • FIG. 3B is a block diagram illustrating an example of a controller being separate from a component that has multiple FUBs. Component 350 illustrated in FIG. 3B includes similar FUBs 205-240 as those illustrated in FIG. 3A. Controller 310 in this example performs similar functions as the controller 305 illustrated in FIG. 3A. For one embodiment, the controller 310 and the component 350 may be on separate dies. In this example, the signal lines connecting between the different FUBs 205-240 to the controller 310 are shown as bi-directional arrows to illustrate that they may be used by the sensors to send operating condition information to the controller 310, and that the same signal lines may also be used by the controller 310 to send control information to the different FUBs 205-240. It may be noted that there may be different signal lines for the controller 310 to receive operating condition information from the FUBs 205-240 and to send control information to the FUBs 205-240.
  • It may be noted when the controller is on the same die as the component (as illustrated in FIG. 3A) the reaction time to temperature aspects of the FUBs of the component may be faster than when the controller is not on the same dies as the component (as illustrated in FIG. 3B). When the component is a processor, the controller may be included in a chipset adjacent to the processor and may be responsible for monitoring and controlling the thermal characteristics of the processor. It may be possible to monitor and control the thermal characteristics of the processor in a more general and flexible manner using software application running with an operating system. This flexibility may result in better processor performance.
  • For one embodiment, inputs from each FUB of the component may be viewed as a bit setting indicating their respective condition. For example, in the case where the controller is external to the component, the component may export status information from each FUB in the form of a data packet, perhaps using multiple bits to represent the status information for each FUB. For example, it may be possible to use two (2) bits to represent the status information. Other number of bits may also be used for different levels of control. In the current example, the component has four (4) FUBs, and two (2) bits are used to define the different possible status information, as shown in the following table.
    FUB # in Component Bits Definition
    1 0-1 00 = Normal
    01 = Hot
    10 = Reserved
    11 = Critical Hot
    2 2-3 00 = Normal
    01 = Hot
    10 = Reserved
    11 = Critical Hot
    3 4-5 00 = Normal
    01 = Hot
    10 = Reserved
    11 = Critical Hot
    4 6-7 00 = Normal
    01 = Hot
    10 = Reserved
    11 = Critical Hot

    The example table above shows that each FUB may have a “Normal” operating mode, a “Hot” mode where some action is required, and a “Critical Hot” where immediate action is required. Immediate action may include shutting down the component, or the component may result in damage. The bit settings may be defined to indicate more exact temperatures of each FUB, as measured in Celsius degrees, for example. Each FUB may have a different thermal point or operating threshold at which adjusting or corrective action may need to be taken.
  • FIG. 4 is a flow diagram illustrating an example of a process used to manage operating condition of a FUB that may have a dependent FUB, according to one embodiment. The process may be performed by a controller such as, for example, the controller 310 illustrated in FIG. 3B. At block 405, the controller receives operating condition information of a FUB from a sensor. The operating condition information may be, for example, temperature information. Based on the operating condition information, a test is made to determine if a threshold is violated, as shown in block 410. The threshold may be, for example, a temperature threshold. When the threshold is not violated (e.g., the temperature does not exceed the temperature threshold), the process flows to block 405, and the controller continues to receive updated operating condition information from the sensor.
  • When the threshold is violated, the process flows from block 410 to block 415 where the controller may perform one or more operations to adjust the operating condition of the FUB. This may include, for example, decreasing one or more of frequency, voltage, thermal, power, and performance throttling of the FUB. At block 420, a test is made to determine if there exists any dependent FUB. When there is a dependent FUB, the process flows from block 420 to block 425 where the operating condition of the dependent FUB may also be decreased. When there is no dependent FUB, the process continues at block 405 where the controller receives updated operating condition information from the sensor.
  • FIG. 5 is a flow diagram illustrating an example of a process used to manage operating condition of a FUB that may include decreasing or increasing operating condition of the FUB, according to one embodiment. The process may be performed by a controller as described above. At block 505, the controller receives operating condition information of a FUB from a sensor. Based on the operating condition information, a test is made to determine if a threshold is violated, as shown in block 510. When the threshold is violated, the operating condition of the FUB is decreased, as shown in block 515. When the threshold is not violated, the process flows to block 520 where another test is made to determine if the operating condition of the FUB may be increased. For example, the FUB may previously experienced high temperature, and its operating condition may as a result have been decreased. At block 520, when the operating condition of the FUB may not be increased (e.g., the temperature of the FUB may not be cool long enough), the process flows from block 520 to block 505. When the operating condition of the FUB may be increased, the process flows from block 520 to block 525 where the controller performs one or more operations to increase the operating condition of the FUB. The process continues at block 505 where the controller receives updated operating condition information from the sensor.
  • FIG. 6 is a flow diagram illustrating an example of a process used to manage operating condition of a FUB by managing one or more neighboring FUBs, according to one embodiment. At block 605, the controller receives operating condition information of a first FUB from a sensor. Based on the operating condition information, a test is made to determine if a threshold is violated, as shown in block 610. When the threshold is not violated, the process flows to block 605 where the controller receives updated operating condition information from the sensor. When the threshold is violated, the process flows to block 615 where a test is made to determine if the operating condition of the first FUB may be adjusted (e.g., decreased). When the operating condition of the first FUB may be adjusted, the process flows to block 620 to perform such operations. When the operating condition of the first FUB may not be adjusted, the process flows from block 615 to block 625.
  • At block 625, the controller adjusts the operating condition of the one or more FUBs that neighbor the first FUB. For example, when the temperature of the first FUB violates a temperature threshold, it may be possible to indirectly reduce the temperature of the first FUB by reducing the temperature of its neighboring FUBs. The process then continues at block 605 where the controller receives updated operating condition information from the sensor.
  • FIG. 7 is a block diagram illustrating an example of a computer system. The computer system 700 may include multiple components such as, for example, a central processing unit (CPU) or processor 705, a chipset 710, and a memory 720. Although not shown, there may also be other components. The memory 720 and the chipset 710 may be coupled to the processor 705 via bus 716. The memory 720 may be random access memory, read only memory, a persistent storage memory, such as mass storage device or any combination of these devices.
  • The processor 705 may or may not include multiple logical processors. For example, the processor 705 may support HyperThreading Technology (HT) and may include two logical processors 706 and 707. The chipset 710 may include a graphics controller 712, a memory controller 713, and an input output (I/O) controller 714. Clock generator 715 may provide clock signals to the processor 705, the chipset 710, and the memory 720. It may also provide clock signals to other components in the computer system 700. Each of these components may include multiple FUBs, and the operating condition of each of the FUBs may be individually managed, as described above. The computer system 700 may be powered by an alternating current (AC) power source (not shown) or by a direct current (DC) power source (not shown) using one or more batteries.
  • The computer system 700 may include a storage device 728 that may include a machine-readable medium on which is stored sequences of instructions (e.g., software application) embodying any one, or all, of the embodiments described herein. Execution of the sequences of instruction may cause the processor 705 to perform operations according to embodiments of the invention. The sequences of instructions may be loaded into the memory 720 from the storage device 728 or from one or more other digital processing systems (e.g. a server computer system) over a network connection (not shown). The sequences of instructions may be stored concurrently in several storage devices (e.g. DRAM and a hard disk, such as virtual memory). The sequences of instructions may also reside, completely or at least partially, within the memory 720 and/or within the processor 705.
  • In other embodiments, hard-wired circuitry may be used in place of or in combination with the sequences of instructions to implement various aspects of the invention. Thus, the present invention is not limited to any specific combination of hardware circuitry and software, nor to any particular source for the instructions executed by the computer or digital processing system.
  • Although the present invention has been described with reference to specific exemplary embodiments, it will be evident that various modifications and changes may be made to these embodiments without departing from the broader spirit and scope of the invention as set forth in the claims. Accordingly, the specification and drawings are to be regarded in an illustrative rather than a restrictive sense.

Claims (44)

  1. 45. A method, comprising:
    monitoring one or more regions of an integrated circuit using a sensor associated with each of the one or more regions; and
    when a sensor associated with a first region detects that the first region violates an operating threshold, adjusting operating condition of the first region.
  2. 46. The method of claim 45, wherein the integrated circuit is capable of generating heat.
  3. 47. The method of claim 46, wherein the integrated circuit is a processor or a chipset.
  4. 48. The method of claim 45, wherein adjusting the operating condition of the first region comprises:
    if the operating condition of the first region can be adjusted, adjusting the operating condition of the first region; otherwise adjusting operating condition of a second region, the second region being a neighbor of the first region.
  5. 49. The method of claim 48, further comprising:
    if a third region depends on the first region and the operating condition of the first region is adjusted, adjusting operating condition of the third region.
  6. 50. The method of claim 45, wherein operating condition of a fourth region is not impacted by adjusting operating condition of the first region.
  7. 51. The method of claim 45, wherein the sensors are thermal sensors, and wherein the operating threshold is a temperature threshold.
  8. 52. The method of claim 45, wherein adjusting operating condition of the first region comprises:
    throttling frequency applied to the first region.
  9. 53. The method of claim 52, wherein adjusting operating condition of the first region further comprises:
    throttling voltage applied to the first region.
  10. 54. The method of claim 45, wherein adjusting operating condition of the first region comprises:
    throttling power consumption of the first region.
  11. 55. A method, comprising:
    when a first region of a heat generating integrated circuit in a computer system violates an operating threshold, throttling operating condition of the first region instead of throttling operating condition of the integrated circuit.
  12. 56. The method of claim 55, wherein throttling the operating condition of the first region includes throttling operating condition of a second region of the integrated circuit when the second region depends on the first region.
  13. 57. The method of claim 55, wherein throttling the operating condition of the first region includes throttling operating condition of a third region of the integrated circuit when throttling the operating condition of the third region enables the first region to not violate the operating threshold.
  14. 58. The method of claim 55, wherein the heat-generating integrated circuit is a processor.
  15. 59. The method of claim 55, wherein the operating threshold is a thermal threshold.
  16. 60. The method of claim 55, wherein throttling the operating condition of the first region includes throttling power consumption of the first region.
  17. 61. A system, comprising:
    a heat-generating component having multiple regions, each of the regions associated with a sensor to monitor its operating condition; and
    a controller coupled to the heat-generating component, wherein the controller is to manage operating condition of each of the multiple regions based on operating condition information provided by the sensor associated with each of the multiple regions.
  18. 62. The system of claim 61, wherein the controller and the heat-generating component share a single die.
  19. 63. The system of claim 61, wherein the controller and the heat-generating component are on different dies.
  20. 64. The system of claim 61, wherein the sensors are thermal sensors, and wherein when the operating condition information of a first region detected by its corresponding thermal sensor indicates that temperature of the first region violates a temperature threshold, the controller is to manage the operating condition of the first region by reducing the temperature of the first region.
  21. 65. The system of claim 61, wherein when operating condition of a first region violates a threshold, the controller is to manage the operating condition of the first region by throttling the operating condition of the first region.
  22. 66. The system of claim 65, wherein the controller is to throttle the operating condition of the first region instead of throttling operating condition of the heat-generating component.
  23. 67. The system of claim 65, wherein the controller is to throttle the operating condition of the first region by adjusting operating condition of a second region.
  24. 68. The system of claim 67, wherein the operating condition of the second region is throttled when it is not desirable to throttle the operating condition of the first region.
  25. 69. The system of claim 65, wherein the controller is to further throttle operating condition of a third region when the third region depends on the first region.
  26. 70. A computer readable medium comprising executable instructions which, when executed in a processing system, causes the processing system to perform a method, comprising:
    monitoring one or more regions of an integrated circuit (IC) using a sensor associated with each of the one or more regions; and
    when a sensor associated with a first region of the IC detects that the first region violates an operating threshold, adjusting operating condition of the first region.
  27. 71. The computer readable medium of claim 70, wherein the IC is capable of generating heat.
  28. 72. The computer readable medium of claim 71, wherein the IC is a processor or a chipset.
  29. 73. The computer readable medium of claim 70, wherein adjusting the operating condition of the first region comprises:
    if the operating condition of the first region can be adjusted, adjusting the operating condition of the first region, otherwise adjusting operating condition of a second region of the IC, the second region being a neighbor of the first region.
  30. 74. The computer readable medium of claim 73, further comprising:
    if a third region of the IC depends on the first region and the operating condition of the first region is adjusted, adjusting operating condition of the third region.
  31. 75. The computer readable medium of claim 70, wherein operating condition of a fourth region of the IC is not impacted by adjusting operating condition of the first region of the IC.
  32. 76. The computer readable medium of claim 70, wherein the sensors are thermal sensors, and wherein the operating threshold is a temperature threshold.
  33. 77. The computer readable medium of claim 70, wherein adjusting operating condition of the first region comprises:
    throttling frequency applied to the first region.
  34. 78. The computer readable medium of claim 77, wherein adjusting operating condition of the first region further comprises:
    throttling voltage applied to the first region.
  35. 79. The computer readable medium of claim 70, wherein adjusting operating condition of the first region comprises:
    throttling power consumption of the first region.
  36. 80. A computer readable medium comprising executable instructions which, when executed in a processing system, causes the processing system to perform a method, comprising:
    when a first functional unit block (FUB) of a heat generating integrated circuit (IC) in a computer system violates an operating threshold, throttling operating condition of the first FUB instead of throttling operating condition of the (IC).
  37. 81. The computer readable medium of claim 80, wherein throttling the operating condition of the first FUB includes throttling operating condition of a second FUB of the IC when the second region depends on the first region.
  38. 82. The computer readable medium of claim 80, wherein throttling the operating condition of the first region includes throttling operating condition of a third region of the IC when throttling the operating condition of the third region enables the first region to not violate the operating threshold.
  39. 83. The computer readable medium of claim 80, wherein the heat-generating IC is a processor.
  40. 84. The computer readable medium of claim 80, wherein the operating threshold is a thermal threshold.
  41. 85. The computer readable medium of claim 80, wherein throttling the operating condition of the first region includes throttling power consumption of the first region.
  42. 86. An integrated circuit (IC), comprising:
    two or more regions, each of the regions associated with a different sensor; and
    a controller associated with the two or more regions, wherein the controller is to receive operating condition information from the sensor for each of the two or more regions, and wherein the controller is capable of adjusting operating condition of each of the two or more regions based on their operating condition information.
  43. 87. The IC of claim 86, wherein the controller is to adjust the operating condition of a first region when the operating condition information of the first region indicates that the first region is a hot spot.
  44. 88. The apparatus of claim 87, wherein the controller is to adjust the operating condition of a first region rather than the operating condition of all of the two or more regions.
US11/332,003 2003-01-24 2006-01-13 Using multiple thermal points to enable component level power and thermal management Abandoned US20060123257A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/332,003 US20060123257A1 (en) 2003-01-24 2006-01-13 Using multiple thermal points to enable component level power and thermal management

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/350,712 US7085945B2 (en) 2003-01-24 2003-01-24 Using multiple thermal points to enable component level power and thermal management
US11/332,003 US20060123257A1 (en) 2003-01-24 2006-01-13 Using multiple thermal points to enable component level power and thermal management

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/350,712 Continuation US7085945B2 (en) 2003-01-24 2003-01-24 Using multiple thermal points to enable component level power and thermal management

Publications (1)

Publication Number Publication Date
US20060123257A1 true US20060123257A1 (en) 2006-06-08

Family

ID=32735628

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/350,712 Expired - Fee Related US7085945B2 (en) 2003-01-24 2003-01-24 Using multiple thermal points to enable component level power and thermal management
US11/332,003 Abandoned US20060123257A1 (en) 2003-01-24 2006-01-13 Using multiple thermal points to enable component level power and thermal management

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/350,712 Expired - Fee Related US7085945B2 (en) 2003-01-24 2003-01-24 Using multiple thermal points to enable component level power and thermal management

Country Status (1)

Country Link
US (2) US7085945B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070288782A1 (en) * 2006-06-13 2007-12-13 Via Technologies, Inc. Method for reducing power consumption of a computer system in the working state
US8001407B2 (en) 2006-10-31 2011-08-16 Hewlett-Packard Development Company, L.P. Server configured for managing power and performance

Families Citing this family (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7975156B2 (en) 2008-10-21 2011-07-05 Dell Products, Lp System and method for adapting a power usage of a server during a data center cooling failure
US6895520B1 (en) 2001-03-02 2005-05-17 Advanced Micro Devices, Inc. Performance and power optimization via block oriented performance measurement and control
EP1623349B1 (en) 2003-05-07 2018-01-24 Conversant Intellectual Property Management Inc. Managing power on integrated circuits using power islands
CN1802622A (en) * 2003-06-10 2006-07-12 皇家飞利浦电子股份有限公司 Embedded computing system with reconfigurable power supply and/or clock frequency domains
US7451332B2 (en) * 2003-08-15 2008-11-11 Apple Inc. Methods and apparatuses for controlling the temperature of a data processing system
US8237386B2 (en) 2003-08-15 2012-08-07 Apple Inc. Methods and apparatuses for operating a data processing system
US7141953B2 (en) * 2003-09-04 2006-11-28 Intel Corporation Methods and apparatus for optimal voltage and frequency control of thermally limited systems
US7603571B2 (en) * 2004-10-08 2009-10-13 Dell Products L.P. System and method for regulating the power consumption of a computer system
US7386737B2 (en) * 2004-11-02 2008-06-10 Intel Corporation Method and apparatus to control temperature of processor
US20060143486A1 (en) * 2004-12-28 2006-06-29 Oren Lamdan System and method to profile an unconstrained power of a processor
US20060137377A1 (en) * 2004-12-29 2006-06-29 Samson Eric C Method and apparatus for external processor thermal control
US7275164B2 (en) * 2005-01-31 2007-09-25 International Business Machines Corporation System and method for fencing any one of the plurality of voltage islands using a lookup table including AC and DC components for each functional block of the voltage islands
US20060259207A1 (en) * 2005-04-20 2006-11-16 Denso Corporation Electronic control system for automobile
US8639963B2 (en) * 2005-05-05 2014-01-28 Dell Products L.P. System and method for indirect throttling of a system resource by a processor
TWI277859B (en) * 2005-05-13 2007-04-01 Via Tech Inc Method for adjusting memory frequency
US20070004501A1 (en) * 2005-06-29 2007-01-04 Christopher Brewer Multi-core processing in a wagering game machine
US8374730B2 (en) 2005-08-25 2013-02-12 Apple Inc. Methods and apparatuses for dynamic thermal control
US7562234B2 (en) 2005-08-25 2009-07-14 Apple Inc. Methods and apparatuses for dynamic power control
US7464278B2 (en) * 2005-09-12 2008-12-09 Intel Corporation Combining power prediction and optimal control approaches for performance optimization in thermally limited designs
US7263457B2 (en) * 2006-01-03 2007-08-28 Advanced Micro Devices, Inc. System and method for operating components of an integrated circuit at independent frequencies and/or voltages
US7644294B2 (en) * 2006-01-06 2010-01-05 Advanced Micro Devices, Inc. Dynamically self-decaying device architecture
US7584369B2 (en) * 2006-07-26 2009-09-01 International Business Machines Corporation Method and apparatus for monitoring and controlling heat generation in a multi-core processor
US7617403B2 (en) 2006-07-26 2009-11-10 International Business Machines Corporation Method and apparatus for controlling heat generation in a multi-core processor
US7793125B2 (en) * 2007-01-10 2010-09-07 International Business Machines Corporation Method and apparatus for power throttling a processor in an information handling system
US7627742B2 (en) 2007-04-10 2009-12-01 International Business Machines Corporation Method and apparatus for conserving power by throttling instruction fetching when a processor encounters low confidence branches in an information handling system
TWI470762B (en) * 2007-07-27 2015-01-21 尼康股份有限公司 Laminated semiconductor device
US8006070B2 (en) * 2007-12-05 2011-08-23 International Business Machines Corporation Method and apparatus for inhibiting fetch throttling when a processor encounters a low confidence branch instruction in an information handling system
US7925853B2 (en) 2008-01-04 2011-04-12 International Business Machines Corporation Method and apparatus for controlling memory array gating when a processor executes a low confidence branch instruction in an information handling system
US7949888B2 (en) 2008-01-07 2011-05-24 Apple Inc. Forced idle of a data processing system
US7949889B2 (en) 2008-01-07 2011-05-24 Apple Inc. Forced idle of a data processing system
US20090193240A1 (en) * 2008-01-30 2009-07-30 Ibm Corporation Method and apparatus for increasing thread priority in response to flush information in a multi-threaded processor of an information handling system
US8255669B2 (en) 2008-01-30 2012-08-28 International Business Machines Corporation Method and apparatus for thread priority control in a multi-threaded processor based upon branch issue information including branch confidence information
EP2263136A4 (en) * 2008-03-03 2015-10-07 Hewlett Packard Development Co Software-based power-capping
US8315746B2 (en) 2008-05-30 2012-11-20 Apple Inc. Thermal management techniques in an electronic device
US8306772B2 (en) * 2008-10-13 2012-11-06 Apple Inc. Method for estimating temperature at a critical point
US8438410B2 (en) * 2010-06-23 2013-05-07 Intel Corporation Memory power management via dynamic memory operation states
US8595525B2 (en) * 2011-09-22 2013-11-26 Qualcomm Incorporated On-chip thermal management techniques using inter-processor time dependent power density data for indentification of thermal aggressors
CN103064484B (en) * 2011-10-24 2016-04-13 神讯电脑(昆山)有限公司 Electronic system and preheat method and apparatus
US8799694B2 (en) * 2011-12-15 2014-08-05 International Business Machines Corporation Adaptive recovery for parallel reactive power throttling
US8972759B2 (en) * 2012-06-29 2015-03-03 Qualcomm Incorporated Adaptive thermal management in a portable computing device including monitoring a temperature signal and holding a performance level during a penalty period
US20140281592A1 (en) * 2013-03-18 2014-09-18 Advanced Micro Devices, Inc. Global Efficient Application Power Management
CN105723299A (en) * 2014-03-28 2016-06-29 联发科技股份有限公司 Method for performing system power budgeting within electronic device, and associated apparatus
US9746898B2 (en) * 2015-08-26 2017-08-29 Dell Products Lp Systems and methods for controlling processing device power consumption
US11399720B2 (en) 2016-04-05 2022-08-02 Qulacomm Incorporated Circuits and methods providing temperature mitigation for computing devices
US10175731B2 (en) * 2016-06-17 2019-01-08 Microsoft Technology Licensing, Llc Shared cooling for thermally connected components in electronic devices

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US626705A (en) * 1899-06-13 Grain-separator
US5721837A (en) * 1993-10-28 1998-02-24 Elonex I.P. Holdings, Ltd. Micro-personal digital assistant including a temperature managed CPU
US5798918A (en) * 1996-04-29 1998-08-25 International Business Machines Corporation Performance-temperature optimization by modulating the switching factor of a circuit
US6047248A (en) * 1996-04-29 2000-04-04 International Business Machines Corporation Performance-temperature optimization by cooperatively varying the voltage and frequency of a circuit
US6363490B1 (en) * 1999-03-30 2002-03-26 Intel Corporation Method and apparatus for monitoring the temperature of a processor
US20040128100A1 (en) * 2002-12-31 2004-07-01 Efraim Rotem Method and apparatus for thermal relief for critical tasks in multiple resources environment
US6889332B2 (en) * 2001-12-11 2005-05-03 Advanced Micro Devices, Inc. Variable maximum die temperature based on performance state

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3877518B2 (en) * 2000-12-13 2007-02-07 松下電器産業株式会社 Processor power control device

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US626705A (en) * 1899-06-13 Grain-separator
US5721837A (en) * 1993-10-28 1998-02-24 Elonex I.P. Holdings, Ltd. Micro-personal digital assistant including a temperature managed CPU
US5798918A (en) * 1996-04-29 1998-08-25 International Business Machines Corporation Performance-temperature optimization by modulating the switching factor of a circuit
US6047248A (en) * 1996-04-29 2000-04-04 International Business Machines Corporation Performance-temperature optimization by cooperatively varying the voltage and frequency of a circuit
US6363490B1 (en) * 1999-03-30 2002-03-26 Intel Corporation Method and apparatus for monitoring the temperature of a processor
US6889332B2 (en) * 2001-12-11 2005-05-03 Advanced Micro Devices, Inc. Variable maximum die temperature based on performance state
US20040128100A1 (en) * 2002-12-31 2004-07-01 Efraim Rotem Method and apparatus for thermal relief for critical tasks in multiple resources environment

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070288782A1 (en) * 2006-06-13 2007-12-13 Via Technologies, Inc. Method for reducing power consumption of a computer system in the working state
US20100191988A1 (en) * 2006-06-13 2010-07-29 Via Technologies, Inc. Method for reducing power consumption of a computer system in the working state
US7783905B2 (en) * 2006-06-13 2010-08-24 Via Technologies Inc. Method for reducing power consumption of a computer system in the working state
US8335941B2 (en) 2006-06-13 2012-12-18 Via Technologies, Inc. Method for reducing power consumption of a computer system in the working state
US8001407B2 (en) 2006-10-31 2011-08-16 Hewlett-Packard Development Company, L.P. Server configured for managing power and performance

Also Published As

Publication number Publication date
US20040148528A1 (en) 2004-07-29
US7085945B2 (en) 2006-08-01

Similar Documents

Publication Publication Date Title
US7085945B2 (en) Using multiple thermal points to enable component level power and thermal management
JP4448101B2 (en) Electronic device cooling system, computer and cooling method
US11687139B2 (en) Multi-level CPU high current protection
USRE47658E1 (en) Heat dissipation system for computers
US7028196B2 (en) System, method and apparatus for conserving power consumed by a system having a processor integrated circuit
KR101566152B1 (en) System and method for adaptive thermal management in a portable computing device
EP3570162B1 (en) System and method for thermally aware device booting
EP2635948B1 (en) Method and apparatus for thermal control of processing nodes
US7272732B2 (en) Controlling power consumption of at least one computer system
JP3982690B2 (en) Method and apparatus for optimizing thermal countermeasures
US6173217B1 (en) Method and apparatus to control core logic temperature
US20090235108A1 (en) Automatic processor overclocking
US10627878B2 (en) Electronic devices and cooling methods adapted to electronic device
US7596638B2 (en) Method, system, and apparatus to decrease CPU temperature through I/O bus throttling
US7191088B1 (en) Method and system for memory temperature detection and thermal load management
US20050283630A1 (en) Changing of operating voltage in semiconductor integrated circuit
EP1780624A2 (en) Dynamic lane management system and method
US20070094436A1 (en) System and method for thermal management in PCI express system
US7539000B2 (en) Slave mode thermal control with throttling and shutdown
US20090089543A1 (en) Integrated circuit performance improvement across a range of operating conditions and physical constraints
US20110161685A1 (en) Temperature Control Method and Electronic Device Thereof
US9354678B2 (en) Enclosure airflow controller
JP4825301B2 (en) Thermal management method, apparatus and system using power density feedback
JP2005174203A (en) Data transfer rate controller for performing setting related with memory access, information processor, control method, program and recording medium
CN114787751A (en) Allocating power shared between an accelerated processing unit and a discrete graphics processing unit

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION