US20060175598A1 - Memory device including barrier layer for improved switching speed and data retention - Google Patents

Memory device including barrier layer for improved switching speed and data retention Download PDF

Info

Publication number
US20060175598A1
US20060175598A1 US11/052,689 US5268905A US2006175598A1 US 20060175598 A1 US20060175598 A1 US 20060175598A1 US 5268905 A US5268905 A US 5268905A US 2006175598 A1 US2006175598 A1 US 2006175598A1
Authority
US
United States
Prior art keywords
memory device
layer
electrode
barrier layer
contact
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/052,689
Other versions
US7154769B2 (en
Inventor
Juri Krieger
Stuart Spitzer
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
VALLEY DEVICE MANAGEMENT
Original Assignee
Spansion LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Spansion LLC filed Critical Spansion LLC
Assigned to SPANSION LLC reassignment SPANSION LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KRIEGER, JURI, SPITZER, STUART
Priority to US11/052,689 priority Critical patent/US7154769B2/en
Priority to PCT/US2006/003954 priority patent/WO2006086248A1/en
Priority to TW095103986A priority patent/TW200701532A/en
Publication of US20060175598A1 publication Critical patent/US20060175598A1/en
Publication of US7154769B2 publication Critical patent/US7154769B2/en
Application granted granted Critical
Assigned to BARCLAYS BANK PLC reassignment BARCLAYS BANK PLC SECURITY AGREEMENT Assignors: SPANSION INC., SPANSION LLC, SPANSION TECHNOLOGY INC., SPANSION TECHNOLOGY LLC
Assigned to SPANSION LLC, SPANSION INC., SPANSION TECHNOLOGY INC., SPANSION TECHNOLOGY LLC reassignment SPANSION LLC RELEASE OF LIEN ON PATENT Assignors: BARCLAYS BANK PLC
Assigned to VALLEY DEVICE MANAGEMENT reassignment VALLEY DEVICE MANAGEMENT ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SPANSION LLC
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0009RRAM elements whose operation depends upon chemical change
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0009RRAM elements whose operation depends upon chemical change
    • G11C13/0014RRAM elements whose operation depends upon chemical change comprising cells based on organic memory material
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0009RRAM elements whose operation depends upon chemical change
    • G11C13/0014RRAM elements whose operation depends upon chemical change comprising cells based on organic memory material
    • G11C13/0016RRAM elements whose operation depends upon chemical change comprising cells based on organic memory material comprising polymers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/24Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
    • H10N70/245Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies the species being metal cations, e.g. programmable metallization cells
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8833Binary metal oxides, e.g. TaOx
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2213/00Indexing scheme relating to G11C13/00 for features not covered by this group
    • G11C2213/50Resistive cell structure aspects
    • G11C2213/51Structure including a barrier layer preventing or limiting migration, diffusion of ions or charges or formation of electrolytes near an electrode

Definitions

  • This invention relates generally to memory devices, and more particularly, to a memory device with improved switching speed and data retention.
  • Storage devices include long term storage mediums such as, for example, hard disk drives, compact disk drives and corresponding media, digital video disk (DVD) drives, and the like.
  • the long term storage mediums typically store larger amounts of information at a lower cost, but are slower than other types of storage devices.
  • Storage devices also include memory devices, which are often, but not always, short term storage mediums. Memory devices tend to be substantially faster than long term storage mediums.
  • Such memory devices include, for example, dynamic random access memory (DRAM), static random access memory (SRAM), double data rate memory (DDR), flash memory, read only memory (ROM), and the like.
  • DRAM dynamic random access memory
  • SRAM static random access memory
  • DDR double data rate memory
  • ROM read only memory
  • Volatile memory devices generally lose their information if they lose power and typically require periodic refresh cycles to maintain their information.
  • Volatile memory devices include, for example, random access memory (RAM), DRAM, SRAM and the like.
  • Non-volatile memory devices maintain their information whether or not power is maintained to the devices.
  • Non-volatile memory devices include, but are not limited to, ROM, programmable read only memory (PROM), erasable programmable read only memory (EPROM), flash memory and the like. Volatile memory devices generally provide faster operation at a lower cost as compared to non-volatile memory devices.
  • Memory devices generally include arrays of memory devices. Each memory device can be accessed or “read”, “written”, and “erased” with information. The memory devices maintain information in an “off” or an “on” state, also referred to as “0” and “1”. Typically, a memory device is addressed to retrieve a specified number of byte(s) (e.g. 8 memory devices per byte). For volatile memory devices, the memory devices must be periodically “refreshed” in order to maintain their state. Such memory devices are usually fabricated from semiconductor devices that perform these various functions and are capable of switching and maintaining the two states. The devices are often fabricated with inorganic solid state technology, such as, crystalline silicon devices. A common semiconductor device employed in memory devices is the metal oxide semiconductor field effect transistor (MOSFET).
  • MOSFET metal oxide semiconductor field effect transistor
  • non-volatile memory devices Digital cameras, digital audio players, personal digital assistants, and the like generally seek to employ large capacity non-volatile memory devices (e.g., flash memory, smart media, compact flash, and the like).
  • non-volatile memory devices e.g., flash memory, smart media, compact flash, and the like.
  • a postage-stamp-sized piece of silicon may contain tens of millions of transistors, each transistor as small as a few hundred nanometers.
  • silicon-based devices are approaching their fundamental physical size limits.
  • Inorganic solid state devices are generally encumbered with a complex architecture which leads to high cost and a loss of data storage density.
  • the volatile semiconductor memories based on inorganic semiconductor material must constantly be supplied with electric current with a resulting heating and high electric power consumption in order to maintain stored information.
  • Non-volatile semiconductor devices have a reduced data rate and relatively high power consumption and large degree of complexity. Typically, fabrication processes for such cells are also not reliable.
  • FIG. 1 illustrates a type of memory device 30 which includes advantageous characteristics for meeting these needs.
  • the memory device 30 includes a Cu electrode 32 , a copper sulfide passive layer 34 on the electrode 32 , an active layer 36 such as Cu 2 O or various polymers on the layer 34 , and a Ti electrode 38 on the active layer 36 .
  • an increasingly negative voltage is applied to the electrode 38 , while the electrode 32 is held at ground, so that an increasing electrical potential is applied across the memory device 30 from a higher to a lower potential in the direction from electrode 32 to electrode 38 , until electrical potential V pg (the “programming” electrical potential) is reached (see FIG.
  • an increasingly positive voltage is applied to the electrode 38 , while the electrode 32 is held at ground, so that an increasing electrical potential is applied until electrical potential V er (the “erase” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the reverse direction.
  • V er is sufficient to cause copper ions to be repelled from the active layer 36 toward the electrode 32 and into the superionic layer 34 , in turn causing the active layer 36 (and the overall memory device 30 ) to be in a high-resistance or substantially non-conductive state. This state remains upon removal of such potential from the memory device 30 .
  • FIG. 2 also illustrates the read step of the memory device 30 in its programmed (conductive) state and in its erased (nonconductive) state.
  • An electrical potential V r (the “read” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the same direction as the electrical potential V pg . This electrical potential is less than the electrical potential V pg applied across the memory device 30 for programming (see above).
  • V r the “read” electrical potential
  • V pg the “read” electrical potential
  • the current vs. voltage path A in this environment includes two identifiable connected portions, a first, or initial (in time) portion A 1 and a second, or later (in time) portion A 2 .
  • a first, or initial (in time) portion A 1 and a second, or later (in time) portion A 2 Typically, upon the programming voltage V pg being applied to the memory device 30 , an initial rapid movement of ions into the active layer 34 takes place (A 1 ), followed by a slower transfer of ions thereinto (A 2 ).
  • the first portion A 1 of the switching operation takes place relatively rapidly (i.e., consumes relatively little time), while on the other hand, the second portion A 2 of the switching operation takes place relatively slowly (i.e., consumes appreciably more time). It will be understood that high switching speed is desirable, and that this second, slower portion slows down the pace of the switching operation, i.e., causes the overall switching operation to take more time than is desirable.
  • the present invention is a memory device comprising a first electrode, a passive layer on and in contact with the first electrode, the passive layer comprising copper sulfide, a barrier layer on and in contact with the passive layer, an active layer on and in contact with the barrier layer, and a second electrode on and in contact with the active layer.
  • FIG. 1 is a cross-sectional view of a typical memory device
  • FIG. 2 is a plot of current vs. voltage in the programming, reading and erasing of the memory device of FIG. 1 ;
  • FIG. 3 is a cross-sectional view of the present memory device.
  • FIG. 4 is a plot of current vs. voltage in the programming of the memory device of FIG. 3 .
  • FIG. 3 illustrates an embodiment of memory device 80 of the present invention.
  • the memory device 80 includes a Cu electrode 82 , a copper sulfide passive layer 84 on, over and in contact with the electrode 82 , a barrier layer 86 (which may for example be CuO x , WO x , NiO x , or TiO x , formed by for example deposition or oxidation) on, over and in contact with the copper sulfide layer 84 , an active layer 88 (which may for example be an inorganic layer such as Cu 2 O or various organic polymers) on, over and in contact with the barrier layer 86 , and a Ti electrode 90 on, over and in contact with the active layer 88 .
  • a barrier layer 86 which may for example be CuO x , WO x , NiO x , or TiO x , formed by for example deposition or oxidation
  • an active layer 88 which may for example be an inorganic layer such as Cu 2 O
  • the overall switching speed is greatly improved.
  • the inclusion of the barrier layer 86 provides improved data retention.
  • the charged ions have a tendency to return to their initial state or location under the influence of internal electrical fields.
  • the charged ions in the active layer 88 would tend to move from the active layer 88 into the copper sulfide layer 84 .
  • the barrier layer 86 impedes such motion, increasing the stability of the programmed state of the memory device 80 .
  • the barrier layer operating characteristics are determined by both its thickness and its electronic conductivity. These properties can be optimized in a particular setting for fast switching and long data retention.
  • the read and erase steps are undertaken on the memory device 80 as previously described.
  • a memory device with improved switching speed and data retention. This is achieved by including a barrier layer between the passive and active layers of the device.

Abstract

The present memory device includes a first electrode, a passive layer on and in contact with the first electrode, the passive layer including copper sulfide, a barrier layer on and in contact with the passive layer, an active layer on and in contact with the barrier layer, and a second electrode on and in contact with the active layer. The inclusion of the barrier layer in this environment increases switching speed of the memory device, while also improving data retention thereof.

Description

    BACKGROUND OF THE INVENTION
  • 1. Technical Field
  • This invention relates generally to memory devices, and more particularly, to a memory device with improved switching speed and data retention.
  • 2. Background Art
  • The volume, use and complexity of computers and electronic devices are continually increasing. Computers consistently become more powerful, new and improved electronic devices are continually developed (e.g., digital audio players, video players). Additionally, the growth and use of digital media (e.g., digital audio, video, images, and the like) have further pushed development of these devices. Such growth and development has vastly increased the amount of information desired/required to be stored and maintained for computer and electronic devices.
  • Generally, information is stored and maintained in one or more of a number of types of storage devices. Storage devices include long term storage mediums such as, for example, hard disk drives, compact disk drives and corresponding media, digital video disk (DVD) drives, and the like. The long term storage mediums typically store larger amounts of information at a lower cost, but are slower than other types of storage devices. Storage devices also include memory devices, which are often, but not always, short term storage mediums. Memory devices tend to be substantially faster than long term storage mediums. Such memory devices include, for example, dynamic random access memory (DRAM), static random access memory (SRAM), double data rate memory (DDR), flash memory, read only memory (ROM), and the like. Memory devices are subdivided into volatile and non-volatile types. Volatile memory devices generally lose their information if they lose power and typically require periodic refresh cycles to maintain their information. Volatile memory devices include, for example, random access memory (RAM), DRAM, SRAM and the like. Non-volatile memory devices maintain their information whether or not power is maintained to the devices. Non-volatile memory devices include, but are not limited to, ROM, programmable read only memory (PROM), erasable programmable read only memory (EPROM), flash memory and the like. Volatile memory devices generally provide faster operation at a lower cost as compared to non-volatile memory devices.
  • Memory devices generally include arrays of memory devices. Each memory device can be accessed or “read”, “written”, and “erased” with information. The memory devices maintain information in an “off” or an “on” state, also referred to as “0” and “1”. Typically, a memory device is addressed to retrieve a specified number of byte(s) (e.g. 8 memory devices per byte). For volatile memory devices, the memory devices must be periodically “refreshed” in order to maintain their state. Such memory devices are usually fabricated from semiconductor devices that perform these various functions and are capable of switching and maintaining the two states. The devices are often fabricated with inorganic solid state technology, such as, crystalline silicon devices. A common semiconductor device employed in memory devices is the metal oxide semiconductor field effect transistor (MOSFET).
  • The use of portable computer and electronic devices has greatly increased demand for non-volatile memory devices. Digital cameras, digital audio players, personal digital assistants, and the like generally seek to employ large capacity non-volatile memory devices (e.g., flash memory, smart media, compact flash, and the like).
  • Because of the increasing demand for information storage, memory device developers and manufacturers are constantly attempting to increase storage capacity for memory devices (e.g., increase storage per die or chip). A postage-stamp-sized piece of silicon may contain tens of millions of transistors, each transistor as small as a few hundred nanometers. However, silicon-based devices are approaching their fundamental physical size limits. Inorganic solid state devices are generally encumbered with a complex architecture which leads to high cost and a loss of data storage density. The volatile semiconductor memories based on inorganic semiconductor material must constantly be supplied with electric current with a resulting heating and high electric power consumption in order to maintain stored information. Non-volatile semiconductor devices have a reduced data rate and relatively high power consumption and large degree of complexity. Typically, fabrication processes for such cells are also not reliable.
  • Therefore, there is a need to overcome the aforementioned deficiencies.
  • FIG. 1 illustrates a type of memory device 30 which includes advantageous characteristics for meeting these needs. The memory device 30 includes a Cu electrode 32, a copper sulfide passive layer 34 on the electrode 32, an active layer 36 such as Cu2O or various polymers on the layer 34, and a Ti electrode 38 on the active layer 36. Initially, assuming that the memory device 30 is unprogrammed, in order to program the memory device 30, an increasingly negative voltage is applied to the electrode 38, while the electrode 32 is held at ground, so that an increasing electrical potential is applied across the memory device 30 from a higher to a lower potential in the direction from electrode 32 to electrode 38, until electrical potential Vpg (the “programming” electrical potential) is reached (see FIG. 2, a plot of memory device current vs. electrical potential applied across the memory device 30). This potential Vpg is sufficient to cause copper ions to be attracted from the superionic layer 34 toward the electrode 38 and into the active layer 36, causing the active layer 36 (and the overall memory device 30) to switch to a low-resistance or conductive state (A). Upon removal of such potential (B), the copper ions drawn into the active layer 36 during the programming step remain therein, so that the active layer 36 (and memory device 30) remain in a conductive or low-resistance state, as indicated by the resistance characteristic (B).
  • In order to erase the memory device (FIG. 2), an increasingly positive voltage is applied to the electrode 38, while the electrode 32 is held at ground, so that an increasing electrical potential is applied until electrical potential Ver (the “erase” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the reverse direction. This potential Ver is sufficient to cause copper ions to be repelled from the active layer 36 toward the electrode 32 and into the superionic layer 34, in turn causing the active layer 36 (and the overall memory device 30) to be in a high-resistance or substantially non-conductive state. This state remains upon removal of such potential from the memory device 30.
  • FIG. 2 also illustrates the read step of the memory device 30 in its programmed (conductive) state and in its erased (nonconductive) state. An electrical potential Vr (the “read” electrical potential) is applied across the memory device 30 from a higher to a lower electrical potential in the same direction as the electrical potential Vpg. This electrical potential is less than the electrical potential Vpg applied across the memory device 30 for programming (see above). In this situation, if the memory device 30 is programmed, the memory device 30 will readily conduct current (level L1), indicating that the memory device 30 is in its programmed state. If the memory device 30 is erased, the memory device 30 will not conduct current (level L2), indicating that the memory device 30 is in its erased state.
  • Upon application of the electrical potential Vpg to switch the memory device 32 from an erased state to a low-resistance or conductive state (low-resistance state indicated by the on-resistance line B), the current vs. voltage path A in this environment includes two identifiable connected portions, a first, or initial (in time) portion A1 and a second, or later (in time) portion A2. Typically, upon the programming voltage Vpg being applied to the memory device 30, an initial rapid movement of ions into the active layer 34 takes place (A1), followed by a slower transfer of ions thereinto (A2). Thus, it has been found that the first portion A1 of the switching operation takes place relatively rapidly (i.e., consumes relatively little time), while on the other hand, the second portion A2 of the switching operation takes place relatively slowly (i.e., consumes appreciably more time). It will be understood that high switching speed is desirable, and that this second, slower portion slows down the pace of the switching operation, i.e., causes the overall switching operation to take more time than is desirable.
  • Therefore, what is needed is an approach which decreases switching operation time in the present environment.
  • DISCLOSURE OF THE INVENTION
  • Broadly stated, the present invention is a memory device comprising a first electrode, a passive layer on and in contact with the first electrode, the passive layer comprising copper sulfide, a barrier layer on and in contact with the passive layer, an active layer on and in contact with the barrier layer, and a second electrode on and in contact with the active layer.
  • The present invention is better understood upon consideration of the detailed description below, in conjunction with the accompanying drawings. As will become readily apparent to those skilled in the art from the following description, there is shown and described an embodiment of this invention simply by way of the illustration of the best mode to carry out the invention. As will be realized, the invention is capable of other embodiments and its several details are capable of modifications and various obvious aspects, all without departing from the scope of the invention. Accordingly, the drawings and detailed description will be regarded as illustrative in nature and not as restrictive.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as said preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
  • FIG. 1 is a cross-sectional view of a typical memory device;
  • FIG. 2 is a plot of current vs. voltage in the programming, reading and erasing of the memory device of FIG. 1;
  • FIG. 3 is a cross-sectional view of the present memory device; and
  • FIG. 4 is a plot of current vs. voltage in the programming of the memory device of FIG. 3.
  • BEST MODE(S) FOR CARRYING OUT THE INVENTION
  • Reference is now made in detail to a specific embodiment of the present invention which illustrates the best mode presently contemplated by the inventors for practicing the invention.
  • FIG. 3 illustrates an embodiment of memory device 80 of the present invention. The memory device 80 includes a Cu electrode 82, a copper sulfide passive layer 84 on, over and in contact with the electrode 82, a barrier layer 86 (which may for example be CuOx, WOx, NiOx, or TiOx, formed by for example deposition or oxidation) on, over and in contact with the copper sulfide layer 84, an active layer 88 (which may for example be an inorganic layer such as Cu2O or various organic polymers) on, over and in contact with the barrier layer 86, and a Ti electrode 90 on, over and in contact with the active layer 88.
  • Initially, assuming that the memory device 80 is unprogrammed, in order to program the memory device 80, an increasingly negative voltage is applied to the electrode 90, while the electrode 82 is held at ground, so that an increasing electrical potential is applied across the memory device 80 from a higher to a lower potential in the direction from electrode 82 to electrode 90. During this buildup of electrical potential, the barrier layer 86 blocks ions from flowing into the active layer 88 as previously described, until a critical electric field level V′pg (V′pg>Vpg of FIG. 2) is reached. When this critical electric field level is reached, rapid ion injection takes place from the copper sulfide layer 84 through the barrier layer 86 and into the active layer 88, causing the active layer 36 (and the overall memory device 80) to rapidly switch to a low-resistance or conductive state (X, FIG. 4). Upon removal of such potential, the copper ions drawn into the active layer 88 during the programming step remain and self-diffuse therein, so that the active layer 86 (and memory device 80) remain in a conductive or low-resistance state, as indicated by the resistance characteristic (Y).
  • It will be seen that with the inclusion of the barrier layer 86, the overall switching speed is greatly improved. In addition, the inclusion of the barrier layer 86 provides improved data retention. In the case of a programmed memory device 80, with no electrical potential applied thereto, the charged ions have a tendency to return to their initial state or location under the influence of internal electrical fields. As such, the charged ions in the active layer 88 would tend to move from the active layer 88 into the copper sulfide layer 84. The barrier layer 86 impedes such motion, increasing the stability of the programmed state of the memory device 80.
  • The barrier layer operating characteristics are determined by both its thickness and its electronic conductivity. These properties can be optimized in a particular setting for fast switching and long data retention.
  • The read and erase steps are undertaken on the memory device 80 as previously described.
  • It will be seen that herein is provided a memory device with improved switching speed and data retention. This is achieved by including a barrier layer between the passive and active layers of the device.
  • The foregoing description of the embodiment of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Other modifications or variations are possible in light of the above teachings.
  • The embodiment was chosen and described to provide the best illustration of the principles of the invention and its practical application to thereby enable one of ordinary skill of the art to utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. All such modifications and variations are within the scope of the invention as determined by the appended claims when interpreted in accordance with the breadth to which they are fairly, legally and equitably entitled.

Claims (10)

1. A memory device comprising:
a first electrode;
a passive layer on and in contact with the first electrode, the passive layer comprising copper sulfide;
a barrier layer on and in contact with the passive layer;
an active layer on and in contact with the barrier layer; and
a second electrode on and in contact with the active layer.
2. The memory device of claim 1 wherein the first electrode comprises copper.
3. The memory device to of claim 1 wherein the barrier layer comprises at least one material selected from the group consisting of CuOx, WOx, NiOx, and TiOx.
4. The memory device of claim 1 wherein the active layer is an organic layer.
5. The memory device of claim 1 wherein the active layer is an inorganic layer.
6. A memory device comprising:
a first electrode;
a passive layer on and in contact with the first electrode;
a barrier layer on and in contact with the passive layer, wherein the barrier layer comprises at least one material selected from the group consisting of CuOx, WOx, NiOx, and TiOx.
an active layer on and in contact with the barrier layer; and
a second electrode on and in contact with the active layer.
7. The memory device of claim 6 wherein the passive layer is copper sulfide.
8. The memory device of claim 7 wherein the first electrode is copper.
9. The memory device of claim 8 wherein the active layer is an organic layer.
10. The memory device of claim 8 wherein the active layer is an inorganic layer.
US11/052,689 2005-02-07 2005-02-07 Memory device including barrier layer for improved switching speed and data retention Active 2025-06-25 US7154769B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US11/052,689 US7154769B2 (en) 2005-02-07 2005-02-07 Memory device including barrier layer for improved switching speed and data retention
PCT/US2006/003954 WO2006086248A1 (en) 2005-02-07 2006-02-06 Memory device including barrier layer for improved switching speed and data retention
TW095103986A TW200701532A (en) 2005-02-07 2006-02-07 Memory device including barrier layer for improved switching speed and data retention

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/052,689 US7154769B2 (en) 2005-02-07 2005-02-07 Memory device including barrier layer for improved switching speed and data retention

Publications (2)

Publication Number Publication Date
US20060175598A1 true US20060175598A1 (en) 2006-08-10
US7154769B2 US7154769B2 (en) 2006-12-26

Family

ID=36406523

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/052,689 Active 2025-06-25 US7154769B2 (en) 2005-02-07 2005-02-07 Memory device including barrier layer for improved switching speed and data retention

Country Status (3)

Country Link
US (1) US7154769B2 (en)
TW (1) TW200701532A (en)
WO (1) WO2006086248A1 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2008054572A1 (en) * 2006-10-31 2008-05-08 Spansion Llc Method of selecting operating characteristics of a resistive memory device
US20080157055A1 (en) * 2006-11-15 2008-07-03 Samsung Electronics Co., Ltd Resistive random access memory device
WO2008108822A2 (en) * 2006-10-03 2008-09-12 Hewlett-Packard Development Company, L.P. Electrically actuated switch
WO2011028208A1 (en) * 2009-09-04 2011-03-10 Hewlett-Packard Development Company, L.P. Memristors based on mixed-metal-valence compounds
US20110227030A1 (en) * 2009-01-13 2011-09-22 Pickett Matthew D Memristor Having a Triangular Shaped Electrode
US20150028282A1 (en) * 2012-02-21 2015-01-29 Murata Manufacturing Co., Ltd. Resistance switching device and process for producing thereof
US9450184B2 (en) * 2015-02-16 2016-09-20 National Tsing Hua University Multilayer-stacked resistive random access memory device
US11130346B2 (en) 2014-07-24 2021-09-28 Avision Inc. Combination including carbon powder replenishing bottle and carbon powder storage member

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101176543B1 (en) * 2006-03-10 2012-08-28 삼성전자주식회사 Resistance Random Memory Device
US8077495B2 (en) * 2006-12-05 2011-12-13 Spansion Llc Method of programming, erasing and repairing a memory device
US8208284B2 (en) * 2008-03-07 2012-06-26 Unity Semiconductor Corporation Data retention structure for non-volatile memory
US7999336B2 (en) 2008-04-24 2011-08-16 Seagate Technology Llc ST-RAM magnetic element configurations to reduce switching current
US7826256B2 (en) 2008-09-29 2010-11-02 Seagate Technology Llc STRAM with compensation element
US7940551B2 (en) * 2008-09-29 2011-05-10 Seagate Technology, Llc STRAM with electronically reflective insulative spacer

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6768157B2 (en) * 2001-08-13 2004-07-27 Advanced Micro Devices, Inc. Memory device
US6806526B2 (en) * 2001-08-13 2004-10-19 Advanced Micro Devices, Inc. Memory device
US20050227382A1 (en) * 2004-04-02 2005-10-13 Hui Angela T In-situ surface treatment for memory cell formation
US6977389B2 (en) * 2003-06-02 2005-12-20 Advanced Micro Devices, Inc. Planar polymer memory device
US20060067105A1 (en) * 2004-09-28 2006-03-30 Advanced Micro Devices, Inc Control of memory devices possessing variable resistance characteristics

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6787458B1 (en) * 2003-07-07 2004-09-07 Advanced Micro Devices, Inc. Polymer memory device formed in via opening

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6768157B2 (en) * 2001-08-13 2004-07-27 Advanced Micro Devices, Inc. Memory device
US6806526B2 (en) * 2001-08-13 2004-10-19 Advanced Micro Devices, Inc. Memory device
US6977389B2 (en) * 2003-06-02 2005-12-20 Advanced Micro Devices, Inc. Planar polymer memory device
US20050227382A1 (en) * 2004-04-02 2005-10-13 Hui Angela T In-situ surface treatment for memory cell formation
US20060067105A1 (en) * 2004-09-28 2006-03-30 Advanced Micro Devices, Inc Control of memory devices possessing variable resistance characteristics

Cited By (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2013118386A (en) * 2006-10-03 2013-06-13 Hewlett-Packard Development Company L P Electrically actuated switch
KR101434242B1 (en) 2006-10-03 2014-08-27 휴렛-팩커드 디벨롭먼트 컴퍼니, 엘.피. Electrically actuated switch
US8766224B2 (en) 2006-10-03 2014-07-01 Hewlett-Packard Development Company, L.P. Electrically actuated switch
WO2008108822A2 (en) * 2006-10-03 2008-09-12 Hewlett-Packard Development Company, L.P. Electrically actuated switch
WO2008108822A3 (en) * 2006-10-03 2008-12-31 Hewlett Packard Development Co Electrically actuated switch
KR101390430B1 (en) 2006-10-03 2014-04-29 휴렛-팩커드 디벨롭먼트 컴퍼니, 엘.피. Electrically actuated switch
US9735355B2 (en) 2006-10-03 2017-08-15 Hewlett Packard Enterprise Development Lp Electrically actuated switch
US11283012B2 (en) 2006-10-03 2022-03-22 Hewlett Packard Enterprise Development Lp Electrically actuated switch
US10374155B2 (en) 2006-10-03 2019-08-06 Hewlett Packard Enterprise Development Lp Electrically actuated switch
US7646624B2 (en) 2006-10-31 2010-01-12 Spansion Llc Method of selecting operating characteristics of a resistive memory device
WO2008054572A1 (en) * 2006-10-31 2008-05-08 Spansion Llc Method of selecting operating characteristics of a resistive memory device
TWI387054B (en) * 2006-10-31 2013-02-21 Spansion Llc Method of selecting operating characteristics of a resistive memory device
US20080112206A1 (en) * 2006-10-31 2008-05-15 Tzu-Ning Fang Method of selecting operating characteristics of a resistive memory device
US7619915B2 (en) * 2006-11-15 2009-11-17 Samsung Electronics Co., Ltd. Resistive random access memory device
US20080157055A1 (en) * 2006-11-15 2008-07-03 Samsung Electronics Co., Ltd Resistive random access memory device
US8431921B2 (en) 2009-01-13 2013-04-30 Hewlett-Packard Development Company, L.P. Memristor having a triangular shaped electrode
US20110227030A1 (en) * 2009-01-13 2011-09-22 Pickett Matthew D Memristor Having a Triangular Shaped Electrode
US8891284B2 (en) 2009-07-13 2014-11-18 Hewlett-Packard Development Company, L.P. Memristors based on mixed-metal-valence compounds
WO2011028208A1 (en) * 2009-09-04 2011-03-10 Hewlett-Packard Development Company, L.P. Memristors based on mixed-metal-valence compounds
US20150028282A1 (en) * 2012-02-21 2015-01-29 Murata Manufacturing Co., Ltd. Resistance switching device and process for producing thereof
US9496492B2 (en) * 2012-02-21 2016-11-15 Murata Manufacturing Co., Ltd. Resistance switching device and process for producing thereof
US11130346B2 (en) 2014-07-24 2021-09-28 Avision Inc. Combination including carbon powder replenishing bottle and carbon powder storage member
US9450184B2 (en) * 2015-02-16 2016-09-20 National Tsing Hua University Multilayer-stacked resistive random access memory device

Also Published As

Publication number Publication date
US7154769B2 (en) 2006-12-26
TW200701532A (en) 2007-01-01
WO2006086248A1 (en) 2006-08-17

Similar Documents

Publication Publication Date Title
US7154769B2 (en) Memory device including barrier layer for improved switching speed and data retention
US7307321B1 (en) Memory device with improved data retention
US20060256608A1 (en) Resistive memory device with improved data retention and reduced power
US7289351B1 (en) Method of programming a resistive memory device
US7286388B1 (en) Resistive memory device with improved data retention
JP5176018B2 (en) Control of memory device with variable resistance characteristics
KR20070040819A (en) Polymer memory with variable data retention time
US7378682B2 (en) Memory element using active layer of blended materials
US20140203263A1 (en) Switchable memory diodes based on ferroelectric/conuugated polymer heterostructures and/or their composites
US20070007510A1 (en) Stackable memory device and organic transistor structure
US7968464B2 (en) Memory device with improved data retention
US20070007585A1 (en) Memory device with improved data retention
US7269050B2 (en) Method of programming a memory device
US7564708B2 (en) Method of programming memory device
US8274073B2 (en) Memory device with improved switching speed and data retention
US7449742B2 (en) Memory device with active layer of dendrimeric material
US7633129B1 (en) Memory devices with active and passive layers having multiple self-assembled sublayers
US7307280B1 (en) Memory devices with active and passive doped sol-gel layers
US7102156B1 (en) Memory elements using organic active layer
US7208757B1 (en) Memory element with nitrogen-containing active layer

Legal Events

Date Code Title Description
AS Assignment

Owner name: SPANSION LLC, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KRIEGER, JURI;SPITZER, STUART;REEL/FRAME:016271/0103

Effective date: 20041216

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: BARCLAYS BANK PLC,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:SPANSION LLC;SPANSION INC.;SPANSION TECHNOLOGY INC.;AND OTHERS;REEL/FRAME:024522/0338

Effective date: 20100510

Owner name: BARCLAYS BANK PLC, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNORS:SPANSION LLC;SPANSION INC.;SPANSION TECHNOLOGY INC.;AND OTHERS;REEL/FRAME:024522/0338

Effective date: 20100510

AS Assignment

Owner name: SPANSION LLC, CALIFORNIA

Free format text: RELEASE OF LIEN ON PATENT;ASSIGNOR:BARCLAYS BANK PLC;REEL/FRAME:030945/0505

Effective date: 20130805

Owner name: SPANSION TECHNOLOGY LLC, CALIFORNIA

Free format text: RELEASE OF LIEN ON PATENT;ASSIGNOR:BARCLAYS BANK PLC;REEL/FRAME:030945/0505

Effective date: 20130805

Owner name: SPANSION INC., CALIFORNIA

Free format text: RELEASE OF LIEN ON PATENT;ASSIGNOR:BARCLAYS BANK PLC;REEL/FRAME:030945/0505

Effective date: 20130805

Owner name: SPANSION TECHNOLOGY INC., CALIFORNIA

Free format text: RELEASE OF LIEN ON PATENT;ASSIGNOR:BARCLAYS BANK PLC;REEL/FRAME:030945/0505

Effective date: 20130805

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: VALLEY DEVICE MANAGEMENT, DELAWARE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SPANSION LLC;REEL/FRAME:036011/0839

Effective date: 20130731

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553)

Year of fee payment: 12