US20060226529A1 - Semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate - Google Patents
Semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate Download PDFInfo
- Publication number
- US20060226529A1 US20060226529A1 US11/448,863 US44886306A US2006226529A1 US 20060226529 A1 US20060226529 A1 US 20060226529A1 US 44886306 A US44886306 A US 44886306A US 2006226529 A1 US2006226529 A1 US 2006226529A1
- Authority
- US
- United States
- Prior art keywords
- chip
- semiconductor
- semiconductor chip
- semiconductor device
- chips
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/20—Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
- H01L22/22—Connection or disconnection of sub-entities or redundant parts of a device in response to a measurement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/544—Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0652—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/18—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different subgroups of the same main group of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/5442—Marks applied to semiconductor devices or parts comprising non digital, non alphanumeric information, e.g. symbols
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54426—Marks applied to semiconductor devices or parts for alignment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54473—Marks applied to semiconductor devices or parts for use after dicing
- H01L2223/5448—Located on chip prior to dicing and remaining on chip after dicing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48145—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/4826—Connecting between the body and an opposite side of the item with respect to the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/494—Connecting portions
- H01L2224/4943—Connecting portions the connecting portions being staggered
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/494—Connecting portions
- H01L2224/4943—Connecting portions the connecting portions being staggered
- H01L2224/49431—Connecting portions the connecting portions being staggered on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8512—Aligning
- H01L2224/85121—Active alignment, i.e. by apparatus steering, e.g. optical alignment using marks or sensors
- H01L2224/8513—Active alignment, i.e. by apparatus steering, e.g. optical alignment using marks or sensors using marks formed on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06506—Wire or wire-like electrical connections between devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
- H01L2225/06562—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking at least one device in the stack being rotated or offset
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06582—Housing for the assembly, e.g. chip scale package [CSP]
- H01L2225/06586—Housing with external bump or bump-like connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06593—Mounting aids permanently on device; arrangements for alignment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06596—Structural arrangements for testing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01039—Yttrium [Y]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/1015—Shape
- H01L2924/1016—Shape being a cuboid
- H01L2924/10161—Shape being a cuboid with a rectangular active surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30107—Inductance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
Definitions
- the present invention relates to a semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate, and more particularly, a semiconductor device having an MCP (Multi Chip Package) structure, in which a plurality of semiconductor chips are mounted in the same package, a manufacturing method therefor and a semiconductor substrate used therein.
- MCP Multi Chip Package
- CSP Chip Size Package
- the semiconductor device disclosed in that publication is manufactured by the same wafer process in which a plurality of semiconductor function regions having different functions (for example, logic LSI region and DRAM region) are mounted surficially in the same semiconductor device as a single chip, as a result of which the size of the packaging area can be reduced. Additionally, the semiconductor chips are arranged so that different types of semiconductor regions are aligned and a scribe line that demarcates each of the different semiconductor regions is wired, so that each of the different semiconductor regions is electrically connected. Further, the different types of semiconductor regions can be sliced into regional units in any direction on the wafer, either longitudinally or latitudinally, so that by changing the location of the slice in the scribe line the yield can be improved.
- semiconductor function regions having different functions for example, logic LSI region and DRAM region
- the semiconductor device of Japanese Laid-Open Patent Application No. 4-7867 is simply a composition in which semiconductor chips (memory chips) having the same function are made into a single chip, so the control LSI for controlling each of these semiconductor chips must be provided externally to and separately from the above-described semiconductor device. As a result, the wiring between the control LSI and the above-described semiconductor device becomes long, causing the control LSI control signal to delay or attenuate.
- the present invention has as its overall object to provide an improved and useful semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate that solve the above-described problems of the conventional art.
- a more specific object of the present invention is to achieve a performance improvement, cost reduction and yield improvement in a semiconductor device having an MCP structure in which a plurality of semiconductor chips are stacked in the same package.
- the present invention provides a semiconductor device sealing in one package a first semiconductor chip having a first function and a second semiconductor chip having a second function, the first semiconductor chip having an unsliced scribe line.
- the first semiconductor chip has an unsliced scribe line.
- the first semiconductor chip is configured so as to combine two functional chips into a single whole.
- the number of dicings (slices) needed to cut out the first semiconductor chip from the wafer can be reduced, thus making it possible to improve the efficiency of the dicing operation and to extend the life of the dicing saw.
- the addition of a second semiconductor chip means it becomes necessary to mount three semiconductor chips in a package.
- the operation is completed with the installation of the two semiconductor chips, so the semiconductor device manufacturing process can be simplified. Further, as compared to a configuration in which three semiconductor chips are stacked, the semiconductor device can be made slimmer.
- the present invention provides the semiconductor device as described above, wherein the first semiconductor chip and the second semiconductor chip are stacked in the package, and of the first semiconductor chip and the second semiconductor chip, the semiconductor chip with the larger area is disposed at a lower layer with respect to a direction of stacking.
- the terminal formation region of the first semiconductor chip and the terminal region formed on the second semiconductor chip can be securely exposed, and wires and other wiring can be securely connected to the terminal formed on the first semiconductor chip and to the terminal formed on the second semiconductor chip.
- the present invention provides the semiconductor device as described above, wherein the first function and the second function are different functions.
- a high-performance semiconductor device can be developed and manufactured with higher yield, low cost, and further, in a reduced amount of time.
- the first function is a logic
- the second function is a memory
- the present invention provides the semiconductor device as described above, wherein the first semiconductor chip is a memory chip, and further, a first functional chip and a second functional chip formed by the scribe line have an identical configuration.
- the first semiconductor chip that is a memory chip is made up of a first functional chip and a second functional chip formed by a scribe line, and the first functional chip and the second functional chip have the same configuration, so for example in a case in which the first semiconductor chip is to have a 64 Mbit storage capacity, the desired storage capacity can be achieved by making the storage capacity of the first and second functional chips 32 Mbits each.
- the present invention provides the semiconductor device as described above, wherein the first semiconductor device is a memory chip and the second semiconductor chip is a logic chip and power wiring and signal wiring are provided between the logic chip and an external connection terminal, only power wiring is provided between the memory chip and the external connection terminal and only signal wiring is provided between the memory chip and the logic chip.
- all the signal wiring extended from the memory chip is connected to the logic chip.
- the memory chip is controlled directly by the logic chip and not from an external source, and additionally, the length of the signal wires can be shortened, so the operating speed of the memory chip can be increased and, moreover, because the wiring capacity decreases the current consumption can also be reduced.
- the present invention provides a semiconductor device comprising a support substrate having an external connection terminal, a plurality of semiconductor chips stacked on the support substrate, and a package sealing the plurality of semiconductor chips, wiring being extended from the plurality of semiconductor chips, among the wiring those that are unconnected to the external connection terminal being directly connected between individual semiconductor chips.
- the wiring that is extended from the plurality of semiconductor chips but not connected to the external connection terminals parasitic inductance and capacitance are reduced as compared to a configuration in which the wiring is connected between individual semiconductor chips via an inter pouser (for example, a lead frame or the like), so the occurrence of signal attenuation and delay in the wiring can be reduced, and moreover, current consumption can be reduced.
- an inter pouser for example, a lead frame or the like
- the junction temperature can be lowered, and as a result, improvements can be contemplated in signal speed and in the breakdown voltage of the transistors formed on the chip.
- the present invention provides the semiconductor device as described above, wherein of the plurality of semiconductor chips, one of the semiconductor chips is a memory chip and another semiconductor chip is a logic chip stacked on the memory chip and power wiring and signal wiring are provided between the logic chip and an external connection terminal, only power wiring is provided between the memory chip and the external connection terminal, and only signal wiring is provided between the memory chip and the logic chip.
- all the signal wiring extended from the memory chip is connected to the logic chip.
- the memory chip is controlled directly by the logic chip and not from an external source, and additionally, the length of the signal wires can be shortened, so the operating speed of the memory chip can be increased and, moreover, because the wiring capacity decreases the current consumption can also be reduced.
- the present invention provides a semiconductor substrate comprising a first functional chip that functions as a semiconductor chip, a second functional chip that functions as a semiconductor chip and is provided adjacent to the first functional chip, and scribe lines that respectively define the first functional chip and the second functional chip, the positioning of the first functional chip and the second functional chip being such that, through selection of the scribe lines for a slicing process, only the first functional chip may be cut out, or only the second functional chip may be cut out, or a region that combines the first functional chip and the second functional chip may be cut out.
- a semiconductor device can be achieved that mounts the first functional chip alone.
- a semiconductor device can be achieved that mounts the second functional chip alone.
- a semiconductor device in the case of cutting out a region that combines the first functional chip and the second functional chip, a semiconductor device can be achieved that mounts the first functional chip and the second functional chip. Further, by taking into account the orientation of each functional chip when cutting out the first functional chip and the second functional chip, a semiconductor device can be achieved that mounts first and second functional chips in different orientations. Thus, by appropriate selection of a scribe line to be sliced, is becomes possible to manufacture semiconductor devices in a variety of embodiments.
- the present invention provides the semiconductor substrate as described above, wherein wiring that connects adjacent functional chips is not formed where the scribe line is positioned.
- wiring is not formed where scribe lines are positioned, so even if the semiconductor substrate is sliced along a scribe line, wiring does not appear in the sliced cross-sectional surface. Accordingly, the humidity resistant properties of the device can be improved and at the same time the occurrence of corrosion in the wiring can be prevented, and the reliability of a semiconductor chip manufactured by slicing the semiconductor substrate can be improved.
- the present invention provides the semiconductor substrate as described above, wherein a width of a scribe line not to be sliced is narrower than a width of a scribe line to be sliced.
- the unsliced scribe line (that is, the scribe line that remains on the semiconductor chip) has a narrowing width, so the formation of so-called dead space can be reduced and the number of functional chips that are formed on a single semiconductor substrate can be increased.
- the present invention provides a semiconductor device sealing in one package a first semiconductor chip having a first function and a second semiconductor chip having a second function, the first semiconductor chip having an unsliced scribe line, and further, wiring is not provided where the scribe line is positioned.
- the first semiconductor chip has a scribe line that is unsliced, so the first semiconductor chip is formed of two functional chips joined to form a single unit.
- the number of dicings (slices) needed to cut out the first semiconductor chip from the wafer can be reduced, thus making it possible to improve the efficiency of the dicing operation and the extend the life of the dicing saw.
- wiring is not formed where the scribe lines are positioned, so even if a scribe line is formed on the first semiconductor chip, the humidity resistance of the first semiconductor chip does not deteriorate and corrosion caused by the scribe line does not occur in the inner wiring.
- the present invention provides a semiconductor substrate comprising a first functional chip that functions as a semiconductor chip, a second functional chip that functions as a semiconductor chip and is provided adjacent to the first functional chip, and scribe lines that respectively define the first functional chip and the second functional chip, the second functional chip being the first functional chip rotated 180 degrees.
- the semiconductor substrate positions the first functional chip and the second functional chip adjacent to each other, and further, the second functional chip is the first functional chip rotated 180 degrees, so when cutting out the first functional chip and the second functional chip from the semiconductor substrate the freedom with which the cutting out can be done is improved.
- the present invention provides a semiconductor device comprising a first semiconductor chip, in which a first functional chip and a second functional chip are joined via an unsliced scribe line, and a second semiconductor chip sealed in one package, the second functional chip that forms the first semiconductor chip being the first functional chip rotated 180 degrees.
- the second functional chip that makes up the first semiconductor chip is the first functional chip rotated 180 degrees, so orientation can be ignored when mounting the second semiconductor chip.
- the present invention provides a semiconductor device comprising a support substrate having an external connection terminal, a plurality of semiconductor chips stacked on the support substrate, and a package sealing the plurality of semiconductor chips, wiring being extended from the plurality of semiconductor chips, among the wiring those that are unconnected to the external connection terminal being directly connected between individual semiconductor chips, a first electrostatic protection circuit being provided on a terminal of a semiconductor chip connected to the external connection terminal, and either a second electrostatic protection circuit being provided on one terminal of a pair of terminals to which wiring unconnected to the external connection terminal is connected, or the second electrostatic protection circuits being provided on both terminals of the pair of terminals.
- a second electrostatic protection circuit to be described later that is smaller than the first electrostatic protection circuit is provided on one of the pair of terminals, or the second electrostatic protection circuit is provided on both of the pair of terminals, so the semiconductor device can be made more compact than is the case with a configuration in which a first electrostatic protection circuit is provided on both. It should be noted that there is no need to provide an electrostatic protection circuit on a terminal that is in no danger of being subjected to an electrical contact from an external source during a test or the like.
- the present invention provides the semiconductor device as described above, wherein a configuration of the second electrostatic protection circuit provided on the terminal to which wiring not connected to the external connection terminal is connected is smaller than a configuration of the first electrostatic protection circuit provided on the terminal of the semiconductor chip connected to the external connection terminal.
- the configuration of the first electrostatic protection circuit that is provided on the terminal of the semiconductor chip connected to an external connection terminal that is expected to receive a large electrostatic charge is enlarged, improving the circuit's protective capacity.
- a small configuration having reduced protective capacity is used for the second electrostatic protection circuit provided on a terminal that is not connected to an external connection terminal, in other words, to which wiring for which no electrostatic charge is expected is connected.
- the present invention provides a semiconductor device comprising semiconductor chips that are stacked atop each other and that are having a plurality of terminals for sending and receiving information or power to and from outside, the terminals being arranged in at least one row, a first region in which a test probe contacts the terminals and a second region in which wiring that sends and receives information or power to and from the outside is connected to the terminals being provided, the first region and the second region being disposed in a staggered manner in a condition in which the terminals are arranged in the row.
- the location at which the test probe contacts the terminal and the location to which the wiring is connected can be made to be different.
- the reliability of the semiconductor device can be improved.
- the actual separation distance of the second region to which the wiring is connected can be widened.
- the occurrence of short circuits between adjacent wires can be prevented.
- the present invention provides the semiconductor device as described above, wherein the terminal is formed so as to have a first side that extends in a first direction in which they are arranged in the row and a second side that extends in a second direction that is perpendicular to the first direction, the second side being longer than the first side.
- the terminal is shaped so that the side that is perpendicular to the direction in which the line of terminals is arranged in a row is long, the location at which the test probe contacts the terminal and the location at which the wiring is connected can be separated, and at the same time, the pitch between terminals can be narrowed.
- the present invention provides a method for manufacturing the semiconductor device as described above, comprising a testing step for testing the semiconductor chip by contacting the test probe to the first region, and a wiring step for connecting wiring to the second region after the testing step is completed.
- the wiring step even if the first region sustains damage due to the contact of the test probe during the test step, in the wiring step the wiring is connected to a second region (a region that has not suffered damage) that is different from the first region, so the wiring can be securely connected to the terminal.
- the present invention provides a semiconductor device comprising a first semiconductor chip and a second semiconductor chip, stacked atop a support substrate having an external connection terminal, the first semiconductor chip and the second semiconductor chip sealed in one package, the first semiconductor chip being a memory chip and positioned at a lower layer, and further, the second semiconductor chip being a logic chip and positioned at a layer above the first semiconductor chip.
- the second semiconductor chip that is a logic chip is positioned above the first semiconductor chip which is a memory chip, so even if the semiconductor device is exposed to radiation from the outside (alpha rays), because the logic chip exists in the upper layer, the radiation (alpha rays) can be stopped by the logic chip and prevented from reaching the memory chip. As a result, software errors in the memory chip can be prevented from occurring.
- the present invention provides a semiconductor device comprising a memory chip and a logic chip stacked atop a support substrate having an external connection terminal, the memory chip and the logic chip sealed in one package, a test terminal for a memory chip test being provided on the memory chip, the test terminal being directly connected to the external connection terminal.
- the present invention by directly connecting the test terminal for the memory chip test to the external connection terminal, it becomes possible to test the memory chip directly via the external connection terminal and the test terminal and not via the logic chip. In so doing, an increase in the number of development steps and an increase in the chip size can be prevented, and memory chip testing can be conducted securely.
- the present invention provides a semiconductor device comprising a first and a second semiconductor chips on which an alignment mark is formed for mutual alignment and which are stacked in one package, the alignment mark being formed on a cover film formed on a chip surface.
- the alignment mark can be provided by such simple processes as, for example, forming a concavity or a convexity in the cover film. Accordingly, the alignment mark can be formed easily and cheaply. Additionally, by providing that alignment mark together with a semiconductor chip pad, the chip size can be reduced.
- the pad to be selected is preferably a test pad that is not bonded, because the surface area of the holes in the cover film due to concavities and the like sometimes shrinks.
- the present invention provides the semiconductor device as described above, wherein the alignment mark and a semiconductor chip pad are provided jointly.
- the present invention provides the semiconductor device as described above, wherein the alignment mark and a semiconductor chip pad are provided jointly.
- the present invention provides the semiconductor device as described above, wherein an alignment mark provided on the first semiconductor chip and an alignment provided on the second semiconductor chip have an identical shape.
- each of the alignment marks provided on the first and second semiconductor chips is identical in shape, so the alignment mark recognition accuracy of a recognition device can be improved.
- the recognition device only has to be able to recognize the shapes, so even if the depth of focus is slightly off the alignment marks can still be recognized with a high degree of accuracy because the recognition shape signal output from the recognition device is approximated.
- the present invention provides a semiconductor device comprising a second semiconductor chip stacked atop a first semiconductor chip in one package, a fuse window for redundancy being formed on the first semiconductor chip, the fuse window being positioned at either a position between terminals formed on the first semiconductor chip and terminals formed on the second semiconductor chip, or at a position between an outer periphery of the first semiconductor chip and an outer periphery of the second semiconductor chip where no terminal exists, or at a position outside of a position at which terminals are formed on the first semiconductor chip.
- the fuse window is formed at a position outside a region in which the first and second semiconductor chips overlap. That is, even if the first and second semiconductor chips overlap, the fuse window will always be in a state of exposure to the outside.
- the occurrence of cracks when the fuse window is positioned within the region of overlap between the first and second semiconductor chips can be prevented.
- redundancy processes that use the fuse window can also be carried out after the first and second semiconductor chips are stacked.
- the fuse window can also be filled in with resin or the like after the redundancy processes have been completed, and the entry of water or the like into the interior of the semiconductor device from the fuse window can be prevented.
- the present invention provides a semiconductor device comprising a plurality of semiconductor chips to be mounted in one package, a cover film being formed at least on such a region of the semiconductor chip positioned at a lower layer as that on which rests the semiconductor chip positioned at an upper layer thereof.
- the present invention provides a semiconductor device mounting a memory chip and a logic chip into one package, test signal wiring for the memory chip wired directly between the memory chip and the logic chip, a test auxiliary circuit provided on the logic chip, the test signal being supplied via the auxiliary circuit to an external connection terminal provided on the package.
- a test logic device is provided by which self-diagnosis is performed on the memory chip at a time of a test (for example, burn-in, or the like).
- a test signal wiring for the memory chip connected with the test logic device is directly connected to the logic chip.
- a test auxiliary circuit is provided on the logic chip, and, the test signal is supplied via the auxiliary circuit to an external connection terminal provided on a package.
- a test can be performed on the memory chip by using an external connection terminal.
- an auxiliary circuit provided on the logic chip is provide between the external connection terminal and the memory chip, it is possible to perform processing of switching, by using the auxiliary circuit, between a mode in which the external connection terminal and memory chip are connected and a mode in which connection is made to a circuit inside of the logic chip.
- the present invention provides a semiconductor device stacking so as to mount a plurality of semiconductor chips in one package, a position of terminals that are both provided on a semiconductor chip which is positioned at a lower layer and that are connected to a semiconductor chip positioned at an upper layer being disposed near an outer periphery of the semiconductor chip positioned at the upper layer, logic circuit groups being formed along both sides of a row of terminals formed on the semiconductor chip positioned at the lower layer.
- the length of the wiring laid between a semiconductor chip positioned at an upper layer and a semiconductor chip positioned at a lower layer can be shortened, impedance can be reduced and signal speed improved, and current consumption can be reduced. Additionally, by forming logic circuit groups on both sides of the row of terminals formed on the semiconductor chip positioned at the lower level, the formation of so-called dead space on the semiconductor chip can be prevented, so even when the wiring length is shortened the semiconductor device can be made more compact.
- the present invention provides the semiconductor device as described above, wherein connecting wiring is provided at a position between the pair of adjacent terminals for connecting the logic circuit groups to each other.
- the connecting wiring that connects the logic circuit groups to each other can be formed at the same time the semiconductor chip positioned at the lower layer is formed, without performing such laborious wiring tasks as wire bonding and the like. Accordingly, the semiconductor device manufacturing process can be simplified and costs reduced.
- the present invention provides a semiconductor device sealing a first semiconductor chip having a first function and a second semiconductor chip having a second function in one package, the first semiconductor chip being divided into a plurality of functional chips and disposed with open spaces, the second semiconductor chip being stacked above the divided plurality of functional chips.
- the first semiconductor chip and the second semiconductor chip are the same shape, by dividing the first semiconductor chip into a plurality of functional chips and providing an open space, essentially the mounting surface area of the first semiconductor chip (including the open space) can be made broader than the surface area of the second semiconductor chip. In so doing, even when the second semiconductor chip is mounted on the first semiconductor chip, the terminals of the first semiconductor chip positioned at a lower level can be exposed and connections between individual chips as well as between the chips and the external connection terminal can be effected.
- the present invention provides the semiconductor device as described above, wherein the first semiconductor device is a memory chip and the second semiconductor chip is a logic chip, and also the memory chip being divided according to storage capacities when the memory chip is divided.
- the division is made according to storage capacity. That is, for example, if the first semiconductor chip is made to have a storage capacity of 64 Mbits, then the memory chip is divided so that each of the memory chips resulting after division has a storage capacity of 32 Mbits.
- the 32 Mbit semiconductor chip results in an improved yield as compared to manufacturing a 64 Mbit semiconductor chip, so the manufacturing yield of the semiconductor device can be improved.
- the present invention provides the semiconductor device as described above, wherein separation distances of the open spaces are set so as to permit entry of a sealing resin during resin sealing.
- the open space separation distance a distance that enables the sealing resin to penetrate during resin sealing, the open spaces can be filled with sealing resin and the appearance of gaps can be prevented. By so doing, the occurrence of damage such as cracks and the like during heating can be reduced and the reliability of the semiconductor device can be improved.
- the present invention provides the semiconductor device as described above, wherein a thickness of the first semiconductor chip is greater than a thickness of the second semiconductor chip.
- the height of the open space increases, improving the ability of the sealing resin to fill the open spaces.
- the open spaces can be securely filled with sealing resin, and accordingly, the occurrence of damage such as cracks and the like during heating can be reduced and the reliability of the semiconductor device can be improved.
- the present invention provides the semiconductor device as described above, wherein a third chip is provided so as to cover the openings at a side of the divided functional chips, and a die bonding material fills a portion surrounded by the divided functional chips and the third chip.
- the open space can be surrounded by the chips so as to be closed, and by filling this chip-surrounded portion with die bonding material the open space can be filled with die bonding material.
- gaps can be prevented from occurring inside the open space, and accordingly, the occurrence of damage such as cracks and the like during heating can be reduced and the reliability of the semiconductor device can be improved.
- test signal is normally a signal of a combination of a plurality of control signals to express a command for executing the memory operation mode.
- the present invention provides the semiconductor device as described above, wherein the test signal is one of either a control signal that deactivates the entire memory, a signal that deactivates a memory input or output terminals, a control signal used during burn-in or a control information signal used in the memory.
- the present invention provides the semiconductor device as described above, wherein signal wiring for the logic circuit groups is provided on both sides of the row of terminals formed on the semiconductor chip positioned at the lower layer.
- the present invention provides a semiconductor device comprising a plurality of semiconductor chips having a first function, and a second semiconductor chip having a second function, the first and second semiconductor chips being sealed in one package.
- the present invention provides the semiconductor device comprising the semiconductor device as described above, wherein the plurality of semiconductor chips having the first function and the second semiconductor chips are stacked in the package.
- the present invention provides the semiconductor device comprising the semiconductor device as described above, wherein the first function and the second function are different functions.
- the present invention provides the semiconductor device as described above, wherein the semiconductor chip having the first function is a memory chip and the semiconductor chip is a logic chip, with power wiring and signal wiring being provided between the logic chip and an external connection terminal, only power wiring being provided between the memory chip and the external connection terminal, only signal wiring being provided between the memory chip and the logic chip.
- FIG. 1 is a cross-sectional view of a semiconductor device according to a first embodiment of the present invention
- FIG. 2 is a plan view of a semiconductor device according to a first embodiment of the present invention.
- FIG. 3 is a plan view of a first semiconductor chip used in the semiconductor device according to a first embodiment of the present invention.
- FIG. 4 is an enlarged plan view of an alignment mark
- FIG. 5A is an enlarged plan view of an alignment mark
- FIG. 5B is an enlarged plan view of an alignment mark
- FIG. 6 is an enlarged cross-sectional view of a scribe line
- FIG. 7 is diagram showing an electrostatic protection circuit
- FIG. 8 is a diagram illustrating a method of slicing a first semiconductor chip from a wafer
- FIG. 9 is a diagram explaining the placement of the first and second functional chips of the first semiconductor chip.
- FIG. 10 is a diagram illustrating a method of slicing a first through third embodiment chip
- FIG. 11 is a cross-sectional view of one example of a semiconductor device using a chip of a second embodiment
- FIG. 12 is a cross-sectional view of one example of a semiconductor device using a chip of a third embodiment
- FIG. 13 is a plan view of a semiconductor device according to a second embodiment of the present invention.
- FIG. 14 is a plan view of a semiconductor device according to a third embodiment of the present invention.
- FIG. 15 is a diagram showing one example of an information transmission circuit provided on a semiconductor device according to a third embodiment of the present invention.
- FIG. 16A is a diagram showing one example of an information transmission circuit provided on a semiconductor device according to a third embodiment of the present invention.
- FIG. 16B is a diagram of the circuit structure of the information transmission circuit shown in FIG. 16A ;
- FIG. 17A is a diagram showing another example of an information transmission circuit provided on a semiconductor device according to a third embodiment of the present invention.
- FIG. 17B is a diagram of the circuit structure of the information transmission circuit shown in FIG. 17A ;
- FIG. 17C is a diagram of the circuit structure of the information transmission circuit shown in FIG. 17A ;
- FIG. 18A is an enlarged view of a pad provided on a semiconductor device according to a third embodiment of the present invention.
- FIG. 18B is an enlarged view of a pad provided on a semiconductor device according to a variation of a third embodiment of the present invention.
- FIG. 18C is an enlarged view of a pad of a conventional semiconductor device, for comparison with the pad of the semiconductor device according to the third embodiment;
- FIG. 19 is a diagram showing steps in a process of manufacturing a semiconductor device
- FIG. 20 is a plan view of a semiconductor device according to a fifth embodiment of the present invention.
- FIG. 21 is a plan view of a first semiconductor chip of a semiconductor device according to a fifth embodiment of the present invention.
- FIG. 22 is an enlarged plan view of the area of a pad of the first semiconductor chip shown in FIG. 21 ;
- FIG. 23 is a plan view of a semiconductor device according to a sixth embodiment of the present invention.
- FIG. 24 is a reference diagram for describing a semiconductor device according to a fifth embodiment of the present invention.
- FIG. 25 is a reference diagram for describing a semiconductor device according to a fifth embodiment of the present invention.
- FIG. 26 is a plan view of a semiconductor device according to a seventh embodiment of the present invention.
- FIG. 27 is an enlarged plan view of a laser fuse window provided on a semiconductor device according to a seventh embodiment of the present invention.
- FIG. 28 is an enlarged cross-sectional view of a laser fuse window provided on a semiconductor device according to a seventh embodiment of the present invention.
- FIG. 29 is a cross-sectional view of a semiconductor device according to an eighth embodiment of the present invention.
- FIG. 30 is a plan view of a semiconductor device according to an eighth embodiment of the present invention.
- FIG. 31 is a diagram illustrating a combination of functional chips sliced from a wafer
- FIG. 32 is a diagram showing a pair of functional chips disposed in a mirror-image arrangement
- FIG. 33 is a diagram showing a pair of functional chips disposed in a shift arrangement
- FIG. 34 is a cross-sectional view of a semiconductor device according to a ninth embodiment of the present invention.
- FIG. 35 is a plan view of a semiconductor device according to a tenth embodiment of the present invention.
- FIG. 1 and FIG. 2 show a semiconductor device 10 A according to a first embodiment of the present invention.
- FIG. 1 is a cross-sectional view of the semiconductor device 10 A and
- FIG. 2 is a plan view of the semiconductor device 10 A with a resin package 16 removed.
- the semiconductor device 10 A mainly comprises a first semiconductor chip 11 A, a second semiconductor chip 12 A, a substrate 13 , the resin package 16 and solder balls 17 .
- the semiconductor device 10 A according to the present embodiment is an MCP—(Multi Chip Package) type semiconductor device, in which the second semiconductor chip 12 A is stacked on top of the first semiconductor chip 11 A.
- the first semiconductor chip 11 A is a memory chip, and is disposed atop the substrate 13 .
- This first semiconductor chip 11 A as shown in FIG. 3 , comprises a first functional chip 30 A and a second functional chip 31 A disposed so as to sandwich a scribe line 21 . Additionally, the first semiconductor chip 11 A is configured so that a first pad 19 , a first alignment mark 22 and a cover film 28 are provided on a top surface thereof (the surface on which the second semiconductor chip 12 A is to be mounted).
- the first and second functional chips 30 A, 31 A are DRAMs of identical composition, the second functional chip 31 A being disposed in a state of being rotated 180 degrees with respect to the first functional chip 30 A (see FIG. 9 ). Additionally, the first and second functional chips 30 A, 30 B are both configured so as to have 32 Mbits of storage capacity. Therefore, the first semiconductor chip 11 A overall is a memory having a large capacity of 64 Mbits (32 Mbits ⁇ 2).
- first and second functional chips 30 A, 31 A having storage capacities of 32 Mbits into 64 Mbit units as a whole the large-capacity first semiconductor chip 11 A can be achieved at low cost.
- the scribe line 21 formed on the first semiconductor chip 11 A comprises an insulating film 29 formed atop the chip as well as a groove formed in the cover film 28 .
- This scribe line is unsliced, and accordingly the first functional chip 30 A and the second functional chip 31 A form a single integrated whole.
- a guard ring 26 is formed at a position in the vicinity of the formation of the scribe line 21 of the insulating film 29 .
- This guard ring 26 performs the function of preventing water and the like from seeping into the interior of the semiconductor chip 11 A from the formation position of the scribe line 21 .
- the scribe line 21 of the first semiconductor chip 11 A wiring that forms the individual functional chips 30 A, 30 B is not provided. Accordingly, even if a scribe line is formed in the first semiconductor chip 11 A, the wiring and circuitry that form the first semiconductor chip 11 A are covered by the insulating film 29 and the cover film 28 , and are not exposed to the outside. Therefore, water and the like does not seep into the interior of the semiconductor chip 11 A from the scribe line 21 , the humidity resistance of the first semiconductor chip 11 A can be maintained and the occurrence of corrosion in the internal wiring and circuitry can be prevented.
- the first and second functional chips 30 A, 31 A that form the first semiconductor chip 11 A form a single integrated unit.
- the first and second functional chip 30 A, 31 A need not always be integrated into a single unit, but a configuration that separates the first and second functional chips 30 A, 31 A requires that the functional chips 30 A, 31 A undergo dicing.
- the number of dicings required to cut out the first semiconductor chip 11 A (the first and second functional chips 30 A, 31 A) from the wafer can be reduced, the efficiency of the dicing operation can be improved and the life of the dicing saw can be extended.
- the addition of the second semiconductor chip 12 A requires that a total of three semiconductor chips be mounted in the package, which complicates the process of assembling the semiconductor device.
- the positioning process is completed with two semiconductor chips, so the assembly process for the semiconductor device 10 A can be simplified.
- the first pad 19 is formed in the vicinity of an outer periphery of the first semiconductor chip 11 A. Specifically, when the second semiconductor chip 12 A is mounted on the first semiconductor chip 11 A, it is positioned at an exposed portion. The first pad 19 is connected to the second pad 18 of the semiconductor chip 12 A by a second wire 15 .
- the first alignment mark 22 is used when stacking the second semiconductor chip 12 A on the first semiconductor chip 11 A in order to carry out positioning of the chips 11 A, 12 A.
- the present embodiment by forming an L-shaped opening 25 in the cover film 28 formed on the top surface of the first semiconductor chip 11 A as shown in FIG. 4 . That is, the first alignment mark 22 A is formed in the cover film 28 .
- the cover film 28 is formed of for example a polyimide or the like, so the L-shaped opening 25 can be easily formed therein by an etching process. Additionally, an opening is formed at the location at which the first pad 19 described above is formed in the cover film 28 in order to make it possible to connect the second wire 15 and the first pad 19 .
- the L-shaped opening 25 that forms the first alignment mark 22 A and the opening formed on the first pad 19 can both be formed at the same time by a single etching process. By so doing, there is no need to carry out a separate etching process in order to form the first alignment mark 22 A, so the number of steps in the production process as well as the cost can be reduced.
- an L-shaped metallic film 24 is provided on a bottom portion of the L-shaped opening 25 .
- This L-shaped metallic film 24 has a metallic luster, so when identifying the first alignment mark 22 A by the recognition device (for example a camera) and the like the accuracy of the identification can be improved.
- the L-shaped metallic film 24 is formed slightly larger than the L-shaped opening 25 .
- the guide ring 26 is provided near the location at which the first alignment mark 22 A is formed.
- the guide ring 26 can be dispensed with.
- the first alignment mark 22 A is formed by forming an L-shaped opening 25 in the cover film 28 , but it is also possible to create the alignment mark by forming a convexity in the cover film 28 . Additionally, by using that alignment mark together with a pad as shown in FIG. 5B it is also possible to reduce the chip size.
- the alignment mark is sometimes smaller than the surface area of the cover opening, so it is better to use a special test pad that is contacted by the probe, which requires a larger opening than does the bonding wire.
- the cover 28 is formed from a resin such as polyimide or the like having insulation properties.
- the cover 28 is formed across the entire top surface of the first semiconductor chip 11 A.
- an insulating film of SiO2 or the like is formed on a circuit-forming surface of a semiconductor chip so as to protect the circuit-forming surface.
- the insulating film 29 is formed on the circuit-forming surface 80 .
- the cover film 28 is further formed on top of the insulating film 29 .
- the cover film 28 it is not always necessary that the cover film 28 be formed across the entire surface of the first semiconductor chip 11 A. The effect described above can be achieved provided that the cover film is formed on at least that region of the first semiconductor chip 11 A positioned at a lower layer on which the second semiconductor chip 12 A of an upper layer is stacked.
- the second semiconductor chip 12 A is mounted atop the first semiconductor chip 11 A using an adhesive. Additionally, as shown in FIG. 2 the second pad 18 and the second alignment mark 23 are formed on the second semiconductor chip 12 A.
- This second semiconductor chip 12 A is a logic chip. That is, the second semiconductor chip 12 A is a semiconductor chip that has a different function from that of the first semiconductor chip 11 A described above. Accordingly, in the present embodiment, by providing in a single package a first semiconductor chip 11 A having a memory function (first function) and a second semiconductor chip 12 A having a logic function (second function) in a single package, the semiconductor device 10 A can perform the equivalent function as the system LSI.
- the system LSI which packs a logic circuit as well as a memory circuit in one chip, requires a long time to develop and manufacture and also has a yield that is lower than that of the ordinary semiconductor chip.
- the semiconductor device 10 A having high performance can be developed and manufactured at good yield, at low cost, and, further, in a short amount of time.
- the second pads 18 are connected via the first wire 14 and the second wire 15 to the first pads 19 formed on the semiconductor chip 11 A or to third pads 20 formed on the substrate 13 .
- the third pads 20 formed on the substrate 13 are connected to solder balls 17 (which functions as the external connection terminal) formed on a rear surface of the substrate via a through-hole and wiring (not shown in the diagram) formed in the substrate 13 . That is, the second semiconductor chip 12 A is electrically connected to the solder balls 17 via the second wires 15 and the third pads 20 .
- the second alignment mark 23 is given the same form as the first alignment mark 22 formed on the first semiconductor chip 11 A. That is, the second alignment mark 23 , as shown previously in FIG. 4 as well as in FIG. 5 , has an L-shaped form.
- the accuracy with which the alignment marks 22 , 23 are identified can be improved.
- the first alignment mark 22 is positioned at a low position and the second alignment mark 23 is positioned at a high position.
- the recognition device would have to recognize not only a difference in positioning height but also a difference in shape as well. As a result, it would be necessary to use a high-accuracy recognition device with either a deep depth of focus or the ability to automatically adjust the focus, which leads to an increase in costs. Additionally, there is a risk that the recognition device used ordinarily will be unable to recognize the alignment mark, and consequently there is a risk that the positioning of the first semiconductor chip 11 A and the second semiconductor chip 12 A cannot be performed accurately.
- the recognition device has only to be able to recognize the shapes, so even if the depth of focus is slightly off the alignment marks can still be recognized with a high degree of accuracy because the recognition shape signal output from the recognition device is approximated. Accordingly, it becomes possible to position the semiconductor chips 11 A, 12 A to be stacked with a high degree of accuracy and without a consequent increase in equipment costs.
- comparing the surface areas of the first semiconductor chip 11 A and the second semiconductor chip 12 A shows that the surface area of the first semiconductor chip 11 A has become greater than the surface area of the second semiconductor chip 12 A. That is, atop the first semiconductor chip 11 A having a larger surface area is stacked the second semiconductor chip 12 A having a smaller surface area.
- the first pads 19 formed on the first semiconductor chip 11 A can be securely exposed and the first pads 19 and the first wires 14 can be securely connected.
- radiation alpha rays
- the occurrence of electrical load loss or inversion in the storage elements formed in the first semiconductor chip 11 A that is the memory chip can be prevented and thus so-called software errors can be prevented from occurring.
- the semiconductor chips 11 A, 11 B are sealed in the resin package 16 . Accordingly, unlike the first semiconductor chip 11 A on which the second semiconductor chip 12 A is mounted, it is not always necessary to form the cover film 28 on top of the second semiconductor chip 12 A. However, in order to form the second alignment mark 23 , and also in order to better protect the second semiconductor chip 12 A, the cover film 28 may be provided.
- the wires 14 , 15 are connected to the first pads 19 formed on the first semiconductor chip 11 A as well as the second pads 18 formed on the second semiconductor chip 12 A.
- the first wires 14 not connected to the solder balls 17 that are the external connection terminals that is, are not connected to the third pads 20 ) are directly connected between the first semiconductor chip 11 A and the second semiconductor chip 12 A.
- the second wires 15 that function as power wires as well as the second wires 15 that function as signal wires are provided between the second semiconductor chip 12 A that is the logic chip and the third pads 20 connected to the solder balls 17 .
- the first wires 14 that function as the signal wires are provided between the first semiconductor chip 11 A that is the memory chip and the second semiconductor chip 12 A.
- a power source wire 81 that supplies power to the first semiconductor chip 11 A is provided between the first semiconductor chip 11 A and the third pad 20 . It should be noted that the supply of power to the first semiconductor chip 11 A can also be carried out from the second semiconductor chip 12 A. In such a configuration the power wire 81 is connected to the second semiconductor chip 12 A.
- the first wires 14 that are not connected to the third pads 20 are connected directly between the semiconductor chips 11 A, 12 A.
- the first wires 14 other than the second wires that are connected to the third pads 20 formed on the substrate 13 are connected not to the substrate 13 (inter pouser) but are connected directly between the individual semiconductor chips 11 A, 12 A.
- the wire length can be shortened and thus parasitic inductance and capacitance can be decreased, with the result that the occurrence of signal attenuation and delay in the wiring between chips can be reduced.
- the junction temperature can be lowered because there is no need to increase the signal output in order to compensate for attenuation, and as a result the signal speed can be increased and the breakdown voltage of the transistor formed on the chip can be improved.
- an electrostatic protection circuit (hereinafter called an ESD circuit) is provided on the semiconductor chip to protect the chip from electrostatic disruption.
- ESD circuits 32 , 33 are provided on the semiconductor chips 11 A, 11 B mounted in the semiconductor device 10 A according to the present embodiment.
- These ESD circuits 32 , 33 for example are composed of diodes connected in reverse of the direction of flow of the static electricity. Accordingly, even if static electricity enters via the solder balls 17 , third pads 20 and second wires 15 , this static electricity is removed by the ESD 32 , so electrostatic disruption of the second semiconductor chip 12 A can be prevented.
- the first wires 14 that are not connected to the third pad 20 are connected directly between the semiconductor chips 11 A, 12 A. Therefore, as compared to when the second pads 18 that are connected to the third pad 20 , there is little possibility that static electricity will enter via the pads 18 , 19 that are connected to the first wires 14 .
- the ESD circuit 33 is provided on only one of the pads (in the present embodiment the first pad 19 that is connected to the first semiconductor chip 11 A).
- the ESD circuit 32 and the ESD circuit 33 are circuits that require a relatively large surface area. Additionally, as more and more pins are added to the semiconductor devices of recent years there is a tendency for the number of pads of the semiconductor chips to increase. If ESD circuits were to be provided on all the pads then the semiconductor chip would have a very large surface area, and accordingly, the semiconductor device also would grow large.
- the ESD circuit 33 has been provided on only one of the pair of pads 18 , 19 not connected externally as described above, and as a result it is possible to both prevent electrostatic disruption and make the device compact. Additionally, the load on the wiring in the circuitry is decreased, so the inductance component also decreases, and, accordingly, input capacity declines, ringing does not occur easily, signal speed can be improved and the noise component can be reduced.
- the shape of the ESD circuit 33 provided on the pad 19 that is not externally connected is smaller.
- the ESD circuit 32 is provided on the third pad 20 through which a large amount of static electricity is expected to enter, so the shape is enlarged so as to improve electrostatic protection capacity.
- the ESD circuit 33 is connected to the first pad 19 , which is not connected to the third pad 20 , in other words to which no large static electric charge will enter, so a small shape with low protective capacity is used.
- the protective capacity (the shape) of the ESD circuits 32 , 33 according to the strength of the static electricity expected to enter, it is possible to both prevent damage to the semiconductor chips 11 A, 12 A from the static electricity and to make the semiconductor chips 11 A, 12 A more compact.
- the unsliced scribe line 21 is formed in the first semiconductor chip 11 A, and further, the scribe line 21 is positioned at the bottom of the second semiconductor chip 12 A, so when the resin package 16 is formed there is a chance that a gap will form in the scribe line 21 .
- the depth of the scribe line 21 is on the order of several ⁇ m (shown in enlarged form in FIG. 6 ). Additionally, when the second semiconductor chip 12 A is stacked atop the first semiconductor chip 11 A as described above, an adhesive is introduced between the semiconductor chips 11 A, 12 A.
- the scribe line 21 is filled in by this adhesive, so during formation of the resin package 16 no gap is formed in the scribe line 21 .
- the appearance of cracks in the resin package or the occurrence of separation between the semiconductor chips 11 A, 12 A can be prevented.
- FIGS. 8 through 10 are diagrams illustrating the wafer 35 on which the first semiconductor chip 11 A is formed.
- the first semiconductor chip 11 A is a combination of the first functional chip 30 A and the second functional chip 31 A.
- a plurality of first functional chips 30 A and second functional chips 31 A are formed on the wafer 35 by the scribe line 21 .
- the first semiconductor chip 11 A has an unsliced scribe line, so the wafer 35 has unsliced scribe lines (indicated by reference numeral 21 A) and actually sliced scribe lines (indicated by reference numeral 21 B).
- the scribe lines that extend horizontally are all sliced scribe lines 21 B. Additionally, the scribe lines that extend vertically alternate between unsliced scribe lines 21 A and sliced scribe lines 21 B.
- a width W 2 of the unsliced scribe lines 21 A is narrower than a width of the sliced scribe lines 21 B (W 1 >W 2 ).
- the formation of so-called dead space on the wafer 35 can be reduced. Accordingly, the number of first and second functional chips 30 A, 31 A formed on a single wafer can be increased, and the manufacturing efficiency of the first semiconductor chip 11 A (functional chips 30 A, 31 A) can be improved.
- the second functional chip 31 A is rotated 180 degrees with respect to the first functional chip 30 A. That is, the layout of the pads 19 of the second functional chip 31 A also is rotated 180 degrees with respect to the layout of the pads 19 of the first functional chip 30 A (see FIG. 9 ).
- a 32 Mbit reticle can be produced and the functional chips 30 A, 31 A can be formed by rotating this reticle 180 degrees during exposure.
- a reticle that corresponds to the pair of functional chips 30 A, 31 A can be produced and used to expose the functional chips 30 A, 31 A all at once.
- the scribe lines 21 have the same width as the scribe lines 21 B.
- the first functional chip 30 A and the second functional chip 31 A are rotated 180 degrees relative to each other, so the semiconductor chips cut out using cut-out methods (1) and (2) described above have the same configuration.
- a first embodiment chip 36 is a semiconductor chip manufactured using cut-out method (3) described above.
- the first embodiment chip 36 is the same thing as the first semiconductor chip 11 A described above.
- a second embodiment chip 37 is a semiconductor chip manufactured using cut-out method (4) described above.
- a third embodiment chip 38 is a semiconductor chip manufactured using either cut-out methods (1) or (2) described above.
- FIG. 11 shows a semiconductor device 10 B that uses the second embodiment chip 37 .
- the second embodiment chip 37 is configured so that the pads 19 are positioned in the center, so leads 39 are extended to a top portion of the second embodiment chip 37 and connected by wires 40 .
- the semiconductor device 10 B of this configuration is a so-called Lead On Chip (LOC) type of semiconductor device. It should be noted that with this semiconductor device 10 B also, unsliced scribe lines 21 exist in a center of the second embodiment chip 37 .
- LOC Lead On Chip
- FIG. 12 shows a semiconductor device 10 C using the third embodiment chip 38 .
- Leads 39 are provided on only one side of the semiconductor device 10 C because the pads 19 are provided on only one side of the chip, the leads 39 being connected to the pads 19 via wires 40 .
- This semiconductor device 10 C is a so-called Single In-line Package (SIP) type of semiconductor device.
- SIP Single In-line Package
- the wafer 35 is configured so that wiring that connects adjacent functional chips 31 A, 31 B to each other is not formed where scribe lines 21 (including unsliced scribe lines 21 A as well as sliced scribe lines 21 B) are positioned.
- scribe lines 21 including unsliced scribe lines 21 A as well as sliced scribe lines 21 B
- the wiring does not appear in the sliced surface. Accordingly, the humidity-resistant and corrosion-resistant properties of the separated and individualized semiconductor chips 36 ( 11 A), 37 , 38 are enhanced and reliability can be improved.
- FIG. 13 is a plan view of a state in which the resin package 16 has been removed from a semiconductor device 10 D according to a second embodiment of the present invention. It should be noted that, in FIG. 13 , elements which are identical to or which correspond to elements of the semiconductor device 10 A according to the first embodiment of the present invention described previously using FIGS. 1 through 12 are given the same reference numbers and a description thereof is omitted. Additionally, the same holds true for descriptions of the third and all subsequent embodiments.
- the semiconductor device 10 D is characterized by providing a test terminal for memory chip testing (hereinafter called an information output pad 42 A) on the first semiconductor chip 11 A that is a memory chip, with the information output pad 42 A being directly connected to a test electrode 41 A formed on the substrate 13 (refer to the portion indicated by arrow A 1 in the diagram).
- the test electrode 41 A and the information output pad 42 A are connected by a wire 43 .
- the test electrode 41 A is connected to the solder ball 17 provided on the substrate 13 .
- a test logic element for conducting self diagnosis during testing is provided on the ordinary memory chip.
- a lot code that records the manufacturing history of the chip, a wafer code, and a chip code for identifying the chip are recorded in the chip.
- the configuration of the second semiconductor chip 12 A that is the logic chip becomes complicated and, at the same time, the number of steps in the development process increases and further, the second semiconductor chip 12 A chip size increases. Additionally, the recording code test process becomes laborious.
- an information output pad 42 A is provided on the first semiconductor chip 11 A and this information output pad 42 A is connected to the solder ball 17 via the wire 43 and the test electrode 41 A.
- the circuitry design of the second semiconductor chip 12 A is not limited by the first semiconductor chip 11 A it is possible to reduce the number of development steps. Additionally, because it is no longer necessary to provide a test circuit for the first semiconductor chip 11 A, the second semiconductor chip 12 A can be made more compact. Further, when testing the semiconductor device 10 D, it is possible to test the first semiconductor chip 11 A and the second semiconductor chip 12 A in parallel at the same time, so testing efficiency can be improved.
- FIG. 14 is a plan view of a state in which the resin package 16 has been removed from a semiconductor device 10 E according to a third embodiment of the present invention.
- the semiconductor device 10 D drives a test logic terminal of the first semiconductor chip 11 A not via the second semiconductor chip 12 A, and also can read out the recording codes.
- test wiring 14 A directly laying test signal wiring (hereinafter called test wiring 14 A) for the first semiconductor chip 11 A that is the memory chip between the first semiconductor chip 11 A and the second semiconductor chip 12 A, and at the same time providing a spare test circuit on the second semiconductor chip 12 A (hereinafter called information transmission circuit 50 A).
- the first semiconductor chip 11 A is provided with a test logic circuit which is driven and also an information output pad 42 A for reading out recorded recording codes.
- This information output pad 42 A is connected to a second pad 18 A of the second semiconductor chip 12 A via the test wiring 14 A. Additionally, this second pad 18 A is connected to the information transmission circuit 50 A.
- the information transmission circuit 50 A is connected to the test electrode 41 B via the second pad 18 B as well as the second wire 15 .
- This test electrode 41 B is connected to the solder ball 17 provided on the substrate 13 .
- the information output pad 42 A is connected to the solder ball 17 (external connection terminal) via the information transmission circuit 50 A.
- the semiconductor device 10 E it is possible to conduct tests of the first semiconductor chip 11 A directly using the solder balls 17 (external connection terminal) connected to the test electrode 41 B. Additionally and similarly, it is also possible to read out recording codes recorded in the first semiconductor chip 11 A from the solder ball 17 , and so the process of reading out the recording codes can be accomplished easily.
- FIG. 15 is a diagram showing an information transmission circuit 50 B capable of being provided on the second semiconductor chip 12 A.
- the information transmission circuit 50 B need not necessarily be a circuit configuration, and can instead comprise simply a connecting wire 51 that connects the second pad 18 A and the second pad 18 B.
- FIG. 16A and FIG. 16B show an information transmission circuit 50 A positioned in the semiconductor device 10 E shown in FIG. 14 .
- the information transmission circuit 50 A is formed by two inverters 53 A, 53 B.
- the second pad 18 B becomes a pad strictly for testing and for recording code read-out of the first semiconductor chip 11 A.
- These testing and recording read-out processes are normally not used once the semiconductor device 10 E has been mounted, so it is undesirable to provide this type of special pad on the second semiconductor chip 12 A solely for testing and recording code read-out.
- the second pad 18 and the information output pad 42 A are connected during testing and recording code readout, and in all other cases the second pad 18 B can be connected to a normal operation circuit 52 of the second semiconductor chip 12 A.
- FIGS. 17A through 17C show such embodiments.
- FIG. 17A in addition to the information transmission circuit 50 B the normal operation circuit 52 is connected to the second pad 18 B.
- FIG. 17B shows one example of the circuit configuration of the information transmission circuit 50 B
- FIG. 17C shows one example of the circuit configuration of the normal operation circuit 52 .
- the information transmission circuit 50 B comprises two inverters 53 A, 53 B and a switching circuit 54 A.
- This switching circuit 54 A switches by outputting a signal input (in) by a test signal (test) input during testing and recording code read-out. Conversely, when the test signal (test) input stops, the input (in) signal is cut off and there is no output.
- the signal input (in) to the information transmission circuit 50 B is a signal from the information output pad 42 A of the first semiconductor chip 11 A.
- the normal operation circuit 52 comprises two inverters 53 A, 53 B and a switching circuit 54 B.
- This switching circuit 54 B switches by cutting off a signal input (in) by the test signal (test) input during testing and recording code read-out. Conversely, when the test signal (test) input stops, the input signal (in) is output (out).
- the signal input (in) to the information transmission circuit 52 is a signal from the internal circuitry of the second semiconductor chip 12 A.
- the above-described test signal is one of either a signal that is ordinarily a combination of control signals and that expresses a command by which a memory operation mode is executed, a control signal that deactivates the entire memory, a signal that deactivates a memory input and output terminal, a burn-in control signal or a memory-internal control information signal.
- the second pad 18 B can be used during both testing and recording code read-out as well as during other ordinary operations. As a result, the number of pads to be provided on the second semiconductor chip 12 A can be reduced and the second semiconductor chip 12 A can be made more compact.
- FIG. 18A is a diagram showing an enlarged view of pads formed on semiconductor chips provided in a semiconductor device that is a fourth embodiment of the present invention.
- the fourth embodiment it is the pads that are distinctive, with the rest of the embodiment unchanged from the semiconductor devices 10 A, 10 D and 10 E according to the first through third embodiments already described, and hence an explanation of the elements of the fourth embodiment other than the pads shall be omitted.
- the shapes of the first pad 19 and the second pad 18 are substantially square, and aligned in a row (see FIG. 18C .
- the pads 46 are oblong in shape (hereinafter called oblong-shaped pads 46 ), which are aligned in a row.
- the oblong-shaped pads 46 comprise a first side that extends in a first direction of alignment in a row (the direction of arrow X in the diagram) as well as a second side that extends in a second direction that is perpendicular to the above-described first direction (the direction of arrow Y in the diagram), with a length of the second side b being greater than a length of the first side a (a ⁇ b).
- the surface area of these oblong-shaped pads 26 is approximately twice that of the pads 18 , 19 provided on the semiconductor devices 10 A, 10 D, 10 E according to the first through third embodiments described above.
- the pads oblong shaped as described above it is possible to make a first region that a test probe 34 contacts in the oblong-shaped pad 46 (hereinafter called probe contacting portion 47 B) different from a second region to which the wire 45 is connected (hereinafter called bonding portion 47 A). Additionally, a bonding portion 47 A is provided between adjacent oblong-shaped pads 46 so as to alternate, and as a result the probe contacting portions 47 B also alternate as well.
- the bonding portions 47 A and the probe contacting portions 47 B are disposed so as to be arranged in an alternating sequence and can thus be separated on the oblong-shaped pads 46 the bonding portions 47 A to which wires 45 are connected from the probe contacting portions 47 B that the test probes contact, and further, the pitch between oblong-shaped pads 46 can be narrowed. Additionally, the actual separation distance between the bonding portions 47 A to which the wires 45 are connected can be widened, so the occurrence of between adjacent wires 45 during wiring of the bonding portions 47 A with the wires 45 can be prevented.
- the number of times the test probe 35 contacts the oblong-shaped pads 46 during testing increases. A description thereof follows, with reference to FIG. 19 .
- FIG. 19 is an example of a method for manufacturing the semiconductor device according to the present embodiment.
- a step 10 shown in the diagram steps are abbreviated as “S” in the diagram
- a first probe test is conducted for each of the manufactured wafers (step 11 ).
- the test probe 34 contacts the probe contacting portion 47 B of the oblong-shaped pad 46 and a predetermined test is conducted.
- a laser redundant process is conducted (step 12 ). Then, once again, a second probe test is conducted of the laser redundant processed wafer, with a determination made as to whether the redundant circuits are operating normally or not (step 13 ). In this second probe test as well, the test probe 34 contacts the probe contacting portion 47 B of the oblong-shaped pad 46 .
- step 14 a dicing operation is conducted (step 14 ).
- the wafer is cut into semiconductor chips and the first semiconductor chip 11 A as well as the second semiconductor chip 12 A are manufactured. Additionally, based on the results of the tests conducted in step 11 as well as step 13 , defective chips are removed as well.
- a step 15 the assembly process is carried out.
- the first semiconductor chip 11 A and the second semiconductor chip 12 A are stacked atop the substrate 13 in sequence, with wire bonding (wiring process) performed between the semiconductor chips 11 A, 12 A as well as between the second semiconductor chip 12 A and the substrate 13 , as is a molding process to form the resin package 16 .
- wire bonding process is carried out, the wires 45 are connected to the bonding portions 47 A of the oblong-shaped pads 46 .
- step 16 and a step 17 final testing is conducted of the semiconductor device manufactured as described above.
- This final testing involves a low-temperature final test conducted under low-temperature conditions (step 16 ) and a high-temperature final test conducted under high-temperature conditions (step 17 ). Then, when final testing has indicated that the product is a good one, the semiconductor device is shipped.
- two probe tests are conducted (steps 11 , 13 ) before the wire bonding process (wiring step) is carried out, as a result of which oblong-shaped pads 46 are contacted twice by the test probe 34 .
- terminal damage such as unevenness appears in the oblong-shaped pad 46 . Accordingly, even when a wire 45 is jointed to a pad that has suffered terminal damage a good connection cannot be expected.
- the bonding portion 47 A that is contacted by the wires 45 maintains a flat surface without any unevenness. Accordingly, the strength of the contact between the wire 45 and the oblong-shaped pad 46 can be increased, and as a result the reliability of the semiconductor device can be improved.
- the shape of the pad needed to achieve the effects of the present embodiment is not limited to being oblong.
- two square pads can be aligned in the direction indicated by arrow X in FIG. 18B , with the wire 45 being connected to one of the pads used as a bonding pad 48 and the test probe 34 being contacted against the other pad used as a probe contacting pad 49 , and further, the pads 48 , 49 being electrically connected by wiring 49 A.
- the positioning of the bonding pad 48 as well as the positioning of the probe contacting pad 49 are such as to alternate in the direction indicated by arrow Y in the diagram.
- Such a configuration as described above can also achieve the same effects as the oblong-shaped pads 46 shown in FIG. 18A .
- FIG. 20 is a plan view of a semiconductor device 10 F according to a fifth embodiment of the present invention, in a state in which the resin package 16 has been removed.
- the semiconductor device 10 F is characterized by positioning the first pads 19 provided on a first semiconductor chip 11 D positioned at a lower layer so as to be adjacent to an outer peripheral edge of a second semiconductor chip 12 D positioned at an upper layer.
- the configuration of the present embodiment is particularly effective where the chip sizes of the first semiconductor chip 11 D and the second semiconductor chip 12 D are very different. A description will now be given of the reason therefore, with reference to FIG. 24 as well as FIG. 25 .
- FIG. 24 shows a conventional semiconductor device in which the chip sizes of the first semiconductor chip 11 B and the second semiconductor chip 12 B are very different.
- the first pads 19 and the second pads 18 are formed in the vicinity of the outer peripheral edges of the semiconductor chips 11 B, 12 B, so a problem arises in that when attempting to connect the pads 18 , 19 via the wires 14 when the chip sizes are very different means that the length of the wires increases. As the wire length increases, the impedance and parasitic capacitance also increase, degrading signal transmission speed.
- semiconductor devices do exist in which, as shown in FIG. 25 , an extension portion is provided on the second semiconductor chip 12 C in order to deliberately increase the surface area of the second semiconductor chip 12 C, and by so doing shorten the length of the wires 14 .
- an extension portion is provided on the second semiconductor chip 12 C in order to deliberately increase the surface area of the second semiconductor chip 12 C, and by so doing shorten the length of the wires 14 .
- such a configuration leads to the formation of an unused region that is the extension portion 55 within the second semiconductor chip 12 C itself, which runs counter to the attempt to make the device more compact and at a lower cost.
- the shape of the second semiconductor chip 12 D is left unchanged, with the pads 19 provided on the first semiconductor chip 11 D positioned at a lower layer being positioned in the vicinity of the outer peripheral edge of the second semiconductor chip 12 D. Accordingly, no unneeded space is formed on the semiconductor chips 11 D, 12 D and the length of the wires 14 provided between the semiconductor chips 11 D, 12 D can be shortened, so impedance can be reduced and signal speed can be improved.
- the pads 19 are positioned toward an interior of the first semiconductor chip 11 D.
- such a configuration resembles the co-called LOC (Lead On Chip) structure.
- leads 56 are formed so as to extend to the top of the first semiconductor chip 11 D and these leads 56 and the pads 19 are connected by wires 57 , so that the length of the wiring between the leads 56 and the pads 19 can also be shortened.
- FIG. 21 is a plan view of the first semiconductor chip 11 D that forms part of the semiconductor device 10 F.
- the first semiconductor chip 11 D is configured so that the pads 19 are formed further toward the interior thereof than the conventional pads. With the line of these pads 19 as a border the first semiconductor chip 11 D is divided into three regions, with logic circuit groups formed in each of the regions. That is, the first semiconductor chip 11 D is demarcated into logic circuit groups 58 A- 58 C by the pad line.
- logic circuit groups 58 B and 58 C are formed on the outside of the pad lines.
- the formation of so-called dead space on the first semiconductor chip 11 D can be prevented and a more compact semiconductor device 10 F can be achieved even as the length of the wires 14 can be shortened as described above.
- FIG. 22 is an enlarged view of the area at which the pads 19 of the first semiconductor chip 11 D are formed.
- the pads 19 are positioned at an inner side of the first semiconductor chip 11 D, so the three logic circuit groups 58 A- 58 C are formed by the pads 19 .
- the logic circuit groups 56 A- 58 C are not completely independent circuits, so it is necessary to provide wiring between the logic circuit groups 58 A- 58 C.
- inter-chip connective wiring 59 that connects the logic circuit groups 58 A- 58 C to each other is provided at a position separate from adjacent pairs of pads 19 .
- the inter-chip connective wiring 59 is positioned along both sides of the pads 19 (top and bottom sides in the diagram).
- providing the inter-chip connective wiring 59 that connects the logic circuit groups 58 A- 58 C using a location separate from adjacent pairs of pads as described above makes it easy to carry out wiring.
- the inter-chip connective wiring 59 can be formed at the same time as the logic circuit groups 58 A- 58 C are formed on the chip, so these can be formed easily and inexpensively without any increase in the number of manufacturing steps. Further, the inter-chip connective wiring 59 is formed using the location at which the pads 19 are provided, so as compared to a configuration in which the inter-chip connective wiring is formed at a separate position the first semiconductor chip 11 D can be made more compact. It should be noted that although in the example shown in FIG. 22 the inter-chip connective wiring 59 is depicted as extending in a lateral direction in the diagram, it is also possible to extend the wiring in a longitudinal direction in the diagram as well.
- the semiconductor device 10 G is characterized by dividing a second semiconductor chip 12 F at an upper layer into a first logic circuit chip 58 A and a second logic chip circuit 58 B. Additionally, a first semiconductor chip 11 F, as with the first semiconductor chip 11 A provided in the first through fourth embodiments as described previously, is provided with pads 19 positioned near the outer peripheral edge of the chip.
- the second semiconductor chip 12 F into a plurality of (in the present embodiment two) logic circuit chips 58 A, 58 B and separating the positions of the logic circuit chips 58 A, 58 B, the second pads 18 provided on the logic circuit chips 58 A, 58 B and the first pads 19 provided on the first semiconductor chip 11 F can be brought closer together.
- the semiconductor device 10 G according to the present embodiment as well, no unnecessary regions are formed on the semiconductor chips 11 F, 12 F, the length of the wires 14 provided between the semiconductor chips 11 F, 12 F can be shortened, and impedance can be reduced and signal speed can be improved.
- inter-chip connective wire 60 is provided between the logic circuit chips 58 A, 58 B. This inter-chip connective wire 60 can be laid at the same time as the wire bonding of the wires 14 .
- FIG. 26 is a plan view of a semiconductor device 10 H according to a fifth embodiment of the present invention, in a state in which the resin package 16 has been removed.
- the semiconductor device 10 H of the present embodiment has a laser fuse window 61 formed on a first semiconductor chip 11 G.
- the laser fuse window 61 is provided in order to improve the redundancy of the first semiconductor chip 11 G.
- the first semiconductor chip 11 G is a DRAM
- a multiplicity of cells are formed within the first semiconductor chip 11 G.
- the first semiconductor chip 11 G becomes defective.
- the semiconductor device 10 H positions the fuse wiring 64 either 1) between an outer peripheral edge of the first semiconductor chip 11 G and an outer peripheral edge of the second semiconductor chip 12 G, where terminals do not exist (the area formed by the dashed line 62 A in FIG. 26 ), 2) separate from the first pads 19 formed on the first semiconductor chip 11 G and the second pads 18 formed on the second semiconductor chip 12 G (the area formed by the dashed line 62 B in FIG. 26 ), or 3) further out from a position at which the first pads 19 are formed on the first semiconductor chip 11 G (the area formed by the dashed line 62 C in FIG. 26 ).
- the fuse window 64 is formed at a position outside the region in which the first and second semiconductor chips 11 G, 12 G overlap. That is, even if the first and second semiconductor chips 11 G, 12 G are stacked, the fuse window 64 is certain to be exposed externally.
- the fuse window 64 is always exposed externally, so the occurrence of peeling and cracking can be securely prevented.
- the fuse window 64 can also be filled in with resin or the like. By so doing, the entry of water and the like into the interior of the semiconductor device from the fuse window 64 can be prevented.
- FIG. 29 is a cross-sectional view of a semiconductor device 10 I that is an eighth embodiment of the present invention.
- FIG. 30 is a plan view of the semiconductor device 10 I, in a state in which the resin package 16 has been removed.
- the first semiconductor chip 11 A- 11 G positioned at the bottom has comprised a first functional chip 30 A and a second functional chip 31 A that are joined by an unsliced scribe line 21 .
- the semiconductor device 10 I divides the first semiconductor chip 11 H into a plurality (in the present embodiment two) of functional chips 30 B, 31 B and also provides an open space 70 .
- the second semiconductor chip 12 H is stacked atop the divided first and second functional chips 30 B, 31 B.
- the first semiconductor chip 11 H positioned at the bottom is a memory chip
- the second semiconductor chip 12 H positioned on the top is a logic chip having a function different from that of the first semiconductor chip 11 H. Further, when the first semiconductor chip 11 H is divided, it is divided by storage capacity.
- the first and second semiconductor chips 30 B, 31 B will each have a storage capacity of 32 Mbits after division.
- the yield from the manufacture of the 32 Mbit semiconductor chip is better than from the manufacture of the 64 Mbit semiconductor chip, so the yield of the semiconductor device 10 I according to the present embodiment can be improved.
- the technique of laying the first wires 14 and the second wires 15 of the semiconductor device 10 I of the present embodiment is the same as that for the semiconductor device 10 A of the first embodiment described above. That is, only power wiring and signal wiring are provided between the first semiconductor chip 11 H that is the memory chip and an external connection terminal (not shown in the diagram), and only signal wiring is provided between the second semiconductor chip 12 H that is the logic chip and an external connection terminal (not shown in the diagram).
- the first and second functional chips 30 B, 31 B used in the present invention are also arranged so that the second functional chip 31 B is rotated 180 degrees with respect to the first functional chip 30 B. Accordingly, when cutting out the first and second functional chips 30 B, 31 B from the semiconductor substrate, the freedom with which the cutting out can be accomplished is improved.
- the first and second functional chips 30 B, 31 B are each cut out individually.
- the yield can be further improved as compared to a case in which the first semiconductor chip 11 A is cut out from the wafer 35 .
- FIG. 31 A description thereof is given using FIG. 31 .
- both the functional chips 30 A, 31 A must be good products. If now we assume that those chips marked with an “0” in FIG. 31 represent good chips and those chips marked with an “X” in FIG. 31 represent defective chips, then from the wafer 35 shown in the diagram only three first semiconductor chips 11 A can be cut out.
- the second semiconductor chip 31 B is rotated 180 degrees with respect to the first semiconductor chip 30 B, in their cut out individualized states the first semiconductor chip 30 B and the second semiconductor chip 31 B are the same. Accordingly, as shown in FIG. 31 , if there are 14 good chips, then seven (14 ⁇ 2) of the first semiconductor chips 11 A shown in the top part of the diagram can be formed.
- a multiplicity of first semiconductor chips 11 H can be obtained from a single wafer 35 , and yield can be improved and semiconductor device 10 I cost can be decreased.
- first functional chip and the second functional chip are disposed in a mirror-image arrangement as shown in FIG. 32 , or when the first functional chip and the second functional chip are disposed in a shifted arrangement as shown in FIG. 33 , the first functional chip and the second functional chip differ and hence the effects of the present embodiment cannot be attained.
- an open space is formed between the first functional chip 30 B and the second functional chip 31 B.
- the resin package 16 when forming the resin package 16 , there is a danger that a gap will be formed in this open space 70 . If a gap is formed in the open space 70 , then there is a risk that cracks and the like might appear due to expansion of the air in the gap during heating while mounting.
- the separation distance of the open space 70 (shown in FIG. 30 by arrow W 3 ) is set to a distance that permits the entry of the resin that forms the resin package 16 during resin sealing.
- the separation distance W 3 of the open space 70 is set to 0.15 mm or more.
- the resin that forms the resin package 16 during resin sealing can securely penetrate into the open space 70 and form the resin package 16 inside the open space 70 . Accordingly, the occurrence of a gap inside the resin package 16 can be prevented, and the occurrence of cracks and the like during heating can be reduced even though the first and second functional chips 30 B, 31 B are separated, and so the reliability of the semiconductor device 10 I can be improved.
- FIG. 34 is a cross-sectional view of a semiconductor device 10 J according to a ninth embodiment of the present invention.
- a thickness H 1 of a first semiconductor chip 11 I (composed of a first functional chip 30 C and a second functional chip 31 C) of the semiconductor device 10 J according to the present embodiment is made larger than a thickness H 2 of the second semiconductor chip 12 A 12 I (H 1 >H 2 ).
- a height of the open space 70 between the first functional chip 30 C and the second functional chip 31 C is higher than that of the semiconductor device 10 I shown in FIG. 29 (in which thicknesses of the second functional chips 30 B, 31 B are substantially the same).
- the filling of the open space 70 with the resin that forms the resin package 16 can be improved, and the occurrence of a gap inside the open space 70 can be prevented. Accordingly, with the semiconductor device 110 according to the present embodiment as well, damage due to the occurrence of cracks and the like during heating can be reduced and reliability can be improved.
- the first semiconductor chip 11 I (the first and second functional chips 30 C, 31 C) is back ground before being mounted on the semiconductor device 10 J. Accordingly, by adjusting the extent of the ground appropriately, formation of a first semiconductor chip 11 I that has a thickness greater than that of the second semiconductor chip 12 I can be carried out easily.
- the above-described embodiments are configured so that the resin that makes up the resin package fills the open space 70 when the resin package 16 is formed.
- the open space 70 may be filled with an underfill 70 .
- FIG. 35 is a plan view of a semiconductor device 10 K according to a tenth embodiment of the present invention, in a state in which the resin package 16 has been removed.
- the semiconductor device 10 K according to the present embodiment is characterized by providing dummy chips 71 A, 71 B at the sides of the divided functional chips 30 B, 31 B so as to block up the open space 70 , and in so doing an interior of a concave portion formed by the functional chips 30 B, 31 B as well as the dummy chips 71 A, 71 B is filled with a die bonding material 85 .
- the dummy chips 71 A, 71 B are chips on which circuits have not been formed, and the functional chips 30 B, 31 B each have the same thickness. Accordingly, even with the provision of the dummy chips 71 A, 71 B, a second semiconductor chip 12 H can still be stacked thereon. Additionally, a bonding method, for example, can be used for the filling by the die bonding material 85 of the interior of the concave portion surrounded by the functional chips 30 B, 31 B as well as the dummy chips 71 A, 71 B. This filling by the die bonding material 85 is conducted so as to fill the above-described concave portion.
- the dummy chips 71 A, 71 B on which no circuits are formed block up the open space 70 at both ends thereof.
- these dummy chips 71 A, 71 B it is also possible to use active chips on which circuits are formed.
- the interior of the open space 70 can be filled with the die bonding material 85 . Accordingly, the appearance of gaps in the open space 70 can be prevented and the occurrence in the semiconductor device 10 K of damage such as cracks and the like during heating can be reduced. Accordingly, with the present embodiment as well, the reliability of the semiconductor device 10 K can be improved.
Abstract
Description
- This application is a divisional application of U.S. patent application Ser. No. 11/080,414, filed on Mar. 16, 2005, which is a divisional application of U.S. patent application Ser. No. 10/058,877, filed on Jan. 25, 2002, which is a continuation of International Patent Application PCT/JP01/02755, filed on Mar. 30, 2001, all of which are incorporated herein by reference.
- 1. Field of the Invention
- The present invention relates to a semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate, and more particularly, a semiconductor device having an MCP (Multi Chip Package) structure, in which a plurality of semiconductor chips are mounted in the same package, a manufacturing method therefor and a semiconductor substrate used therein.
- 2. Description of the Related Art
- As electronic equipment and devices have become more compact in recent years, the demand for more compact semiconductor devices and improvements in density continues to increase. As a means of responding to this demand a semiconductor device with an MCP structure, in which a plurality of semiconductor chips are mounted in the same package, has attracted attention.
- At the same time, there is a strong desire to reduce the cost of semiconductor devices. In order to achieve that goal, it is necessary to manufacture semiconductor devices with a high rate of yield. Moreover, high reliability is demanded of semiconductor devices as well.
- Accordingly, achievement of a semiconductor device capable of satisfying each of the above-described demands is desirable.
- As described above, as electronic equipment has become more compact the demand for more compact semiconductor devices has grown considerably. As a result, semiconductor devices having a CSP (Chip Size Package) structure have come to replace the semiconductor devices having the conventional lead frame as the most common type of device because, by mounting a semiconductor chip atop an inter pouser, connecting the semiconductor chip and the inter pouser using a wire bonding method and providing solder balls as external connection terminals beneath the inter pouser, the CSP structure semiconductor device has greatly reduced the package size as compared to the lead frame type of semiconductor device. Further, CSP, by adopting the MCP structure that stacks a plurality of semiconductor elements in the same package in order to improve actual packaging density, makes it possible to contemplate further miniaturization.
- Conventionally, as such a type of semiconductor device, there is that which is disclosed in Japanese Laid-Open Patent Application No. 4-7867. In the semiconductor device disclosed in that publication, a plurality of semiconductor chips (for example DRAM) mounted on a portable device and the like is stacked in the same package using MCP technology, as a result of which the size of the packaging area can be reduced.
- Additionally, as another conventional semiconductor device, there is that which is disclosed in Japanese Laid-Open Patent Application No. 11-145403. The semiconductor device disclosed in that publication is manufactured by the same wafer process in which a plurality of semiconductor function regions having different functions (for example, logic LSI region and DRAM region) are mounted surficially in the same semiconductor device as a single chip, as a result of which the size of the packaging area can be reduced. Additionally, the semiconductor chips are arranged so that different types of semiconductor regions are aligned and a scribe line that demarcates each of the different semiconductor regions is wired, so that each of the different semiconductor regions is electrically connected. Further, the different types of semiconductor regions can be sliced into regional units in any direction on the wafer, either longitudinally or latitudinally, so that by changing the location of the slice in the scribe line the yield can be improved.
- Additionally, as another conventional semiconductor device, there is that which is disclosed in Japanese Laid-Open Patent Application No. 11-354714. The semiconductor device disclosed in that publication stacks a plurality of semiconductor chips having different functions in the same package using MCP technology, as a result of which the size of the package area can be reduced.
- However, each of the above-described conventional arts had problems like the following:
- (a) The semiconductor device of Japanese Laid-Open Patent Application No. 4-7867 is simply a composition in which semiconductor chips (memory chips) having the same function are made into a single chip, so the control LSI for controlling each of these semiconductor chips must be provided externally to and separately from the above-described semiconductor device. As a result, the wiring between the control LSI and the above-described semiconductor device becomes long, causing the control LSI control signal to delay or attenuate.
- (b) In the above-described device of Japanese Laid-Open Patent Application No. 11-145403, the semiconductor regions of different functions are manufactured by the same function, so even if a given process is not necessary to one area formation it may be necessary to conduct such a process for another area formation. In other words, in a case in which, for example, a logic LSI region and a DRAM region are being made into a single package, although a cell formation process may be necessary to the DRAM region such cell formation may not be necessary for the formation of the logic LSI region. Accordingly, compared to a situation in which the logic LSI and the DRAM are formed separately, the throughput of the semiconductor device of Japanese Laid-Open Patent Application No. 11-145403 drops.
- Additionally, although the location of the slice on the scribe can be changed longitudinally or latitudinally, nevertheless wiring is formed on that scribe line, so when the line is sliced the sliced portion of the wiring is exposed. Corrosion occurs at this portion and reliability deteriorates.
- (c) In the above-described device of Japanese Laid-Open Patent Application No. 11-354714, when connecting signals between the plurality of semiconductor chips, such connection must once be effected via the lead frame. As a result, signal inductance and capacitance increase and there is a risk that the signal delay or noise will occur. Additionally, such an arrangement also complicates assembly.
- At the same time, the reduction packaging area demanded by making portable devices more compact creates the following types of problems for the conventional MCP art and the single-chip technique.
- (d) Simply packaging a plurality of semiconductor chips in the same package makes the power of the MCP as a whole the sum of the individual semiconductor chips, so the junction temperature rises and the operating speed slows. If the semiconductor chip is a DRAM, for example, then the data retention time is shortened and, similarly, the breakdown voltage of the transistors formed in the chip deteriorates.
- (e) When stacking a plurality of semiconductor chips into a single package, restrictions arise as to the location of the terminals (for example, wire bonding requires that the terminals be positioned at the edges of the chips). As a result, in a case in which an attempt is made to use such a semiconductor chip with a semiconductor device that is different from the MCP structure (such as, for example, a semiconductor device having a lead on chip structure), due to the above-described restrictions on terminal location it can be difficult to mount the chip on the semiconductor device.
- (f) For example, in a case in which an attempt is made to achieve a 64 MDRAM on a single chip using two 32 MDRAM semiconductor chips to achieve 64 M of memory capacity, when the process yield is low, the 64 MDRAM yield declines as compared to the 32 MDRAM semiconductor chip yield.
- (g) In an MCP, which connects a plurality of semiconductor chips internally, if a signal of one of those semiconductor chips is enclosed only in an interior of the MCP, the information from such semiconductor chip (for example, chip code information and the like of such semiconductor chip) cannot be read out from outside the MCP.
- (h) When making a plurality of semiconductor chips into a single package, every semiconductor chip test is executed in a wafer state. As a result, the number of times probes used for testing the terminals of each semiconductor chip are contacted thereto increases, increasing the damage to the terminals. As a consequence, during assembly, even if the wire is bonded to the terminal the strength of that bonding is degraded and thus the reliability of the MCP declines.
- (i) When making a plurality of semiconductor chips into a single package, the increase in the number of terminals means that the pitch between terminals narrows. As a result, the possibility of a short between adjacent wires increases during wire bonding, and thus the reliability of the MCP declines.
- (j) When stacking a plurality of semiconductor chips, if the chip size of the individual chips differs greatly, then there is a danger that the bonding wire disposed between individual semiconductor chips will become too long, making it impossible to assemble the package. As a result, an area that is wasted is formed on one or another of the stacked semiconductor chips and an adjustment of chip size is carried out, but with such a configuration the cost of the MCP rises.
- (k) When making a plurality of semiconductor chips into a single package, the number of signals that can externally control each individual semiconductor chip declines, so it becomes difficult to conduct complex control operations such as test modes and the like. In particular, when a burn in of the MCP is carried out it is necessary to conduct a burn-in test under conditions suited to each individual semiconductor chip, but in order to achieve this it becomes necessary to set test control conditions for each semiconductor chip, further complicating complex control operations such as test modes and the like.
- (l) When making a plurality of semiconductor chips into a single package, if a semiconductor chip provided with a laser fuse window is positioned at a lower layer, then when stacking, the laser fuse window is covered over by a semiconductor chip positioned at an upper level. As a result, a gap occurs between the semiconductor chip positioned at the upper level and the laser fuse window, so that, during heating, there is a risk that the air within this space expands and causes cracks, resulting in a reduction in the MCP reliability.
- (m) When attempting to manufacture system LSI that incorporate in a single chip memory and logic, logic and memory are produced by different manufacturing processes and the number of steps in the manufacturing process increases, creating drawbacks in terms of productivity as well as costs. Additionally, when attempting to include large-capacity memory in the system LSI, there are the problems that the chip size increases instead of becoming more compact, and at the same time the wafer yield and effective number decrease, leading to an increase in cost. Further, the system LSI, as compared to a stand-alone memory design and a stand-alone logic design, necessitates enormous development time and costs.
- The present invention has as its overall object to provide an improved and useful semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate that solve the above-described problems of the conventional art.
- A more specific object of the present invention is to achieve a performance improvement, cost reduction and yield improvement in a semiconductor device having an MCP structure in which a plurality of semiconductor chips are stacked in the same package.
- In order to achieve these objects, the present invention provides a semiconductor device sealing in one package a first semiconductor chip having a first function and a second semiconductor chip having a second function, the first semiconductor chip having an unsliced scribe line.
- According to the above-described invention, the first semiconductor chip has an unsliced scribe line. In other words, the first semiconductor chip is configured so as to combine two functional chips into a single whole. As a result, as compared to a configuration mounting two separated semiconductor chips, the number of dicings (slices) needed to cut out the first semiconductor chip from the wafer can be reduced, thus making it possible to improve the efficiency of the dicing operation and to extend the life of the dicing saw.
- Additionally, if two separate functional chips are separately mounted in the same package, then the addition of a second semiconductor chip means it becomes necessary to mount three semiconductor chips in a package. However, according to the above-described invention, the operation is completed with the installation of the two semiconductor chips, so the semiconductor device manufacturing process can be simplified. Further, as compared to a configuration in which three semiconductor chips are stacked, the semiconductor device can be made slimmer.
- Additionally, the present invention provides the semiconductor device as described above, wherein the first semiconductor chip and the second semiconductor chip are stacked in the package, and of the first semiconductor chip and the second semiconductor chip, the semiconductor chip with the larger area is disposed at a lower layer with respect to a direction of stacking.
- According to the above-described invention, in a stacked state, the terminal formation region of the first semiconductor chip and the terminal region formed on the second semiconductor chip can be securely exposed, and wires and other wiring can be securely connected to the terminal formed on the first semiconductor chip and to the terminal formed on the second semiconductor chip.
- Additionally, the present invention provides the semiconductor device as described above, wherein the first function and the second function are different functions.
- According to the above-described invention, a high-performance semiconductor device can be developed and manufactured with higher yield, low cost, and further, in a reduced amount of time. In other words, for example considering a case in which the first function is a logic and the second function is a memory, compared to a system LSI in which the logic circuit and the memory circuit are made into one chip, it is possible to develop and manufacture a semiconductor device of equivalent performance at higher yield, lower cost, and further, in reduced time.
- Additionally, the present invention provides the semiconductor device as described above, wherein the first semiconductor chip is a memory chip, and further, a first functional chip and a second functional chip formed by the scribe line have an identical configuration.
- According to the above-described invention, the first semiconductor chip that is a memory chip is made up of a first functional chip and a second functional chip formed by a scribe line, and the first functional chip and the second functional chip have the same configuration, so for example in a case in which the first semiconductor chip is to have a 64 Mbit storage capacity, the desired storage capacity can be achieved by making the storage capacity of the first and second
functional chips 32 Mbits each. - In so doing, compared to a case of manufacturing 64 Mbit semiconductor chips using a low process performance line (such as an old factory line and the like), dicing along the scribe line and manufacturing 32 Mbit semiconductor chips shows improved yield. Additionally, with high process performance lines (such as a new factory line), assembly costs and the like can be reduced by manufacturing without dicing the scribe line. Accordingly, according to the above-described invention, even when manufacturing the semiconductor device in a plurality of factories with different processing strengths, the manufacturing yield of the first semiconductor chip can be improved, thus reducing assembly costs.
- Additionally, the present invention provides the semiconductor device as described above, wherein the first semiconductor device is a memory chip and the second semiconductor chip is a logic chip and power wiring and signal wiring are provided between the logic chip and an external connection terminal, only power wiring is provided between the memory chip and the external connection terminal and only signal wiring is provided between the memory chip and the logic chip.
- According to the above-described invention, except for the power wiring, all the signal wiring extended from the memory chip is connected to the logic chip. By so doing, the memory chip is controlled directly by the logic chip and not from an external source, and additionally, the length of the signal wires can be shortened, so the operating speed of the memory chip can be increased and, moreover, because the wiring capacity decreases the current consumption can also be reduced.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor device comprising a support substrate having an external connection terminal, a plurality of semiconductor chips stacked on the support substrate, and a package sealing the plurality of semiconductor chips, wiring being extended from the plurality of semiconductor chips, among the wiring those that are unconnected to the external connection terminal being directly connected between individual semiconductor chips.
- According to the above-described invention, by directly connecting between individual semiconductor chips the wiring that is extended from the plurality of semiconductor chips but not connected to the external connection terminals, parasitic inductance and capacitance are reduced as compared to a configuration in which the wiring is connected between individual semiconductor chips via an inter pouser (for example, a lead frame or the like), so the occurrence of signal attenuation and delay in the wiring can be reduced, and moreover, current consumption can be reduced. Additionally, because the need to boost signal output to offset attenuation no longer arises, the junction temperature can be lowered, and as a result, improvements can be contemplated in signal speed and in the breakdown voltage of the transistors formed on the chip.
- Additionally, the present invention provides the semiconductor device as described above, wherein of the plurality of semiconductor chips, one of the semiconductor chips is a memory chip and another semiconductor chip is a logic chip stacked on the memory chip and power wiring and signal wiring are provided between the logic chip and an external connection terminal, only power wiring is provided between the memory chip and the external connection terminal, and only signal wiring is provided between the memory chip and the logic chip.
- According to the above-described invention, except for the power wiring, all the signal wiring extended from the memory chip is connected to the logic chip. By so doing, the memory chip is controlled directly by the logic chip and not from an external source, and additionally, the length of the signal wires can be shortened, so the operating speed of the memory chip can be increased and, moreover, because the wiring capacity decreases the current consumption can also be reduced.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor substrate comprising a first functional chip that functions as a semiconductor chip, a second functional chip that functions as a semiconductor chip and is provided adjacent to the first functional chip, and scribe lines that respectively define the first functional chip and the second functional chip, the positioning of the first functional chip and the second functional chip being such that, through selection of the scribe lines for a slicing process, only the first functional chip may be cut out, or only the second functional chip may be cut out, or a region that combines the first functional chip and the second functional chip may be cut out.
- According to the above-described invention, by appropriate selection of the scribe line to be sliced, in the case of cutting out just the first functional chip alone, a semiconductor device can be achieved that mounts the first functional chip alone. Similarly, in the case of cutting out just the second functional chip alone, a semiconductor device can be achieved that mounts the second functional chip alone.
- Additionally, in the case of cutting out a region that combines the first functional chip and the second functional chip, a semiconductor device can be achieved that mounts the first functional chip and the second functional chip. Further, by taking into account the orientation of each functional chip when cutting out the first functional chip and the second functional chip, a semiconductor device can be achieved that mounts first and second functional chips in different orientations. Thus, by appropriate selection of a scribe line to be sliced, is becomes possible to manufacture semiconductor devices in a variety of embodiments.
- Additionally, the present invention provides the semiconductor substrate as described above, wherein wiring that connects adjacent functional chips is not formed where the scribe line is positioned.
- According to the above-described invention, wiring is not formed where scribe lines are positioned, so even if the semiconductor substrate is sliced along a scribe line, wiring does not appear in the sliced cross-sectional surface. Accordingly, the humidity resistant properties of the device can be improved and at the same time the occurrence of corrosion in the wiring can be prevented, and the reliability of a semiconductor chip manufactured by slicing the semiconductor substrate can be improved.
- Additionally, the present invention provides the semiconductor substrate as described above, wherein a width of a scribe line not to be sliced is narrower than a width of a scribe line to be sliced.
- According to the above-described invention, the unsliced scribe line (that is, the scribe line that remains on the semiconductor chip) has a narrowing width, so the formation of so-called dead space can be reduced and the number of functional chips that are formed on a single semiconductor substrate can be increased.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor device sealing in one package a first semiconductor chip having a first function and a second semiconductor chip having a second function, the first semiconductor chip having an unsliced scribe line, and further, wiring is not provided where the scribe line is positioned.
- According to the above-described invention, the first semiconductor chip has a scribe line that is unsliced, so the first semiconductor chip is formed of two functional chips joined to form a single unit. As a result, as compared to a configuration in which two separated semiconductor chips are mounted, the number of dicings (slices) needed to cut out the first semiconductor chip from the wafer can be reduced, thus making it possible to improve the efficiency of the dicing operation and the extend the life of the dicing saw.
- Additionally, if two separate functional chips are separately mounted in the same package, then the addition of a second semiconductor chip means it becomes necessary to mount three semiconductor chips in a package. However, according to the above-described invention, the operation is completed with the installation of two semiconductor chips, so the semiconductor device manufacturing process can be simplified.
- Additionally, wiring is not formed where the scribe lines are positioned, so even if a scribe line is formed on the first semiconductor chip, the humidity resistance of the first semiconductor chip does not deteriorate and corrosion caused by the scribe line does not occur in the inner wiring.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor substrate comprising a first functional chip that functions as a semiconductor chip, a second functional chip that functions as a semiconductor chip and is provided adjacent to the first functional chip, and scribe lines that respectively define the first functional chip and the second functional chip, the second functional chip being the first functional chip rotated 180 degrees.
- According to the above-described invention, the semiconductor substrate positions the first functional chip and the second functional chip adjacent to each other, and further, the second functional chip is the first functional chip rotated 180 degrees, so when cutting out the first functional chip and the second functional chip from the semiconductor substrate the freedom with which the cutting out can be done is improved.
- By so doing, even with low-yield processes that produce malfunctioning chips on the semiconductor substrate, it is possible to avoid the malfunction chips using a multiplicity of pairs of first and second functional chips, so yield can be improved.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor device comprising a first semiconductor chip, in which a first functional chip and a second functional chip are joined via an unsliced scribe line, and a second semiconductor chip sealed in one package, the second functional chip that forms the first semiconductor chip being the first functional chip rotated 180 degrees.
- According to the above-described invention, the second functional chip that makes up the first semiconductor chip is the first functional chip rotated 180 degrees, so orientation can be ignored when mounting the second semiconductor chip. By so doing, when mounting the second semiconductor chip during manufacture of the semiconductor device there is no need to check the orientation of each and every such chip, so assembly can be simplified.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor device comprising a support substrate having an external connection terminal, a plurality of semiconductor chips stacked on the support substrate, and a package sealing the plurality of semiconductor chips, wiring being extended from the plurality of semiconductor chips, among the wiring those that are unconnected to the external connection terminal being directly connected between individual semiconductor chips, a first electrostatic protection circuit being provided on a terminal of a semiconductor chip connected to the external connection terminal, and either a second electrostatic protection circuit being provided on one terminal of a pair of terminals to which wiring unconnected to the external connection terminal is connected, or the second electrostatic protection circuits being provided on both terminals of the pair of terminals.
- According to the above-described invention, by providing the first protection circuit on the terminal of the semiconductor chip connected to the external connection terminal, static electricity can be prevented from damaging the semiconductor chip even if such static electricity enters through the external connection terminal.
- Additionally, with respect to the pair of terminals to which wiring is connected, such wiring not being connected to the external connection terminal, a second electrostatic protection circuit to be described later that is smaller than the first electrostatic protection circuit is provided on one of the pair of terminals, or the second electrostatic protection circuit is provided on both of the pair of terminals, so the semiconductor device can be made more compact than is the case with a configuration in which a first electrostatic protection circuit is provided on both. It should be noted that there is no need to provide an electrostatic protection circuit on a terminal that is in no danger of being subjected to an electrical contact from an external source during a test or the like.
- Additionally, the present invention provides the semiconductor device as described above, wherein a configuration of the second electrostatic protection circuit provided on the terminal to which wiring not connected to the external connection terminal is connected is smaller than a configuration of the first electrostatic protection circuit provided on the terminal of the semiconductor chip connected to the external connection terminal.
- According to the above-described invention, the configuration of the first electrostatic protection circuit that is provided on the terminal of the semiconductor chip connected to an external connection terminal that is expected to receive a large electrostatic charge is enlarged, improving the circuit's protective capacity. By contrast, a small configuration having reduced protective capacity is used for the second electrostatic protection circuit provided on a terminal that is not connected to an external connection terminal, in other words, to which wiring for which no electrostatic charge is expected is connected.
- As described above, by selecting the protective capacity of the electrostatic protection circuit according to the strength of the electrostatic charge to be expected, damage to the semiconductor chip from static electricity can be prevented and at the same time the semiconductor chip can be made more compact.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor device comprising semiconductor chips that are stacked atop each other and that are having a plurality of terminals for sending and receiving information or power to and from outside, the terminals being arranged in at least one row, a first region in which a test probe contacts the terminals and a second region in which wiring that sends and receives information or power to and from the outside is connected to the terminals being provided, the first region and the second region being disposed in a staggered manner in a condition in which the terminals are arranged in the row.
- According to the above-described invention, by providing a first region on the terminal that the probe contacts, a second region to which the wiring is connected, and alternating the positions of the first region and the second region, the location at which the test probe contacts the terminal and the location to which the wiring is connected can be made to be different.
- Accordingly, even if the number of times the test probe contacts increases and damage to the terminal grows, during assembly the wiring connection (wire bonding) position suffers no damage, so the strength of the wiring connection can be increased. In so doing, the reliability of the semiconductor device can be improved.
- Additionally, by arranging the first region and the second region so that they alternate in sequence, the actual separation distance of the second region to which the wiring is connected can be widened. As a result, when providing wiring (wire) to the second region, the occurrence of short circuits between adjacent wires can be prevented.
- Additionally, the present invention provides the semiconductor device as described above, wherein the terminal is formed so as to have a first side that extends in a first direction in which they are arranged in the row and a second side that extends in a second direction that is perpendicular to the first direction, the second side being longer than the first side.
- According to the above-described invention, because the terminal is shaped so that the side that is perpendicular to the direction in which the line of terminals is arranged in a row is long, the location at which the test probe contacts the terminal and the location at which the wiring is connected can be separated, and at the same time, the pitch between terminals can be narrowed.
- Additionally, the present invention provides a method for manufacturing the semiconductor device as described above, comprising a testing step for testing the semiconductor chip by contacting the test probe to the first region, and a wiring step for connecting wiring to the second region after the testing step is completed.
- According to the above-described invention, even if the first region sustains damage due to the contact of the test probe during the test step, in the wiring step the wiring is connected to a second region (a region that has not suffered damage) that is different from the first region, so the wiring can be securely connected to the terminal.
- Additionally, in order to achieve the object described above, the present invention provides a semiconductor device comprising a first semiconductor chip and a second semiconductor chip, stacked atop a support substrate having an external connection terminal, the first semiconductor chip and the second semiconductor chip sealed in one package, the first semiconductor chip being a memory chip and positioned at a lower layer, and further, the second semiconductor chip being a logic chip and positioned at a layer above the first semiconductor chip.
- According to the above-described invention, the second semiconductor chip that is a logic chip is positioned above the first semiconductor chip which is a memory chip, so even if the semiconductor device is exposed to radiation from the outside (alpha rays), because the logic chip exists in the upper layer, the radiation (alpha rays) can be stopped by the logic chip and prevented from reaching the memory chip. As a result, software errors in the memory chip can be prevented from occurring.
- Additionally, in order to achieve the above-described invention, the present invention provides a semiconductor device comprising a memory chip and a logic chip stacked atop a support substrate having an external connection terminal, the memory chip and the logic chip sealed in one package, a test terminal for a memory chip test being provided on the memory chip, the test terminal being directly connected to the external connection terminal.
- In the ordinary memory chip, during testing (that is, during burn-in and the like) a test logic element for conducting self diagnosis is provided. However, in a configuration which all the memory chip terminals are connected to the logic chip, it is necessary either to drive the test logic element provided on the chip via the logic chip or to provide the test logic element in the logic chip. Such a configuration becomes complicated, the number of steps in the development process increases and the chip size increases.
- However, according to the present invention, by directly connecting the test terminal for the memory chip test to the external connection terminal, it becomes possible to test the memory chip directly via the external connection terminal and the test terminal and not via the logic chip. In so doing, an increase in the number of development steps and an increase in the chip size can be prevented, and memory chip testing can be conducted securely.
- Additionally, in order to achieve the object described above, the present invention provides a semiconductor device comprising a first and a second semiconductor chips on which an alignment mark is formed for mutual alignment and which are stacked in one package, the alignment mark being formed on a cover film formed on a chip surface.
- According to the above-described invention, by forming an alignment mark on a cover film stacked atop the chip surface, the alignment mark can be provided by such simple processes as, for example, forming a concavity or a convexity in the cover film. Accordingly, the alignment mark can be formed easily and cheaply. Additionally, by providing that alignment mark together with a semiconductor chip pad, the chip size can be reduced. The pad to be selected is preferably a test pad that is not bonded, because the surface area of the holes in the cover film due to concavities and the like sometimes shrinks.
- Additionally, the present invention provides the semiconductor device as described above, wherein the alignment mark and a semiconductor chip pad are provided jointly.
- Additionally, the present invention provides the semiconductor device as described above, wherein the alignment mark and a semiconductor chip pad are provided jointly.
- Additionally, the present invention provides the semiconductor device as described above, wherein an alignment mark provided on the first semiconductor chip and an alignment provided on the second semiconductor chip have an identical shape.
- According to the above-described invention, each of the alignment marks provided on the first and second semiconductor chips is identical in shape, so the alignment mark recognition accuracy of a recognition device can be improved.
- In other words, in a configuration in which a first and second semiconductor chip are stacked on a single package, a disparity occurs in a height of the alignment mark provided on the first semiconductor chip and the alignment mark provided on the second semiconductor chip. Assuming a case in which the shape of the respective alignment marks differs, then any attempt to recognize alignment marks that differ not only in height but also in shape would require the use of a highly accurate recognition device having a deep depth of focus.
- By contrast, if the individual alignment marks on the first and second semiconductor chips are given the same shape, then the recognition device only has to be able to recognize the shapes, so even if the depth of focus is slightly off the alignment marks can still be recognized with a high degree of accuracy because the recognition shape signal output from the recognition device is approximated.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor device comprising a second semiconductor chip stacked atop a first semiconductor chip in one package, a fuse window for redundancy being formed on the first semiconductor chip, the fuse window being positioned at either a position between terminals formed on the first semiconductor chip and terminals formed on the second semiconductor chip, or at a position between an outer periphery of the first semiconductor chip and an outer periphery of the second semiconductor chip where no terminal exists, or at a position outside of a position at which terminals are formed on the first semiconductor chip.
- According to the above-described invention, when the second semiconductor chip is stacked atop the first semiconductor chip, the fuse window is formed at a position outside a region in which the first and second semiconductor chips overlap. That is, even if the first and second semiconductor chips overlap, the fuse window will always be in a state of exposure to the outside.
- By so doing, the occurrence of cracks when the fuse window is positioned within the region of overlap between the first and second semiconductor chips can be prevented. Additionally, redundancy processes that use the fuse window can also be carried out after the first and second semiconductor chips are stacked. Further, the fuse window can also be filled in with resin or the like after the redundancy processes have been completed, and the entry of water or the like into the interior of the semiconductor device from the fuse window can be prevented.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor device comprising a plurality of semiconductor chips to be mounted in one package, a cover film being formed at least on such a region of the semiconductor chip positioned at a lower layer as that on which rests the semiconductor chip positioned at an upper layer thereof.
- According to the above-described invention, by forming a cover film on a region in which those chips that are positioned at a layer above a semiconductor positioned at a lower layer are stacked, even when the upper layer semiconductor chips are stacked the circuitry formed on the semiconductor chip positioned at the lower layer is protected by the cover film and so suffers no damage.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor device mounting a memory chip and a logic chip into one package, test signal wiring for the memory chip wired directly between the memory chip and the logic chip, a test auxiliary circuit provided on the logic chip, the test signal being supplied via the auxiliary circuit to an external connection terminal provided on the package.
- Normally, on a memory chip, a test logic device is provided by which self-diagnosis is performed on the memory chip at a time of a test (for example, burn-in, or the like). A test signal wiring for the memory chip connected with the test logic device is directly connected to the logic chip. Further, a test auxiliary circuit is provided on the logic chip, and, the test signal is supplied via the auxiliary circuit to an external connection terminal provided on a package.
- Thereby, according to the present invention, even in a configuration in which a memory chip and a logic chip are mounted into one package, a test can be performed on the memory chip by using an external connection terminal. At this time, as an auxiliary circuit provided on the logic chip is provide between the external connection terminal and the memory chip, it is possible to perform processing of switching, by using the auxiliary circuit, between a mode in which the external connection terminal and memory chip are connected and a mode in which connection is made to a circuit inside of the logic chip.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor device stacking so as to mount a plurality of semiconductor chips in one package, a position of terminals that are both provided on a semiconductor chip which is positioned at a lower layer and that are connected to a semiconductor chip positioned at an upper layer being disposed near an outer periphery of the semiconductor chip positioned at the upper layer, logic circuit groups being formed along both sides of a row of terminals formed on the semiconductor chip positioned at the lower layer.
- According to the above-described invention, the length of the wiring laid between a semiconductor chip positioned at an upper layer and a semiconductor chip positioned at a lower layer can be shortened, impedance can be reduced and signal speed improved, and current consumption can be reduced. Additionally, by forming logic circuit groups on both sides of the row of terminals formed on the semiconductor chip positioned at the lower level, the formation of so-called dead space on the semiconductor chip can be prevented, so even when the wiring length is shortened the semiconductor device can be made more compact.
- Additionally, the present invention provides the semiconductor device as described above, wherein connecting wiring is provided at a position between the pair of adjacent terminals for connecting the logic circuit groups to each other.
- According to the above-described invention, by providing connecting wiring that connects the logic circuit groups to each other using a position separate from the pair of adjacent terminals, the connecting wiring that connects the logic circuit groups to each other can be formed at the same time the semiconductor chip positioned at the lower layer is formed, without performing such laborious wiring tasks as wire bonding and the like. Accordingly, the semiconductor device manufacturing process can be simplified and costs reduced.
- Additionally, in order to achieve the objects described above, the present invention provides a semiconductor device sealing a first semiconductor chip having a first function and a second semiconductor chip having a second function in one package, the first semiconductor chip being divided into a plurality of functional chips and disposed with open spaces, the second semiconductor chip being stacked above the divided plurality of functional chips.
- According to the above-described invention, even if the first semiconductor chip and the second semiconductor chip are the same shape, by dividing the first semiconductor chip into a plurality of functional chips and providing an open space, essentially the mounting surface area of the first semiconductor chip (including the open space) can be made broader than the surface area of the second semiconductor chip. In so doing, even when the second semiconductor chip is mounted on the first semiconductor chip, the terminals of the first semiconductor chip positioned at a lower level can be exposed and connections between individual chips as well as between the chips and the external connection terminal can be effected.
- Additionally, the present invention provides the semiconductor device as described above, wherein the first semiconductor device is a memory chip and the second semiconductor chip is a logic chip, and also the memory chip being divided according to storage capacities when the memory chip is divided.
- According to the above-described invention, when dividing the memory chip that is the first semiconductor device, the division is made according to storage capacity. That is, for example, if the first semiconductor chip is made to have a storage capacity of 64 Mbits, then the memory chip is divided so that each of the memory chips resulting after division has a storage capacity of 32 Mbits. By so doing, manufacturing the 32 Mbit semiconductor chip results in an improved yield as compared to manufacturing a 64 Mbit semiconductor chip, so the manufacturing yield of the semiconductor device can be improved.
- Additionally, the present invention provides the semiconductor device as described above, wherein separation distances of the open spaces are set so as to permit entry of a sealing resin during resin sealing.
- According to the above-described invention, open spaces are formed between a plurality of functional chips. As a result, when forming the sealing resin, when gaps are formed in this space there is the danger that cracks and the like may occur as the air in the gap expands during heating during mounting and the like.
- However, by making the open space separation distance a distance that enables the sealing resin to penetrate during resin sealing, the open spaces can be filled with sealing resin and the appearance of gaps can be prevented. By so doing, the occurrence of damage such as cracks and the like during heating can be reduced and the reliability of the semiconductor device can be improved.
- Additionally, the present invention provides the semiconductor device as described above, wherein a thickness of the first semiconductor chip is greater than a thickness of the second semiconductor chip.
- According to the above-described invention, by making the thickness of the second semiconductor chip greater than the thickness of the first semiconductor chip, the height of the open space increases, improving the ability of the sealing resin to fill the open spaces. By so doing, the open spaces can be securely filled with sealing resin, and accordingly, the occurrence of damage such as cracks and the like during heating can be reduced and the reliability of the semiconductor device can be improved.
- Additionally, the present invention provides the semiconductor device as described above, wherein a third chip is provided so as to cover the openings at a side of the divided functional chips, and a die bonding material fills a portion surrounded by the divided functional chips and the third chip.
- According to the present invention, by providing a third chip beside the divided functional chips, the open space can be surrounded by the chips so as to be closed, and by filling this chip-surrounded portion with die bonding material the open space can be filled with die bonding material.
- By filling the open spaces with die bonding material, gaps can be prevented from occurring inside the open space, and accordingly, the occurrence of damage such as cracks and the like during heating can be reduced and the reliability of the semiconductor device can be improved.
- Additionally, the present invention provides the semiconductor device as described above, wherein the test signal is normally a signal of a combination of a plurality of control signals to express a command for executing the memory operation mode.
- Additionally, the present invention provides the semiconductor device as described above, wherein the test signal is one of either a control signal that deactivates the entire memory, a signal that deactivates a memory input or output terminals, a control signal used during burn-in or a control information signal used in the memory.
- Additionally, the present invention provides the semiconductor device as described above, wherein signal wiring for the logic circuit groups is provided on both sides of the row of terminals formed on the semiconductor chip positioned at the lower layer.
- Additionally, the present invention provides a semiconductor device comprising a plurality of semiconductor chips having a first function, and a second semiconductor chip having a second function, the first and second semiconductor chips being sealed in one package.
- Additionally, the present invention provides the semiconductor device comprising the semiconductor device as described above, wherein the plurality of semiconductor chips having the first function and the second semiconductor chips are stacked in the package.
- Additionally, the present invention provides the semiconductor device comprising the semiconductor device as described above, wherein the first function and the second function are different functions.
- Additionally, the present invention provides the semiconductor device as described above, wherein the semiconductor chip having the first function is a memory chip and the semiconductor chip is a logic chip, with power wiring and signal wiring being provided between the logic chip and an external connection terminal, only power wiring being provided between the memory chip and the external connection terminal, only signal wiring being provided between the memory chip and the logic chip.
- These and other objects, features and advantages of the present invention will become more apparent from the following detailed description with reference to the accompanying drawings, in which:
-
FIG. 1 is a cross-sectional view of a semiconductor device according to a first embodiment of the present invention; -
FIG. 2 is a plan view of a semiconductor device according to a first embodiment of the present invention; -
FIG. 3 is a plan view of a first semiconductor chip used in the semiconductor device according to a first embodiment of the present invention; -
FIG. 4 is an enlarged plan view of an alignment mark; -
FIG. 5A is an enlarged plan view of an alignment mark; -
FIG. 5B is an enlarged plan view of an alignment mark; -
FIG. 6 is an enlarged cross-sectional view of a scribe line; -
FIG. 7 is diagram showing an electrostatic protection circuit; -
FIG. 8 is a diagram illustrating a method of slicing a first semiconductor chip from a wafer; -
FIG. 9 is a diagram explaining the placement of the first and second functional chips of the first semiconductor chip; -
FIG. 10 is a diagram illustrating a method of slicing a first through third embodiment chip; -
FIG. 11 is a cross-sectional view of one example of a semiconductor device using a chip of a second embodiment; -
FIG. 12 is a cross-sectional view of one example of a semiconductor device using a chip of a third embodiment; -
FIG. 13 is a plan view of a semiconductor device according to a second embodiment of the present invention; -
FIG. 14 is a plan view of a semiconductor device according to a third embodiment of the present invention; -
FIG. 15 is a diagram showing one example of an information transmission circuit provided on a semiconductor device according to a third embodiment of the present invention; -
FIG. 16A is a diagram showing one example of an information transmission circuit provided on a semiconductor device according to a third embodiment of the present invention; -
FIG. 16B is a diagram of the circuit structure of the information transmission circuit shown inFIG. 16A ; -
FIG. 17A is a diagram showing another example of an information transmission circuit provided on a semiconductor device according to a third embodiment of the present invention; -
FIG. 17B is a diagram of the circuit structure of the information transmission circuit shown inFIG. 17A ; -
FIG. 17C is a diagram of the circuit structure of the information transmission circuit shown inFIG. 17A ; -
FIG. 18A is an enlarged view of a pad provided on a semiconductor device according to a third embodiment of the present invention; -
FIG. 18B is an enlarged view of a pad provided on a semiconductor device according to a variation of a third embodiment of the present invention; -
FIG. 18C is an enlarged view of a pad of a conventional semiconductor device, for comparison with the pad of the semiconductor device according to the third embodiment; -
FIG. 19 is a diagram showing steps in a process of manufacturing a semiconductor device; -
FIG. 20 is a plan view of a semiconductor device according to a fifth embodiment of the present invention; -
FIG. 21 is a plan view of a first semiconductor chip of a semiconductor device according to a fifth embodiment of the present invention; -
FIG. 22 is an enlarged plan view of the area of a pad of the first semiconductor chip shown inFIG. 21 ; -
FIG. 23 is a plan view of a semiconductor device according to a sixth embodiment of the present invention; -
FIG. 24 is a reference diagram for describing a semiconductor device according to a fifth embodiment of the present invention; -
FIG. 25 is a reference diagram for describing a semiconductor device according to a fifth embodiment of the present invention; -
FIG. 26 is a plan view of a semiconductor device according to a seventh embodiment of the present invention; -
FIG. 27 is an enlarged plan view of a laser fuse window provided on a semiconductor device according to a seventh embodiment of the present invention; -
FIG. 28 is an enlarged cross-sectional view of a laser fuse window provided on a semiconductor device according to a seventh embodiment of the present invention; -
FIG. 29 is a cross-sectional view of a semiconductor device according to an eighth embodiment of the present invention; -
FIG. 30 is a plan view of a semiconductor device according to an eighth embodiment of the present invention; -
FIG. 31 is a diagram illustrating a combination of functional chips sliced from a wafer; -
FIG. 32 is a diagram showing a pair of functional chips disposed in a mirror-image arrangement; -
FIG. 33 is a diagram showing a pair of functional chips disposed in a shift arrangement; -
FIG. 34 is a cross-sectional view of a semiconductor device according to a ninth embodiment of the present invention; and -
FIG. 35 is a plan view of a semiconductor device according to a tenth embodiment of the present invention. - A description will now be given of embodiments of the present invention, with reference to the drawings.
-
FIG. 1 andFIG. 2 show asemiconductor device 10A according to a first embodiment of the present invention.FIG. 1 is a cross-sectional view of thesemiconductor device 10A andFIG. 2 is a plan view of thesemiconductor device 10A with aresin package 16 removed. - The
semiconductor device 10A mainly comprises afirst semiconductor chip 11A, asecond semiconductor chip 12A, asubstrate 13, theresin package 16 andsolder balls 17. As shown in each of the drawings, thesemiconductor device 10A according to the present embodiment is an MCP—(Multi Chip Package) type semiconductor device, in which thesecond semiconductor chip 12A is stacked on top of thefirst semiconductor chip 11A. - First, a description will be given of the
first semiconductor chip 11A. - The
first semiconductor chip 11A is a memory chip, and is disposed atop thesubstrate 13. Thisfirst semiconductor chip 11A, as shown inFIG. 3 , comprises a firstfunctional chip 30A and a secondfunctional chip 31A disposed so as to sandwich ascribe line 21. Additionally, thefirst semiconductor chip 11A is configured so that afirst pad 19, afirst alignment mark 22 and acover film 28 are provided on a top surface thereof (the surface on which thesecond semiconductor chip 12A is to be mounted). - The first and second
functional chips functional chip 31A being disposed in a state of being rotated 180 degrees with respect to the firstfunctional chip 30A (seeFIG. 9 ). Additionally, the first and secondfunctional chips first semiconductor chip 11A overall is a memory having a large capacity of 64 Mbits (32 Mbits×2). - It should be noted that when attempting to manufacture a semiconductor chip having a large capacity of 64 Mbits, in processually inefficient lines (old factory lines) the wafer yield is poor, and hence it is likely that semiconductor chip manufacturing costs as a whole increase. By contrast, as compared to the 64 Mbit semiconductor chip, the manufacture of semiconductor chips having 32 Mbits of capacity has better wafer yields, and hence manufacturing costs can be reduced.
- Accordingly, as in the present embodiment, with processually efficient lines (new factory lines), by combining first and second
functional chips first semiconductor chip 11A can be achieved at low cost. - At the same time, the
scribe line 21 formed on thefirst semiconductor chip 11A, as shown in an enlarged view inFIG. 6 , comprises an insulatingfilm 29 formed atop the chip as well as a groove formed in thecover film 28. This scribe line is unsliced, and accordingly the firstfunctional chip 30A and the secondfunctional chip 31A form a single integrated whole. - Additionally, a
guard ring 26 is formed at a position in the vicinity of the formation of thescribe line 21 of the insulatingfilm 29. Thisguard ring 26 performs the function of preventing water and the like from seeping into the interior of thesemiconductor chip 11A from the formation position of thescribe line 21. - Additionally, at the formation of the
scribe line 21 of thefirst semiconductor chip 11A, wiring that forms the individualfunctional chips first semiconductor chip 11A, the wiring and circuitry that form thefirst semiconductor chip 11A are covered by the insulatingfilm 29 and thecover film 28, and are not exposed to the outside. Therefore, water and the like does not seep into the interior of thesemiconductor chip 11A from thescribe line 21, the humidity resistance of thefirst semiconductor chip 11A can be maintained and the occurrence of corrosion in the internal wiring and circuitry can be prevented. - Additionally, as described above, because the
scribe line 21 is not sliced, the first and secondfunctional chips first semiconductor chip 11A form a single integrated unit. The first and secondfunctional chip functional chips functional chips - By contrast, by using a configuration that separates the first and second
functional chips first semiconductor chip 11A (the first and secondfunctional chips - Additionally, when the
first semiconductor chip 11A is separated into two functional chips, the addition of thesecond semiconductor chip 12A requires that a total of three semiconductor chips be mounted in the package, which complicates the process of assembling the semiconductor device. By contrast, with the present embodiment the positioning process is completed with two semiconductor chips, so the assembly process for thesemiconductor device 10A can be simplified. - It should be noted that in a configuration that separates the
first semiconductor chip 11A into two functional chips and forms the semiconductor device out of three semiconductor chips, it is possible to stack these three semiconductor chips in three steps. However, even in a case in which thefirst semiconductor chip 11A is separated, it is still preferable that the separated functional chips be disposed atop the same planar surface. - At the same time, the
first pad 19 is formed in the vicinity of an outer periphery of thefirst semiconductor chip 11A. Specifically, when thesecond semiconductor chip 12A is mounted on thefirst semiconductor chip 11A, it is positioned at an exposed portion. Thefirst pad 19 is connected to thesecond pad 18 of thesemiconductor chip 12A by asecond wire 15. - The
first alignment mark 22 is used when stacking thesecond semiconductor chip 12A on thefirst semiconductor chip 11A in order to carry out positioning of thechips opening 25 in thecover film 28 formed on the top surface of thefirst semiconductor chip 11A as shown inFIG. 4 . That is, thefirst alignment mark 22A is formed in thecover film 28. - The
cover film 28 is formed of for example a polyimide or the like, so the L-shapedopening 25 can be easily formed therein by an etching process. Additionally, an opening is formed at the location at which thefirst pad 19 described above is formed in thecover film 28 in order to make it possible to connect thesecond wire 15 and thefirst pad 19. - Accordingly, the L-shaped
opening 25 that forms thefirst alignment mark 22A and the opening formed on thefirst pad 19 can both be formed at the same time by a single etching process. By so doing, there is no need to carry out a separate etching process in order to form thefirst alignment mark 22A, so the number of steps in the production process as well as the cost can be reduced. - Additionally, in the present embodiment, in order to improve the identifiability of the
first alignment mark 22A, an L-shapedmetallic film 24 is provided on a bottom portion of the L-shapedopening 25. This L-shapedmetallic film 24 has a metallic luster, so when identifying thefirst alignment mark 22A by the recognition device (for example a camera) and the like the accuracy of the identification can be improved. - In the example shown in
FIG. 4 , the L-shapedmetallic film 24 is formed slightly larger than the L-shapedopening 25. In this example, because there is a risk that water and the like may seep into the interior of thefirst semiconductor chip 11A from the border part between the L-shapedmetallic film 24 and the L-shapedopening 25, theguide ring 26 is provided near the location at which thefirst alignment mark 22A is formed. However, as shown inFIG. 5A , by increasing the surface area of the quadrilateralmetallic film 27 with respect to the L-shapedopening 25, theguide ring 26 can be dispensed with. - It should be noted that in the present embodiment the
first alignment mark 22A is formed by forming an L-shapedopening 25 in thecover film 28, but it is also possible to create the alignment mark by forming a convexity in thecover film 28. Additionally, by using that alignment mark together with a pad as shown inFIG. 5B it is also possible to reduce the chip size. The alignment mark is sometimes smaller than the surface area of the cover opening, so it is better to use a special test pad that is contacted by the probe, which requires a larger opening than does the bonding wire. - As described above, the
cover 28 is formed from a resin such as polyimide or the like having insulation properties. In the present embodiment thecover 28 is formed across the entire top surface of thefirst semiconductor chip 11A. - Typically, an insulating film of SiO2 or the like is formed on a circuit-forming surface of a semiconductor chip so as to protect the circuit-forming surface. In the
first semiconductor chip 11A, too, as shown inFIG. 6 , the insulatingfilm 29 is formed on the circuit-formingsurface 80. In the present embodiment, thecover film 28 is further formed on top of the insulatingfilm 29. - In a stacked MCP like the present embodiment, because the
second semiconductor chip 12A is formed atop the circuit-formingsurface 80 of thefirst semiconductor chip 11A there is a risk that, with protection by just the insulatingfilm 29 alone, the circuit-formingsurface 80 might be damaged during mounting. However, by providing acover film 28, the circuit-formingsurface 80 is protected by both the insulatingfilm 29 and thecover film 28, so damage to the circuit-formingsurface 80 of thefirst semiconductor chip 11A can be prevented when thesecond semiconductor chip 12A is mounted. Accordingly, by providing thecover film 28 the reliability of thesemiconductor device 10A can be improved. - It should be noted that, as is clear from the above-described explanation, it is not always necessary that the
cover film 28 be formed across the entire surface of thefirst semiconductor chip 11A. The effect described above can be achieved provided that the cover film is formed on at least that region of thefirst semiconductor chip 11A positioned at a lower layer on which thesecond semiconductor chip 12A of an upper layer is stacked. - Next, a description will be given of the
second semiconductor chip 12A. - The
second semiconductor chip 12A is mounted atop thefirst semiconductor chip 11A using an adhesive. Additionally, as shown inFIG. 2 thesecond pad 18 and thesecond alignment mark 23 are formed on thesecond semiconductor chip 12A. - This
second semiconductor chip 12A is a logic chip. That is, thesecond semiconductor chip 12A is a semiconductor chip that has a different function from that of thefirst semiconductor chip 11A described above. Accordingly, in the present embodiment, by providing in a single package afirst semiconductor chip 11A having a memory function (first function) and asecond semiconductor chip 12A having a logic function (second function) in a single package, thesemiconductor device 10A can perform the equivalent function as the system LSI. - However, it is known that the system LSI, which packs a logic circuit as well as a memory circuit in one chip, requires a long time to develop and manufacture and also has a yield that is lower than that of the ordinary semiconductor chip. However, by separating the functions and providing in a single package a
first semiconductor chip 11A having a memory function and asecond semiconductor chip 12A having a logic function in a single package like the present embodiment, thesemiconductor device 10A having high performance can be developed and manufactured at good yield, at low cost, and, further, in a short amount of time. - At the same time, the
second pads 18, as will be described in detail later, are connected via thefirst wire 14 and thesecond wire 15 to thefirst pads 19 formed on thesemiconductor chip 11A or tothird pads 20 formed on thesubstrate 13. Thethird pads 20 formed on thesubstrate 13 are connected to solder balls 17 (which functions as the external connection terminal) formed on a rear surface of the substrate via a through-hole and wiring (not shown in the diagram) formed in thesubstrate 13. That is, thesecond semiconductor chip 12A is electrically connected to thesolder balls 17 via thesecond wires 15 and thethird pads 20. - Additionally, the
second alignment mark 23 is given the same form as thefirst alignment mark 22 formed on thefirst semiconductor chip 11A. That is, thesecond alignment mark 23, as shown previously inFIG. 4 as well as inFIG. 5 , has an L-shaped form. - As described above, by giving the
first alignment mark 22 formed on thefirst semiconductor chip 11A and thesecond alignment mark 23 formed in thesecond semiconductor chip 12A the same form, the accuracy with which the alignment marks 22, 23 are identified can be improved. - That is, in a configuration in which the
second semiconductor chip 12A is stacked atop thefirst semiconductor chip 11A, inevitably a discrepancy in height occurs between thefirst alignment mark 22 formed on thefirst semiconductor chip 11A and thesecond alignment mark 23 formed on thesecond semiconductor chip 12A. Specifically, thefirst alignment mark 22 is positioned at a low position and thesecond alignment mark 23 is positioned at a high position. - If the shapes of these two alignment marks 22, 23 were to be different, then the recognition device would have to recognize not only a difference in positioning height but also a difference in shape as well. As a result, it would be necessary to use a high-accuracy recognition device with either a deep depth of focus or the ability to automatically adjust the focus, which leads to an increase in costs. Additionally, there is a risk that the recognition device used ordinarily will be unable to recognize the alignment mark, and consequently there is a risk that the positioning of the
first semiconductor chip 11A and thesecond semiconductor chip 12A cannot be performed accurately. - By contrast, as with the present embodiment, by giving the first and second alignment marks 22, 23 provided on the first and
second semiconductor chips semiconductor chips - Here, comparing the surface areas of the
first semiconductor chip 11A and thesecond semiconductor chip 12A shows that the surface area of thefirst semiconductor chip 11A has become greater than the surface area of thesecond semiconductor chip 12A. That is, atop thefirst semiconductor chip 11A having a larger surface area is stacked thesecond semiconductor chip 12A having a smaller surface area. - Accordingly, in a stacked state the
first pads 19 formed on thefirst semiconductor chip 11A can be securely exposed and thefirst pads 19 and thefirst wires 14 can be securely connected. - Additionally, as described above, in the present embodiment the
first semiconductor chip 11A that is a memory chip and thesecond semiconductor chip 12A positioned above thefirst semiconductor chip 11A. Accordingly, even if thesemiconductor device 10A is exposed to radiation from the outside (alpha rays), because thesecond semiconductor chip 12A that is the logic chip is on top the radiation (alpha rays) can be stopped by the metallic wiring and the like that is provided on thesecond semiconductor chip 12A. - As described above, radiation (alpha rays) can be stopped from reaching the
first semiconductor chip 11A that is the memory chip. Accordingly, the occurrence of electrical load loss or inversion in the storage elements formed in thefirst semiconductor chip 11A that is the memory chip can be prevented and thus so-called software errors can be prevented from occurring. - It should be noted that, in a state in which the
second semiconductor chip 12A is stacked atop thefirst semiconductor chip 11A as shown inFIG. 1 , thesemiconductor chips resin package 16. Accordingly, unlike thefirst semiconductor chip 11A on which thesecond semiconductor chip 12A is mounted, it is not always necessary to form thecover film 28 on top of thesecond semiconductor chip 12A. However, in order to form thesecond alignment mark 23, and also in order to better protect thesecond semiconductor chip 12A, thecover film 28 may be provided. - Next, a description will be given of the method of laying of the
first wire 14 and thesecond wire 15 among thefirst semiconductor chip 11A, thesecond semiconductor chip 12A and thesubstrate 13. - The
wires first pads 19 formed on thefirst semiconductor chip 11A as well as thesecond pads 18 formed on thesecond semiconductor chip 12A. At this time, as shown inFIG. 2 , in the present embodiment, of thewires first semiconductor chip 11A as well as thesecond semiconductor chip 12A, thefirst wires 14 not connected to thesolder balls 17 that are the external connection terminals (that is, are not connected to the third pads 20) are directly connected between thefirst semiconductor chip 11A and thesecond semiconductor chip 12A. - Specifically, the
second wires 15 that function as power wires as well as thesecond wires 15 that function as signal wires are provided between thesecond semiconductor chip 12A that is the logic chip and thethird pads 20 connected to thesolder balls 17. Additionally, thefirst wires 14 that function as the signal wires are provided between thefirst semiconductor chip 11A that is the memory chip and thesecond semiconductor chip 12A. - Further, in the present embodiment, only a
power source wire 81 that supplies power to thefirst semiconductor chip 11A is provided between thefirst semiconductor chip 11A and thethird pad 20. It should be noted that the supply of power to thefirst semiconductor chip 11A can also be carried out from thesecond semiconductor chip 12A. In such a configuration thepower wire 81 is connected to thesecond semiconductor chip 12A. - As described above, in the present embodiment, of the wires extended from the first and
second semiconductor chips first wires 14 that are not connected to the third pads 20 (external connection terminal) are connected directly between thesemiconductor chips - It is possible to effect this connection using a configuration different from the wiring configuration of the present embodiment, in which the wires (wiring) extended from the semiconductor chips are all once connected to an inter pouser or the like (in this case the substrate 13) and then once again extended from the inter pouser to a predetermined semiconductor chip. However, effecting all the wiring connections between the semiconductor chips via the inter pouser lengthens the wires, causing parasitic inductance and capacitance to increase.
- However, in the present embodiment, the
first wires 14 other than the second wires that are connected to thethird pads 20 formed on thesubstrate 13 are connected not to the substrate 13 (inter pouser) but are connected directly between theindividual semiconductor chips - However, if static electricity enters the interior of the semiconductor chip from an external source, there is a danger that electrostatic disruption in which the chip-internal circuitry is destroyed might occur. For this reason, generally an electrostatic protection circuit (hereinafter called an ESD circuit) is provided on the semiconductor chip to protect the chip from electrostatic disruption.
- As shown in
FIG. 7 ,ESD circuits semiconductor chips semiconductor device 10A according to the present embodiment. TheseESD circuits solder balls 17,third pads 20 andsecond wires 15, this static electricity is removed by theESD 32, so electrostatic disruption of thesecond semiconductor chip 12A can be prevented. - At the same time, in the present embodiment as described above, of the
wires second semiconductor chips first wires 14 that are not connected to the third pad 20 (external connection terminal) are connected directly between thesemiconductor chips second pads 18 that are connected to thethird pad 20, there is little possibility that static electricity will enter via thepads first wires 14. - As a result, it may seem that there is no need to provide an ESD circuit on the
pads first wires 14. However, when testing thesemiconductor chips - As a result, in the present embodiment, of the pair of
pads first wire 14 is connected, theESD circuit 33 is provided on only one of the pads (in the present embodiment thefirst pad 19 that is connected to thefirst semiconductor chip 11A). Through this configuration, as compared to a case in which ESD circuits are provided on both of the pair ofpads first wire 14 is connected, thesemiconductor device 10A can be made more compact. - That is, the
ESD circuit 32 and theESD circuit 33 are circuits that require a relatively large surface area. Additionally, as more and more pins are added to the semiconductor devices of recent years there is a tendency for the number of pads of the semiconductor chips to increase. If ESD circuits were to be provided on all the pads then the semiconductor chip would have a very large surface area, and accordingly, the semiconductor device also would grow large. - Accordingly, in the present embodiment, the
ESD circuit 33 has been provided on only one of the pair ofpads - Further, looking at the sizes of the
ESD circuit 32 and theESD circuit 33, compared to the shape of theESD circuit 32 provided on thesecond pad 18 that is connected to the third pad (external connection terminal), the shape of theESD circuit 33 provided on thepad 19 that is not externally connected is smaller. - That is, the
ESD circuit 32 is provided on thethird pad 20 through which a large amount of static electricity is expected to enter, so the shape is enlarged so as to improve electrostatic protection capacity. By contrast, theESD circuit 33 is connected to thefirst pad 19, which is not connected to thethird pad 20, in other words to which no large static electric charge will enter, so a small shape with low protective capacity is used. - Thus, by selecting the protective capacity (the shape) of the
ESD circuits semiconductor chips semiconductor chips - It should be noted that by adding a small ESD circuit identical to the
ESD circuit 33 of thefirst semiconductor chip 11A described above to prevent electrostatic disruption during testing of thesecond semiconductor chip 12A and during wiring assembly, further production yield improvements can be expected. The die size loss of thesemiconductor chip 12A at this time is not as large as theESD circuit 32, and so can be minimized. - However, in the above-described
semiconductor device 10A, theunsliced scribe line 21 is formed in thefirst semiconductor chip 11A, and further, thescribe line 21 is positioned at the bottom of thesecond semiconductor chip 12A, so when theresin package 16 is formed there is a chance that a gap will form in thescribe line 21. - However, the depth of the
scribe line 21 is on the order of several μm (shown in enlarged form inFIG. 6 ). Additionally, when thesecond semiconductor chip 12A is stacked atop thefirst semiconductor chip 11A as described above, an adhesive is introduced between thesemiconductor chips - Accordingly, the
scribe line 21 is filled in by this adhesive, so during formation of theresin package 16 no gap is formed in thescribe line 21. As a result, even if heat treated during mounting, the appearance of cracks in the resin package or the occurrence of separation between thesemiconductor chips - Next, a description will be given of a wafer 35 (semiconductor substrate) on which is formed the
first semiconductor chip 11A that is used in thesemiconductor device 10A having the structure described above. -
FIGS. 8 through 10 are diagrams illustrating thewafer 35 on which thefirst semiconductor chip 11A is formed. As described above, thefirst semiconductor chip 11A is a combination of the firstfunctional chip 30A and the secondfunctional chip 31A. As a result, as shown inFIG. 8 , a plurality of firstfunctional chips 30A and secondfunctional chips 31A are formed on thewafer 35 by thescribe line 21. - Additionally, as described above, the
first semiconductor chip 11A has an unsliced scribe line, so thewafer 35 has unsliced scribe lines (indicated by reference numeral 21A) and actually sliced scribe lines (indicated by reference numeral 21B). - In the chip layout of the same diagram, the scribe lines that extend horizontally are all sliced
scribe lines 21B. Additionally, the scribe lines that extend vertically alternate betweenunsliced scribe lines 21A and slicedscribe lines 21B. - Examining the width of the
unsliced scribe lines 21A and the slicedscribe lines 21B, as shown inFIG. 8 a width W2 of theunsliced scribe lines 21A is narrower than a width of the slicedscribe lines 21B (W1>W2). - By narrowing the width W2 of the
unsliced scribe lines 21A (that is, the scribe lines that remain on thefirst semiconductor chip 11A) as described above, the formation of so-called dead space on thewafer 35 can be reduced. Accordingly, the number of first and secondfunctional chips first semiconductor chip 11A (functional chips - Additionally, as described above, with respect to the placement of the adjacent pair of
functional chips first semiconductor chip 11A, as shown inFIG. 8 andFIG. 9 the secondfunctional chip 31A is rotated 180 degrees with respect to the firstfunctional chip 30A. That is, the layout of thepads 19 of the secondfunctional chip 31A also is rotated 180 degrees with respect to the layout of thepads 19 of the firstfunctional chip 30A (seeFIG. 9 ). - By so doing, even with the rotation of the
first semiconductor chip 11A (the first and second functional chips joined) 180 degrees, the layout of the pads before rotation and after rotation is the same. Accordingly, orientation can be ignored when positioning thefirst semiconductor chip 11A on thesubstrate 13. As a result, during manufacture of thesemiconductor device 10A there is no need to check the orientation of thefirst semiconductor chip 11A and therefore the assembly process can be simplified. - It should be noted that as a method of forming the
functional chips wafer 35, a 32 Mbit reticle can be produced and thefunctional chips functional chips functional chips - On the other hand, with the
wafer 35 of the present embodiment, by appropriate selection of the scribe lines 21 (21A, 21B) to be sliced, the following four different ways of cutting out become possible, that is cut-out method (1) cutting out only the firstfunctional chip 30A alone, cut-out method (2) cutting out only the secondfunctional chip 31A alone, cut-out method (3) cutting out a combination of the first and secondfunctional chips first pads 19 positioned at an outer side, and cut-out method (4) cutting out a combination of the first and secondfunctional chips first pads 19 positioned at a center. In this case, thescribe lines 21A have the same width as the scribe lines 21B. - It should be noted that, as described above, the first
functional chip 30A and the secondfunctional chip 31A are rotated 180 degrees relative to each other, so the semiconductor chips cut out using cut-out methods (1) and (2) described above have the same configuration. - In
FIG. 10 , afirst embodiment chip 36 is a semiconductor chip manufactured using cut-out method (3) described above. Thefirst embodiment chip 36 is the same thing as thefirst semiconductor chip 11A described above. Additionally, as shown inFIG. 10 , asecond embodiment chip 37 is a semiconductor chip manufactured using cut-out method (4) described above. Further, as shown inFIG. 10 , athird embodiment chip 38 is a semiconductor chip manufactured using either cut-out methods (1) or (2) described above. -
FIG. 11 shows asemiconductor device 10B that uses thesecond embodiment chip 37. As shown inFIG. 11 , thesecond embodiment chip 37 is configured so that thepads 19 are positioned in the center, so leads 39 are extended to a top portion of thesecond embodiment chip 37 and connected bywires 40. Thesemiconductor device 10B of this configuration is a so-called Lead On Chip (LOC) type of semiconductor device. It should be noted that with thissemiconductor device 10B also,unsliced scribe lines 21 exist in a center of thesecond embodiment chip 37. - Additionally,
FIG. 12 shows asemiconductor device 10C using thethird embodiment chip 38. Leads 39 are provided on only one side of thesemiconductor device 10C because thepads 19 are provided on only one side of the chip, theleads 39 being connected to thepads 19 viawires 40. Thissemiconductor device 10C is a so-called Single In-line Package (SIP) type of semiconductor device. By appropriately selecting the scribe lines 21 to be sliced as described above, it becomes possible to manufacture a variety of embodiments ofsemiconductor devices - Additionally, the
wafer 35 according to the present embodiment is configured so that wiring that connects adjacentfunctional chips unsliced scribe lines 21A as well as slicedscribe lines 21B) are positioned. With such a configuration, no matter along which of the scribe lines 21 thesemiconductor substrate 35 is sliced, the wiring does not appear in the sliced surface. Accordingly, the humidity-resistant and corrosion-resistant properties of the separated and individualized semiconductor chips 36 (11A), 37, 38 are enhanced and reliability can be improved. - Next, a description will be given of a second embodiment of the present invention.
-
FIG. 13 is a plan view of a state in which theresin package 16 has been removed from asemiconductor device 10D according to a second embodiment of the present invention. It should be noted that, inFIG. 13 , elements which are identical to or which correspond to elements of thesemiconductor device 10A according to the first embodiment of the present invention described previously usingFIGS. 1 through 12 are given the same reference numbers and a description thereof is omitted. Additionally, the same holds true for descriptions of the third and all subsequent embodiments. - The
semiconductor device 10D according to the present embodiment is characterized by providing a test terminal for memory chip testing (hereinafter called aninformation output pad 42A) on thefirst semiconductor chip 11A that is a memory chip, with theinformation output pad 42A being directly connected to atest electrode 41A formed on the substrate 13 (refer to the portion indicated by arrow A1 in the diagram). Thetest electrode 41A and theinformation output pad 42A are connected by awire 43. Additionally, thetest electrode 41A is connected to thesolder ball 17 provided on thesubstrate 13. - However, a test logic element for conducting self diagnosis during testing (for example, during burn in) is provided on the ordinary memory chip. Additionally, a lot code that records the manufacturing history of the chip, a wafer code, and a chip code for identifying the chip (hereinafter these codes as a whole being referred to as recording codes) are recorded in the chip.
- However, in a configuration such as that of the present invention, in which all the
first pads 19 provided on thefirst semiconductor chip 11A that is the memory chip are connected to thesecond semiconductor chip 12A that is the logic chip (with the exception of the power source, as described above), it is necessary either to drive the test logic element provided on thefirst semiconductor chip 11A via thesecond semiconductor chip 12A or to drive the test logic element by thesecond semiconductor chip 12A. Additionally, when reading out the recording code as well, the read-out must be via thesecond semiconductor chip 12A. - With such a configuration, in which the
second semiconductor chip 12A is used for thefirst semiconductor chip 11A testing or the read-out of the recording code, the configuration of thesecond semiconductor chip 12A that is the logic chip becomes complicated and, at the same time, the number of steps in the development process increases and further, thesecond semiconductor chip 12A chip size increases. Additionally, the recording code test process becomes laborious. - By contrast, with the
semiconductor device 10D according to the present embodiment, as described above aninformation output pad 42A is provided on thefirst semiconductor chip 11A and thisinformation output pad 42A is connected to thesolder ball 17 via thewire 43 and thetest electrode 41A. With such a configuration, it becomes possible to conduct tests of thefirst semiconductor chip 11A directly using thesolder ball 17, without going through thesecond semiconductor chip 12A. Additionally and similarly, it becomes possible to read the recording codes without going through thesecond semiconductor chip 12A, thereby simplifying the process of reading out the recording codes. - Further, because the circuitry design of the
second semiconductor chip 12A is not limited by thefirst semiconductor chip 11A it is possible to reduce the number of development steps. Additionally, because it is no longer necessary to provide a test circuit for thefirst semiconductor chip 11A, thesecond semiconductor chip 12A can be made more compact. Further, when testing thesemiconductor device 10D, it is possible to test thefirst semiconductor chip 11A and thesecond semiconductor chip 12A in parallel at the same time, so testing efficiency can be improved. - Next a description will be given of a third embodiment of the present invention.
-
FIG. 14 is a plan view of a state in which theresin package 16 has been removed from asemiconductor device 10E according to a third embodiment of the present invention. - As described above, the
semiconductor device 10D according to the second embodiment drives a test logic terminal of thefirst semiconductor chip 11A not via thesecond semiconductor chip 12A, and also can read out the recording codes. - By contrast, the
semiconductor device 10E according to the present invention is characterized by directly laying test signal wiring (hereinafter calledtest wiring 14A) for thefirst semiconductor chip 11A that is the memory chip between thefirst semiconductor chip 11A and thesecond semiconductor chip 12A, and at the same time providing a spare test circuit on thesecond semiconductor chip 12A (hereinafter calledinformation transmission circuit 50A). - That is, as with the second embodiment, the
first semiconductor chip 11A is provided with a test logic circuit which is driven and also aninformation output pad 42A for reading out recorded recording codes. Thisinformation output pad 42A is connected to asecond pad 18A of thesecond semiconductor chip 12A via thetest wiring 14A. Additionally, thissecond pad 18A is connected to theinformation transmission circuit 50A. - At the same time, the
information transmission circuit 50A is connected to thetest electrode 41B via thesecond pad 18B as well as thesecond wire 15. Thistest electrode 41B is connected to thesolder ball 17 provided on thesubstrate 13. Accordingly, theinformation output pad 42A is connected to the solder ball 17 (external connection terminal) via theinformation transmission circuit 50A. - Accordingly, with the
semiconductor device 10E according to the present embodiment as well, it is possible to conduct tests of thefirst semiconductor chip 11A directly using the solder balls 17 (external connection terminal) connected to thetest electrode 41B. Additionally and similarly, it is also possible to read out recording codes recorded in thefirst semiconductor chip 11A from thesolder ball 17, and so the process of reading out the recording codes can be accomplished easily. -
FIG. 15 is a diagram showing aninformation transmission circuit 50B capable of being provided on thesecond semiconductor chip 12A. As shown in the diagram, theinformation transmission circuit 50B need not necessarily be a circuit configuration, and can instead comprise simply a connectingwire 51 that connects thesecond pad 18A and thesecond pad 18B. - Additionally,
FIG. 16A andFIG. 16B show aninformation transmission circuit 50A positioned in thesemiconductor device 10E shown inFIG. 14 . In the present embodiment theinformation transmission circuit 50A is formed by twoinverters - However, in the configuration shown in
FIGS. 16A and 16B , thesecond pad 18B becomes a pad strictly for testing and for recording code read-out of thefirst semiconductor chip 11A. These testing and recording read-out processes are normally not used once thesemiconductor device 10E has been mounted, so it is undesirable to provide this type of special pad on thesecond semiconductor chip 12A solely for testing and recording code read-out. - Accordingly, by providing a switching function on the auxiliary circuit, the
second pad 18 and theinformation output pad 42A are connected during testing and recording code readout, and in all other cases thesecond pad 18B can be connected to anormal operation circuit 52 of thesecond semiconductor chip 12A.FIGS. 17A through 17C show such embodiments. - As shown in
FIG. 17A , in the present embodiment, in addition to theinformation transmission circuit 50B thenormal operation circuit 52 is connected to thesecond pad 18B.FIG. 17B shows one example of the circuit configuration of theinformation transmission circuit 50B, andFIG. 17C shows one example of the circuit configuration of thenormal operation circuit 52. - As shown in
FIG. 17B , theinformation transmission circuit 50B comprises twoinverters switching circuit 54A. Thisswitching circuit 54A switches by outputting a signal input (in) by a test signal (test) input during testing and recording code read-out. Conversely, when the test signal (test) input stops, the input (in) signal is cut off and there is no output. It should be noted that the signal input (in) to theinformation transmission circuit 50B is a signal from theinformation output pad 42A of thefirst semiconductor chip 11A. - Additionally, as shown in
FIG. 17C , thenormal operation circuit 52 comprises twoinverters switching circuit 54B. Thisswitching circuit 54B switches by cutting off a signal input (in) by the test signal (test) input during testing and recording code read-out. Conversely, when the test signal (test) input stops, the input signal (in) is output (out). - It should be noted that the signal input (in) to the
information transmission circuit 52 is a signal from the internal circuitry of thesecond semiconductor chip 12A. Additionally, the above-described test signal is one of either a signal that is ordinarily a combination of control signals and that expresses a command by which a memory operation mode is executed, a control signal that deactivates the entire memory, a signal that deactivates a memory input and output terminal, a burn-in control signal or a memory-internal control information signal. - By adopting the above-described configuration, the
second pad 18B can be used during both testing and recording code read-out as well as during other ordinary operations. As a result, the number of pads to be provided on thesecond semiconductor chip 12A can be reduced and thesecond semiconductor chip 12A can be made more compact. - Next, a description will be given of a fourth embodiment of the present invention.
-
FIG. 18A is a diagram showing an enlarged view of pads formed on semiconductor chips provided in a semiconductor device that is a fourth embodiment of the present invention. In the fourth embodiment it is the pads that are distinctive, with the rest of the embodiment unchanged from thesemiconductor devices - In the above-described embodiments, the shapes of the
first pad 19 and thesecond pad 18 are substantially square, and aligned in a row (seeFIG. 18C . By contrast, in the present embodiment thepads 46 are oblong in shape (hereinafter called oblong-shaped pads 46), which are aligned in a row. - Specifically, the oblong-shaped
pads 46 comprise a first side that extends in a first direction of alignment in a row (the direction of arrow X in the diagram) as well as a second side that extends in a second direction that is perpendicular to the above-described first direction (the direction of arrow Y in the diagram), with a length of the second side b being greater than a length of the first side a (a<b). The surface area of these oblong-shapedpads 26 is approximately twice that of thepads semiconductor devices - By making the pads oblong shaped as described above, it is possible to make a first region that a
test probe 34 contacts in the oblong-shaped pad 46 (hereinafter calledprobe contacting portion 47B) different from a second region to which thewire 45 is connected (hereinafter calledbonding portion 47A). Additionally, abonding portion 47A is provided between adjacent oblong-shapedpads 46 so as to alternate, and as a result theprobe contacting portions 47B also alternate as well. - Accordingly, the
bonding portions 47A and theprobe contacting portions 47B are disposed so as to be arranged in an alternating sequence and can thus be separated on the oblong-shapedpads 46 thebonding portions 47A to whichwires 45 are connected from theprobe contacting portions 47B that the test probes contact, and further, the pitch between oblong-shapedpads 46 can be narrowed. Additionally, the actual separation distance between thebonding portions 47A to which thewires 45 are connected can be widened, so the occurrence of betweenadjacent wires 45 during wiring of thebonding portions 47A with thewires 45 can be prevented. - However, in a semiconductor device that stacks the
second semiconductor chip 12A atop thefirst semiconductor chip 11A as the present invention does, the number of times thetest probe 35 contacts the oblong-shapedpads 46 during testing increases. A description thereof follows, with reference toFIG. 19 . -
FIG. 19 is an example of a method for manufacturing the semiconductor device according to the present embodiment. In a step 10 shown in the diagram (steps are abbreviated as “S” in the diagram), when thewafer 35 for thefirst semiconductor chip 11A (seeFIG. 8 ) as well as the wafer for thesecond semiconductor chip 12A (not shown in the diagram) are manufactured, a first probe test is conducted for each of the manufactured wafers (step 11). At this time, as described above, thetest probe 34 contacts theprobe contacting portion 47B of the oblong-shapedpad 46 and a predetermined test is conducted. - When this first probe text is completed, based on the test results a laser redundant process is conducted (step 12). Then, once again, a second probe test is conducted of the laser redundant processed wafer, with a determination made as to whether the redundant circuits are operating normally or not (step 13). In this second probe test as well, the
test probe 34 contacts theprobe contacting portion 47B of the oblong-shapedpad 46. - When the second probe test is completed, a dicing operation is conducted (step 14). The wafer is cut into semiconductor chips and the
first semiconductor chip 11A as well as thesecond semiconductor chip 12A are manufactured. Additionally, based on the results of the tests conducted in step 11 as well asstep 13, defective chips are removed as well. - Next, in a
step 15, the assembly process is carried out. In this assembly process, thefirst semiconductor chip 11A and thesecond semiconductor chip 12A are stacked atop thesubstrate 13 in sequence, with wire bonding (wiring process) performed between thesemiconductor chips second semiconductor chip 12A and thesubstrate 13, as is a molding process to form theresin package 16. When the wire bonding process is carried out, thewires 45 are connected to thebonding portions 47A of the oblong-shapedpads 46. - Next, in a
step 16 and astep 17, final testing is conducted of the semiconductor device manufactured as described above. This final testing, involves a low-temperature final test conducted under low-temperature conditions (step 16) and a high-temperature final test conducted under high-temperature conditions (step 17). Then, when final testing has indicated that the product is a good one, the semiconductor device is shipped. - In the present embodiment as described above, two probe tests are conducted (steps 11, 13) before the wire bonding process (wiring step) is carried out, as a result of which oblong-shaped
pads 46 are contacted twice by thetest probe 34. When contacted by thetest probe 34, terminal damage such as unevenness appears in the oblong-shapedpad 46. Accordingly, even when awire 45 is jointed to a pad that has suffered terminal damage a good connection cannot be expected. - However, by separating the oblong-shaped
pad 46 into abonding portion 47A and aprobe contacting portion 47B and contacting thetest probe 34 only to theprobe contacting portion 47B as in the present embodiment, so even if the probe is contacting a plurality of times, thebonding portion 47A that is contacted by thewires 45 maintains a flat surface without any unevenness. Accordingly, the strength of the contact between thewire 45 and the oblong-shapedpad 46 can be increased, and as a result the reliability of the semiconductor device can be improved. - It should be noted that the shape of the pad needed to achieve the effects of the present embodiment is not limited to being oblong. For example, as shown in
FIG. 18B , two square pads can be aligned in the direction indicated by arrow X inFIG. 18B , with thewire 45 being connected to one of the pads used as abonding pad 48 and thetest probe 34 being contacted against the other pad used as aprobe contacting pad 49, and further, thepads bonding pad 48 as well as the positioning of theprobe contacting pad 49 are such as to alternate in the direction indicated by arrow Y in the diagram. Such a configuration as described above can also achieve the same effects as the oblong-shapedpads 46 shown inFIG. 18A . - Next, a description will be given of a fifth embodiment of the present invention.
-
FIG. 20 is a plan view of asemiconductor device 10F according to a fifth embodiment of the present invention, in a state in which theresin package 16 has been removed. - The
semiconductor device 10F according to the present embodiment is characterized by positioning thefirst pads 19 provided on afirst semiconductor chip 11D positioned at a lower layer so as to be adjacent to an outer peripheral edge of asecond semiconductor chip 12D positioned at an upper layer. The configuration of the present embodiment is particularly effective where the chip sizes of thefirst semiconductor chip 11D and thesecond semiconductor chip 12D are very different. A description will now be given of the reason therefore, with reference toFIG. 24 as well asFIG. 25 . -
FIG. 24 shows a conventional semiconductor device in which the chip sizes of thefirst semiconductor chip 11B and thesecond semiconductor chip 12B are very different. As shown in the diagram, conventionally in general thefirst pads 19 and thesecond pads 18 are formed in the vicinity of the outer peripheral edges of thesemiconductor chips pads wires 14 when the chip sizes are very different means that the length of the wires increases. As the wire length increases, the impedance and parasitic capacitance also increase, degrading signal transmission speed. - Also conventionally, semiconductor devices do exist in which, as shown in
FIG. 25 , an extension portion is provided on thesecond semiconductor chip 12C in order to deliberately increase the surface area of thesecond semiconductor chip 12C, and by so doing shorten the length of thewires 14. However, such a configuration leads to the formation of an unused region that is theextension portion 55 within thesecond semiconductor chip 12C itself, which runs counter to the attempt to make the device more compact and at a lower cost. - By contrast, in the
semiconductor device 10F according to the present embodiment, the shape of thesecond semiconductor chip 12D is left unchanged, with thepads 19 provided on thefirst semiconductor chip 11D positioned at a lower layer being positioned in the vicinity of the outer peripheral edge of thesecond semiconductor chip 12D. Accordingly, no unneeded space is formed on thesemiconductor chips wires 14 provided between thesemiconductor chips - Additionally, with the configuration of the present embodiment, the
pads 19 are positioned toward an interior of thefirst semiconductor chip 11D. However, such a configuration resembles the co-called LOC (Lead On Chip) structure. Accordingly, leads 56 are formed so as to extend to the top of thefirst semiconductor chip 11D and theseleads 56 and thepads 19 are connected bywires 57, so that the length of the wiring between theleads 56 and thepads 19 can also be shortened. -
FIG. 21 is a plan view of thefirst semiconductor chip 11D that forms part of thesemiconductor device 10F. As described above, thefirst semiconductor chip 11D is configured so that thepads 19 are formed further toward the interior thereof than the conventional pads. With the line of thesepads 19 as a border thefirst semiconductor chip 11D is divided into three regions, with logic circuit groups formed in each of the regions. That is, thefirst semiconductor chip 11D is demarcated intologic circuit groups 58A-58C by the pad line. - Accordingly, together with a
logic circuit group 58A provided inside the two lines of pads formed on thefirst semiconductor chip 11D,logic circuit groups first semiconductor chip 11D can be prevented and a morecompact semiconductor device 10F can be achieved even as the length of thewires 14 can be shortened as described above. -
FIG. 22 is an enlarged view of the area at which thepads 19 of thefirst semiconductor chip 11D are formed. As described above, in the present embodiment thepads 19 are positioned at an inner side of thefirst semiconductor chip 11D, so the threelogic circuit groups 58A-58C are formed by thepads 19. Additionally, the logic circuit groups 56A-58C are not completely independent circuits, so it is necessary to provide wiring between thelogic circuit groups 58A-58C. - Thus, in the present embodiment, inter-chip
connective wiring 59 that connects thelogic circuit groups 58A-58C to each other is provided at a position separate from adjacent pairs ofpads 19. As a result, the inter-chipconnective wiring 59 is positioned along both sides of the pads 19 (top and bottom sides in the diagram). Compared to a configuration in which thelogic circuit groups 58A-58C are connected to each other using wire bonding, providing the inter-chipconnective wiring 59 that connects thelogic circuit groups 58A-58C using a location separate from adjacent pairs of pads as described above makes it easy to carry out wiring. - Additionally, the inter-chip
connective wiring 59 can be formed at the same time as thelogic circuit groups 58A-58C are formed on the chip, so these can be formed easily and inexpensively without any increase in the number of manufacturing steps. Further, the inter-chipconnective wiring 59 is formed using the location at which thepads 19 are provided, so as compared to a configuration in which the inter-chip connective wiring is formed at a separate position thefirst semiconductor chip 11D can be made more compact. It should be noted that although in the example shown inFIG. 22 the inter-chipconnective wiring 59 is depicted as extending in a lateral direction in the diagram, it is also possible to extend the wiring in a longitudinal direction in the diagram as well. - A description will now be given of a sixth embodiment of the present invention.
- The
semiconductor device 10G according to the present embodiment is characterized by dividing asecond semiconductor chip 12F at an upper layer into a firstlogic circuit chip 58A and a secondlogic chip circuit 58B. Additionally, afirst semiconductor chip 11F, as with thefirst semiconductor chip 11A provided in the first through fourth embodiments as described previously, is provided withpads 19 positioned near the outer peripheral edge of the chip. - Accordingly, by dividing the
second semiconductor chip 12F into a plurality of (in the present embodiment two)logic circuit chips logic circuit chips second pads 18 provided on thelogic circuit chips first pads 19 provided on thefirst semiconductor chip 11F can be brought closer together. - Accordingly, in the
semiconductor device 10G according to the present embodiment as well, no unnecessary regions are formed on thesemiconductor chips wires 14 provided between thesemiconductor chips - Additionally, by dividing the
second semiconductor chip 12F into a plurality oflogic circuit chips logic circuit chips connective wire 60 is provided between thelogic circuit chips connective wire 60 can be laid at the same time as the wire bonding of thewires 14. - A description will now be given of a seventh embodiment of the present invention.
-
FIG. 26 is a plan view of asemiconductor device 10H according to a fifth embodiment of the present invention, in a state in which theresin package 16 has been removed. - The
semiconductor device 10H of the present embodiment has alaser fuse window 61 formed on afirst semiconductor chip 11G. Thelaser fuse window 61 is provided in order to improve the redundancy of thefirst semiconductor chip 11G. - That is, assuming a case in which the
first semiconductor chip 11G is a DRAM, then a multiplicity of cells are formed within thefirst semiconductor chip 11G. However, if even one of this multiplicity of cells is defective, then thefirst semiconductor chip 11G becomes defective. - In such a configuration economy deteriorates sharply, so spare cells are formed in advance inside the
first semiconductor chip 11G and at the same time thelaser fuse window 61 is provided.Fuse wiring 64 is laid inside thelaser fuse window 61, as shown inFIG. 27 as well asFIG. 28 . By cutting thisfuse wiring 64 with a laser beam 65 (seeFIG. 28 ), a switch can be made from a proper cell (a cell in which a malfunction has occurred) to a spare cell. By using such a configuration, the occurrence of defective chips can be reduced and economy can be improved (this process is called redundancy process). - The
semiconductor device 10H according to the present embodiment positions thefuse wiring 64 either 1) between an outer peripheral edge of thefirst semiconductor chip 11G and an outer peripheral edge of thesecond semiconductor chip 12G, where terminals do not exist (the area formed by the dashedline 62A inFIG. 26 ), 2) separate from thefirst pads 19 formed on thefirst semiconductor chip 11G and thesecond pads 18 formed on thesecond semiconductor chip 12G (the area formed by the dashedline 62B inFIG. 26 ), or 3) further out from a position at which thefirst pads 19 are formed on thefirst semiconductor chip 11G (the area formed by the dashedline 62C inFIG. 26 ). - According to the above-described structure, even in an MCP structure that stacks the
second semiconductor chip 12G on top of thefirst semiconductor chip 11G, thefuse window 64 is formed at a position outside the region in which the first andsecond semiconductor chips second semiconductor chips fuse window 64 is certain to be exposed externally. - Assuming a case in which the
fuse window 64 is positioned inside the region in which the first andsecond semiconductor chips fuse wiring 64 is formed, there is a chance that peeling or cracking may occur between thesemiconductor chips - However, in the present embodiment, as described above, even if the
semiconductor chips fuse window 64 is always exposed externally, so the occurrence of peeling and cracking can be securely prevented. - Additionally, it also becomes possible to conduct the redundancy processing using the
fuse window 64 after stacking the first andsecond semiconductor ships fuse window 64 can also be filled in with resin or the like. By so doing, the entry of water and the like into the interior of the semiconductor device from thefuse window 64 can be prevented. - A description will now be given of an eighth embodiment of the present invention.
-
FIG. 29 is a cross-sectional view of a semiconductor device 10I that is an eighth embodiment of the present invention.FIG. 30 is a plan view of the semiconductor device 10I, in a state in which theresin package 16 has been removed. - In the
semiconductor devices 10A-10H according to the embodiments described above, thefirst semiconductor chip 11A-11G positioned at the bottom has comprised a firstfunctional chip 30A and a secondfunctional chip 31A that are joined by anunsliced scribe line 21. - By contrast, the semiconductor device 10I according to the present embodiment divides the
first semiconductor chip 11H into a plurality (in the present embodiment two) offunctional chips open space 70. Additionally, thesecond semiconductor chip 12H is stacked atop the divided first and secondfunctional chips - Additionally, in the present embodiment as well, the
first semiconductor chip 11H positioned at the bottom is a memory chip, whereas thesecond semiconductor chip 12H positioned on the top is a logic chip having a function different from that of thefirst semiconductor chip 11H. Further, when thefirst semiconductor chip 11H is divided, it is divided by storage capacity. - That is, assuming a case in which it is desirable that the
first semiconductor chip 11H have 64 Mbits of storage capacity, then the first andsecond semiconductor chips - It should be noted that the technique of laying the
first wires 14 and thesecond wires 15 of the semiconductor device 10I of the present embodiment is the same as that for thesemiconductor device 10A of the first embodiment described above. That is, only power wiring and signal wiring are provided between thefirst semiconductor chip 11H that is the memory chip and an external connection terminal (not shown in the diagram), and only signal wiring is provided between thesecond semiconductor chip 12H that is the logic chip and an external connection terminal (not shown in the diagram). - Here, a description will be given of a method for cutting out the first and second
functional chips FIG. 31 . The first and secondfunctional chips FIG. 31 , are also arranged so that the secondfunctional chip 31B is rotated 180 degrees with respect to the firstfunctional chip 30B. Accordingly, when cutting out the first and secondfunctional chips - In the present embodiment in particular, unlike the embodiments previously described, in which the
first semiconductor chip 11A that joins thefunctional chips functional chips first semiconductor chip 11A is cut out from thewafer 35. - A description thereof is given using
FIG. 31 . In the case of cutting out thefirst semiconductor chip 11A that joins thefunctional chips scribe line 21, both thefunctional chips FIG. 31 represent good chips and those chips marked with an “X” inFIG. 31 represent defective chips, then from thewafer 35 shown in the diagram only threefirst semiconductor chips 11A can be cut out. - However, because the
second semiconductor chip 31B is rotated 180 degrees with respect to thefirst semiconductor chip 30B, in their cut out individualized states thefirst semiconductor chip 30B and thesecond semiconductor chip 31B are the same. Accordingly, as shown inFIG. 31 , if there are 14 good chips, then seven (14÷2) of thefirst semiconductor chips 11A shown in the top part of the diagram can be formed. - Thus, according to the present embodiment, a multiplicity of
first semiconductor chips 11H can be obtained from asingle wafer 35, and yield can be improved and semiconductor device 10I cost can be decreased. - It should be noted that when the first functional chip and the second functional chip are disposed in a mirror-image arrangement as shown in
FIG. 32 , or when the first functional chip and the second functional chip are disposed in a shifted arrangement as shown inFIG. 33 , the first functional chip and the second functional chip differ and hence the effects of the present embodiment cannot be attained. - Thus, returning once again to
FIGS. 29 and 30 , a description will continue of the semiconductor device 10I. - As described above, in the semiconductor device 10I according to the present embodiment, an open space is formed between the first
functional chip 30B and the secondfunctional chip 31B. As a result, when forming theresin package 16, there is a danger that a gap will be formed in thisopen space 70. If a gap is formed in theopen space 70, then there is a risk that cracks and the like might appear due to expansion of the air in the gap during heating while mounting. - Accordingly, in the present embodiment the separation distance of the open space 70 (shown in
FIG. 30 by arrow W3) is set to a distance that permits the entry of the resin that forms theresin package 16 during resin sealing. Specifically, the separation distance W3 of theopen space 70 is set to 0.15 mm or more. - According to such a configuration, the resin that forms the
resin package 16 during resin sealing can securely penetrate into theopen space 70 and form theresin package 16 inside theopen space 70. Accordingly, the occurrence of a gap inside theresin package 16 can be prevented, and the occurrence of cracks and the like during heating can be reduced even though the first and secondfunctional chips - A description will now be given of a ninth embodiment of the present invention.
-
FIG. 34 is a cross-sectional view of asemiconductor device 10J according to a ninth embodiment of the present invention. A thickness H1 of a first semiconductor chip 11I (composed of a firstfunctional chip 30C and a secondfunctional chip 31C) of thesemiconductor device 10J according to the present embodiment is made larger than a thickness H2 of thesecond semiconductor chip 12A 12I (H1>H2). - With such a configuration, a height of the
open space 70 between the firstfunctional chip 30C and the secondfunctional chip 31C is higher than that of the semiconductor device 10I shown inFIG. 29 (in which thicknesses of the secondfunctional chips - Accordingly, the filling of the
open space 70 with the resin that forms theresin package 16 can be improved, and the occurrence of a gap inside theopen space 70 can be prevented. Accordingly, with the semiconductor device 110 according to the present embodiment as well, damage due to the occurrence of cracks and the like during heating can be reduced and reliability can be improved. - It should be noted that, ordinarily, the first semiconductor chip 11I (the first and second
functional chips semiconductor device 10J. Accordingly, by adjusting the extent of the ground appropriately, formation of a first semiconductor chip 11I that has a thickness greater than that of the second semiconductor chip 12I can be carried out easily. - It should be noted that the above-described embodiments are configured so that the resin that makes up the resin package fills the
open space 70 when theresin package 16 is formed. However, before the formation of theresin package 16, theopen space 70 may be filled with anunderfill 70. - A description will now be given of a tenth embodiment of the present invention.
-
FIG. 35 is a plan view of asemiconductor device 10K according to a tenth embodiment of the present invention, in a state in which theresin package 16 has been removed. Thesemiconductor device 10K according to the present embodiment is characterized by providingdummy chips functional chips open space 70, and in so doing an interior of a concave portion formed by thefunctional chips dummy chips die bonding material 85. - The dummy chips 71A, 71B are chips on which circuits have not been formed, and the
functional chips dummy chips second semiconductor chip 12H can still be stacked thereon. Additionally, a bonding method, for example, can be used for the filling by thedie bonding material 85 of the interior of the concave portion surrounded by thefunctional chips dummy chips die bonding material 85 is conducted so as to fill the above-described concave portion. - It should be noted that, in the present embodiment, the
dummy chips open space 70 at both ends thereof. However, instead of thesedummy chips - By providing
dummy chips functional chips open space 70 can be filled with thedie bonding material 85. Accordingly, the appearance of gaps in theopen space 70 can be prevented and the occurrence in thesemiconductor device 10K of damage such as cracks and the like during heating can be reduced. Accordingly, with the present embodiment as well, the reliability of thesemiconductor device 10K can be improved. - The present invention is not limited to the specifically disclosed embodiments, and a variety of variations and embodiments may be made without departing from the scope of the claimed invention.
Claims (10)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/448,863 US20060226529A1 (en) | 2001-03-30 | 2006-06-08 | Semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2001/002755 WO2002082540A1 (en) | 2001-03-30 | 2001-03-30 | Semiconductor device, method of manufacture thereof, and semiconductor substrate |
US10/058,877 US6972487B2 (en) | 2001-03-30 | 2002-01-25 | Multi chip package structure having a plurality of semiconductor chips mounted in the same package |
US11/080,414 US20050161794A1 (en) | 2001-03-30 | 2005-03-16 | Semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate |
US11/448,863 US20060226529A1 (en) | 2001-03-30 | 2006-06-08 | Semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/080,414 Division US20050161794A1 (en) | 2001-03-30 | 2005-03-16 | Semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060226529A1 true US20060226529A1 (en) | 2006-10-12 |
Family
ID=11737199
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/058,877 Expired - Lifetime US6972487B2 (en) | 2001-03-30 | 2002-01-25 | Multi chip package structure having a plurality of semiconductor chips mounted in the same package |
US11/080,414 Abandoned US20050161794A1 (en) | 2001-03-30 | 2005-03-16 | Semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate |
US11/448,863 Abandoned US20060226529A1 (en) | 2001-03-30 | 2006-06-08 | Semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/058,877 Expired - Lifetime US6972487B2 (en) | 2001-03-30 | 2002-01-25 | Multi chip package structure having a plurality of semiconductor chips mounted in the same package |
US11/080,414 Abandoned US20050161794A1 (en) | 2001-03-30 | 2005-03-16 | Semiconductor device, method for manufacturing the semiconductor device and semiconductor substrate |
Country Status (4)
Country | Link |
---|---|
US (3) | US6972487B2 (en) |
JP (1) | JP4091838B2 (en) |
TW (1) | TW488001B (en) |
WO (1) | WO2002082540A1 (en) |
Cited By (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070096314A1 (en) * | 2005-11-02 | 2007-05-03 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20080036067A1 (en) * | 2006-08-07 | 2008-02-14 | Chipmos Technologies Inc. | Package structure with leadframe on offset chip-stacked structure |
US20090161402A1 (en) * | 2007-12-20 | 2009-06-25 | Hakjune Oh | Data storage and stackable configurations |
US20100208443A1 (en) * | 2009-02-18 | 2010-08-19 | Elpida Memory, Inc. | Semiconductor device |
WO2010138480A2 (en) * | 2009-05-26 | 2010-12-02 | Rambus Inc. | Stacked semiconductor device assembly |
US20130285259A1 (en) * | 2012-04-30 | 2013-10-31 | Caleb C. Han | Method and system for wafer and strip level batch die attach assembly |
US20140070390A1 (en) * | 2012-09-11 | 2014-03-13 | Silergy Semiconductor Technology (Hangzhou) Ltd | Multi-chip packaging structure and method |
US8704384B2 (en) | 2012-02-17 | 2014-04-22 | Xilinx, Inc. | Stacked die assembly |
US8704364B2 (en) * | 2012-02-08 | 2014-04-22 | Xilinx, Inc. | Reducing stress in multi-die integrated circuit structures |
US8869088B1 (en) | 2012-06-27 | 2014-10-21 | Xilinx, Inc. | Oversized interposer formed from a multi-pattern region mask |
US8957512B2 (en) | 2012-06-19 | 2015-02-17 | Xilinx, Inc. | Oversized interposer |
US9026872B2 (en) | 2012-08-16 | 2015-05-05 | Xilinx, Inc. | Flexible sized die for use in multi-die integrated circuit |
CN104769709A (en) * | 2012-07-23 | 2015-07-08 | 马维尔国际贸易有限公司 | Methods and arrangements relating to semiconductor packages including multi-memory dies |
US9406620B2 (en) | 2011-06-09 | 2016-08-02 | Shinko Electric Industries Co., Ltd. | Semiconductor package |
US9547034B2 (en) | 2013-07-03 | 2017-01-17 | Xilinx, Inc. | Monolithic integrated circuit die having modular die regions stitched together |
US9915869B1 (en) | 2014-07-01 | 2018-03-13 | Xilinx, Inc. | Single mask set used for interposer fabrication of multiple products |
Families Citing this family (75)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4659300B2 (en) | 2000-09-13 | 2011-03-30 | 浜松ホトニクス株式会社 | Laser processing method and semiconductor chip manufacturing method |
JP2003023138A (en) | 2001-07-10 | 2003-01-24 | Toshiba Corp | Memory chip, coc device using the same, and their manufacturing method |
TWI326626B (en) | 2002-03-12 | 2010-07-01 | Hamamatsu Photonics Kk | Laser processing method |
EP2400539B1 (en) | 2002-03-12 | 2017-07-26 | Hamamatsu Photonics K.K. | Substrate dividing method |
JP4358502B2 (en) * | 2002-03-12 | 2009-11-04 | 浜松ホトニクス株式会社 | Semiconductor substrate cutting method |
EP2216128B1 (en) | 2002-03-12 | 2016-01-27 | Hamamatsu Photonics K.K. | Method of cutting object to be processed |
KR100475716B1 (en) * | 2002-08-13 | 2005-03-10 | 매그나칩 반도체 유한회사 | Structure and method for stacking multi-wafer of merged memory and logic device |
TWI520269B (en) | 2002-12-03 | 2016-02-01 | Hamamatsu Photonics Kk | Cutting method of semiconductor substrate |
US6906386B2 (en) * | 2002-12-20 | 2005-06-14 | Advanced Analogic Technologies, Inc. | Testable electrostatic discharge protection circuits |
KR100498488B1 (en) * | 2003-02-20 | 2005-07-01 | 삼성전자주식회사 | Stacked semiconductor package and fabricating method the same |
US8685838B2 (en) | 2003-03-12 | 2014-04-01 | Hamamatsu Photonics K.K. | Laser beam machining method |
KR100546698B1 (en) * | 2003-07-04 | 2006-01-26 | 앰코 테크놀로지 코리아 주식회사 | Substrate for semiconductor package |
KR100537892B1 (en) * | 2003-08-26 | 2005-12-21 | 삼성전자주식회사 | Chip stack package and manufacturing method thereof |
TW200511531A (en) * | 2003-09-08 | 2005-03-16 | Advanced Semiconductor Eng | Package stack module |
JP2007066922A (en) * | 2003-11-28 | 2007-03-15 | Renesas Technology Corp | Semiconductor integrated circuit device |
US8039363B2 (en) * | 2003-12-23 | 2011-10-18 | Tessera, Inc. | Small chips with fan-out leads |
JP2005277338A (en) * | 2004-03-26 | 2005-10-06 | Nec Electronics Corp | Semiconductor device and inspecting method therefor |
KR100630685B1 (en) | 2004-06-22 | 2006-10-02 | 삼성전자주식회사 | Integrated circuit apparatus and multi-chip package inputting signals through other chip |
US20060001180A1 (en) * | 2004-06-30 | 2006-01-05 | Brian Taggart | In-line wire bonding on a package, and method of assembling same |
JP4299760B2 (en) | 2004-10-21 | 2009-07-22 | エルピーダメモリ株式会社 | Semiconductor device test method |
US20070187844A1 (en) * | 2006-02-10 | 2007-08-16 | Wintec Industries, Inc. | Electronic assembly with detachable components |
US7928591B2 (en) * | 2005-02-11 | 2011-04-19 | Wintec Industries, Inc. | Apparatus and method for predetermined component placement to a target platform |
KR100761755B1 (en) * | 2005-02-28 | 2007-09-28 | 삼성전자주식회사 | Semiconductor memory device capable of controlling an input/output bit organization |
US20060202317A1 (en) * | 2005-03-14 | 2006-09-14 | Farid Barakat | Method for MCP packaging for balanced performance |
JP4600130B2 (en) * | 2005-04-14 | 2010-12-15 | 株式会社デンソー | Semiconductor device and manufacturing method thereof |
US20060258051A1 (en) * | 2005-05-10 | 2006-11-16 | Texas Instruments Incorporated | Method and system for solder die attach |
US20060289981A1 (en) * | 2005-06-28 | 2006-12-28 | Nickerson Robert M | Packaging logic and memory integrated circuits |
JP2007071733A (en) * | 2005-09-07 | 2007-03-22 | Fuji Electric Holdings Co Ltd | Absolute value encoder of optical type |
JP4276651B2 (en) * | 2005-10-13 | 2009-06-10 | タイコエレクトロニクスアンプ株式会社 | IC socket set |
JP4930970B2 (en) * | 2005-11-28 | 2012-05-16 | ルネサスエレクトロニクス株式会社 | Multi-chip module |
JP4707548B2 (en) * | 2005-12-08 | 2011-06-22 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method of semiconductor device |
JP4708176B2 (en) * | 2005-12-08 | 2011-06-22 | エルピーダメモリ株式会社 | Semiconductor device |
US20070152314A1 (en) * | 2005-12-30 | 2007-07-05 | Intel Corporation | Low stress stacked die packages |
US20110223695A1 (en) * | 2006-02-10 | 2011-09-15 | Kong-Chen Chen | Electronic assembly with detachable components |
US20110222253A1 (en) * | 2006-02-10 | 2011-09-15 | Kong-Chen Chen | Electronic assembly with detachable components |
US20110222252A1 (en) * | 2006-02-10 | 2011-09-15 | Kong-Chen Chen | Electronic assembly with detachable components |
US7560798B2 (en) * | 2006-02-27 | 2009-07-14 | International Business Machines Corporation | High performance tapered varactor |
JP4949733B2 (en) * | 2006-05-11 | 2012-06-13 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
JP4237207B2 (en) * | 2006-07-07 | 2009-03-11 | エルピーダメモリ株式会社 | Manufacturing method of semiconductor device |
JP5061520B2 (en) * | 2006-07-18 | 2012-10-31 | 富士通セミコンダクター株式会社 | Semiconductor device and semiconductor wafer |
DE102006045131A1 (en) * | 2006-09-25 | 2008-03-27 | Qimonda Ag | Die has strip conductor test structure, which has two conductive structures, arranged for detecting short-circuit damage between two conductive structures |
KR100843213B1 (en) * | 2006-12-05 | 2008-07-02 | 삼성전자주식회사 | High I/O semiconductor chip with the memory chip connected to processor chip by through electrode arranged in scribe lane and method for fabricating the same |
KR100817091B1 (en) * | 2007-03-02 | 2008-03-26 | 삼성전자주식회사 | Stacked semiconductor packages and the method of manufacturing the same |
US7705441B2 (en) * | 2007-03-06 | 2010-04-27 | Infineon Technologies Ag | Semiconductor module |
US7663204B2 (en) * | 2007-04-27 | 2010-02-16 | Powertech Technology Inc. | Substrate for multi-chip stacking, multi-chip stack package utilizing the substrate and its applications |
US7898813B2 (en) * | 2007-06-25 | 2011-03-01 | Kabushiki Kaisha Toshiba | Semiconductor memory device and semiconductor memory card using the same |
KR100962678B1 (en) * | 2007-07-04 | 2010-06-11 | 삼성전자주식회사 | Wafer including dual mirror chip and multi-chip package including the dual mirror chip |
US7880309B2 (en) * | 2007-07-30 | 2011-02-01 | Qimonda Ag | Arrangement of stacked integrated circuit dice having a direct electrical connection |
JP5138338B2 (en) * | 2007-11-02 | 2013-02-06 | ルネサスエレクトロニクス株式会社 | Semiconductor package |
KR20090088640A (en) * | 2008-02-15 | 2009-08-20 | 삼성전자주식회사 | Method for assembling semiconductor package |
US7687921B2 (en) * | 2008-05-05 | 2010-03-30 | Super Talent Electronics, Inc. | High density memory device manufacturing using isolated step pads |
TW200947569A (en) * | 2008-05-13 | 2009-11-16 | Richtek Technology Corp | Package structure and method |
DE102008034918B4 (en) * | 2008-07-26 | 2012-09-27 | Feinmetall Gmbh | Electrical test equipment for testing an electrical device under test and electrical test method |
FR2935195B1 (en) * | 2008-08-22 | 2011-04-29 | St Microelectronics Sa | SEMICONDUCTOR DEVICE WITH FLAT PAIRS |
US7925949B2 (en) | 2008-10-15 | 2011-04-12 | Micron Technology, Inc. | Embedded processor |
JP5413829B2 (en) * | 2008-11-10 | 2014-02-12 | サンデン株式会社 | Inverter-integrated electric compressor |
US8174131B2 (en) * | 2009-05-27 | 2012-05-08 | Globalfoundries Inc. | Semiconductor device having a filled trench structure and methods for fabricating the same |
JP5581627B2 (en) * | 2009-08-05 | 2014-09-03 | セイコーエプソン株式会社 | Integrated circuit device and electronic apparatus |
US8895440B2 (en) | 2010-08-06 | 2014-11-25 | Stats Chippac, Ltd. | Semiconductor die and method of forming Fo-WLCSP vertical interconnect using TSV and TMV |
JP5266371B2 (en) * | 2011-08-04 | 2013-08-21 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
TWI481001B (en) * | 2011-09-09 | 2015-04-11 | Dawning Leading Technology Inc | Chip packaging structure and manufacturing method for the same |
CN104471708B (en) * | 2012-02-08 | 2017-05-24 | 吉林克斯公司 | Stacked die assembly with multiple interposers |
US20130228867A1 (en) * | 2012-03-02 | 2013-09-05 | Kabushiki Kaisha Toshiba | Semiconductor device protected from electrostatic discharge |
TWI469251B (en) * | 2012-08-22 | 2015-01-11 | Realtek Semiconductor Corp | Electronic device |
JP6207190B2 (en) * | 2013-03-22 | 2017-10-04 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
US9214415B2 (en) | 2013-04-11 | 2015-12-15 | Texas Instruments Incorporated | Integrating multi-output power converters having vertically stacked semiconductor chips |
JP6242078B2 (en) | 2013-05-20 | 2017-12-06 | オリンパス株式会社 | Semiconductor device and semiconductor device positioning device |
JP5996500B2 (en) * | 2013-09-11 | 2016-09-21 | 株式会社東芝 | Semiconductor device and memory device |
US9601456B2 (en) * | 2014-01-20 | 2017-03-21 | Etron Technology, Inc. | System-in-package module and manufacture method for a system-in-package module |
KR102179297B1 (en) * | 2014-07-09 | 2020-11-18 | 삼성전자주식회사 | Semiconductor device having interconnection in mono package and therefore manufacturing method |
US10603865B2 (en) * | 2014-12-25 | 2020-03-31 | AGC Inc. | Insulating member and its attaching method |
US20160307873A1 (en) * | 2015-04-16 | 2016-10-20 | Mediatek Inc. | Bonding pad arrangment design for semiconductor package |
US9806088B2 (en) | 2016-02-15 | 2017-10-31 | Toshiba Memory Corporation | Semiconductor memory device having memory cells arranged three-dimensionally and method of manufacturing the same |
US20210351089A1 (en) * | 2020-05-11 | 2021-11-11 | Kla Corporation | Substrate with Cut Semiconductor Pieces Having Measurement Test Structures for Semiconductor Metrology |
KR20220015066A (en) * | 2020-07-30 | 2022-02-08 | 삼성전자주식회사 | Multi-chip package |
Citations (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5422435A (en) * | 1992-05-22 | 1995-06-06 | National Semiconductor Corporation | Stacked multi-chip modules and method of manufacturing |
US5532519A (en) * | 1994-09-14 | 1996-07-02 | International Business Machines Corporation | Cube wireability enhancement with chip-to-chip alignment and thickness control |
US5640107A (en) * | 1995-10-24 | 1997-06-17 | Northrop Grumman Corporation | Method for in-circuit programming of a field-programmable gate array configuration memory |
US5754405A (en) * | 1995-11-20 | 1998-05-19 | Mitsubishi Semiconductor America, Inc. | Stacked dual in-line package assembly |
US5877562A (en) * | 1997-09-08 | 1999-03-02 | Sur; Harlan | Photo alignment structure |
US5949139A (en) * | 1997-04-25 | 1999-09-07 | Sharp Kabushiki Kaisha | Semiconductor integrated circuit device capable of achieving reductions in chip area and consumption power |
US6043539A (en) * | 1997-11-26 | 2000-03-28 | Lsi Logic Corporation | Electro-static discharge protection of CMOS integrated circuits |
US6057598A (en) * | 1997-01-31 | 2000-05-02 | Vlsi Technology, Inc. | Face on face flip chip integration |
US6078514A (en) * | 1997-09-09 | 2000-06-20 | Fujitsu Limited | Semiconductor device and semiconductor system for high-speed data transfer |
US6081429A (en) * | 1999-01-20 | 2000-06-27 | Micron Technology, Inc. | Test interposer for use with ball grid array packages assemblies and ball grid array packages including same and methods |
US6091156A (en) * | 1996-09-02 | 2000-07-18 | Nec Corporation | Semiconductor pellet having plural chips |
US6100594A (en) * | 1998-01-14 | 2000-08-08 | Sharp Kabushiki Kaisha | Semiconductor device and method of manufacturing the same |
US6116493A (en) * | 1997-12-25 | 2000-09-12 | Kabushiki Kaisha Shinkawa | Flip-chip bonding parts, flip-chip bonding confirmation parts and a flip-chip bonding method |
US6125069A (en) * | 1998-11-05 | 2000-09-26 | Nec Corporation | Semiconductor memory device with redundancy circuit having a reference resistance |
US6157213A (en) * | 1998-10-19 | 2000-12-05 | Xilinx, Inc. | Layout architecture and method for fabricating PLDs including multiple discrete devices formed on a single chip |
US6208018B1 (en) * | 1997-05-29 | 2001-03-27 | Micron Technology, Inc. | Piggyback multiple dice assembly |
US6359340B1 (en) * | 2000-07-28 | 2002-03-19 | Advanced Semiconductor Engineering, Inc. | Multichip module having a stacked chip arrangement |
US6365966B1 (en) * | 2000-08-07 | 2002-04-02 | Advanced Semiconductor Engineering, Inc. | Stacked chip scale package |
US6376904B1 (en) * | 1999-12-23 | 2002-04-23 | Rambus Inc. | Redistributed bond pads in stacked integrated circuit die package |
US6392304B1 (en) * | 1998-11-12 | 2002-05-21 | United Memories, Inc. | Multi-chip memory apparatus and associated method |
US6407456B1 (en) * | 1996-02-20 | 2002-06-18 | Micron Technology, Inc. | Multi-chip device utilizing a flip chip and wire bond assembly |
US20020135055A1 (en) * | 2001-03-23 | 2002-09-26 | Samsung Electronics Co., Ltd. | Semiconductor device having a fuse connected to a pad and fabrication method thereof |
US6476499B1 (en) * | 1999-02-08 | 2002-11-05 | Rohm Co., | Semiconductor chip, chip-on-chip structure device and assembling method thereof |
US6525413B1 (en) * | 2000-07-12 | 2003-02-25 | Micron Technology, Inc. | Die to die connection method and assemblies and packages including dice so connected |
US6580164B1 (en) * | 2000-03-17 | 2003-06-17 | Oki Electric Industry Co., Ltd. | Semiconductor device and method of manufacturing same |
US6713881B2 (en) * | 2000-05-29 | 2004-03-30 | Texas Instruments Incorporated | Semiconductor device and method of manufacturing same |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS62136844A (en) * | 1985-12-11 | 1987-06-19 | Mitsubishi Electric Corp | Probing device |
JP2674150B2 (en) * | 1988-10-31 | 1997-11-12 | 日本電気株式会社 | Layout method of semiconductor integrated circuit |
JP3104795B2 (en) | 1990-04-26 | 2000-10-30 | 株式会社日立製作所 | Semiconductor device and manufacturing method thereof |
JP2861686B2 (en) | 1992-12-02 | 1999-02-24 | 日本電気株式会社 | Multi-chip module |
JP2500643B2 (en) * | 1993-09-27 | 1996-05-29 | 日本電気株式会社 | Semiconductor device |
JPH08222514A (en) * | 1995-02-17 | 1996-08-30 | Nikon Corp | Semiconductor manufacturing method |
JPH09219419A (en) * | 1996-02-13 | 1997-08-19 | Toshiba Corp | Semiconductor device and manufacture thereof |
JP2845847B2 (en) * | 1996-11-12 | 1999-01-13 | 九州日本電気株式会社 | Semiconductor integrated circuit |
JP3304283B2 (en) | 1997-05-22 | 2002-07-22 | シャープ株式会社 | Semiconductor integrated circuit device |
JPH1131781A (en) * | 1997-05-13 | 1999-02-02 | T I F:Kk | Memory module and memory system |
JP3022819B2 (en) * | 1997-08-27 | 2000-03-21 | 日本電気アイシーマイコンシステム株式会社 | Semiconductor integrated circuit device |
JPH11145403A (en) | 1997-11-04 | 1999-05-28 | Nec Eng Ltd | Semiconductor integrated circuit |
JPH11168185A (en) * | 1997-12-03 | 1999-06-22 | Rohm Co Ltd | Laminated substrate body and semiconductor device |
JPH11330256A (en) * | 1998-05-19 | 1999-11-30 | Tif:Kk | Semiconductor device and its manufacture |
KR100277438B1 (en) | 1998-05-28 | 2001-02-01 | 윤종용 | Multi Chip Package |
SG93192A1 (en) * | 1999-01-28 | 2002-12-17 | United Microelectronics Corp | Face-to-face multi chip package |
-
2001
- 2001-03-30 WO PCT/JP2001/002755 patent/WO2002082540A1/en active IP Right Grant
- 2001-03-30 JP JP2002536861A patent/JP4091838B2/en not_active Expired - Fee Related
- 2001-04-12 TW TW090108763A patent/TW488001B/en not_active IP Right Cessation
-
2002
- 2002-01-25 US US10/058,877 patent/US6972487B2/en not_active Expired - Lifetime
-
2005
- 2005-03-16 US US11/080,414 patent/US20050161794A1/en not_active Abandoned
-
2006
- 2006-06-08 US US11/448,863 patent/US20060226529A1/en not_active Abandoned
Patent Citations (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5422435A (en) * | 1992-05-22 | 1995-06-06 | National Semiconductor Corporation | Stacked multi-chip modules and method of manufacturing |
US5532519A (en) * | 1994-09-14 | 1996-07-02 | International Business Machines Corporation | Cube wireability enhancement with chip-to-chip alignment and thickness control |
US5640107A (en) * | 1995-10-24 | 1997-06-17 | Northrop Grumman Corporation | Method for in-circuit programming of a field-programmable gate array configuration memory |
US5754405A (en) * | 1995-11-20 | 1998-05-19 | Mitsubishi Semiconductor America, Inc. | Stacked dual in-line package assembly |
US6407456B1 (en) * | 1996-02-20 | 2002-06-18 | Micron Technology, Inc. | Multi-chip device utilizing a flip chip and wire bond assembly |
US6091156A (en) * | 1996-09-02 | 2000-07-18 | Nec Corporation | Semiconductor pellet having plural chips |
US6057598A (en) * | 1997-01-31 | 2000-05-02 | Vlsi Technology, Inc. | Face on face flip chip integration |
US5949139A (en) * | 1997-04-25 | 1999-09-07 | Sharp Kabushiki Kaisha | Semiconductor integrated circuit device capable of achieving reductions in chip area and consumption power |
US6208018B1 (en) * | 1997-05-29 | 2001-03-27 | Micron Technology, Inc. | Piggyback multiple dice assembly |
US5877562A (en) * | 1997-09-08 | 1999-03-02 | Sur; Harlan | Photo alignment structure |
US6078514A (en) * | 1997-09-09 | 2000-06-20 | Fujitsu Limited | Semiconductor device and semiconductor system for high-speed data transfer |
US6043539A (en) * | 1997-11-26 | 2000-03-28 | Lsi Logic Corporation | Electro-static discharge protection of CMOS integrated circuits |
US6116493A (en) * | 1997-12-25 | 2000-09-12 | Kabushiki Kaisha Shinkawa | Flip-chip bonding parts, flip-chip bonding confirmation parts and a flip-chip bonding method |
US6100594A (en) * | 1998-01-14 | 2000-08-08 | Sharp Kabushiki Kaisha | Semiconductor device and method of manufacturing the same |
US6157213A (en) * | 1998-10-19 | 2000-12-05 | Xilinx, Inc. | Layout architecture and method for fabricating PLDs including multiple discrete devices formed on a single chip |
US6362651B1 (en) * | 1998-10-19 | 2002-03-26 | Xilinx, Inc. | Method for fabricating PLDs including multiple discrete devices formed on a single chip |
US6125069A (en) * | 1998-11-05 | 2000-09-26 | Nec Corporation | Semiconductor memory device with redundancy circuit having a reference resistance |
US6392304B1 (en) * | 1998-11-12 | 2002-05-21 | United Memories, Inc. | Multi-chip memory apparatus and associated method |
US6081429A (en) * | 1999-01-20 | 2000-06-27 | Micron Technology, Inc. | Test interposer for use with ball grid array packages assemblies and ball grid array packages including same and methods |
US6476499B1 (en) * | 1999-02-08 | 2002-11-05 | Rohm Co., | Semiconductor chip, chip-on-chip structure device and assembling method thereof |
US6376904B1 (en) * | 1999-12-23 | 2002-04-23 | Rambus Inc. | Redistributed bond pads in stacked integrated circuit die package |
US6580164B1 (en) * | 2000-03-17 | 2003-06-17 | Oki Electric Industry Co., Ltd. | Semiconductor device and method of manufacturing same |
US6713881B2 (en) * | 2000-05-29 | 2004-03-30 | Texas Instruments Incorporated | Semiconductor device and method of manufacturing same |
US6525413B1 (en) * | 2000-07-12 | 2003-02-25 | Micron Technology, Inc. | Die to die connection method and assemblies and packages including dice so connected |
US6359340B1 (en) * | 2000-07-28 | 2002-03-19 | Advanced Semiconductor Engineering, Inc. | Multichip module having a stacked chip arrangement |
US6365966B1 (en) * | 2000-08-07 | 2002-04-02 | Advanced Semiconductor Engineering, Inc. | Stacked chip scale package |
US20020135055A1 (en) * | 2001-03-23 | 2002-09-26 | Samsung Electronics Co., Ltd. | Semiconductor device having a fuse connected to a pad and fabrication method thereof |
Cited By (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7485960B2 (en) * | 2005-11-02 | 2009-02-03 | Panasonic Corporation | Semiconductor device and manufacturing method thereof |
US20070096314A1 (en) * | 2005-11-02 | 2007-05-03 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and manufacturing method thereof |
US20080036067A1 (en) * | 2006-08-07 | 2008-02-14 | Chipmos Technologies Inc. | Package structure with leadframe on offset chip-stacked structure |
US7582953B2 (en) * | 2006-08-07 | 2009-09-01 | Chipmos Technologies Inc. | Package structure with leadframe on offset chip-stacked structure |
US8399973B2 (en) | 2007-12-20 | 2013-03-19 | Mosaid Technologies Incorporated | Data storage and stackable configurations |
US20090161402A1 (en) * | 2007-12-20 | 2009-06-25 | Hakjune Oh | Data storage and stackable configurations |
WO2009079749A1 (en) * | 2007-12-20 | 2009-07-02 | Mosaid Technologies Incorporated | Data storage and stackable configurations |
US9183892B2 (en) | 2007-12-20 | 2015-11-10 | Conversant Intellectual Property Management Inc. | Data storage and stackable chip configurations |
US20100208443A1 (en) * | 2009-02-18 | 2010-08-19 | Elpida Memory, Inc. | Semiconductor device |
US8243465B2 (en) * | 2009-02-18 | 2012-08-14 | Elpida Memory, Inc. | Semiconductor device with additional power supply paths |
WO2010138480A2 (en) * | 2009-05-26 | 2010-12-02 | Rambus Inc. | Stacked semiconductor device assembly |
US10114775B2 (en) | 2009-05-26 | 2018-10-30 | Rambus Inc. | Stacked semiconductor device assembly in computer system |
US11693801B2 (en) | 2009-05-26 | 2023-07-04 | Rambus Inc. | Stacked semiconductor device assembly in computer system |
US11301405B2 (en) | 2009-05-26 | 2022-04-12 | Rambus Inc. | Stacked semiconductor device assembly in computer system |
US10719465B2 (en) | 2009-05-26 | 2020-07-21 | Rambus Inc. | Stacked semiconductor device assembly in computer system |
US10445269B2 (en) | 2009-05-26 | 2019-10-15 | Rambus Inc. | Stacked semiconductor device assembly in computer system |
US9880959B2 (en) | 2009-05-26 | 2018-01-30 | Rambus Inc. | Stacked semiconductor device assembly |
WO2010138480A3 (en) * | 2009-05-26 | 2011-01-20 | Rambus Inc. | Stacked semiconductor device assembly |
US9171824B2 (en) | 2009-05-26 | 2015-10-27 | Rambus Inc. | Stacked semiconductor device assembly |
US9406620B2 (en) | 2011-06-09 | 2016-08-02 | Shinko Electric Industries Co., Ltd. | Semiconductor package |
US8704364B2 (en) * | 2012-02-08 | 2014-04-22 | Xilinx, Inc. | Reducing stress in multi-die integrated circuit structures |
US8704384B2 (en) | 2012-02-17 | 2014-04-22 | Xilinx, Inc. | Stacked die assembly |
US20130285259A1 (en) * | 2012-04-30 | 2013-10-31 | Caleb C. Han | Method and system for wafer and strip level batch die attach assembly |
US8957512B2 (en) | 2012-06-19 | 2015-02-17 | Xilinx, Inc. | Oversized interposer |
US8869088B1 (en) | 2012-06-27 | 2014-10-21 | Xilinx, Inc. | Oversized interposer formed from a multi-pattern region mask |
CN104769709A (en) * | 2012-07-23 | 2015-07-08 | 马维尔国际贸易有限公司 | Methods and arrangements relating to semiconductor packages including multi-memory dies |
US9026872B2 (en) | 2012-08-16 | 2015-05-05 | Xilinx, Inc. | Flexible sized die for use in multi-die integrated circuit |
US9129947B2 (en) * | 2012-09-11 | 2015-09-08 | Silergy Semiconductor Technology (Hangzhou) Ltd | Multi-chip packaging structure and method |
US20140070390A1 (en) * | 2012-09-11 | 2014-03-13 | Silergy Semiconductor Technology (Hangzhou) Ltd | Multi-chip packaging structure and method |
US9547034B2 (en) | 2013-07-03 | 2017-01-17 | Xilinx, Inc. | Monolithic integrated circuit die having modular die regions stitched together |
US9915869B1 (en) | 2014-07-01 | 2018-03-13 | Xilinx, Inc. | Single mask set used for interposer fabrication of multiple products |
Also Published As
Publication number | Publication date |
---|---|
US6972487B2 (en) | 2005-12-06 |
JPWO2002082540A1 (en) | 2004-07-29 |
JP4091838B2 (en) | 2008-05-28 |
US20050161794A1 (en) | 2005-07-28 |
US20020140107A1 (en) | 2002-10-03 |
TW488001B (en) | 2002-05-21 |
WO2002082540A1 (en) | 2002-10-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6972487B2 (en) | Multi chip package structure having a plurality of semiconductor chips mounted in the same package | |
US8288855B2 (en) | Semiconductor memory device and semiconductor memory card | |
JP4507101B2 (en) | Semiconductor memory device and manufacturing method thereof | |
US7557439B1 (en) | Layered chip package that implements memory device | |
US9377825B2 (en) | Semiconductor device | |
US7863095B2 (en) | Method of manufacturing layered chip package | |
KR100843214B1 (en) | Planar multi semiconductor chip with the memory chip connected to processor chip by through electrode and method for fabricating the same | |
US7745259B2 (en) | Layered chip package and method of manufacturing same | |
KR100632327B1 (en) | Semiconductor device with semiconductor chip mounted on lead frame | |
US8012803B2 (en) | Vertically stacked pre-packaged integrated circuit chips | |
US7176558B2 (en) | Single chip and stack-type chip semiconductor package and method of manufacturing the same | |
US8274165B2 (en) | Semiconductor substrate, laminated chip package, semiconductor plate and method of manufacturing the same | |
US20050161835A1 (en) | Semiconductor integrated circuit having connection pads over active elements | |
KR20080002073A (en) | Stack chip having redistributed chip pad and stack chip package using the same | |
US20060292713A1 (en) | Semiconductor integrated circuit device | |
US8525167B2 (en) | Laminated chips package, semiconductor substrate and method of manufacturing the laminated chips package | |
JP5218319B2 (en) | Semiconductor substrate | |
JP2007134731A (en) | Semiconductor device, manufacturing method thereof, and semiconductor substrate | |
US8426979B2 (en) | Composite layered chip package | |
KR100699314B1 (en) | Semiconductor device, method for manufacturing the semiconductor device, and semiconductor substrate | |
JP5626232B2 (en) | Semiconductor device | |
US20050230829A1 (en) | Semiconductor device | |
US8569878B2 (en) | Semiconductor substrate, laminated chip package, semiconductor plate and method of manufacturing the same | |
US20020111008A1 (en) | Integrated circuit packages and the method for the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FUJITSU MICROELECTRONICS LIMITED, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:021976/0876 Effective date: 20081104 Owner name: FUJITSU MICROELECTRONICS LIMITED,JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:021976/0876 Effective date: 20081104 |
|
AS | Assignment |
Owner name: FUJITSU SEMICONDUCTOR LIMITED,JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:FUJITSU MICROELECTRONICS LIMITED;REEL/FRAME:024365/0939 Effective date: 20100401 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |