US20070147613A1 - Low I/O bandwidth method and system for implementing detection and identification of scrambling codes - Google Patents

Low I/O bandwidth method and system for implementing detection and identification of scrambling codes Download PDF

Info

Publication number
US20070147613A1
US20070147613A1 US11/706,781 US70678107A US2007147613A1 US 20070147613 A1 US20070147613 A1 US 20070147613A1 US 70678107 A US70678107 A US 70678107A US 2007147613 A1 US2007147613 A1 US 2007147613A1
Authority
US
United States
Prior art keywords
scrambling code
correlators
base station
correlator
correlation
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/706,781
Inventor
Sharad Sambhwani
Ghobad Heidari
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
QST Holdings LLC
QuickSilver Technology Inc
Original Assignee
QST Holdings LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US10/295,692 external-priority patent/US7215701B2/en
Application filed by QST Holdings LLC filed Critical QST Holdings LLC
Priority to US11/706,781 priority Critical patent/US20070147613A1/en
Publication of US20070147613A1 publication Critical patent/US20070147613A1/en
Assigned to QUICKSILVER TECHNOLOGY, INC. reassignment QUICKSILVER TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HEIDARI, GHOBAD, SAMBHWANI, SHARAD
Assigned to QUICKSILVER TECHNOLOGY, INC. reassignment QUICKSILVER TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HEIDARI, GHOBAD, SAMBHWANI, SHARAD
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7073Synchronisation aspects
    • H04B1/7075Synchronisation aspects with code phase acquisition
    • H04B1/70751Synchronisation aspects with code phase acquisition using partial detection
    • H04B1/70752Partial correlation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7073Synchronisation aspects
    • H04B1/70735Code identification
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7073Synchronisation aspects
    • H04B1/7075Synchronisation aspects with code phase acquisition
    • H04B1/708Parallel implementation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/7073Synchronisation aspects
    • H04B1/7083Cell search, e.g. using a three-step approach
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/707Spread spectrum techniques using direct sequence modulation
    • H04B1/709Correlator structure
    • H04B1/7095Sliding correlator type

Definitions

  • the present invention generally relates to scrambling codes. More specifically, the present invention relates to a method and system for detecting scrambling codes within a W-CDMA communication system.
  • Code acquisition is a fundamental algorithm required in any direct sequence spread spectrum (DSSS) receiver.
  • DSSS direct sequence spread spectrum
  • Prior to de-spreading, demodulating and decoding frames, such a receiver needs to acquire knowledge of timing information relating to the underlying spreading waveform being used to spread the data-bearing signal.
  • W-CDMA wide-band code division multiple access
  • a 3-step initial cell search procedure needs to be performed to acquire the primary scrambling code which is used to spread the data bearing channels. Examples of such channels are the primary common pilot channel (P-CPICH) and the dedicated physical channel (DPCH).
  • P-CPICH primary common pilot channel
  • DPCH dedicated physical channel
  • the first step of the 3-step initial cell search procedure relates to slot timing.
  • each base station transmits its own scrambling code in frames over the air to a mobile terminal.
  • Each frame is made up of fifteen (15) slots.
  • the start of a slot needs to be identified first. Once the start of a slot is identified, then it can be assured that one of the next fifteen (15) slots represents the start of a frame.
  • the start of a slot is identified.
  • the second step of the 3-step initial cell search procedure relates to frame timing.
  • the start of a slot is identified. Once that is achieved, the start of a frame can then be identified.
  • the base stations are identified in the network by a network matrix.
  • the network matrix has sixty-four groups (64) and each group has eight (8) cells.
  • a particular base station is identified by its group and its cell position within the group.
  • the start of a frame is identified and the mobile terminal can then synchronize to the identified frame and obtain information relating to group identification.
  • the group which contains the base station that sent out the frame (or scrambling code) is identified, i.e., one out of sixty-four (64) group is identified.
  • the receiver Upon completing the first two steps of the initial cell search procedure, the receiver has knowledge of the slot and frame timing of the received scrambling code, such as a P-CPICH signal.
  • the receiver also has knowledge of the group identification of the base station or cell being acquired.
  • the group identification information contains information on all eight (8) primary cells within the group. Since there are eight (8) cells in a group, using the group identification information, the receiver needs only to identify one (1) out of eight (8) possible primary cells from the group.
  • the receiver may use one of two conventional approaches.
  • the receiver may perform a correlation of the received signals with a parallel bank of eight (8) scrambling code generators (typical correlation length N ranges from 64 to 256 chips based on frequency offset in the received signals). All the eight (8) correlations are performed within N chips, at the expense of using eight (8) parallel scrambling code generators.
  • the receiver may sequentially correlate the received signals with eight (8) possible scrambling codes for N chips each.
  • the receiver may attain all eight (8) correlation results after slightly greater than 8*N chips (this number of chips is needed to allow for reassigning the scrambling code generator to another phase offset, after each correlation is performed),
  • Implementations may not be limited to the above two conventional approaches.
  • the above two approaches were explained for the case of real time processing of the CDMA signal, i.e. no buffering of received data was assumed for these two cases.
  • both of these approaches require additional power consumption/silicon area.
  • additional scrambling code generators are needed; and under the second approach, additional memory storage is needed to store the received signals and it takes additional time to generate and process the necessary scrambling codes in a sequential manner.
  • An exemplary method of the present invention is used to perform scrambling code detection of eight (8) primary cells (each scrambling code being spaced sixteen (16) chips apart) in a group.
  • a single scrambling code generator is used to generate a master scrambling code.
  • the master scrambling code is then used to create individual scrambling codes which are used in correlation with received signals to detect in parallel which one of the eight (8) possible primary cells in the group transmitted the received signals.
  • the individual scrambling codes are created based on the fact that each cell's phase reference is spaced sixteen (16) chips apart.
  • this exemplary method reduces the complexity of scrambling code or PN generator(s) in the parallel search implementation. More specifically, the use of this exemplary method avoids the need to utilize parallel logic to generate eight (8) scrambling codes. Since each primary scrambling code within a group is sixteen (16) chips apart, a buffer is used to store a sequential stream of scrambling code (i.e., the master scrambling code) output from a single scrambling code generator, and the received data is correlated in parallel with 16-chip offsets of portions of the master scrambling code. Eight dimensions are mapped to a single dimension at the expense of a slight increase in storage size.
  • This exemplary method can be used as part of an overall 3-step initial cell search procedure to acquire the downlink of a 3GPP WCDMA cell, which more specifically corresponds to part of the stage 3 portion of the cell search procedure.
  • the exemplary implementation includes a single scrambling code generator and eight (8) correlators arranged in sequential order.
  • Each of the correlators maintains a corresponding segment of the master scrambling code.
  • a new segment of the master scrambling code is introduced into one of the correlators by the scrambling code generator, a segment of the master scrambling code is dropped from another correlator, and segments of the master scrambling code are sequentially shifted or propagated through the remaining correlators; and concurrent correlations are performed by the correlators using their respective corresponding segments of the master scrambling code and newly received signals. The foregoing process is repeated until a desired correlation length is achieved.
  • FIG. 1 is a simplified diagram illustrating the timing of the scrambling codes of the eight (8) cells within a group
  • FIG. 2 is a flow diagram illustrating an exemplary method of the present invention
  • FIG. 3 is a simplified diagram illustrating parallel correlations of eight (8) cells in a group using a single scrambling code generator according to the present invention
  • FIG. 4 is a simplified diagram illustrating one exemplary implementation of the exemplary method according to the present invention.
  • FIG. 5 is a flow diagram illustrating one exemplary implementation of the exemplary method in accordance with the present invention.
  • FIG. 6 is a simplified diagram illustrating a second exemplary implementation of the exemplary method in accordance with the present invention.
  • FIG. 7 a is a diagram illustrating correlation results generated by the exemplary method shown in FIG. 3 in accordance with the present invention.
  • FIG. 7 b is a diagram illustrating correlation results generated after one iteration by the exemplary implementation shown in FIG. 6 in accordance with the present invention.
  • FIG. 1 is a simplified diagram illustrating the timing of the scrambling codes of the eight (8) cells within a group.
  • the scrambling code of each cell is transmitted on a periodic basis and the period of the scrambling code of each cell is thirty-eight thousand and four hundred (38,400) chips, i.e., the scrambling code of each cell is repeated after 38,400 chips.
  • C 0 is transmitted at t 0 and at t 38,400 .
  • the scrambling codes of any two adjacent cells are offset by sixteen (16) chips.
  • cells “0” and “1” transmit C 0 and C 16 respectively at t 0 .
  • the scrambling codes of all the cells within the group are transmitted at the same frame boundary.
  • FIG. 2 is a flow diagram illustrating an exemplary method of the present invention.
  • the correlation length N is first determined.
  • the correlation length N is the amount of time during which correlation between the received signals and the generated scrambling codes is summed up.
  • the correlation length N is selected such that reasonable correlation results can be obtained. Typical values of the correlation length N range from sixty-four (64) to two hundred and fifty-six (256), depending on the relative carrier frequency offset between the transmitted and received signals. A person of ordinary skill in the art will know how to select the proper correlation length.
  • the chip offset (CO) between two adjacent scrambling codes, and the number of cells (C) within a group a master scrambling code is generated.
  • the master scrambling code has a period, e.g., 38,400 chips, which is sufficient to allow correlations to be performed reliably.
  • N+CO*(C ⁇ 1) corresponds to the amount of code needed to be generated to perform a correlation of length N with C cells spaced CO chips apart.
  • the product term CO*C represents the chip offset between the respective scrambling codes of the first cells of two adjacent groups of base stations or cells.
  • the proper master scrambling code which covers all the possible scrambling codes from all the cells within the identified group can be generated.
  • portions of the master scrambling code are used to create individual scrambling codes which correspond to the cells within the identified group. These individual scrambling codes are then correlated with the received signals in a parallel manner to determine which of the cells within the identified group transmitted the received signals.
  • the following is an example illustrating the exemplary method of the present invention.
  • the example is based on the following assumptions: the correlation length N is two hundred and fifty-six (256); the chip offset CO is sixteen (16); and the number of cells C within the identified group is eight (8).
  • the period of the master scrambling code is thirty-eight thousand and four hundred (38,400) chips.
  • three hundred and sixty-eight (368) chips (C 0 ⁇ C 367 ) of master scrambling code is generated from a single scrambling code generator tuned to the first primary cell of the underlying identified group.
  • the generation of three hundred and sixty-eight (368) chips is specified to emphasize the total number of chips required out of the scrambling code generator to implement eight (8) parallel correlations of two hundred and fifty-six (256) chips each.
  • FIG. 3 is a simplified diagram illustrating parallel correlations of eight (8) cells in a group using a single scrambling code generator. As shown in FIG. 3 , each of the eight (8) correlators correlates the received signals (D 0 ⁇ D 255 ) with two hundred and fifty-six (256) chips of scrambling code, each starting at an offset of sixteen (16) chips.
  • the first correlator correlates the received signals (D 0 ⁇ D 255 ) with the complex conjugate of (C 0 ⁇ C 255 ); the second correlator correlates the received signals (D 0 ⁇ D 255 ) with the complex conjugate of (C 16 ⁇ C 271 ); and so on, and the final correlator correlates the received signals (D 0 ⁇ D 255 ) with the complex conjugate of (C 112 ⁇ C 367 ).
  • the correlation results are then obtained from each of the correlators. By evaluating the correlation results, the scrambling code represented by the received signals can be identified and, hence, the identity of the base station or cell which transmitted the received signals can also be determined.
  • FIG. 4 is a simplified diagram illustrating an exemplary implementation of the exemplary method described above in accordance with the present invention. It is to be noted that the received signals are processed simultaneously in real-time by eight (8) parallel correlators.
  • the exemplary method of the present invention as described may be implemented in software, hardware or a combination of both.
  • the exemplary method of the present invention may be implemented as control logic using software embedded in a mobile terminal.
  • the exemplary method may be implemented in a modular or integrated manner within the mobile terminal. Based on disclosure provided herein, a person of ordinary skill in the art will know of other ways and/or methods to implement the present invention.
  • a master scrambling code with a period of thirty-eight thousand and four hundred (38,400) chips is generated. This would require a global storage access of 8N*2 locations (since data is complex) for every N chips of correlation. If hardware resources are not limited, then the master scrambling code and the received signals can be stored in memory registers and each correlator can then read out the corresponding 256-chip scrambling code that it needs to perform the correlation.
  • FIG. 5 is a flow diagram illustrating an exemplary implementation of the exemplary method described above in accordance with the present invention. As will be illustrated below, the exemplary implementation reduces the storage and access requirements needed to implement the exemplary method in accordance with the present invention.
  • a portion of the master scrambling code is generated to populate the correlators. The generation of the master scrambling code by a single scrambling code generator is described above. The number of correlators and the length of each correlator respectively depend on the number of cells within a group and the chip offset between the respective scrambling codes of two adjacent cells within the group.
  • the correlators collectively contain the entire generated portion of the master scrambling code, i.e., each correlator is populated with a segment of the generated portion of the master scrambling code.
  • a set of received signals are captured.
  • the duration of the capture period equals to the chip offset between the respective scrambling codes of two adjacent cells within a group. For a W-CDMA communication system, the duration of the capture period is thus sixteen (16) chips.
  • the set of received signals are correlated with the generated portion of the master scrambling code by the correlators and the correlation results are stored.
  • each correlator shifts or propagates its segment of the generated portion of the master scrambling code to its neighboring correlator, with the exception that, at 58 , the first correlator discards its current segment and the last correlator receives a newly generated segment from the single scrambling code generator.
  • the process returns to 52 where the next set of received signals are captured and correlated. The foregoing process is repeated until the entire master scrambling code is generated and correlated. From an alternative perspective, this can be viewed as segments of the master scrambling code being correlated in a pipelined fashion on a first-in-first-out basis.
  • FIG. 6 is an exemplary physical implementation of the exemplary method described above.
  • an exemplary system 60 having a single scrambling code generator 62 and eight (8) correlators 64 - 78 .
  • This exemplary system 60 operates based on the following assumptions: there are eight (8) cells in a group; the chip offset between the respective scrambling codes of two adjacent cells in a group is sixteen (16) chips; and the correlation length N is selected to be two hundred and fifty-six (256).
  • the exemplary system 60 operates as follows. Initially, before any correlation is performed, the correlators COR 0 -COR 7 64 - 78 are collectively populated with a portion of the master scrambling code by the single scrambling code generator 62 .
  • This portion of the master scrambling code is segmented and populated into the correlators COR 0 -COR 7 64 - 78 .
  • Each correlator has a length of sixteen (16).
  • correlator COR 0 78 includes scrambling code segment C 0 -C 5 ; correlator COR 1 76 includes segment C 16 -C 31 ; and correlator COR 7 64 includes segment C 112 -C 127 ; and so on. It should be noted that the initial generation of all one hundred and twenty-eight (128) chips of the portion of the master scrambling code before starting any of the correlations is not required. One of the correlators 64 - 78 can be started every sixteen (16) chips in a pipelined fashion.
  • each correlator 64 - 78 partially correlates the same set of received complex data samples with the complex conjugate of its corresponding scrambling code segment. It is to be noted that the respective scrambling code segments of any two adjacent correlators have a chip offset of sixteen (16) chips.
  • the first correlator COR 0 78 correlates the received data samples, D 0 -D 15 , with the complex conjugate of its corresponding scrambling code segment, C 0 -C 15 ; the second correlator COR 1 76 correlates the received data samples, D 0 -D 15 , with the complex conjugate of its corresponding scrambling code segment, C 16 -C 31 ; and so on, and the final correlator COR 7 64 correlates the received data samples, D 0 -D 15 , with the complex conjugate of its corresponding scrambling code segment, C 112 -C 127 .
  • the correlations of the eight (8) correlators 64 - 78 are performed concurrently in a parallel manner and the correlation results are stored for subsequent evaluation.
  • each correlator After this first iteration of correlations, each correlator passes its current corresponding scrambling code segment to a neighboring correlator. It should be noted that each correlator has two neighboring correlators. In effect, with two exceptions which will be described below, this means each correlator also receives a new corresponding scramble code segment from another neighboring correlator. Graphically, this is shown as follows: COR 1 ⁇ COR 0 , COR 2 ⁇ COR 1 , COR 3 ⁇ COR 2 , COR 4 ⁇ COR 3 , COR 5 ⁇ COR 4 , COR 6 ⁇ COR 5 .
  • the scrambling code segments are shifted or propagated along the correlators 64 - 78 .
  • the two exceptions are the first correlator COR 0 78 and the last correlator COR 7 64 .
  • For the first correlator COR 0 78 its current corresponding scramble code segment is discarded; and for the last correlator COR 7 64 , a new scrambling code segment generated by the single scrambling code generator 62 is fed to the last correlator COR 7 64 .
  • the newly generated scrambling code segment is the next segment of the master scrambling code that follows the scrambling code segment that was in the last correlator COR 7 64 before that scrambling code segment was transferred to correlator COR 6 66 .
  • the newly generated scrambling code segment to be fed into the last correlator COR 7 64 is C 128 -C 143 .
  • scrambling code segment C 128 -C 143 follows scrambling code segment C 112 -C 127 within the master scrambling code.
  • the next set of complex data samples are received, D 16 -D 31 , and loaded into the correlators 64 - 78 .
  • Another iteration of concurrent correlations by the correlators 64 - 78 is then performed again.
  • the foregoing process of shifting the scrambling code segments, receiving the next set of complex data samples and performing another iteration of correlations is repeated until the master scrambling code is correlated or, conversely, the collective length of all the received complex data samples reaches the correlation length.
  • FIG. 7 a illustrates the correlation results generated using the exemplary method shown in FIG. 3 .
  • FIG. 7 b illustrates the correlation results after the first iteration of correlations by the exemplary system 60 . Comparing FIGS. 7 a and 7 b , it can be seen that by using the exemplary system 60 shown in FIG. 6 , sixteen (16) terms are generated by each of the eight (8) correlations after one iteration. Hence, in order to generate the complete results as shown in FIG. 7 a based on a correlation length of two hundred and fifty-six (256), sixteen (16) total iterations are executed.
  • scrambling code segments which make up the master scrambling code are internally shared amongst correlators 64 - 78 .
  • the corresponding scrambling code segment of each correlator is refreshed or updated.
  • This sharing of scrambling code segment reduces the access to the otherwise globally stored master scrambling code by a factor of eight (8) (for cases using the above assumptions), i.e., 2N scrambling code read accesses are required every N chips of correlations.
  • the scrambling code generator 62 transfers or generates only 2N/16 binary values to one of the correlators 64 - 78 .
  • the rest of the correlators 66 - 78 internally share the scrambling code segments which are already present amongst the correlators 64 - 78 .
  • the technique of packing and unpacking bits may be used. If the above binary values were packed into a word and then unpacked at the time of correlation, the scrambling code generator 62 then needs to transfer only 2N/(16*16) 16-bit words to the group of correlators 64 - 78 . That is, the working size of each correlator may be reduced to 2N/(16*16) by packing sixteen (16) bits at a time. This also reduces scrambling code storage access to 2N/16.
  • the present invention as described herein may be implemented in a number of ways.
  • the present invention may be implemented using the adaptive computing architecture as disclosed in U.S. patent application Ser. No. 09/815,122 entitled “ADAPTIVE INTEGRATED CIRCUITRY WITH HETEROGENEOUS AND RECONFIGURABLE MATRICES OF DIVERSE AND ADAPTIVE COMPUTATIONAL UNITS HAVING FIXED, APPLICATION SPECIFIC COMPUTATIONAL ELEMENTS,” filed on Mar. 22, 2001, the disclosure of which is hereby incorporated by reference in their entirety as if set forth in full herein for all purposes.
  • the scrambling code generator 62 and the correlators 64 - 78 may be implemented on demand within a mobile terminal. Based on the disclosure provided herein, a person of ordinary skill in the art will know of other ways and/or methods to implement and apply the present invention.

Abstract

A system for detecting and identifying the identity of a base station or cell which transmits a scrambling code is provided. According to one aspect of the system, the system is used to perform scrambling code detection of eight (8) primary cells (each scrambling code being spaced sixteen (16) chips apart) in a group. According to another aspect of the system, a single scrambling code generator is used to generate a master scrambling code. The master scrambling code is then used to create individual scrambling codes which are used in correlation with received signals to detect in parallel which one of the eight (8) possible primary cells in the group transmitted the received signals. According to yet another aspect of the system, each of the correlators maintains a corresponding segment of the master scrambling code. For every sixteen (16) chips, a new segment of the master scrambling code is introduced into one of the correlators, a segment of the master scrambling code is dropped from another correlator, and segments of the master scrambling code are sequentially shifted or propagated through the remaining correlators; and concurrent correlations are performed by the correlators using their respective corresponding segments of the master scrambling code and newly received signals.

Description

    CROSS-REFERENCES TO RELATED APPLICATION(S)
  • The present application is related to U.S. patent application Ser. No. (to be assigned) entitled “A METHOD AND SYSTEM FOR DETECTING AND IDENTIFYING SCRAMBLING CODES,” by Sharad Sambhwani et al., commonly owned and filed concurrently herewith, the disclosure of which is hereby incorporated by reference in their entirety as if set forth in full herein for all purposes.
  • The present application is also related to U.S. patent application Ser. No. 09/815,122 entitled “ADAPTIVE INTEGRATED CIRCUITRY WITH HETEROGENEOUS AND RECONFIGURABLE MATRICES OF DIVERSE AND ADAPTIVE COMPUTATIONAL UNITS HAVING FIXED, APPLICATION SPECIFIC COMPUTATIONAL ELEMENTS,” filed on Mar. 22, 2001, the disclosure of which is hereby incorporated by reference in their entirety as if set forth in full herein for all purposes.
  • BACKGROUND OF THE INVENTION
  • The present invention generally relates to scrambling codes. More specifically, the present invention relates to a method and system for detecting scrambling codes within a W-CDMA communication system.
  • Code acquisition is a fundamental algorithm required in any direct sequence spread spectrum (DSSS) receiver. Prior to de-spreading, demodulating and decoding frames, such a receiver needs to acquire knowledge of timing information relating to the underlying spreading waveform being used to spread the data-bearing signal. According to the wide-band code division multiple access (W-CDMA) communication system of the 3GPP standards body, upon turning on a mobile terminal or device, a 3-step initial cell search procedure needs to be performed to acquire the primary scrambling code which is used to spread the data bearing channels. Examples of such channels are the primary common pilot channel (P-CPICH) and the dedicated physical channel (DPCH).
  • The first step of the 3-step initial cell search procedure relates to slot timing. In a W-CDMA communication system, each base station transmits its own scrambling code in frames over the air to a mobile terminal. Each frame is made up of fifteen (15) slots. Before the start of a frame can be located, the start of a slot needs to be identified first. Once the start of a slot is identified, then it can be assured that one of the next fifteen (15) slots represents the start of a frame. Upon conclusion of the first step, the start of a slot is identified.
  • The second step of the 3-step initial cell search procedure relates to frame timing. As mentioned above, at the end of the first step, the start of a slot is identified. Once that is achieved, the start of a frame can then be identified. Within a W-CDMA communication system, there are five hundred and twelve (512) base stations within the network. The base stations are identified in the network by a network matrix. The network matrix has sixty-four groups (64) and each group has eight (8) cells. A particular base station is identified by its group and its cell position within the group. During this second step, the start of a frame is identified and the mobile terminal can then synchronize to the identified frame and obtain information relating to group identification. Upon conclusion of the second step, the group which contains the base station that sent out the frame (or scrambling code) is identified, i.e., one out of sixty-four (64) group is identified.
  • Upon completing the first two steps of the initial cell search procedure, the receiver has knowledge of the slot and frame timing of the received scrambling code, such as a P-CPICH signal. The receiver also has knowledge of the group identification of the base station or cell being acquired. The group identification information contains information on all eight (8) primary cells within the group. Since there are eight (8) cells in a group, using the group identification information, the receiver needs only to identify one (1) out of eight (8) possible primary cells from the group.
  • To achieve this goal, the receiver may use one of two conventional approaches. Under the first approach, the receiver may perform a correlation of the received signals with a parallel bank of eight (8) scrambling code generators (typical correlation length N ranges from 64 to 256 chips based on frequency offset in the received signals). All the eight (8) correlations are performed within N chips, at the expense of using eight (8) parallel scrambling code generators.
  • Under the second approach, the receiver may sequentially correlate the received signals with eight (8) possible scrambling codes for N chips each. Using a single scrambling code generator, one may attain all eight (8) correlation results after slightly greater than 8*N chips (this number of chips is needed to allow for reassigning the scrambling code generator to another phase offset, after each correlation is performed),
  • Implementations may not be limited to the above two conventional approaches. The above two approaches were explained for the case of real time processing of the CDMA signal, i.e. no buffering of received data was assumed for these two cases.
  • As mentioned above, the eight (8) scrambling codes may be generated in parallel, using eight (8) separate scrambling code generators each operating independently, or the eight (8) scrambling codes maybe generated using a single scrambling code generator using eight (8) sets of masks (a set=4 18-bit masks). However, both of these approaches require additional power consumption/silicon area. Under the first approach, additional scrambling code generators are needed; and under the second approach, additional memory storage is needed to store the received signals and it takes additional time to generate and process the necessary scrambling codes in a sequential manner.
  • Hence, it would be desirable to provide a method and system which is capable of generating scrambling codes for correlation to identify a received scrambling code in a more efficient manner.
  • SUMMARY OF THE INVENTION
  • An exemplary method of the present invention is used to perform scrambling code detection of eight (8) primary cells (each scrambling code being spaced sixteen (16) chips apart) in a group. According to the exemplary method, a single scrambling code generator is used to generate a master scrambling code. The master scrambling code is then used to create individual scrambling codes which are used in correlation with received signals to detect in parallel which one of the eight (8) possible primary cells in the group transmitted the received signals. The individual scrambling codes are created based on the fact that each cell's phase reference is spaced sixteen (16) chips apart.
  • The use of this exemplary method reduces the complexity of scrambling code or PN generator(s) in the parallel search implementation. More specifically, the use of this exemplary method avoids the need to utilize parallel logic to generate eight (8) scrambling codes. Since each primary scrambling code within a group is sixteen (16) chips apart, a buffer is used to store a sequential stream of scrambling code (i.e., the master scrambling code) output from a single scrambling code generator, and the received data is correlated in parallel with 16-chip offsets of portions of the master scrambling code. Eight dimensions are mapped to a single dimension at the expense of a slight increase in storage size.
  • This exemplary method can be used as part of an overall 3-step initial cell search procedure to acquire the downlink of a 3GPP WCDMA cell, which more specifically corresponds to part of the stage 3 portion of the cell search procedure.
  • According to an exemplary implementation of the exemplary method of the present invention, the exemplary implementation includes a single scrambling code generator and eight (8) correlators arranged in sequential order. Each of the correlators maintains a corresponding segment of the master scrambling code. For every sixteen (16) chips, a new segment of the master scrambling code is introduced into one of the correlators by the scrambling code generator, a segment of the master scrambling code is dropped from another correlator, and segments of the master scrambling code are sequentially shifted or propagated through the remaining correlators; and concurrent correlations are performed by the correlators using their respective corresponding segments of the master scrambling code and newly received signals. The foregoing process is repeated until a desired correlation length is achieved.
  • Reference to the remaining portions of the specification, including the drawings and claims, will realize other features and advantages of the present invention. Further features and advantages of the present invention, as well as the structure and operation of various embodiments of the present invention, are described in detail below with respect to accompanying drawings, like reference numbers indicate identical or functionally similar elements.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a simplified diagram illustrating the timing of the scrambling codes of the eight (8) cells within a group;
  • FIG. 2 is a flow diagram illustrating an exemplary method of the present invention;
  • FIG. 3 is a simplified diagram illustrating parallel correlations of eight (8) cells in a group using a single scrambling code generator according to the present invention;
  • FIG. 4 is a simplified diagram illustrating one exemplary implementation of the exemplary method according to the present invention;
  • FIG. 5 is a flow diagram illustrating one exemplary implementation of the exemplary method in accordance with the present invention;
  • FIG. 6 is a simplified diagram illustrating a second exemplary implementation of the exemplary method in accordance with the present invention;
  • FIG. 7 a is a diagram illustrating correlation results generated by the exemplary method shown in FIG. 3 in accordance with the present invention; and
  • FIG. 7 b is a diagram illustrating correlation results generated after one iteration by the exemplary implementation shown in FIG. 6 in accordance with the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • The present invention in the form of one or more exemplary embodiments will now be discussed. The present invention can be applied to the third step of the initial cell search procedure when a mobile terminal is initially powered on to identify the base station or cell which transmitted the received signals containing a scrambling code. FIG. 1 is a simplified diagram illustrating the timing of the scrambling codes of the eight (8) cells within a group. Referring to FIG. 1, the scrambling code of each cell is transmitted on a periodic basis and the period of the scrambling code of each cell is thirty-eight thousand and four hundred (38,400) chips, i.e., the scrambling code of each cell is repeated after 38,400 chips. For example, for cell “0”, C0 is transmitted at t0 and at t38,400. Furthermore, the scrambling codes of any two adjacent cells are offset by sixteen (16) chips. For example, cells “0” and “1” transmit C0 and C16 respectively at t0. The scrambling codes of all the cells within the group are transmitted at the same frame boundary. By having a 16-chip offset between two adjacent cells, the scrambling codes between two adjacent groups of cells are offset by one hundred and twenty-eight (128) (16*8=128).
  • According to one exemplary method of the present invention, a scrambling code represented by the received signals is identified by using a single scrambling code generator to attain N chip correlation of the received signals with eight (8) primary scrambling codes in a group within N+16*7=N+112 chips.
  • FIG. 2 is a flow diagram illustrating an exemplary method of the present invention. Referring to FIG. 2, at 20, the correlation length N is first determined. The correlation length N is the amount of time during which correlation between the received signals and the generated scrambling codes is summed up. The correlation length N is selected such that reasonable correlation results can be obtained. Typical values of the correlation length N range from sixty-four (64) to two hundred and fifty-six (256), depending on the relative carrier frequency offset between the transmitted and received signals. A person of ordinary skill in the art will know how to select the proper correlation length. Next, at 22, using the selected correlation length, the chip offset (CO) between two adjacent scrambling codes, and the number of cells (C) within a group, a master scrambling code is generated. The master scrambling code has a period, e.g., 38,400 chips, which is sufficient to allow correlations to be performed reliably. N+CO*(C−1) corresponds to the amount of code needed to be generated to perform a correlation of length N with C cells spaced CO chips apart. It should be noted that the product term CO*C represents the chip offset between the respective scrambling codes of the first cells of two adjacent groups of base stations or cells. As mentioned above, during the first two steps of the initial cell search procedure, the start of the frame containing the scrambling code is identified and group identification information relating to the group which includes the cell that transmitted the received signals is available. With this information, the group which includes the cell that transmitted the received signals is identified. Moreover, using this information, the proper master scrambling code which covers all the possible scrambling codes from all the cells within the identified group can be generated. At 24, portions of the master scrambling code are used to create individual scrambling codes which correspond to the cells within the identified group. These individual scrambling codes are then correlated with the received signals in a parallel manner to determine which of the cells within the identified group transmitted the received signals.
  • The following is an example illustrating the exemplary method of the present invention. The example is based on the following assumptions: the correlation length N is two hundred and fifty-six (256); the chip offset CO is sixteen (16); and the number of cells C within the identified group is eight (8). The period of the master scrambling code is thirty-eight thousand and four hundred (38,400) chips.
  • Next, three hundred and sixty-eight (368) chips (C0→C367) of master scrambling code is generated from a single scrambling code generator tuned to the first primary cell of the underlying identified group. The length of three hundred and sixty-eight (368) chips is determined based on the formula N+CO*(C−1) which, in this case, equals to 256+16*(8−1)=256+16*7=256+112=368. It should be noted that it is not necessary to generate all three hundred and sixty-eight (368) chips prior to correlation. The generation of three hundred and sixty-eight (368) chips is specified to emphasize the total number of chips required out of the scrambling code generator to implement eight (8) parallel correlations of two hundred and fifty-six (256) chips each.
  • FIG. 3 is a simplified diagram illustrating parallel correlations of eight (8) cells in a group using a single scrambling code generator. As shown in FIG. 3, each of the eight (8) correlators correlates the received signals (D0→D255) with two hundred and fifty-six (256) chips of scrambling code, each starting at an offset of sixteen (16) chips. For example, the first correlator correlates the received signals (D0→D255) with the complex conjugate of (C0→C255); the second correlator correlates the received signals (D0→D255) with the complex conjugate of (C16→C271); and so on, and the final correlator correlates the received signals (D0→D255) with the complex conjugate of (C112→C367). The correlation results are then obtained from each of the correlators. By evaluating the correlation results, the scrambling code represented by the received signals can be identified and, hence, the identity of the base station or cell which transmitted the received signals can also be determined.
  • FIG. 4 is a simplified diagram illustrating an exemplary implementation of the exemplary method described above in accordance with the present invention. It is to be noted that the received signals are processed simultaneously in real-time by eight (8) parallel correlators. The scrambling code generator generates three hundred and sixty-eight (368), i.e., N+112 chips. This is in contrast to 8N chips that must be generated for the alternative approach in the parallel search implementation. Hence, there is a factor of 8N/(N+128) savings on the scrambling code generation complexity using the present invention, which equals to 5.3 for N=256 (an 82% reduction in complexity).
  • The exemplary method of the present invention as described may be implemented in software, hardware or a combination of both. For example, the exemplary method of the present invention may be implemented as control logic using software embedded in a mobile terminal. When implemented using software, the exemplary method may be implemented in a modular or integrated manner within the mobile terminal. Based on disclosure provided herein, a person of ordinary skill in the art will know of other ways and/or methods to implement the present invention.
  • Referring to FIG. 3, it can be seen that in accordance with the exemplary method, for a correlation length of two hundred and fifty-six (256), a 16-chip offset between scrambling codes and eight (8) cells within a group, a master scrambling code with a period of thirty-eight thousand and four hundred (38,400) chips is generated. This would require a global storage access of 8N*2 locations (since data is complex) for every N chips of correlation. If hardware resources are not limited, then the master scrambling code and the received signals can be stored in memory registers and each correlator can then read out the corresponding 256-chip scrambling code that it needs to perform the correlation.
  • FIG. 5 is a flow diagram illustrating an exemplary implementation of the exemplary method described above in accordance with the present invention. As will be illustrated below, the exemplary implementation reduces the storage and access requirements needed to implement the exemplary method in accordance with the present invention. Referring to FIG. 5, at 50, a portion of the master scrambling code is generated to populate the correlators. The generation of the master scrambling code by a single scrambling code generator is described above. The number of correlators and the length of each correlator respectively depend on the number of cells within a group and the chip offset between the respective scrambling codes of two adjacent cells within the group. The correlators collectively contain the entire generated portion of the master scrambling code, i.e., each correlator is populated with a segment of the generated portion of the master scrambling code. The length of the portion of the master scrambling code to be generated depends on the chip offset between the respective scrambling codes of two adjacent groups of cells. As mentioned above, this chip offset, in turn, depends on the number of cells within a group and the chip offset between the respective scrambling codes of two adjacent cells within the group. For instance, for a W-CDMA communication system, there are eight (8) cells in a group and the chip offset between the scrambling codes of two adjacent cells within the group is sixteen (16). Hence, the length of the portion of the master scrambling code to be initially generated is one hundred and twenty-eight (128=16*8) chips.
  • At 52, a set of received signals are captured. The duration of the capture period equals to the chip offset between the respective scrambling codes of two adjacent cells within a group. For a W-CDMA communication system, the duration of the capture period is thus sixteen (16) chips.
  • At 54, the set of received signals are correlated with the generated portion of the master scrambling code by the correlators and the correlation results are stored. After the correlations are performed, at 56, each correlator shifts or propagates its segment of the generated portion of the master scrambling code to its neighboring correlator, with the exception that, at 58, the first correlator discards its current segment and the last correlator receives a newly generated segment from the single scrambling code generator. Then, the process returns to 52 where the next set of received signals are captured and correlated. The foregoing process is repeated until the entire master scrambling code is generated and correlated. From an alternative perspective, this can be viewed as segments of the master scrambling code being correlated in a pipelined fashion on a first-in-first-out basis.
  • FIG. 6 is an exemplary physical implementation of the exemplary method described above. Referring to FIG. 6, there is shown an exemplary system 60 having a single scrambling code generator 62 and eight (8) correlators 64-78. This exemplary system 60 operates based on the following assumptions: there are eight (8) cells in a group; the chip offset between the respective scrambling codes of two adjacent cells in a group is sixteen (16) chips; and the correlation length N is selected to be two hundred and fifty-six (256).
  • The exemplary system 60 operates as follows. Initially, before any correlation is performed, the correlators COR0-COR7 64-78 are collectively populated with a portion of the master scrambling code by the single scrambling code generator 62. The portion of the master scrambling code that is initially generated is one hundred and twenty-eight (128=16*8) in length (C0→C127). This portion of the master scrambling code is segmented and populated into the correlators COR0-COR7 64-78. Each correlator has a length of sixteen (16). For example, after initial population, correlator COR 0 78 includes scrambling code segment C0-C5; correlator COR 1 76 includes segment C16-C31; and correlator COR 7 64 includes segment C112-C127; and so on. It should be noted that the initial generation of all one hundred and twenty-eight (128) chips of the portion of the master scrambling code before starting any of the correlations is not required. One of the correlators 64-78 can be started every sixteen (16) chips in a pipelined fashion.
  • Next, a set of complex data signals or samples which is sixteen (16) chips in length, D0-D15, are received and fed to each of the correlators 64-78. Then, each correlator partially correlates the same set of received complex data samples with the complex conjugate of its corresponding scrambling code segment. It is to be noted that the respective scrambling code segments of any two adjacent correlators have a chip offset of sixteen (16) chips. For example, the first correlator COR 0 78 correlates the received data samples, D0-D15, with the complex conjugate of its corresponding scrambling code segment, C0-C15; the second correlator COR 1 76 correlates the received data samples, D0-D15, with the complex conjugate of its corresponding scrambling code segment, C16-C31; and so on, and the final correlator COR 7 64 correlates the received data samples, D0-D15, with the complex conjugate of its corresponding scrambling code segment, C112-C127. The correlations of the eight (8) correlators 64-78 are performed concurrently in a parallel manner and the correlation results are stored for subsequent evaluation.
  • After this first iteration of correlations, each correlator passes its current corresponding scrambling code segment to a neighboring correlator. It should be noted that each correlator has two neighboring correlators. In effect, with two exceptions which will be described below, this means each correlator also receives a new corresponding scramble code segment from another neighboring correlator. Graphically, this is shown as follows: COR1→COR0, COR2→COR1, COR3→COR2, COR4→COR3, COR5→COR4, COR6→COR5. In essence, the scrambling code segments are shifted or propagated along the correlators 64-78. The two exceptions are the first correlator COR 0 78 and the last correlator COR 7 64. For the first correlator COR 0 78, its current corresponding scramble code segment is discarded; and for the last correlator COR 7 64, a new scrambling code segment generated by the single scrambling code generator 62 is fed to the last correlator COR 7 64. The newly generated scrambling code segment is the next segment of the master scrambling code that follows the scrambling code segment that was in the last correlator COR 7 64 before that scrambling code segment was transferred to correlator COR 6 66. For example, after the first iteration, the newly generated scrambling code segment to be fed into the last correlator COR 7 64 is C128-C143. This is because scrambling code segment C128-C143 follows scrambling code segment C112-C127 within the master scrambling code. By shifting or transferring the scrambling code segments as described above, the entire master scrambling code is propagated along all the correlators 64-78 and is eventually correlated with the received data samples as described in FIG. 3.
  • The next set of complex data samples are received, D16-D31, and loaded into the correlators 64-78. Another iteration of concurrent correlations by the correlators 64-78 is then performed again. The foregoing process of shifting the scrambling code segments, receiving the next set of complex data samples and performing another iteration of correlations is repeated until the master scrambling code is correlated or, conversely, the collective length of all the received complex data samples reaches the correlation length.
  • FIG. 7 a illustrates the correlation results generated using the exemplary method shown in FIG. 3. FIG. 7 b illustrates the correlation results after the first iteration of correlations by the exemplary system 60. Comparing FIGS. 7 a and 7 b, it can be seen that by using the exemplary system 60 shown in FIG. 6, sixteen (16) terms are generated by each of the eight (8) correlations after one iteration. Hence, in order to generate the complete results as shown in FIG. 7 a based on a correlation length of two hundred and fifty-six (256), sixteen (16) total iterations are executed.
  • As can be seen above, scrambling code segments which make up the master scrambling code are internally shared amongst correlators 64-78. For every predetermined period (that is defined by the chip offset between the respective scrambling codes of any two adjacent cells within a group), e.g., sixteen (16) chips, the corresponding scrambling code segment of each correlator is refreshed or updated. This sharing of scrambling code segment reduces the access to the otherwise globally stored master scrambling code by a factor of eight (8) (for cases using the above assumptions), i.e., 2N scrambling code read accesses are required every N chips of correlations.
  • In addition, for every iteration of correlations, the scrambling code generator 62 transfers or generates only 2N/16 binary values to one of the correlators 64-78. As mentioned above, the rest of the correlators 66-78 internally share the scrambling code segments which are already present amongst the correlators 64-78.
  • To further reduce scrambling code memory access as well as each correlator's working size, the technique of packing and unpacking bits may be used. If the above binary values were packed into a word and then unpacked at the time of correlation, the scrambling code generator 62 then needs to transfer only 2N/(16*16) 16-bit words to the group of correlators 64-78. That is, the working size of each correlator may be reduced to 2N/(16*16) by packing sixteen (16) bits at a time. This also reduces scrambling code storage access to 2N/16.
  • Furthermore, it is understood that while the present invention as described above is applicable to a W-CDMA communication system, it should be clear to a person of ordinary skill in the art that the present invention can be applied to other types of communication systems.
  • Moreover, it should be noted that the present invention as described herein may be implemented in a number of ways. For example, the present invention may be implemented using the adaptive computing architecture as disclosed in U.S. patent application Ser. No. 09/815,122 entitled “ADAPTIVE INTEGRATED CIRCUITRY WITH HETEROGENEOUS AND RECONFIGURABLE MATRICES OF DIVERSE AND ADAPTIVE COMPUTATIONAL UNITS HAVING FIXED, APPLICATION SPECIFIC COMPUTATIONAL ELEMENTS,” filed on Mar. 22, 2001, the disclosure of which is hereby incorporated by reference in their entirety as if set forth in full herein for all purposes. For instance, using the adaptive computing architecture, the scrambling code generator 62 and the correlators 64-78 may be implemented on demand within a mobile terminal. Based on the disclosure provided herein, a person of ordinary skill in the art will know of other ways and/or methods to implement and apply the present invention.
  • It is further understood that the examples and embodiments described herein are for illustrative purposes only and that various modifications or changes in light thereof will be suggested to persons skilled in the art and are to be included within the spirit and purview of this application and scope of the appended claims. All publications, patents, and patent applications cited herein are hereby incorporated by reference for all purposes in their entirety.

Claims (47)

1. A system for identifying a scrambling code from signals received from a base station, comprising:
a scrambling code generator configured to generate a plurality of scrambling code segments in a sequential manner, the plurality of scrambling code segments making up a master scrambling code; and
a plurality of correlators arranged in a sequential manner, each correlator maintaining a corresponding scrambling code segment and configured to correlate a set of received signals with its corresponding scrambling code segment and generate corresponding correlation results, the plurality of correlators collectively performing their correlations in a parallel manner in one or more iterations;
wherein after each performed iteration, all but one of the plurality of correlators shift their corresponding scrambling code segments to their respective neighboring correlators and a new scrambling code segment is generated by the scrambling code generator and fed to one of the plurality of correlators.
2. The system according to claim 1 wherein the number of iterations performed by the plurality of correlators depends on a selected correlation length and a predetermined chip offset; and
wherein the length of each correlator depends on the predetermined chip offset.
3. The system according to claim 1 wherein after each performed iteration, a new set of received signals is received by each correlator.
4. The system according to claim 1 wherein the correlation results generated by the plurality of correlators are evaluated to identify the scrambling code from the received signals thereby allowing the identity of the base station which transmitted the received signals to be identified.
5. The system according to claim 1 wherein the plurality of correlators perform their correlations in a real-time manner.
6. A mobile terminal incorporating the system as recited in claim 1.
7. The system according to claim 1 wherein the base station is located in a W-CDMA communication network.
8. A system for identifying a scrambling code from signals received from a base station, the base station belonging to one of a plurality of base station groups in a communication network, the system comprising:
a scrambling code generator configured to generate a plurality of scrambling code segments in a sequential manner, the plurality of scrambling code segments making up a master scrambling code; and
a plurality of correlators arranged in a sequential manner, each correlator maintaining a corresponding scrambling code segment and configured to correlate a set of received signals with its corresponding scrambling code segment and generate corresponding correlation results, the plurality of correlators collectively performing their correlations in a parallel manner in one or more iterations;
wherein after each performed iteration, all but one of the plurality of correlators shift their corresponding scrambling code segments to their respective neighboring correlators and a new scrambling code segment is generated by the scrambling code generator and fed to one of the plurality of correlators.
9. The system according to claim 8 wherein the number of iterations performed by the plurality of correlators depends on a selected correlation length and a predetermined chip offset; and
wherein the length of each correlator depends on the predetermined chip offset.
10. The system according to claim 8 wherein after each performed iteration, a new set of received signals is received by each correlator.
11. The system according to claim 8 wherein the correlation results generated by the plurality of correlators are evaluated to identify the scrambling code from the received signals thereby allowing the identity of the base station which transmitted the received signals to be identified.
12. The system according to claim 8 wherein the master scrambling code has a period determined by a selected correlation length and a predetermined group chip offset.
13. The system according to claim 12 wherein the predetermined group chip offset is determined by the number of base stations within a base station group and a predetermined chip offset.
14. The system according to claim 8 wherein the number of the plurality of correlators depends on the number of base stations within a base station group.
15. The system according to claim 8 wherein the plurality of correlators perform their correlations in a real-time manner.
16. A mobile terminal incorporating the system as recited in claim 8.
17. The system according to claim 8 wherein the communication network is a W-CDMA communication network.
18. A system for identifying a scrambling code from signals received from a base station, the base station belonging to one of a plurality of base station groups in a communication network, the system comprising:
a scrambling code generator configured to generate a plurality of scrambling code segments in a sequential manner, the plurality of scrambling code segments making up a master scrambling code; and
a plurality of correlators coupled in a sequential manner and having a first correlator, a last correlator and a plurality of intermediate correlators coupled between the first correlator and the last correlator, the plurality of correlators configured to perform correlations in a parallel manner in one or more iterations;
wherein:
the plurality of correlators are each populated with corresponding scrambling code segments generated by the scrambling code generator;
each of the plurality of correlators receives a set of received data samples;
the plurality of correlators correlate the set of received data samples with their corresponding scrambling code segments in parallel in one iteration;
after the one iteration is completed, the plurality of intermediate correlators and the last correlator shift their corresponding scrambling code segments to their respective neighboring correlator, the corresponding scrambling code segment of the first correlator is discarded, and a new scrambling code segment is generated by the scrambling code generator and fed to the last correlator.
19. The system according to claim 18 wherein after the one iteration is completed, a new set of received data samples is received by the plurality of correlators.
20. The system according to claim 18 wherein the master scrambling code has a period determined by a selected correlation length and a predetermined group chip offset.
21. The system according to claim 20 wherein the predetermined group chip offset is determined by the number of base stations within a base station group and a predetermined chip offset.
22. The system according to claim 18 wherein the number of the plurality of correlators depends on the number of base stations within a base station group.
23. The system according to claim 18 wherein the plurality of correlators perform their correlations in a real-time manner.
24. The system according to claim 18 wherein the new scrambling code segment follows the corresponding scrambling code segment which was in the last correlator before that corresponding scrambling code segment was shifted.
25. A mobile terminal incorporating the system as recited in claim 18.
26. The system according to claim 18 wherein the communication network is a W-CDMA communication network and the system is used in connection with acquisition of a downlink of a 3GPP W-CDMA cell during stage 3 of a cell search procedure.
27. A method for identifying a scrambling code from signals received from a base station, comprising:
selecting a correlation length;
identifying a master scrambling code using the selected correlation length, the master scrambling code comprising a plurality of scrambling code segments arranged in a sequential manner;
populating each of a plurality of correlators with a corresponding scrambling code segment in a sequential manner;
providing a set of received data samples to each of the plurality of correlators;
causing each of the plurality of correlators to correlate the set of received data samples with its corresponding scrambling code segment and store corresponding correlation results;
shifting the corresponding scrambling code segments of all but one of the plurality of correlators to their respective neighboring correlators;
populating one of the plurality of correlators with a new scrambling code segment, the new scrambling code segment sequentially following the corresponding scrambling code segments which have previously been used to populate the plurality of correlators; and
repeating the providing step, the causing step, the shifting step and the populating step with the new scrambling code segment with successive sets of received data samples until the selected correlation length is achieved.
28. The method of claim 27 further comprising:
evaluating the stored correlation results generated by the plurality of correlators to identify the scrambling code from the signals received from the base station thereby allowing the identity of the base station to be identified.
29. The method of claim 27 wherein the causing step further comprises:
causing each of the plurality of correlators to correlate in a concurrent and real-time manner.
30. A mobile terminal utilizing the method as recited in claim 27.
31. The method according to claim 27 wherein the base station is located in a W-CDMA communication network and the method is used in connection with acquisition of a downlink of a 3GPP W-CDMA cell during stage 3 of a cell search procedure.
32. A method for identifying a scrambling code from signals received from a base station, the base station belonging to one of a plurality of base station groups in a communication network, the method comprising:
identifying a master scrambling code, the master scrambling code comprising a plurality of scrambling code segments arranged in a sequential manner;
performing a series of successive correlation iterations using a number of scrambling code segments taken from the plurality of scrambling code segments and corresponding sets of received data samples; and
for each correlation iteration:
providing a new set of received data samples;
correlating the new set of received data samples with the number of scrambling code segments and storing correlation results; and
refreshing the number of scrambling code segments in a first-in-first-out basis by discarding one scrambling code segment and adding another scrambling code segment.
33. The method of claim 32 further comprising:
evaluating the collectively stored correlation results to identify the scrambling code from the signals received from the base station thereby allowing the identity of the base station to be identified.
34. The method of claim 32 wherein for each correlation iteration, the correlating step further comprises:
correlating the new set of received data samples with each of the number of scrambling code segments in a concurrent manner.
35. The method of claim 32 further comprising:
selecting a correlation length; and
wherein the period of the master scrambling code depends on the correlation length and a predetermined group chip offset.
36. The method of claim 35 wherein the predetermined group chip offset depends on the number of base stations within a base station group and a predetermined chip offset between two adjacent base stations within the base station group.
37. The method of claim 35 wherein the number of successive correlation iterations depends on the selected correlation length and the number of scrambling code segments being correlated during each correlation iteration.
38. A mobile terminal utilizing the method as recited in claim 32.
39. The method according to claim 32 wherein the communication network is a W-CDMA comm unication network and the method is used in connection with acquisition of a downlink of a 3GPP W-CDMA cell during stage 3 of a cell search procedure.
40. A method for identifying a scrambling code from signals received from a base station, the base station belonging to one of a plurality of base station groups in a communication network, the method comprising:
identifying a master scrambling code, the master scrambling code comprising a plurality of scrambling code segments arranged in a sequential manner;
configuring a scrambling code generator to generate the plurality of scrambling code segments one scrambling code segment at a time;
configuring a plurality of correlators in a sequential manner to perform correlations, the plurality of correlators having a first correlator, a last correlator and a plurality of intermediate correlators coupled between the first correlator and the last correlator;
populating each of the plurality of correlators with a corresponding scrambling code segment generated from the scrambling code generator;
causing the plurality of correlators to perform a series of successive correlation iterations using their corresponding scrambling code segments and corresponding sets of received data samples; and
for each correlation iteration:
providing a new set of received data samples;
causing the plurality of correlators to respectively correlate the new set of received data samples with their corresponding scrambling code segments and store respective correlation results;
shifting the corresponding scrambling code segments of the plurality of intermediate correlators and the last correlator to their respective neighboring correlators;
transferring a new scrambling code segment generated by the scrambling code generator to the last correlator, the new scrambling code segment is in sequence with the corresponding scrambling code segment which was previously present in the last correlator.
41. The method of claim 40 further comprising:
for each correlation iteration, discarding the corresponding scrambling code segment of the first correlator.
42. The method of claim 40 wherein the causing step further comprises:
causing the plurality of correlators to correlate in a concurrent manner.
43. The method of claim 40 further comprising:
selecting a correlation length; and
wherein the period of the master scrambling code depends on the correlation length and a predetermined group chip offset.
44. The method of claim 43 wherein the predetermined group chip offset depends on the number of base stations within a base station group and a predetermined chip offset between two adjacent base stations within the base station group.
45. The method of claim 43 wherein the number of successive correlation iterations depends on the selected correlation length and the length of each scrambling code segment.
46. A mobile terminal utilizing the method as recited in claim 40.
47. The method according to claim 40 wherein the communication network is a W-CDMA communication network and the method is used in connection with acquisition of a downlink of a 3GPP W-CDMA cell during stage 3 of a cell search procedure.
US11/706,781 2001-12-12 2007-02-14 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes Abandoned US20070147613A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/706,781 US20070147613A1 (en) 2001-12-12 2007-02-14 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US10/015,531 US7088825B2 (en) 2001-12-12 2001-12-12 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US10/295,692 US7215701B2 (en) 2001-12-12 2002-11-14 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US11/498,647 US7197645B2 (en) 2001-12-12 2006-08-03 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US11/706,781 US20070147613A1 (en) 2001-12-12 2007-02-14 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes

Related Parent Applications (3)

Application Number Title Priority Date Filing Date
US10/015,531 Continuation US7088825B2 (en) 2001-12-12 2001-12-12 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US10/295,692 Continuation US7215701B2 (en) 2001-12-12 2002-11-14 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US11/498,647 Continuation US7197645B2 (en) 2001-12-12 2006-08-03 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes

Publications (1)

Publication Number Publication Date
US20070147613A1 true US20070147613A1 (en) 2007-06-28

Family

ID=21771949

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/015,531 Expired - Lifetime US7088825B2 (en) 2001-12-12 2001-12-12 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US11/498,647 Expired - Lifetime US7197645B2 (en) 2001-12-12 2006-08-03 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US11/706,781 Abandoned US20070147613A1 (en) 2001-12-12 2007-02-14 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US10/015,531 Expired - Lifetime US7088825B2 (en) 2001-12-12 2001-12-12 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US11/498,647 Expired - Lifetime US7197645B2 (en) 2001-12-12 2006-08-03 Low I/O bandwidth method and system for implementing detection and identification of scrambling codes

Country Status (1)

Country Link
US (3) US7088825B2 (en)

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6187000B1 (en) 1998-08-20 2001-02-13 Endius Incorporated Cannula for receiving surgical instruments
US7056321B2 (en) 2000-08-01 2006-06-06 Endius, Incorporated Method of securing vertebrae
US7215701B2 (en) 2001-12-12 2007-05-08 Sharad Sambhwani Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US7802108B1 (en) * 2002-07-18 2010-09-21 Nvidia Corporation Secure storage of program code for an embedded system
US8102900B2 (en) * 2006-04-07 2012-01-24 Broadcom Corporation Method and apparatus for efficient gold code generation and management in WCDMA systems
US8077759B2 (en) * 2006-04-07 2011-12-13 Broadcom Corporation Method and apparatus for new cell identification in a WCDMA network with a given neighbor set
JP5540733B2 (en) * 2010-01-29 2014-07-02 富士通セミコンダクター株式会社 Signal processing apparatus, signal processing method, and receiving apparatus having the same
US10681547B1 (en) * 2019-05-22 2020-06-09 Frank Yang Access verification network device and method

Citations (98)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3938639A (en) * 1973-11-28 1976-02-17 The Cornelius Company Portable dispenser for mixed beverages
US4076145A (en) * 1976-08-09 1978-02-28 The Cornelius Company Method and apparatus for dispensing a beverage
US4142793A (en) * 1977-12-09 1979-03-06 Minnesota Mining And Manufacturing Company Variable speed drive apparatus for the scanning system of a copy machine
US4181242A (en) * 1978-05-30 1980-01-01 The Cornelius Company Method and apparatus for dispensing a beverage
US4252253A (en) * 1978-02-21 1981-02-24 Mcneil Corporation Drink dispenser having central control of plural dispensing stations
US4377246A (en) * 1977-06-13 1983-03-22 The Cornelius Company Apparatus for dispensing a carbonated beverage
US4577782A (en) * 1983-05-02 1986-03-25 The Cornelius Company Beverage dispensing station
US4578799A (en) * 1983-10-05 1986-03-25 Codenoll Technology Corporation Method and apparatus for recovering data and clock information from a self-clocking data stream
US4719056A (en) * 1984-06-25 1988-01-12 Isoworth Limited Fluid treatment
US4726494A (en) * 1986-02-10 1988-02-23 Isoworth Limited Beverage dipensing apparatus
US4800492A (en) * 1987-05-13 1989-01-24 The Coca-Cola Company Data logger for a post-mix beverage dispensing system
US4811214A (en) * 1986-11-14 1989-03-07 Princeton University Multinode reconfigurable pipeline computer
US4901887A (en) * 1988-08-08 1990-02-20 Burton John W Beverage dispensing system
US4905231A (en) * 1988-05-03 1990-02-27 American Telephone And Telegraph Company, At&T Bell Laboratories Multi-media virtual circuit
US4982876A (en) * 1986-02-10 1991-01-08 Isoworth Limited Carbonation apparatus
US4993604A (en) * 1985-09-13 1991-02-19 The Coca-Cola Company Low-cost post-mix beverage dispenser and syrup supply system therefor
US5090015A (en) * 1989-02-06 1992-02-18 Motorola, Inc. Programmable array logic self-checking system
US5099418A (en) * 1990-06-14 1992-03-24 Hughes Aircraft Company Distributed data driven process
US5177700A (en) * 1987-02-19 1993-01-05 Ant Nachrichtentechnik Gmbh Non-recursive half-band filter
US5190083A (en) * 1990-02-27 1993-03-02 The Coca-Cola Company Multiple fluid space dispenser and monitor
US5190189A (en) * 1990-10-30 1993-03-02 Imi Cornelius Inc. Low height beverage dispensing apparatus
US5280711A (en) * 1993-02-25 1994-01-25 Imi Cornelius Inc. Low cost beverage dispensing apparatus
US5379343A (en) * 1993-02-26 1995-01-03 Motorola, Inc. Detection of unauthorized use of software applications in communication units
US5381550A (en) * 1991-12-13 1995-01-10 Thinking Machines Corporation System and method for compiling a source code supporting data parallel variables
US5381546A (en) * 1987-04-13 1995-01-10 Gte Laboratories Incorporated Control process for allocating services in communications systems
US5388212A (en) * 1993-02-26 1995-02-07 Motorola Inc. Detecting unauthorized modification of communication unit based on comparison between stored hardware identification code and hardware identification code generated from operational platform identification code
US5388062A (en) * 1993-05-06 1995-02-07 Thomson Consumer Electronics, Inc. Reconfigurable programmable digital filter architecture useful in communication receiver
US5392960A (en) * 1992-11-13 1995-02-28 Wilshire Partners Postmix beverage dispenser and a method for making a beverage dispenser
US5490165A (en) * 1993-10-28 1996-02-06 Qualcomm Incorporated Demodulation element assignment in a system capable of receiving multiple signals
US5491823A (en) * 1994-01-25 1996-02-13 Silicon Graphics, Inc. Loop scheduler
US5594657A (en) * 1993-09-27 1997-01-14 Lucent Technologies Inc. System for synthesizing field programmable gate array implementations from high level circuit descriptions
US5600844A (en) * 1991-09-20 1997-02-04 Shaw; Venson M. Single chip integrated circuit system architecture for document installation set computing
US5600810A (en) * 1994-12-09 1997-02-04 Mitsubishi Electric Information Technology Center America, Inc. Scaleable very long instruction word processor with parallelism matching
US5602833A (en) * 1994-12-19 1997-02-11 Qualcomm Incorporated Method and apparatus for using Walsh shift keying in a spread spectrum communication system
US5603043A (en) * 1992-11-05 1997-02-11 Giga Operations Corporation System for compiling algorithmic language source code for implementation in programmable hardware
US5706191A (en) * 1995-01-19 1998-01-06 Gas Research Institute Appliance interface apparatus and automated residence management system
US5706976A (en) * 1995-12-21 1998-01-13 Purkey; Jay Floyd Vending machine inventory control device
US5712996A (en) * 1993-03-15 1998-01-27 Siemens Aktiengesellschaft Process for dividing instructions of a computer program into instruction groups for parallel processing
US5720002A (en) * 1993-06-14 1998-02-17 Motorola Inc. Neural network and method of using same
US5721693A (en) * 1995-01-07 1998-02-24 Lg Electronics Inc. Electric home appliance real use state information collection and analysis apparatus
US5721854A (en) * 1993-11-02 1998-02-24 International Business Machines Corporation Method and apparatus for dynamic conversion of computer instructions
US5860021A (en) * 1997-04-24 1999-01-12 Klingman; Edwin E. Single chip microcontroller having down-loadable memory organization supporting "shadow" personality, optimized for bi-directional data transfers over a communication channel
US5862961A (en) * 1993-10-26 1999-01-26 Imi Cornelius Inc. Connection device for dispensing fluid from a bottle
US5870427A (en) * 1993-04-14 1999-02-09 Qualcomm Incorporated Method for multi-mode handoff using preliminary time alignment of a mobile station operating in analog mode
US5873045A (en) * 1997-10-29 1999-02-16 International Business Machines Corporation Mobile client computer with radio frequency transceiver
US6016395A (en) * 1996-10-18 2000-01-18 Samsung Electronics Co., Ltd. Programming a vector processor and parallel programming of an asymmetric dual multiprocessor comprised of a vector processor and a risc processor
US6021492A (en) * 1996-10-09 2000-02-01 Hewlett-Packard Company Software metering management of remote computing devices
US6021186A (en) * 1995-04-17 2000-02-01 Ricoh Company Ltd. Automatic capture and processing of facsimile transmissions
US6023755A (en) * 1992-07-29 2000-02-08 Virtual Computer Corporation Computer with programmable arrays which are reconfigurable in response to instructions to be executed
US6023742A (en) * 1996-07-18 2000-02-08 University Of Washington Reconfigurable computing architecture for providing pipelined data paths
US6028610A (en) * 1995-08-04 2000-02-22 Sun Microsystems, Inc. Geometry instructions for decompression of three-dimensional graphics data
US6173389B1 (en) * 1997-12-04 2001-01-09 Billions Of Operations Per Second, Inc. Methods and apparatus for dynamic very long instruction word sub-instruction selection for execution time parallelism in an indirect very long instruction word processor
US6175854B1 (en) * 1996-06-11 2001-01-16 Ameritech Services, Inc. Computer system architecture and method for multi-user, real-time applications
US6175892B1 (en) * 1998-06-19 2001-01-16 Hitachi America. Ltd. Registers and methods for accessing registers for use in a single instruction multiple data system
US6181981B1 (en) * 1996-05-15 2001-01-30 Marconi Communications Limited Apparatus and method for improved vending machine inventory maintenance
US6185418B1 (en) * 1997-11-07 2001-02-06 Lucent Technologies Inc. Adaptive digital radio communication system
US6192255B1 (en) * 1992-12-15 2001-02-20 Texas Instruments Incorporated Communication system and methods for enhanced information transfer
US6192388B1 (en) * 1996-06-20 2001-02-20 Avid Technology, Inc. Detecting available computers to participate in computationally complex distributed processing problem
US6192070B1 (en) * 1998-01-02 2001-02-20 Mitsubishi Electric Research Laboratories, Inc. Universal modem for digital video, audio and data communications
US6195788B1 (en) * 1997-10-17 2001-02-27 Altera Corporation Mapping heterogeneous logic elements in a programmable logic device
US20020010848A1 (en) * 2000-05-29 2002-01-24 Shoichi Kamano Data processing system
US20020013799A1 (en) * 2000-05-11 2002-01-31 Blaker David M. Accelerated montgomery multiplication using plural multipliers
US20020013937A1 (en) * 1999-02-17 2002-01-31 Ostanevich Alexander Y. Register economy heuristic for a cycle driven multiple issue instruction scheduler
US20020015439A1 (en) * 1996-04-25 2002-02-07 Sanjai Kohli GPS system for navigating a vehicle
US20020015435A1 (en) * 2000-07-31 2002-02-07 Keith Rieken Apparatus and method for configurable multi-dwell search engine for spread spectrum applications
US6347346B1 (en) * 1999-06-30 2002-02-12 Chameleon Systems, Inc. Local memory unit system with global access for use on reconfigurable chips
US6346824B1 (en) * 1996-04-09 2002-02-12 Xilinx, Inc. Dedicated function fabric for use in field programmable gate arrays
US6349394B1 (en) * 1999-03-31 2002-02-19 International Business Machines Corporation Performance monitoring in a NUMA computer
US20020023210A1 (en) * 2000-04-12 2002-02-21 Mark Tuomenoksa Method and system for managing and configuring virtual private networks
US20020024942A1 (en) * 2000-08-30 2002-02-28 Nec Corporation Cell search method and circuit in W-CDMA system
US20020024993A1 (en) * 1999-12-30 2002-02-28 Ravi Subramanian Method and apparatus to support multi standard, multi service base-stations for wireless voice and data networks
US20030007606A1 (en) * 2001-02-01 2003-01-09 Estech Systems, Inc. Service observing in a voice over IP telephone system
US6507947B1 (en) * 1999-08-20 2003-01-14 Hewlett-Packard Company Programmatic synthesis of processor element arrays
US20030012270A1 (en) * 2000-10-06 2003-01-16 Changming Zhou Receiver
US6510138B1 (en) * 1999-02-25 2003-01-21 Fairchild Semiconductor Corporation Network switch with head of line input buffer queue clearing
US6510510B1 (en) * 1996-01-25 2003-01-21 Analog Devices, Inc. Digital signal processor having distributed register file
US20030018700A1 (en) * 2001-03-26 2003-01-23 Giroti Sudhir K. Unified XML voice and data media converging switch and application delivery system
US20030018446A1 (en) * 2001-06-29 2003-01-23 National Instruments Corporation Graphical program node for generating a measurement program
US20030023649A1 (en) * 1997-10-31 2003-01-30 Yamaha Corporation Digital filtering method and device and sound image localizing device
US20030023830A1 (en) * 2001-07-25 2003-01-30 Hogenauer Eugene B. Method and system for encoding instructions for a VLIW that reduces instruction memory requirements
US20030026242A1 (en) * 1997-06-18 2003-02-06 Harri Jokinen Method for identifying base stations of a time division cellular network in a mobile station and mobile station
US20030030004A1 (en) * 2001-01-31 2003-02-13 General Electric Company Shared memory control between detector framing node and processor
US6526570B1 (en) * 1999-04-23 2003-02-25 Sun Microsystems, Inc. File portability techniques
US6675284B1 (en) * 1998-08-21 2004-01-06 Stmicroelectronics Limited Integrated circuit with multiple processing cores
US6675265B2 (en) * 2000-06-10 2004-01-06 Hewlett-Packard Development Company, L.P. Multiprocessor cache coherence system and method in which processor nodes and input/output nodes are equal participants
US20040006584A1 (en) * 2000-08-08 2004-01-08 Ivo Vandeweerd Array of parallel programmable processing engines and deterministic method of operating the same
US20040010645A1 (en) * 2002-06-25 2004-01-15 Quicksilver Technology, Inc. Uniform interface for a functional node in an adaptive computing engine
US20040015970A1 (en) * 2002-03-06 2004-01-22 Scheuermann W. James Method and system for data flow control of execution nodes of an adaptive computing engine (ACE)
US20040025159A1 (en) * 2002-06-25 2004-02-05 Quicksilver Technology, Inc. Hardware task manager
US6691148B1 (en) * 1998-03-13 2004-02-10 Verizon Corporate Services Group Inc. Framework for providing quality of service requirements in a distributed object-oriented computer system
US6694380B1 (en) * 1999-12-27 2004-02-17 Intel Corporation Mapping requests from a processing unit that uses memory-mapped input-output space
US6854002B2 (en) * 1998-12-24 2005-02-08 Stmicroelectronics Nv Efficient interpolator for high speed timing recovery
US6859434B2 (en) * 2002-10-01 2005-02-22 Comsys Communication & Signal Processing Ltd. Data transfer scheme in a communications system incorporating multiple processing elements
US20050044344A1 (en) * 2003-08-21 2005-02-24 Quicksilver Technology, Inc. System, method and software for static and dynamic programming and configuration of an adaptive computing architecture
US6986021B2 (en) * 2001-11-30 2006-01-10 Quick Silver Technology, Inc. Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements
US6986142B1 (en) * 1989-05-04 2006-01-10 Texas Instruments Incorporated Microphone/speaker system with context switching in processor
US6985517B2 (en) * 2000-11-09 2006-01-10 Matsushita Electric Industrial Co., Ltd. Matched filter and correlation detection method
US6988139B1 (en) * 2002-04-26 2006-01-17 Microsoft Corporation Distributed computing of a job corresponding to a plurality of predefined tasks

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5991308A (en) * 1995-08-25 1999-11-23 Terayon Communication Systems, Inc. Lower overhead method for data transmission using ATM and SCDMA over hybrid fiber coax cable plant
US5894473A (en) * 1996-02-29 1999-04-13 Ericsson Inc. Multiple access communications system and method using code and time division

Patent Citations (99)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3938639A (en) * 1973-11-28 1976-02-17 The Cornelius Company Portable dispenser for mixed beverages
US4076145A (en) * 1976-08-09 1978-02-28 The Cornelius Company Method and apparatus for dispensing a beverage
US4377246A (en) * 1977-06-13 1983-03-22 The Cornelius Company Apparatus for dispensing a carbonated beverage
US4142793A (en) * 1977-12-09 1979-03-06 Minnesota Mining And Manufacturing Company Variable speed drive apparatus for the scanning system of a copy machine
US4252253A (en) * 1978-02-21 1981-02-24 Mcneil Corporation Drink dispenser having central control of plural dispensing stations
US4181242A (en) * 1978-05-30 1980-01-01 The Cornelius Company Method and apparatus for dispensing a beverage
US4577782A (en) * 1983-05-02 1986-03-25 The Cornelius Company Beverage dispensing station
US4578799A (en) * 1983-10-05 1986-03-25 Codenoll Technology Corporation Method and apparatus for recovering data and clock information from a self-clocking data stream
US4719056A (en) * 1984-06-25 1988-01-12 Isoworth Limited Fluid treatment
US4993604A (en) * 1985-09-13 1991-02-19 The Coca-Cola Company Low-cost post-mix beverage dispenser and syrup supply system therefor
US4982876A (en) * 1986-02-10 1991-01-08 Isoworth Limited Carbonation apparatus
US4726494A (en) * 1986-02-10 1988-02-23 Isoworth Limited Beverage dipensing apparatus
US4811214A (en) * 1986-11-14 1989-03-07 Princeton University Multinode reconfigurable pipeline computer
US5177700A (en) * 1987-02-19 1993-01-05 Ant Nachrichtentechnik Gmbh Non-recursive half-band filter
US5381546A (en) * 1987-04-13 1995-01-10 Gte Laboratories Incorporated Control process for allocating services in communications systems
US4800492A (en) * 1987-05-13 1989-01-24 The Coca-Cola Company Data logger for a post-mix beverage dispensing system
US4905231A (en) * 1988-05-03 1990-02-27 American Telephone And Telegraph Company, At&T Bell Laboratories Multi-media virtual circuit
US4901887A (en) * 1988-08-08 1990-02-20 Burton John W Beverage dispensing system
US5090015A (en) * 1989-02-06 1992-02-18 Motorola, Inc. Programmable array logic self-checking system
US6986142B1 (en) * 1989-05-04 2006-01-10 Texas Instruments Incorporated Microphone/speaker system with context switching in processor
US5190083A (en) * 1990-02-27 1993-03-02 The Coca-Cola Company Multiple fluid space dispenser and monitor
US5099418A (en) * 1990-06-14 1992-03-24 Hughes Aircraft Company Distributed data driven process
US5190189A (en) * 1990-10-30 1993-03-02 Imi Cornelius Inc. Low height beverage dispensing apparatus
US5600844A (en) * 1991-09-20 1997-02-04 Shaw; Venson M. Single chip integrated circuit system architecture for document installation set computing
US5381550A (en) * 1991-12-13 1995-01-10 Thinking Machines Corporation System and method for compiling a source code supporting data parallel variables
US6023755A (en) * 1992-07-29 2000-02-08 Virtual Computer Corporation Computer with programmable arrays which are reconfigurable in response to instructions to be executed
US5603043A (en) * 1992-11-05 1997-02-11 Giga Operations Corporation System for compiling algorithmic language source code for implementation in programmable hardware
US5392960A (en) * 1992-11-13 1995-02-28 Wilshire Partners Postmix beverage dispenser and a method for making a beverage dispenser
US6192255B1 (en) * 1992-12-15 2001-02-20 Texas Instruments Incorporated Communication system and methods for enhanced information transfer
US5280711A (en) * 1993-02-25 1994-01-25 Imi Cornelius Inc. Low cost beverage dispensing apparatus
US5379343A (en) * 1993-02-26 1995-01-03 Motorola, Inc. Detection of unauthorized use of software applications in communication units
US5388212A (en) * 1993-02-26 1995-02-07 Motorola Inc. Detecting unauthorized modification of communication unit based on comparison between stored hardware identification code and hardware identification code generated from operational platform identification code
US5712996A (en) * 1993-03-15 1998-01-27 Siemens Aktiengesellschaft Process for dividing instructions of a computer program into instruction groups for parallel processing
US5870427A (en) * 1993-04-14 1999-02-09 Qualcomm Incorporated Method for multi-mode handoff using preliminary time alignment of a mobile station operating in analog mode
US5388062A (en) * 1993-05-06 1995-02-07 Thomson Consumer Electronics, Inc. Reconfigurable programmable digital filter architecture useful in communication receiver
US5720002A (en) * 1993-06-14 1998-02-17 Motorola Inc. Neural network and method of using same
US5594657A (en) * 1993-09-27 1997-01-14 Lucent Technologies Inc. System for synthesizing field programmable gate array implementations from high level circuit descriptions
US5862961A (en) * 1993-10-26 1999-01-26 Imi Cornelius Inc. Connection device for dispensing fluid from a bottle
US5490165A (en) * 1993-10-28 1996-02-06 Qualcomm Incorporated Demodulation element assignment in a system capable of receiving multiple signals
US5721854A (en) * 1993-11-02 1998-02-24 International Business Machines Corporation Method and apparatus for dynamic conversion of computer instructions
US5491823A (en) * 1994-01-25 1996-02-13 Silicon Graphics, Inc. Loop scheduler
US5600810A (en) * 1994-12-09 1997-02-04 Mitsubishi Electric Information Technology Center America, Inc. Scaleable very long instruction word processor with parallelism matching
US5602833A (en) * 1994-12-19 1997-02-11 Qualcomm Incorporated Method and apparatus for using Walsh shift keying in a spread spectrum communication system
US5721693A (en) * 1995-01-07 1998-02-24 Lg Electronics Inc. Electric home appliance real use state information collection and analysis apparatus
US5706191A (en) * 1995-01-19 1998-01-06 Gas Research Institute Appliance interface apparatus and automated residence management system
US6021186A (en) * 1995-04-17 2000-02-01 Ricoh Company Ltd. Automatic capture and processing of facsimile transmissions
US6028610A (en) * 1995-08-04 2000-02-22 Sun Microsystems, Inc. Geometry instructions for decompression of three-dimensional graphics data
US5706976A (en) * 1995-12-21 1998-01-13 Purkey; Jay Floyd Vending machine inventory control device
US6510510B1 (en) * 1996-01-25 2003-01-21 Analog Devices, Inc. Digital signal processor having distributed register file
US6346824B1 (en) * 1996-04-09 2002-02-12 Xilinx, Inc. Dedicated function fabric for use in field programmable gate arrays
US20020015439A1 (en) * 1996-04-25 2002-02-07 Sanjai Kohli GPS system for navigating a vehicle
US6181981B1 (en) * 1996-05-15 2001-01-30 Marconi Communications Limited Apparatus and method for improved vending machine inventory maintenance
US6175854B1 (en) * 1996-06-11 2001-01-16 Ameritech Services, Inc. Computer system architecture and method for multi-user, real-time applications
US6192388B1 (en) * 1996-06-20 2001-02-20 Avid Technology, Inc. Detecting available computers to participate in computationally complex distributed processing problem
US6023742A (en) * 1996-07-18 2000-02-08 University Of Washington Reconfigurable computing architecture for providing pipelined data paths
US6021492A (en) * 1996-10-09 2000-02-01 Hewlett-Packard Company Software metering management of remote computing devices
US6016395A (en) * 1996-10-18 2000-01-18 Samsung Electronics Co., Ltd. Programming a vector processor and parallel programming of an asymmetric dual multiprocessor comprised of a vector processor and a risc processor
US5860021A (en) * 1997-04-24 1999-01-12 Klingman; Edwin E. Single chip microcontroller having down-loadable memory organization supporting "shadow" personality, optimized for bi-directional data transfers over a communication channel
US20030026242A1 (en) * 1997-06-18 2003-02-06 Harri Jokinen Method for identifying base stations of a time division cellular network in a mobile station and mobile station
US6195788B1 (en) * 1997-10-17 2001-02-27 Altera Corporation Mapping heterogeneous logic elements in a programmable logic device
US5873045A (en) * 1997-10-29 1999-02-16 International Business Machines Corporation Mobile client computer with radio frequency transceiver
US20030023649A1 (en) * 1997-10-31 2003-01-30 Yamaha Corporation Digital filtering method and device and sound image localizing device
US6185418B1 (en) * 1997-11-07 2001-02-06 Lucent Technologies Inc. Adaptive digital radio communication system
US6173389B1 (en) * 1997-12-04 2001-01-09 Billions Of Operations Per Second, Inc. Methods and apparatus for dynamic very long instruction word sub-instruction selection for execution time parallelism in an indirect very long instruction word processor
US6192070B1 (en) * 1998-01-02 2001-02-20 Mitsubishi Electric Research Laboratories, Inc. Universal modem for digital video, audio and data communications
US6691148B1 (en) * 1998-03-13 2004-02-10 Verizon Corporate Services Group Inc. Framework for providing quality of service requirements in a distributed object-oriented computer system
US6175892B1 (en) * 1998-06-19 2001-01-16 Hitachi America. Ltd. Registers and methods for accessing registers for use in a single instruction multiple data system
US6675284B1 (en) * 1998-08-21 2004-01-06 Stmicroelectronics Limited Integrated circuit with multiple processing cores
US6854002B2 (en) * 1998-12-24 2005-02-08 Stmicroelectronics Nv Efficient interpolator for high speed timing recovery
US20020013937A1 (en) * 1999-02-17 2002-01-31 Ostanevich Alexander Y. Register economy heuristic for a cycle driven multiple issue instruction scheduler
US6510138B1 (en) * 1999-02-25 2003-01-21 Fairchild Semiconductor Corporation Network switch with head of line input buffer queue clearing
US6349394B1 (en) * 1999-03-31 2002-02-19 International Business Machines Corporation Performance monitoring in a NUMA computer
US6526570B1 (en) * 1999-04-23 2003-02-25 Sun Microsystems, Inc. File portability techniques
US6347346B1 (en) * 1999-06-30 2002-02-12 Chameleon Systems, Inc. Local memory unit system with global access for use on reconfigurable chips
US6507947B1 (en) * 1999-08-20 2003-01-14 Hewlett-Packard Company Programmatic synthesis of processor element arrays
US6694380B1 (en) * 1999-12-27 2004-02-17 Intel Corporation Mapping requests from a processing unit that uses memory-mapped input-output space
US20020024993A1 (en) * 1999-12-30 2002-02-28 Ravi Subramanian Method and apparatus to support multi standard, multi service base-stations for wireless voice and data networks
US20020023210A1 (en) * 2000-04-12 2002-02-21 Mark Tuomenoksa Method and system for managing and configuring virtual private networks
US20020013799A1 (en) * 2000-05-11 2002-01-31 Blaker David M. Accelerated montgomery multiplication using plural multipliers
US20020010848A1 (en) * 2000-05-29 2002-01-24 Shoichi Kamano Data processing system
US6675265B2 (en) * 2000-06-10 2004-01-06 Hewlett-Packard Development Company, L.P. Multiprocessor cache coherence system and method in which processor nodes and input/output nodes are equal participants
US20020015435A1 (en) * 2000-07-31 2002-02-07 Keith Rieken Apparatus and method for configurable multi-dwell search engine for spread spectrum applications
US20040006584A1 (en) * 2000-08-08 2004-01-08 Ivo Vandeweerd Array of parallel programmable processing engines and deterministic method of operating the same
US20020024942A1 (en) * 2000-08-30 2002-02-28 Nec Corporation Cell search method and circuit in W-CDMA system
US20030012270A1 (en) * 2000-10-06 2003-01-16 Changming Zhou Receiver
US6985517B2 (en) * 2000-11-09 2006-01-10 Matsushita Electric Industrial Co., Ltd. Matched filter and correlation detection method
US20030030004A1 (en) * 2001-01-31 2003-02-13 General Electric Company Shared memory control between detector framing node and processor
US20030007606A1 (en) * 2001-02-01 2003-01-09 Estech Systems, Inc. Service observing in a voice over IP telephone system
US20030018700A1 (en) * 2001-03-26 2003-01-23 Giroti Sudhir K. Unified XML voice and data media converging switch and application delivery system
US20030018446A1 (en) * 2001-06-29 2003-01-23 National Instruments Corporation Graphical program node for generating a measurement program
US20030023830A1 (en) * 2001-07-25 2003-01-30 Hogenauer Eugene B. Method and system for encoding instructions for a VLIW that reduces instruction memory requirements
US6986021B2 (en) * 2001-11-30 2006-01-10 Quick Silver Technology, Inc. Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements
US20060031660A1 (en) * 2001-11-30 2006-02-09 Master Paul L Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements
US20040015970A1 (en) * 2002-03-06 2004-01-22 Scheuermann W. James Method and system for data flow control of execution nodes of an adaptive computing engine (ACE)
US6988139B1 (en) * 2002-04-26 2006-01-17 Microsoft Corporation Distributed computing of a job corresponding to a plurality of predefined tasks
US20040025159A1 (en) * 2002-06-25 2004-02-05 Quicksilver Technology, Inc. Hardware task manager
US20040010645A1 (en) * 2002-06-25 2004-01-15 Quicksilver Technology, Inc. Uniform interface for a functional node in an adaptive computing engine
US6859434B2 (en) * 2002-10-01 2005-02-22 Comsys Communication & Signal Processing Ltd. Data transfer scheme in a communications system incorporating multiple processing elements
US20050044344A1 (en) * 2003-08-21 2005-02-24 Quicksilver Technology, Inc. System, method and software for static and dynamic programming and configuration of an adaptive computing architecture

Also Published As

Publication number Publication date
US20060269064A1 (en) 2006-11-30
US7197645B2 (en) 2007-03-27
US7088825B2 (en) 2006-08-08
US20030108203A1 (en) 2003-06-12

Similar Documents

Publication Publication Date Title
US7512173B2 (en) Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US7197645B2 (en) Low I/O bandwidth method and system for implementing detection and identification of scrambling codes
US6363108B1 (en) Programmable matched filter searcher
JP2002543659A (en) Cell search apparatus and method in code division multiple access mobile communication system
JP4426678B2 (en) Simplified cell search method for first and second stages
KR20050053720A (en) System and method for detecting direct sequence spread spectrum signals using pipelined vector processing
US8134981B2 (en) Correlator for primary cell search using memory architecture
US7139256B2 (en) Method and system for detecting and identifying scrambling codes
US20090046668A1 (en) Method and system for detecting and identifying scrambling codes
US7292664B2 (en) Process and device for synchronization and codegroup identification in communication systems of the cellular type
EP1429467B1 (en) Method and device for synchronization and identification of the codegroup in cellular communication systems, computer program product therefor
KR100369659B1 (en) Correlation apparatus and method for code acquisition in cdma system
KR100406520B1 (en) Scrambling code serching method of W-CDMA system
KR100248094B1 (en) Two pilot system and method for reducing interference
KR100307702B1 (en) Digital match filter for acquisition code
KR100376752B1 (en) Receiver for supporting multi-channel
Rhee et al. Design of code acquisition of pseudonoise signals
GB2361152A (en) Identifying PN CODE in CDMA system

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: QUICKSILVER TECHNOLOGY, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SAMBHWANI, SHARAD;HEIDARI, GHOBAD;REEL/FRAME:037630/0491

Effective date: 20020226

AS Assignment

Owner name: QUICKSILVER TECHNOLOGY, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SAMBHWANI, SHARAD;HEIDARI, GHOBAD;SIGNING DATES FROM 20021104 TO 20021105;REEL/FRAME:037966/0874