US20070228548A1 - Chip carrier substrate with a land grid array and external bond terminals - Google Patents

Chip carrier substrate with a land grid array and external bond terminals Download PDF

Info

Publication number
US20070228548A1
US20070228548A1 US11/761,509 US76150907A US2007228548A1 US 20070228548 A1 US20070228548 A1 US 20070228548A1 US 76150907 A US76150907 A US 76150907A US 2007228548 A1 US2007228548 A1 US 2007228548A1
Authority
US
United States
Prior art keywords
electrically conductive
substrate
carrier
disposed
semiconductor die
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/761,509
Inventor
Raymond Kuang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Microsemi SoC Corp
Original Assignee
Actel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Actel Corp filed Critical Actel Corp
Priority to US11/761,509 priority Critical patent/US20070228548A1/en
Publication of US20070228548A1 publication Critical patent/US20070228548A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • H01L23/053Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
    • H01L23/055Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body the leads having a passage through the base
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/10Containers; Seals characterised by the material or arrangement of seals between parts, e.g. between cap and base of the container or between leads and walls of the container
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/13Mountings, e.g. non-detachable insulating substrates characterised by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05568Disposition the whole external layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16227Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16235Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15153Shape the die mounting substrate comprising a recess for hosting the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/15165Monolayer substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15172Fan-out arrangement of the internal vias
    • H01L2924/15174Fan-out arrangement of the internal vias in different layers of the multilayer substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15192Resurf arrangement of the internal vias
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15787Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16152Cap comprising a cavity for hosting the device, e.g. U-shaped cap
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16195Flat cap [not enclosing an internal cavity]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/162Disposition
    • H01L2924/16251Connecting to an item not being a semiconductor or solid-state body, e.g. cap-to-substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19107Disposition of discrete passive components off-chip wires

Definitions

  • the present invention relates to a semiconductor die carrier. More particularly, the present invention relates to a semiconductor die carrier with a land grid array of metal pads employed to provide testing and operating signals to a semiconductor die disposed in the semiconductor die carrier.
  • Known Good Die The process of testing programming a semiconductor die to ensure that the circuits formed in the die are operating properly is referred to as Known Good Die. It is known in the art, that bond pads formed on the bare silicon of the semiconductor die may be used to test the semiconductor die during the Known Good Die process, and in the case of a programmable logic device (PLD), to program the semiconductor die during a programming process. PLDs are well known to those of ordinary skill in the art, and typically include uncommitted groups of digital logic, which may be programmed to form higher digital logic functions, and uncommitted routing channels, which may be programmed to connect together the programmed digital logic. An example of a PLD is a field programmable gate array (FPGA). A PLD may be programmed and tested by either the manufacturer of the PLD or by a purchaser of the PLD.
  • FPGA field programmable gate array
  • CMOS complementary metal oxide silicon
  • One solution to this problem is to package the semiconductor die in a die carrier, test and program the semiconductor die through a land grid array of metal pads disposed on an underside of the die carrier, and then use the die carrier as a typical IC component by attaching or reflowing the die carrier to a printed circuit board (PCB) by the metal pads on the underside of the die carrier.
  • Semiconductor die carriers are well known to those of ordinary skill in the art. They are typically employed to protect the semiconductor die or device from mechanical, thermal and environmental stress. They also provide input and output from the semiconductor device, and are often used in multi-chip modules, wherein a number of carriers or dies are attached to a substrate, such as a PCB, a thick/thin film ceramic, or silicon with an interconnection pattern. Semiconductor die carriers are ubiquitously found in the multi-chip modules that populate consumer, commercial, military and space electronics. They add significantly to the reliability and function of these applications.
  • FIG. 1 illustrates schematically in cross-section an example of a semiconductor die carrier according to the prior art.
  • the die carrier 10 has a substrate 12 formed from ceramic or other substrate materials well known to those of ordinary skill in the art.
  • a semiconductor die 14 is disposed on the substrate 12 .
  • On the underside of the substrate 12 is a land grid array of metal pads 16 .
  • the metal pads 16 are typically arranged in a rectangular array. The number of metal pads 16 and the space in between the metal pads depends on several things, including the size of the semiconductor die and the number of inputs and outputs that are required.
  • the die carrier 10 may be adhered by the metal pads 16 of the land grid array to a substrate such as a PCB by any of several known methods well known to those of ordinary skill in the art, such as with an epoxy or by growing or attaching a solder ball or column that is then reflowed to the substrate to which the die carrier is being attached.
  • a sealing lid 18 covers the opening in which the semiconductor die 14 is disposed in the substrate 12 , and is adhered around the top of the opening by one of several mechanisms well known to those of ordinary skill in the art. The sealing lid 18 protects the semiconductor die from mechanical, thermal and environmental distress.
  • An electrical connection is made from the semiconductor die 14 by a metal wire 20 to an electrically conductive tab 22 disposed on a tier 24 .
  • the electrically conductive tab 22 is coupled to one of the plurality of metal pads 16 in the land grid array by an electrically conductive path 26 in the substrate 12 .
  • the metal wire 20 , the electrically conductive tab 22 , and the electrically conductive path 26 represent a plurality of metal wires, a plurality of electrically conductive tabs, and a plurality of electrically conductive paths, respectively.
  • the testing of the semiconductor die 14 in the die carrier 10 may need to be performed several times. This may pose a problem, because the metal pads 16 can become damaged during the process. As a consequence, operating signals provided to the semiconductor device 14 during a normal operating mode through the metal pads 16 in the die carrier 10 may be corrupted. This would make the semiconductor device unsuitable for interconnection of to other devices. In the specific case of PLDs, this may be a very significant problem, because PLDs are both programmed and tested, so that the metal pads 16 of the die carrier 10 may be subject to even greater damage.
  • a carrier for a semiconductor die has a substrate with a cavity formed in the substrate.
  • the cavity has a bottom and sidewalls, and the sidewalls have a stepped tier with a plurality of electrically conductive tabs disposed on the stepped tier.
  • a plurality of wires are electrically coupled between the semiconductor die and the plurality of electrically conductive tabs.
  • a plurality of electrically conductive contacts are disposed on an underside of the substrate, and a plurality of electrically conductive external bond terminals are disposed on either on a portion of an outside edge of the substrate or on a ledge in a recess formed in the edge of the substrate.
  • a plurality of electrically conductive paths formed from conductive vias and conductive lines are formed in the substrate and are electrically coupled between the electrically conductive tabs, the electrically conductive contacts, and the electrically conductive external bond terminals.
  • FIG. 1 is a cross section of a prior art semiconductor die carrier.
  • FIG. 2A is a cross section of a first embodiment of a semiconductor die carrier.
  • FIG. 2B is a cross section of an alternative embodiment of a semiconductor die carrier illustrated in FIG. 2A .
  • FIG. 3A is a cross section of a second embodiment of a semiconductor die carrier.
  • FIG. 3B is a cross section of an alternative embodiment of the semiconductor die carrier illustrated in FIG. 3A .
  • FIG. 4A is a top-down view of a semiconductor die carrier.
  • FIG. 4B is a side view of a semiconductor die carrier.
  • FIG. 5 is a flow diagram describing the process of forming a ceramic semiconductor die carrier.
  • a carrier for a semiconductor die has a substrate formed from a multilayer of ceramic substrates, laminates of organic dielectrics, or from deposited thin film layers.
  • a cavity formed in the substrate, the cavity has a bottom and sidewalls, and the sidewalls have a stepped tier with a plurality of electrically conductive tabs disposed on the stepped tier.
  • a plurality of wires are electrically coupled between the semiconductor die and the plurality of electrically conductive tabs.
  • a sealing lid is disposed on the substrate and covers the cavity.
  • a plurality of electrically conductive contacts are disposed on an underside of the substrate, and a plurality of electrically conductive external bond terminals are disposed on either on a portion of an outside edge of the substrate or on a ledge in a recess formed in the edge of the substrate.
  • a plurality of electrically conductive paths formed from conductive vias and conductive lines are formed in the substrate and are electrically coupled between the electrically conductive tabs, the electrically conductive contacts, and the electrically conductive external bond terminals.
  • a carrier for a semiconductor die has a substrate formed from a multilayer of ceramic substrates, laminates of organic dielectrics, or from deposited thin film layers.
  • a plurality of electrically conductive surface contacts are disposed on the upper surface of the substrate, and the semiconductor die has a plurality of semiconductor die contacts electrically connected to the plurality of electrically conductive surface contacts.
  • a cover is disposed on the substrate and covers the semiconductor die.
  • a plurality of electrically conductive contacts are disposed on an underside of the substrate, and a plurality of electrically conductive external bond terminals are disposed on either on a portion of an outside edge of the substrate or on a ledge in a recess formed in the edge of the substrate.
  • a plurality of electrically conductive paths formed from conductive vias and conductive lines are formed in the substrate and are electrically coupled between the electrically conductive surface contacts, the electrically conductive contacts, and the electrically conductive external bond terminals.
  • a method for using a semiconductor die carrier with a plurality of electrically conductive metal contacts and a plurality of electrically conductive external bond terminals includes the steps of testing a semiconductor die through the plurality of electrically conductive metal contacts, and operating the semiconductor die in a normal operating mode through the electrically conductive external bond terminals.
  • a method for using a semiconductor die carrier with a plurality of electrically conductive metal contacts and a plurality of electrically conductive external bond terminals includes the steps of testing the semiconductor die through the plurality of electrically conductive metal contacts, examining the plurality of electrically conductive metal contacts to determine if the electrically conductive metal contacts are damaged and operating the semiconductor die in a normal operating mode through the electrically conductive external bond terminals when the electrically conductive metal contacts are damaged.
  • a method for forming a substrate for a semiconductor die carrier includes the steps of forming a cavity within the substrate having a stepped tier, forming electrically conductive tabs on the stepped tier, forming a plurality of electrically conductive contacts on an underside of the substrate, forming a plurality of electrically conductive external bond terminals disposed on an edge of the substrate or in a recess on the edge of the substrate, forming a plurality of electrically conductive paths from conductive vias and conductive lines in the substrate electrically coupled between the electrically conductive tabs, the electrically conductive contacts, and the electrically conductive external bond terminals.
  • a method for forming a substrate for a semiconductor die carrier includes the steps of forming electrically conductive tabs surface contacts on an upper surface of the substrate, forming a plurality of electrically conductive contacts on an underside of the substrate, forming a plurality of electrically conductive external bond terminals disposed on an edge of the substrate or in a recess on the edge of the substrate, forming a plurality of electrically conductive paths from conductive vias and conductive lines in the substrate electrically coupled between the electrically conductive surface contacts, the electrically conductive contacts, and the electrically conductive external bond terminals.
  • FIGS. 2A and 2B illustrate schematically in cross-section a first embodiment of a semiconductor die carrier according to the present invention.
  • the die carrier 30 has a substrate 32 formed from a multilayer of ceramic substrates. Other processes for forming the substrate 32 well known to those of ordinary skill in the art such as laminates of organic dielectrics and deposited thin film layers may also be employed according to the present invention.
  • a cavity is formed in the substrate 32 that has a bottom 34 on which a semiconductor die 36 is disposed and sidewalls 38 in which a stepped tier 40 is formed.
  • the stepped tier 40 has a first or vertical side facing the outer side of the semiconductor die 36 , and second or upper side facing the underside of a sealing lid 42 , which covers the cavity in which the semiconductor die 36 is disposed.
  • the sealing lid 42 is adhered to the substrate 32 around the top of the cavity in one of several manners well known to those of ordinary skill in the art, and protects the semiconductor die 36 from mechanical, thermal and environmental distress.
  • stepped tier 40 Disposed on the upper side of the stepped tier 40 are a plurality of electrically conductive tabs 44 . It should be appreciated according to the present invention that stepped tiers in addition to stepped tier 40 upon which electrically conductive tabs are also disposed may be formed in the sidewalls 38 of the substrate 32 . Electrical connections are made from the semiconductor die 36 to the plurality of electrically conductive tabs 44 by metal wires 46 .
  • a plurality of external bond terminals 48 Disposed on an outer edge of the substrate 32 are a plurality of external bond terminals 48 .
  • the plurality of external bond terminals 48 are disposed on a ledge 50 in a recess on the outer edge of the die carrier 30 .
  • the plurality of external bond terminals 48 are disposed on some portion of the outer edge of the die carrier 30 . It should appreciated that the disposition of the external bond terminals 48 on some outer edge of the die carrier 30 includes not only the top of the die carrier 30 as depicted in FIG. 2B , but may also include the side of the die carrier 30 as well.
  • Electrical connections may be made from the external environment to the plurality of external bond terminals 48 by metal wires 52 to provide operating signals for operating the semiconductor die 36 in a normal operating mode.
  • metal wires 52 may be employed for the electrically conductive tabs 44 , the external bond terminals 48 , and the wires 46 and 52 .
  • a plurality of metal pads 54 arranged in a land grid array. Electrical connections may be made from the external environment to the plurality of metal pads 54 to provide signals for testing and programming the semiconductor die 36 in either a testing or programming mode.
  • a variety of materials well known to those of ordinary skill in the art, for example Cu, W, nickel plating, and gold plating may be employed for the metal pads 54 in the land grid array.
  • the die carrier 30 may be adhered at the plurality of metal pads 54 of the land grid array to a substrate such as a PCB or multichip module by any of several known methods well known to those of ordinary skill in the art, such as by epoxy or with a solder ball or column, typically of a PbSn alloy.
  • each of the plurality of electrically conductive tabs 44 is electrically coupled to a separate electrically conductive path 56 traversing the substrate 32 that is electrically coupled to one of the plurality of metal pads 54 in the land grid array and also, according to the present invention, to one of the external bond terminals 48 .
  • the electrically conductive path 56 may include electrically conductive vias and electrically conductive lines formed in the substrate 32 during manufacture. For purposes of illustration only, the electrically conductive path 56 is depicted entirely within the same cross-section in FIGS. 2A and 2B . In a physical embodiment of the present invention, the electrically conductive path 56 may traverse the substrate 32 as desired.
  • each of the plurality of electrically conductive tabs 44 may separately be electrically coupled to a first electrically conductive path traversing the substrate 32 that is electrically coupled to one of the plurality of metal pads 54 in the land grid array and also, according to the present invention, to a second electrically conductive path, distinct from the first electrically conductive path traversing the substrate, that is electrically coupled to one of the external bond terminals 48 .
  • some of the electrically conductive tabs 44 may each separately only be electrically coupled by an electrically conductive path traversing the substrate 32 to one of the plurality of metal pads 54 in the land grid array and that others of the electrically conductive tabs 44 may each separately be only electrically coupled by an electrically conductive path traversing the substrate 32 to one of the external bond terminals 48 .
  • FIGS. 2A and 2B it should be appreciated that although only a single electrically conductive tab 44 , a single metal wire 46 , a single external bond terminal 48 , a single metal wire 52 , and a single electrically conductive path 56 are depicted, that these represent a plurality of electrically conductive tabs 44 , a plurality of metal wires 46 , a plurality of external bond terminals 48 , a plurality of metal wires 52 , and a plurality of electrically conductive paths 56 .
  • the plurality of metal pads 54 of the land grid array may be employed to test and, for example in the case of a PLD, program the semiconductor die 36 , and then use the external bond terminals 48 to route signals between the semiconductor die 36 and the external environment such as a PCB or multichip module for normal operation.
  • the Known Good Die process is made more reliable and feasible, because the plurality of metal pads 54 may be examined after programming and/or testing, and in the event the metal pads 54 on the die carrier 30 are damaged, the external bond terminals 48 are available for the normal operation of the semiconductor die 36 . It should be appreciated, however, that the metal pads 54 may still be employed to route signals between the external environment and the semiconductor die 36 , if desired, when the metal pads 54 are undamaged by the Known Good Die process.
  • FIGS. 3A and 3B illustrate schematically in cross-section a second embodiment of a semiconductor die carrier according to the present invention.
  • the die carrier 60 has a substrate 62 formed from a multilayer of ceramic substrates. Other processes for forming the substrate 62 well known to those of ordinary skill in the art such as laminates of organic dielectrics and deposited thin film layers may also be employed according to the present invention.
  • a semiconductor die 66 with a plurality of electrically conductive semiconductor die contacts 68 is disposed on the upper side of the substrate 62 so that the plurality of semiconductor die contacts 68 mate with the plurality of surface contacts 64 .
  • the plurality of semiconductor die contacts 68 may be adhered to the surface contacts 64 by any of several known methods well known to those of ordinary skill in the art, such as by epoxy or with a solder ball or column, typically of a PbSn alloy.
  • a cover 70 is disposed over the semiconductor die 66 and adhered to the upper surface of the substrate 62 to protect the semiconductor die 66 from mechanical, thermal and environmental distress.
  • a plurality of external bond terminals 72 Disposed on an outer edge of the substrate 62 are a plurality of external bond terminals 72 .
  • the plurality of external bond terminals 72 are disposed on a ledge 74 in a recess on the outer edge of the die carrier 60 .
  • the plurality of external bond terminals 72 are disposed on some portion of the outer edge of the die carrier 60 . It should appreciated that the disposition of the external bond terminals 72 on some outer edge of the die carrier 60 includes not only the top of the die carrier 60 as depicted in FIG. 3B , but may also include the side of the die carrier 60 as well.
  • Electrical connections may be made from the external environment to the plurality of external bond terminals 72 by metal wires 76 to provide operating signals for operating the semiconductor die 66 in a normal operating mode.
  • metal wires 76 may be employed for the electrically conductive surface contacts 64 , the external bond terminals 72 , and the wires 76 .
  • a plurality of metal pads 78 On the underside of the substrate 62 are a plurality of metal pads 78 arranged in a land grid array. Electrical connections may be made from the external environment to the plurality of metal pads 78 to provide signals for testing and programming the semiconductor die 66 in either a testing or programming mode.
  • a variety of materials well known to those of ordinary skill in the art, for example Cu, W, nickel plating, and gold plating may be employed for the metal pads 78 in the land grid array.
  • the die carrier 60 may be adhered at the plurality of metal pads 78 of the land grid array to a substrate such as a PCB or multichip module by any of several known methods well known to those of ordinary skill in the art, such as by epoxy or with a solder ball or column, typically of a PbSn alloy.
  • each of the plurality of electrically conductive surface contacts 64 is electrically coupled to a separate electrically conductive path 80 traversing the substrate 62 that is electrically coupled to one of the plurality of metal pads 78 in the land grid array and also, according to the present invention, to one of the external bond terminals 72 .
  • the electrically conductive path 80 may include electrically conductive vias and electrically conductive lines formed in the substrate 62 during manufacture. For purposes of illustration only, the electrically conductive path 80 is depicted entirely within the same cross-section in FIGS. 3A and 3B . In a physical embodiment of the present invention, the electrically conductive path 80 may traverse the substrate 62 as desired.
  • each of the plurality of electrically conductive surface contacts 64 may separately be electrically coupled to a first electrically conductive path traversing the substrate 62 that is electrically coupled to one of the plurality of metal pads 78 in the land grid array and also, according to the present invention, to a second electrically conductive path, distinct from the first electrically conductive path traversing the substrate, that is electrically coupled to one of the external bond terminals 72 .
  • some of the electrically conductive surface contacts 64 may each separately be only electrically coupled by an electrically conductive path traversing the substrate 62 to one of the plurality of metal pads 78 in the land grid array and that others of the electrically conductive surface contacts 64 may each separately be only electrically coupled by an electrically conductive path traversing the substrate 64 to one of the external bond terminals 72
  • FIGS. 3A and 3B it should be appreciated that although only a single external bond terminal 72 , a single metal wire 76 , and a single electrically conductive path 80 are depicted, that these represent a plurality of external bond terminals 72 , a plurality of metal wires 76 , and a plurality of electrically conductive paths 80 .
  • the plurality of metal pads 78 of the land grid array may be employed to test and, for example in the case of a PLD, program the semiconductor die 66 , and then use the external bond terminals 72 to route signals between the semiconductor die 66 and the external environment such as a PCB or multichip module for normal operation.
  • the Known Good Die process is made more reliable and feasible, because the plurality of metal pads 78 may be examined after programming and/or testing, and in the event the metal pads 78 on the die carrier 60 are damaged, the external bond terminals 72 are available for the normal operation of the semiconductor die 66 . It should be appreciated, however, that the metal pads 78 may still be employed to route signals between the external environment and the semiconductor die 66 , if desired, when the metal pads 78 are undamaged by the Known Good Die process.
  • FIG. 4A a top-down view of the die carrier 100 according to the embodiments of the present invention disclosed with reference to FIGS. 2A and 3A is illustrated.
  • ceramic corner posts 102 are disposed at each of the four corners on the top of the die carrier 100 .
  • the corner posts 102 are employed to aid in the alignment of the seal lid 42 in FIG. 2A and the cover 70 in FIG. 3A .
  • the external bond terminals 104 are disposed on a ledge 106 , as at 50 in FIGS. 2A and 74 in FIG. 3A , in a recess formed in the substrate.
  • FIG. 4B a side view of the die carrier 100 , illustrates according to the present invention corner posts 102 and the external bond terminals 104 disposed in the recess of the substrate.
  • FIG. 5 a flow diagram describing the process of forming a ceramic die carrier is set forth.
  • cut unfired flexible raw ceramic sheets known to those of ordinary skill in the art as a green sheets, are processed as will be described and then stacked one on top of another and laminated to bond the green sheets together and thereby form the unitary body of the die carrier.
  • a green sheet has a recess for the die carrier and the vias punched out, and at step 112 , the via holes are filled with an electrically conductive material.
  • the electrically conductive materials which are disposed horizontally in the die carrier are screen printed as desired on the upper surface of the green sheets.
  • the horizontally disposed electrically conductive materials include the electrically conductive tabs disposed on the first and second tiers, the external bond terminals disposed either in recesses on the lateral edges of the die carrier or on the lateral edges of the top of the die carrier and the electrical lines connecting the electrically conductive tabs to the external bond terminals.
  • back end processing steps occur which include shaping, cofiring, nickel plating, metal pad assembly, brazing, finish plating, snap breaking and edge grinding.

Abstract

A carrier for a semiconductor die has a substrate with a cavity formed in the substrate. The cavity has a bottom and sidewalls, and the sidewalls have a stepped tier. Electrically conductive contacts are disposed on an underside of the substrate. Electrically conductive tabs are disposed on the stepped tier, and electrically conductive external bond terminals are disposed on an edge of the substrate. Electrically conductive paths are formed in the substrate and electrically coupled between the electrically conductive tabs, the electrically conductive contacts, and the electrically conductive external bond terminals.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a continuation of co-pending U.S. patent application Ser. No. 11/128,682, filed on May 13, 2005, which is a divisional of U.S. patent application Ser. No. 10/724,530, filed Nov. 26, 2003, now issued as U.S. Pat. No. 6,946,726, the entirety of which are hereby incorporated by reference as if set forth herein.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a semiconductor die carrier. More particularly, the present invention relates to a semiconductor die carrier with a land grid array of metal pads employed to provide testing and operating signals to a semiconductor die disposed in the semiconductor die carrier.
  • 2. The Background Art
  • The process of testing programming a semiconductor die to ensure that the circuits formed in the die are operating properly is referred to as Known Good Die. It is known in the art, that bond pads formed on the bare silicon of the semiconductor die may be used to test the semiconductor die during the Known Good Die process, and in the case of a programmable logic device (PLD), to program the semiconductor die during a programming process. PLDs are well known to those of ordinary skill in the art, and typically include uncommitted groups of digital logic, which may be programmed to form higher digital logic functions, and uncommitted routing channels, which may be programmed to connect together the programmed digital logic. An example of a PLD is a field programmable gate array (FPGA). A PLD may be programmed and tested by either the manufacturer of the PLD or by a purchaser of the PLD.
  • The pitch or distance between the bonds pads on the semiconductor die has tended to decrease as the geometry of the transistors used in the manufacturing process, often complementary metal oxide silicon (CMOS), has been reduced. The migration to smaller processes has been occurring for some time in the semiconductor arts and is expected to continue. One of the problems associated with the decreased pitch between bond pads is that it makes the testing and programming of a semiconductor more difficult. Generally, it has been found that once the bond pad pitch drops below 85 um, testing and programming are no longer very feasible, nor reliable.
  • One solution to this problem is to package the semiconductor die in a die carrier, test and program the semiconductor die through a land grid array of metal pads disposed on an underside of the die carrier, and then use the die carrier as a typical IC component by attaching or reflowing the die carrier to a printed circuit board (PCB) by the metal pads on the underside of the die carrier. Semiconductor die carriers are well known to those of ordinary skill in the art. They are typically employed to protect the semiconductor die or device from mechanical, thermal and environmental stress. They also provide input and output from the semiconductor device, and are often used in multi-chip modules, wherein a number of carriers or dies are attached to a substrate, such as a PCB, a thick/thin film ceramic, or silicon with an interconnection pattern. Semiconductor die carriers are ubiquitously found in the multi-chip modules that populate consumer, commercial, military and space electronics. They add significantly to the reliability and function of these applications.
  • FIG. 1 illustrates schematically in cross-section an example of a semiconductor die carrier according to the prior art. The die carrier 10 has a substrate 12 formed from ceramic or other substrate materials well known to those of ordinary skill in the art. Within an opening in the die carrier 10, a semiconductor die 14 is disposed on the substrate 12. On the underside of the substrate 12 is a land grid array of metal pads 16. As is well known in the art, the metal pads 16 are typically arranged in a rectangular array. The number of metal pads 16 and the space in between the metal pads depends on several things, including the size of the semiconductor die and the number of inputs and outputs that are required.
  • The die carrier 10 may be adhered by the metal pads 16 of the land grid array to a substrate such as a PCB by any of several known methods well known to those of ordinary skill in the art, such as with an epoxy or by growing or attaching a solder ball or column that is then reflowed to the substrate to which the die carrier is being attached. A sealing lid 18 covers the opening in which the semiconductor die 14 is disposed in the substrate 12, and is adhered around the top of the opening by one of several mechanisms well known to those of ordinary skill in the art. The sealing lid 18 protects the semiconductor die from mechanical, thermal and environmental distress.
  • An electrical connection is made from the semiconductor die 14 by a metal wire 20 to an electrically conductive tab 22 disposed on a tier 24. The electrically conductive tab 22 is coupled to one of the plurality of metal pads 16 in the land grid array by an electrically conductive path 26 in the substrate 12. It should be appreciated that the metal wire 20, the electrically conductive tab 22, and the electrically conductive path 26 represent a plurality of metal wires, a plurality of electrically conductive tabs, and a plurality of electrically conductive paths, respectively.
  • During the Known Good Die process, the testing of the semiconductor die 14 in the die carrier 10 may need to be performed several times. This may pose a problem, because the metal pads 16 can become damaged during the process. As a consequence, operating signals provided to the semiconductor device 14 during a normal operating mode through the metal pads 16 in the die carrier 10 may be corrupted. This would make the semiconductor device unsuitable for interconnection of to other devices. In the specific case of PLDs, this may be a very significant problem, because PLDs are both programmed and tested, so that the metal pads 16 of the die carrier 10 may be subject to even greater damage.
  • BRIEF DESCRIPTION OF THE INVENTION
  • A carrier for a semiconductor die has a substrate with a cavity formed in the substrate. The cavity has a bottom and sidewalls, and the sidewalls have a stepped tier with a plurality of electrically conductive tabs disposed on the stepped tier. A plurality of wires are electrically coupled between the semiconductor die and the plurality of electrically conductive tabs. A plurality of electrically conductive contacts are disposed on an underside of the substrate, and a plurality of electrically conductive external bond terminals are disposed on either on a portion of an outside edge of the substrate or on a ledge in a recess formed in the edge of the substrate. A plurality of electrically conductive paths formed from conductive vias and conductive lines are formed in the substrate and are electrically coupled between the electrically conductive tabs, the electrically conductive contacts, and the electrically conductive external bond terminals.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a cross section of a prior art semiconductor die carrier.
  • FIG. 2A is a cross section of a first embodiment of a semiconductor die carrier.
  • FIG. 2B is a cross section of an alternative embodiment of a semiconductor die carrier illustrated in FIG. 2A.
  • FIG. 3A is a cross section of a second embodiment of a semiconductor die carrier.
  • FIG. 3B is a cross section of an alternative embodiment of the semiconductor die carrier illustrated in FIG. 3A.
  • FIG. 4A is a top-down view of a semiconductor die carrier.
  • FIG. 4B is a side view of a semiconductor die carrier.
  • FIG. 5 is a flow diagram describing the process of forming a ceramic semiconductor die carrier.
  • DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT
  • Those of ordinary skill in the art will realize that the following description of the present invention is illustrative only and not in any way limiting. Other embodiments of the invention will readily suggest themselves to such skilled persons.
  • According to a first aspect of the present invention, a carrier for a semiconductor die has a substrate formed from a multilayer of ceramic substrates, laminates of organic dielectrics, or from deposited thin film layers. A cavity formed in the substrate, the cavity has a bottom and sidewalls, and the sidewalls have a stepped tier with a plurality of electrically conductive tabs disposed on the stepped tier. A plurality of wires are electrically coupled between the semiconductor die and the plurality of electrically conductive tabs. A sealing lid is disposed on the substrate and covers the cavity. A plurality of electrically conductive contacts are disposed on an underside of the substrate, and a plurality of electrically conductive external bond terminals are disposed on either on a portion of an outside edge of the substrate or on a ledge in a recess formed in the edge of the substrate. A plurality of electrically conductive paths formed from conductive vias and conductive lines are formed in the substrate and are electrically coupled between the electrically conductive tabs, the electrically conductive contacts, and the electrically conductive external bond terminals.
  • According to a second aspect of the present invention, a carrier for a semiconductor die has a substrate formed from a multilayer of ceramic substrates, laminates of organic dielectrics, or from deposited thin film layers. A plurality of electrically conductive surface contacts are disposed on the upper surface of the substrate, and the semiconductor die has a plurality of semiconductor die contacts electrically connected to the plurality of electrically conductive surface contacts.
  • A cover is disposed on the substrate and covers the semiconductor die. A plurality of electrically conductive contacts are disposed on an underside of the substrate, and a plurality of electrically conductive external bond terminals are disposed on either on a portion of an outside edge of the substrate or on a ledge in a recess formed in the edge of the substrate. A plurality of electrically conductive paths formed from conductive vias and conductive lines are formed in the substrate and are electrically coupled between the electrically conductive surface contacts, the electrically conductive contacts, and the electrically conductive external bond terminals.
  • According to a third aspect of the present invention, a method for using a semiconductor die carrier with a plurality of electrically conductive metal contacts and a plurality of electrically conductive external bond terminals includes the steps of testing a semiconductor die through the plurality of electrically conductive metal contacts, and operating the semiconductor die in a normal operating mode through the electrically conductive external bond terminals.
  • According to a fourth aspect of the present invention, a method for using a semiconductor die carrier with a plurality of electrically conductive metal contacts and a plurality of electrically conductive external bond terminals includes the steps of testing the semiconductor die through the plurality of electrically conductive metal contacts, examining the plurality of electrically conductive metal contacts to determine if the electrically conductive metal contacts are damaged and operating the semiconductor die in a normal operating mode through the electrically conductive external bond terminals when the electrically conductive metal contacts are damaged.
  • According to a fifth aspect of the present invention, a method for forming a substrate for a semiconductor die carrier includes the steps of forming a cavity within the substrate having a stepped tier, forming electrically conductive tabs on the stepped tier, forming a plurality of electrically conductive contacts on an underside of the substrate, forming a plurality of electrically conductive external bond terminals disposed on an edge of the substrate or in a recess on the edge of the substrate, forming a plurality of electrically conductive paths from conductive vias and conductive lines in the substrate electrically coupled between the electrically conductive tabs, the electrically conductive contacts, and the electrically conductive external bond terminals.
  • According to a sixth aspect of the present invention, a method for forming a substrate for a semiconductor die carrier includes the steps of forming electrically conductive tabs surface contacts on an upper surface of the substrate, forming a plurality of electrically conductive contacts on an underside of the substrate, forming a plurality of electrically conductive external bond terminals disposed on an edge of the substrate or in a recess on the edge of the substrate, forming a plurality of electrically conductive paths from conductive vias and conductive lines in the substrate electrically coupled between the electrically conductive surface contacts, the electrically conductive contacts, and the electrically conductive external bond terminals.
  • FIGS. 2A and 2B illustrate schematically in cross-section a first embodiment of a semiconductor die carrier according to the present invention. The die carrier 30 has a substrate 32 formed from a multilayer of ceramic substrates. Other processes for forming the substrate 32 well known to those of ordinary skill in the art such as laminates of organic dielectrics and deposited thin film layers may also be employed according to the present invention.
  • A cavity is formed in the substrate 32 that has a bottom 34 on which a semiconductor die 36 is disposed and sidewalls 38 in which a stepped tier 40 is formed. The stepped tier 40 has a first or vertical side facing the outer side of the semiconductor die 36, and second or upper side facing the underside of a sealing lid 42, which covers the cavity in which the semiconductor die 36 is disposed. The sealing lid 42 is adhered to the substrate 32 around the top of the cavity in one of several manners well known to those of ordinary skill in the art, and protects the semiconductor die 36 from mechanical, thermal and environmental distress.
  • Disposed on the upper side of the stepped tier 40 are a plurality of electrically conductive tabs 44. It should be appreciated according to the present invention that stepped tiers in addition to stepped tier 40 upon which electrically conductive tabs are also disposed may be formed in the sidewalls 38 of the substrate 32. Electrical connections are made from the semiconductor die 36 to the plurality of electrically conductive tabs 44 by metal wires 46.
  • Disposed on an outer edge of the substrate 32 are a plurality of external bond terminals 48. In FIG. 2A, the plurality of external bond terminals 48 are disposed on a ledge 50 in a recess on the outer edge of the die carrier 30. Alternatively, in FIG. 2B, the plurality of external bond terminals 48 are disposed on some portion of the outer edge of the die carrier 30. It should appreciated that the disposition of the external bond terminals 48 on some outer edge of the die carrier 30 includes not only the top of the die carrier 30 as depicted in FIG. 2B, but may also include the side of the die carrier 30 as well. Electrical connections may be made from the external environment to the plurality of external bond terminals 48 by metal wires 52 to provide operating signals for operating the semiconductor die 36 in a normal operating mode. A variety of materials well known to those of ordinary skill in the art, for example Cu and Au, may be employed for the electrically conductive tabs 44, the external bond terminals 48, and the wires 46 and 52.
  • On the underside of the substrate 32 are a plurality of metal pads 54 arranged in a land grid array. Electrical connections may be made from the external environment to the plurality of metal pads 54 to provide signals for testing and programming the semiconductor die 36 in either a testing or programming mode. A variety of materials well known to those of ordinary skill in the art, for example Cu, W, nickel plating, and gold plating may be employed for the metal pads 54 in the land grid array. The die carrier 30 may be adhered at the plurality of metal pads 54 of the land grid array to a substrate such as a PCB or multichip module by any of several known methods well known to those of ordinary skill in the art, such as by epoxy or with a solder ball or column, typically of a PbSn alloy.
  • According to the present invention, at least one, and preferably each of the plurality of electrically conductive tabs 44 is electrically coupled to a separate electrically conductive path 56 traversing the substrate 32 that is electrically coupled to one of the plurality of metal pads 54 in the land grid array and also, according to the present invention, to one of the external bond terminals 48. The electrically conductive path 56 may include electrically conductive vias and electrically conductive lines formed in the substrate 32 during manufacture. For purposes of illustration only, the electrically conductive path 56 is depicted entirely within the same cross-section in FIGS. 2A and 2B. In a physical embodiment of the present invention, the electrically conductive path 56 may traverse the substrate 32 as desired.
  • Alternatively, though not depicted, it should be appreciated that each of the plurality of electrically conductive tabs 44 may separately be electrically coupled to a first electrically conductive path traversing the substrate 32 that is electrically coupled to one of the plurality of metal pads 54 in the land grid array and also, according to the present invention, to a second electrically conductive path, distinct from the first electrically conductive path traversing the substrate, that is electrically coupled to one of the external bond terminals 48. Further, it should be appreciated that some of the electrically conductive tabs 44 may each separately only be electrically coupled by an electrically conductive path traversing the substrate 32 to one of the plurality of metal pads 54 in the land grid array and that others of the electrically conductive tabs 44 may each separately be only electrically coupled by an electrically conductive path traversing the substrate 32 to one of the external bond terminals 48.
  • In FIGS. 2A and 2B, it should be appreciated that although only a single electrically conductive tab 44, a single metal wire 46, a single external bond terminal 48, a single metal wire 52, and a single electrically conductive path 56 are depicted, that these represent a plurality of electrically conductive tabs 44, a plurality of metal wires 46, a plurality of external bond terminals 48, a plurality of metal wires 52, and a plurality of electrically conductive paths 56.
  • With the addition of the external bond terminals 48 to the die carrier 30, the plurality of metal pads 54 of the land grid array may be employed to test and, for example in the case of a PLD, program the semiconductor die 36, and then use the external bond terminals 48 to route signals between the semiconductor die 36 and the external environment such as a PCB or multichip module for normal operation. According to the present invention, the Known Good Die process is made more reliable and feasible, because the plurality of metal pads 54 may be examined after programming and/or testing, and in the event the metal pads 54 on the die carrier 30 are damaged, the external bond terminals 48 are available for the normal operation of the semiconductor die 36. It should be appreciated, however, that the metal pads 54 may still be employed to route signals between the external environment and the semiconductor die 36, if desired, when the metal pads 54 are undamaged by the Known Good Die process.
  • FIGS. 3A and 3B illustrate schematically in cross-section a second embodiment of a semiconductor die carrier according to the present invention. The die carrier 60 has a substrate 62 formed from a multilayer of ceramic substrates. Other processes for forming the substrate 62 well known to those of ordinary skill in the art such as laminates of organic dielectrics and deposited thin film layers may also be employed according to the present invention.
  • On an upper side of the substrate 62 are formed a plurality of electrically conductive surface contacts 64. A semiconductor die 66 with a plurality of electrically conductive semiconductor die contacts 68 is disposed on the upper side of the substrate 62 so that the plurality of semiconductor die contacts 68 mate with the plurality of surface contacts 64. The plurality of semiconductor die contacts 68 may be adhered to the surface contacts 64 by any of several known methods well known to those of ordinary skill in the art, such as by epoxy or with a solder ball or column, typically of a PbSn alloy. A cover 70 is disposed over the semiconductor die 66 and adhered to the upper surface of the substrate 62 to protect the semiconductor die 66 from mechanical, thermal and environmental distress.
  • Disposed on an outer edge of the substrate 62 are a plurality of external bond terminals 72. In FIG. 3A, the plurality of external bond terminals 72 are disposed on a ledge 74 in a recess on the outer edge of the die carrier 60. Alternatively, in FIG. 3B, the plurality of external bond terminals 72 are disposed on some portion of the outer edge of the die carrier 60. It should appreciated that the disposition of the external bond terminals 72 on some outer edge of the die carrier 60 includes not only the top of the die carrier 60 as depicted in FIG. 3B, but may also include the side of the die carrier 60 as well. Electrical connections may be made from the external environment to the plurality of external bond terminals 72 by metal wires 76 to provide operating signals for operating the semiconductor die 66 in a normal operating mode. A variety of materials well known to those of ordinary skill in the art, for example Cu and Au, may be employed for the electrically conductive surface contacts 64, the external bond terminals 72, and the wires 76.
  • On the underside of the substrate 62 are a plurality of metal pads 78 arranged in a land grid array. Electrical connections may be made from the external environment to the plurality of metal pads 78 to provide signals for testing and programming the semiconductor die 66 in either a testing or programming mode. A variety of materials well known to those of ordinary skill in the art, for example Cu, W, nickel plating, and gold plating may be employed for the metal pads 78 in the land grid array. The die carrier 60 may be adhered at the plurality of metal pads 78 of the land grid array to a substrate such as a PCB or multichip module by any of several known methods well known to those of ordinary skill in the art, such as by epoxy or with a solder ball or column, typically of a PbSn alloy.
  • According to the present invention, at least one, and preferably each of the plurality of electrically conductive surface contacts 64 is electrically coupled to a separate electrically conductive path 80 traversing the substrate 62 that is electrically coupled to one of the plurality of metal pads 78 in the land grid array and also, according to the present invention, to one of the external bond terminals 72. The electrically conductive path 80 may include electrically conductive vias and electrically conductive lines formed in the substrate 62 during manufacture. For purposes of illustration only, the electrically conductive path 80 is depicted entirely within the same cross-section in FIGS. 3A and 3B. In a physical embodiment of the present invention, the electrically conductive path 80 may traverse the substrate 62 as desired.
  • Alternatively, though not depicted, it should be appreciated that each of the plurality of electrically conductive surface contacts 64 may separately be electrically coupled to a first electrically conductive path traversing the substrate 62 that is electrically coupled to one of the plurality of metal pads 78 in the land grid array and also, according to the present invention, to a second electrically conductive path, distinct from the first electrically conductive path traversing the substrate, that is electrically coupled to one of the external bond terminals 72. Further, it should be appreciated that some of the electrically conductive surface contacts 64 may each separately be only electrically coupled by an electrically conductive path traversing the substrate 62 to one of the plurality of metal pads 78 in the land grid array and that others of the electrically conductive surface contacts 64 may each separately be only electrically coupled by an electrically conductive path traversing the substrate 64 to one of the external bond terminals 72
  • In FIGS. 3A and 3B, it should be appreciated that although only a single external bond terminal 72, a single metal wire 76, and a single electrically conductive path 80 are depicted, that these represent a plurality of external bond terminals 72, a plurality of metal wires 76, and a plurality of electrically conductive paths 80.
  • With the addition of the external bond terminals 72 to the die carrier 60, the plurality of metal pads 78 of the land grid array may be employed to test and, for example in the case of a PLD, program the semiconductor die 66, and then use the external bond terminals 72 to route signals between the semiconductor die 66 and the external environment such as a PCB or multichip module for normal operation. According to the present invention, the Known Good Die process is made more reliable and feasible, because the plurality of metal pads 78 may be examined after programming and/or testing, and in the event the metal pads 78 on the die carrier 60 are damaged, the external bond terminals 72 are available for the normal operation of the semiconductor die 66. It should be appreciated, however, that the metal pads 78 may still be employed to route signals between the external environment and the semiconductor die 66, if desired, when the metal pads 78 are undamaged by the Known Good Die process.
  • In FIG. 4A a top-down view of the die carrier 100 according to the embodiments of the present invention disclosed with reference to FIGS. 2A and 3A is illustrated. In FIG. 4A, ceramic corner posts 102 are disposed at each of the four corners on the top of the die carrier 100. The corner posts 102 are employed to aid in the alignment of the seal lid 42 in FIG. 2A and the cover 70 in FIG. 3A. On each edge on the top of the die carrier 100, the external bond terminals 104 are disposed on a ledge 106, as at 50 in FIGS. 2A and 74 in FIG. 3A, in a recess formed in the substrate. In FIG. 4B, a side view of the die carrier 100, illustrates according to the present invention corner posts 102 and the external bond terminals 104 disposed in the recess of the substrate.
  • Methods of manufacture of a die carrier according to the present invention are well known to those of ordinary skill in the art. As an example of such a process of manufacture, a limited description of ceramic die carrier will be made herein.
  • In FIG. 5, a flow diagram describing the process of forming a ceramic die carrier is set forth. In this process, cut unfired flexible raw ceramic sheets, known to those of ordinary skill in the art as a green sheets, are processed as will be described and then stacked one on top of another and laminated to bond the green sheets together and thereby form the unitary body of the die carrier.
  • At step 110, a green sheet has a recess for the die carrier and the vias punched out, and at step 112, the via holes are filled with an electrically conductive material.
  • At step 114, as the die carrier is being built up from bottom to top, the electrically conductive materials which are disposed horizontally in the die carrier are screen printed as desired on the upper surface of the green sheets. The horizontally disposed electrically conductive materials include the electrically conductive tabs disposed on the first and second tiers, the external bond terminals disposed either in recesses on the lateral edges of the die carrier or on the lateral edges of the top of the die carrier and the electrical lines connecting the electrically conductive tabs to the external bond terminals.
  • At step 116, after the green sheets have been laminated, back end processing steps occur which include shaping, cofiring, nickel plating, metal pad assembly, brazing, finish plating, snap breaking and edge grinding. Each of these steps and others well known to those of ordinary skill in the art will not be described herein to avoid overcomplicating the disclosure and thereby obscure the present invention.
  • While the invention has been described with reference to an exemplary embodiment, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings without departing from the essential scope thereof. Therefore, it is intended that the invention not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out this invention, but that the invention will include all embodiments falling within the scope of the appended claims.

Claims (17)

1. A carrier for a semiconductor die, said carrier having an external environment and comprising:
a substrate having a cavity formed in said substrate, said cavity having a bottom and sidewalls, said sidewalls having a stepped tier;
a plurality of electrically conductive contacts on an underside of said substrate;
a plurality of electrically conductive tabs disposed on said stepped tier;
a plurality of electrically conductive external bond terminals disposed on an edge of said substrate, wherein at least one of said plurality of electrically conductive external bond terminals is connected to the external environment by a metal wire; and
a plurality of electrically conductive paths formed in said substrate and electrically coupled between said electrically conductive tabs, said electrically conductive contacts, and said electrically conductive external bond terminals.
2. The carrier of claim 1, wherein said substrate is formed from a multilayer of ceramic substrates.
3. The carrier of claim 1, wherein said substrate is formed from laminates of organic dielectrics.
4. The carrier of claim 1, wherein said substrate is formed from deposited thin film layers.
5. The carrier of claim 1, further including a sealing lid disposed on said substrate and covering said cavity.
6. The carrier of claim 1, further including a plurality of wires electrically coupled between the semiconductor die and the plurality of electrically conductive tabs.
7. The carrier of claim 1, wherein said plurality of electrically conductive external bond terminals disposed on an edge of said substrate are disposed on a ledge in a recess formed in said edge of said substrate.
8. The carrier of claim 1, wherein said plurality of electrically conductive paths are formed from conductive vias and conductive lines in said substrate.
9. The carrier of claim 1, wherein said sidewalls have a plurality of stepped tiers and said plurality of electrically conductive tabs are disposed on said plurality of stepped tiers.
10. A carrier for a semiconductor die, said carrier having an external environment and comprising:
a substrate having an upper surface and a lower surface;
a plurality of electrically conductive surface contacts disposed on said upper surface of said substrate;
a plurality of electrically conductive contacts on an underside of said substrate;
a plurality of electrically conductive external bond terminals disposed on an edge of said substrate, wherein at least one of said plurality of electrically conductive external bond terminals is connected to the external environment by a metal wire; and
a plurality of electrically conductive paths formed in said substrate and electrically coupled between said electrically conductive surface contacts, said electrically conductive contacts, and said electrically conductive external bond terminals.
11. The carrier of claim 10, wherein said substrate is formed from a multilayer of ceramic substrates.
12. The carrier of claim 10, wherein said substrate is formed from laminates of organic dielectrics.
13. The carrier of claim 10, wherein said substrate is formed from deposited thin film layers.
14. The carrier of claim 10, further including a cover disposed on said substrate and covering the semiconductor die.
15. The carrier of claim 10, wherein the semiconductor die has a plurality of semiconductor die contacts electrically connected to said plurality of electrically conductive surface contacts.
16. The carrier of claim 10, wherein said plurality of electrically conductive external bond terminals disposed on an edge of said substrate are disposed on a ledge in a recess formed in said edge of said substrate.
17. The carrier of claim 10, wherein said plurality of electrically conductive paths are formed from conductive vias and conductive lines in said substrate.
US11/761,509 2003-11-26 2007-06-12 Chip carrier substrate with a land grid array and external bond terminals Abandoned US20070228548A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/761,509 US20070228548A1 (en) 2003-11-26 2007-06-12 Chip carrier substrate with a land grid array and external bond terminals

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US10/724,530 US6946726B1 (en) 2003-11-26 2003-11-26 Chip carrier substrate with a land grid array and external bond terminals
US11/128,682 US7244633B1 (en) 2003-11-26 2005-05-13 Chip carrier substrate with a land grid array and external bond terminals
US11/761,509 US20070228548A1 (en) 2003-11-26 2007-06-12 Chip carrier substrate with a land grid array and external bond terminals

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/128,682 Continuation US7244633B1 (en) 2003-11-26 2005-05-13 Chip carrier substrate with a land grid array and external bond terminals

Publications (1)

Publication Number Publication Date
US20070228548A1 true US20070228548A1 (en) 2007-10-04

Family

ID=34991957

Family Applications (4)

Application Number Title Priority Date Filing Date
US10/724,530 Expired - Lifetime US6946726B1 (en) 2003-11-26 2003-11-26 Chip carrier substrate with a land grid array and external bond terminals
US11/128,682 Expired - Fee Related US7244633B1 (en) 2003-11-26 2005-05-13 Chip carrier substrate with a land grid array and external bond terminals
US11/128,743 Expired - Fee Related US7148505B1 (en) 2003-11-26 2005-05-13 Method for using a chip carrier substrate with a land grid array and external bond terminals
US11/761,509 Abandoned US20070228548A1 (en) 2003-11-26 2007-06-12 Chip carrier substrate with a land grid array and external bond terminals

Family Applications Before (3)

Application Number Title Priority Date Filing Date
US10/724,530 Expired - Lifetime US6946726B1 (en) 2003-11-26 2003-11-26 Chip carrier substrate with a land grid array and external bond terminals
US11/128,682 Expired - Fee Related US7244633B1 (en) 2003-11-26 2005-05-13 Chip carrier substrate with a land grid array and external bond terminals
US11/128,743 Expired - Fee Related US7148505B1 (en) 2003-11-26 2005-05-13 Method for using a chip carrier substrate with a land grid array and external bond terminals

Country Status (1)

Country Link
US (4) US6946726B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110127665A1 (en) * 2009-11-30 2011-06-02 Hon Hai Precision Industry Co., Ltd. Integrated circuit module
US20140286605A1 (en) * 2013-03-22 2014-09-25 Industrial Technology Research Institute Self-aligned chip carrier and package structure thereof
JP2019195096A (en) * 2016-08-10 2019-11-07 京セラ株式会社 Package for mounting electrical element, array type package and electrical device

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6946726B1 (en) * 2003-11-26 2005-09-20 Actel Corporation Chip carrier substrate with a land grid array and external bond terminals
US7901955B2 (en) * 2007-06-25 2011-03-08 Spansion Llc Method of constructing a stacked-die semiconductor structure
US8847376B2 (en) 2010-07-23 2014-09-30 Tessera, Inc. Microelectronic elements with post-assembly planarization
KR20120110451A (en) * 2011-03-29 2012-10-10 삼성전자주식회사 Semiconductor packages
WO2018187124A1 (en) * 2017-04-07 2018-10-11 Microchip Technology Incorporated A semiconductor package having exposed redistribution layer features and related methods of packaging and testing

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5430734A (en) * 1993-02-12 1995-07-04 Metalithic Systems, Inc. Fault-tolerant waferscale integrated circuit device and method
US5600541A (en) * 1993-12-08 1997-02-04 Hughes Aircraft Company Vertical IC chip stack with discrete chip carriers formed from dielectric tape
US5838159A (en) * 1996-03-22 1998-11-17 Sun Microsystems, Inc. Chip carrier to allow electron beam probing and FIB modifications
US6426638B1 (en) * 2000-05-02 2002-07-30 Decision Track Llc Compliant probe apparatus
US6461895B1 (en) * 1999-01-05 2002-10-08 Intel Corporation Process for making active interposer for high performance packaging applications
US20020145203A1 (en) * 2001-04-05 2002-10-10 International Business Machines Corporation Method and structure for economical high density chip carrier
US20020173070A1 (en) * 2000-08-21 2002-11-21 Bolken Todd O. Method and apparatus for encapsulating a multi-chip substrate array
US20030164543A1 (en) * 2002-03-04 2003-09-04 Teck Kheng Lee Interposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods
US6747352B1 (en) * 2002-08-19 2004-06-08 Amkor Technology, Inc. Integrated circuit having multiple power/ground connections to a single external terminal
US6946726B1 (en) * 2003-11-26 2005-09-20 Actel Corporation Chip carrier substrate with a land grid array and external bond terminals
US20060022303A1 (en) * 2004-07-28 2006-02-02 Endicott Interconnect Technologies, Inc. Circuitized substrate with internal organic memory device, method of making same, electrical assembly utilizing same, and information handling system utilizing same
US7045897B2 (en) * 2004-07-28 2006-05-16 Endicott Interconnect Technologies, Inc. Electrical assembly with internal memory circuitized substrate having electronic components positioned thereon, method of making same, and information handling system utilizing same

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5430734A (en) * 1993-02-12 1995-07-04 Metalithic Systems, Inc. Fault-tolerant waferscale integrated circuit device and method
US5600541A (en) * 1993-12-08 1997-02-04 Hughes Aircraft Company Vertical IC chip stack with discrete chip carriers formed from dielectric tape
US5838159A (en) * 1996-03-22 1998-11-17 Sun Microsystems, Inc. Chip carrier to allow electron beam probing and FIB modifications
US6461895B1 (en) * 1999-01-05 2002-10-08 Intel Corporation Process for making active interposer for high performance packaging applications
US6426638B1 (en) * 2000-05-02 2002-07-30 Decision Track Llc Compliant probe apparatus
US20020173070A1 (en) * 2000-08-21 2002-11-21 Bolken Todd O. Method and apparatus for encapsulating a multi-chip substrate array
US20020145203A1 (en) * 2001-04-05 2002-10-10 International Business Machines Corporation Method and structure for economical high density chip carrier
US20030164543A1 (en) * 2002-03-04 2003-09-04 Teck Kheng Lee Interposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods
US6747352B1 (en) * 2002-08-19 2004-06-08 Amkor Technology, Inc. Integrated circuit having multiple power/ground connections to a single external terminal
US6946726B1 (en) * 2003-11-26 2005-09-20 Actel Corporation Chip carrier substrate with a land grid array and external bond terminals
US7148505B1 (en) * 2003-11-26 2006-12-12 Actel Corporation Method for using a chip carrier substrate with a land grid array and external bond terminals
US7244633B1 (en) * 2003-11-26 2007-07-17 Actel Corporation Chip carrier substrate with a land grid array and external bond terminals
US20060022303A1 (en) * 2004-07-28 2006-02-02 Endicott Interconnect Technologies, Inc. Circuitized substrate with internal organic memory device, method of making same, electrical assembly utilizing same, and information handling system utilizing same
US7045897B2 (en) * 2004-07-28 2006-05-16 Endicott Interconnect Technologies, Inc. Electrical assembly with internal memory circuitized substrate having electronic components positioned thereon, method of making same, and information handling system utilizing same

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110127665A1 (en) * 2009-11-30 2011-06-02 Hon Hai Precision Industry Co., Ltd. Integrated circuit module
US8319298B2 (en) * 2009-11-30 2012-11-27 Hon Hai Precision Industry Co., Ltd. Integrated circuit module
US20140286605A1 (en) * 2013-03-22 2014-09-25 Industrial Technology Research Institute Self-aligned chip carrier and package structure thereof
US9052446B2 (en) * 2013-03-22 2015-06-09 Industrial Technology Research Institute Self-aligned chip carrier and package structure thereof
JP2019195096A (en) * 2016-08-10 2019-11-07 京セラ株式会社 Package for mounting electrical element, array type package and electrical device

Also Published As

Publication number Publication date
US7244633B1 (en) 2007-07-17
US6946726B1 (en) 2005-09-20
US7148505B1 (en) 2006-12-12

Similar Documents

Publication Publication Date Title
US4975765A (en) Highly integrated circuit and method for the production thereof
US6828665B2 (en) Module device of stacked semiconductor packages and method for fabricating the same
US5600541A (en) Vertical IC chip stack with discrete chip carriers formed from dielectric tape
US7824965B2 (en) Near chip scale package integration process
US7244633B1 (en) Chip carrier substrate with a land grid array and external bond terminals
US6462274B1 (en) Chip-scale semiconductor package of the fan-out type and method of manufacturing such packages
US5942795A (en) Leaded substrate carrier for integrated circuit device and leaded substrate carrier device assembly
KR100415279B1 (en) Chip stack package and manufacturing method thereof
US5861670A (en) Semiconductor device package
US8878368B2 (en) Rigid wave pattern design on chip carrier substrate and printed circuit board for semiconductor and electronic sub-system packaging
JP2005026680A (en) Stacked ball grid array package and its manufacturing method
US6300685B1 (en) Semiconductor package
KR100651125B1 (en) Double molded multi chip package and manufacturing method thereof
JP2001250836A (en) Semiconductor device and its manufacturing method
US6791166B1 (en) Stackable lead frame package using exposed internal lead traces
US6979907B2 (en) Integrated circuit package
EP0027017A1 (en) Integrated circuit package
US20040245651A1 (en) Semiconductor device and method for fabricating the same
JPS6356706B2 (en)
US6627986B2 (en) Substrate for semiconductor device and semiconductor device fabrication using the same
US6479306B1 (en) Method for manufacturing semiconductor device
US20080088005A1 (en) SIP package with small dimension
JPH08250651A (en) Semiconductor package
CN218447901U (en) Semiconductor packaging structure
KR20050003762A (en) Stack package and manufacturing method thereof

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION