US20080122039A1 - Intergrated circuit device, chip, and method of fabricating the same - Google Patents

Intergrated circuit device, chip, and method of fabricating the same Download PDF

Info

Publication number
US20080122039A1
US20080122039A1 US11/555,695 US55569506A US2008122039A1 US 20080122039 A1 US20080122039 A1 US 20080122039A1 US 55569506 A US55569506 A US 55569506A US 2008122039 A1 US2008122039 A1 US 2008122039A1
Authority
US
United States
Prior art keywords
substrate
bonding pad
connecting portions
dielectric layer
region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/555,695
Inventor
Yan-Hsiu Liu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
United Microelectronics Corp
Original Assignee
United Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by United Microelectronics Corp filed Critical United Microelectronics Corp
Priority to US11/555,695 priority Critical patent/US20080122039A1/en
Assigned to UNITED MICROELECTRONICS CORP. reassignment UNITED MICROELECTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIU, YAN-HSIU
Priority to US12/126,939 priority patent/US7696066B2/en
Publication of US20080122039A1 publication Critical patent/US20080122039A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05085Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
    • H01L2224/05089Disposition of the additional element
    • H01L2224/05093Disposition of the additional element of a plurality of vias
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05085Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
    • H01L2224/05089Disposition of the additional element
    • H01L2224/05093Disposition of the additional element of a plurality of vias
    • H01L2224/05096Uniform arrangement, i.e. array
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05556Shape in side view
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01032Germanium [Ge]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/050414th Group
    • H01L2924/05042Si3N4
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits

Definitions

  • the present invention relates to an integrated circuit (IC) device, chip, and method of fabricating the same; in particularly to an integrated circuit device and an IC chip with bonding pad structures at side, and method of fabricating the same.
  • IC integrated circuit
  • Bonding pads are essential elements of bonding the integrated circuit (IC) chips with package substrates.
  • the conventional bonding pads are formed on a front surface of the substrate.
  • the bonding pads are formed while the upmost metal layer of interconnects are formed.
  • the substrate will be covered by a passivation layer so as to resist the moisture. Accordingly, the passivation layer will be removed afterwards to form bonding pad openings, and the bonding pads are then exposed.
  • the bonding pad openings are formed, and other elements, for example, color filters and micro lenses of a CMOS image sensor (CIS) are then constructed on the substrate, the bonding pads will be corroded by a developer and result in the formation of pittings during the process of constructing the elements, so that the function of the bonding pads is affected. Furthermore, the formation of the bonding pad openings may also bring about an uneven coating of a photoresist layer in the successive process of patterning filters, impairing the optical characteristics.
  • CIS CMOS image sensor
  • the present invention is to provide an IC chip, an IC device and the method of fabricating the same, which reduces the area occupied by bonding pads and the size of a package structure.
  • the present invention is also to provide an IC chip, an IC device and the method of fabricating the same, which avoids the formation of pittings due to the fact that the bonding pads are exposed in a developer.
  • the present invention is still to provide an IC chip, an IC device and the method of fabricating the same, which avoids the occurrence of optical problems arisen from the formation of the bonding pad openings which gives rise to an uneven coating of a photoresist in the successive process.
  • the present invention provides an IC chip, which comprises a substrate, a plurality of circuit units and a plurality of interconnects disposed on a front surface of the substrate, and a plurality of bonding pads disposed at the sides of the substrate, wherein each bonding pad includes a plurality of conductive layers.
  • said bonding pad further includes a plurality of connecting portions which connects the adjoining conductive layers.
  • the connecting portions are, for example, shaped as cylinders or layers.
  • said connecting portions are cylindrically shaped and arranged in an irregular or a regular way.
  • the regular arrangement includes an alternate arrangement, a line-up arrangement, or a matrix arrangement.
  • said connecting portions are shaped as layers and are smaller than or equal to the adjoining conductive layers.
  • said connecting portions are equally or unequally sized.
  • the present invention further provides an IC device, which comprises a substrate divided into an internal region and an external region by a die seal ring region. On the substrate, there are a plurality of circuit units, a dielectric layer, a first conductive layer, a second conductive layer, and a plurality of vias/connecting portions.
  • the dielectric layer covers the circuit units.
  • the first conductive layer and the second conductive layer are disposed in the dielectric layer and are connected to each other through the vias/connecting portions.
  • Parts of the first and the second conductive layers and the vias/connecting portions are disposed in the internal region and constitute interconnects, while parts of the first and the second conductive layers and the vias/connecting portions are disposed in the external region and constitute a plurality of bonding pad structures.
  • the first and the second conductive layers of each bonding pad structure extend from edge of the die seal ring region to a scribed line region on the substrate.
  • the vias/connecting portions of each bonding pad are arranged in an irregular or a regular way.
  • the regular arrangement includes an alternate arrangement, a line-up arrangement, or a matrix arrangement.
  • the vias/connecting portions of each bonding pad are equally or unequally sized.
  • the vias/connecting portions of each bonding pad and the vias/connecting portions of the interconnects are equally or unequally sized.
  • the present invention further provides a method of manufacturing an IC chip.
  • a substrate is provided.
  • the substrate is divided into an internal region and an external region by a die seal ring region.
  • a plurality of circuit units is formed in the internal region on the substrate.
  • a dielectric layer is formed over the substrate, a plurality of interconnect is formed in the dielectric layer within the internal region, and a plurality of first bonding pad structures is formed in the dielectric layer within the external region.
  • a cutting process is performed along a plurality of scribed lines on the substrate to form a plurality of chips.
  • the first bonding pad structures are then exposed at the sides of each chip.
  • the method of forming said interconnects and the first bonding pad structures includes the following steps: forming a plurality of conductive layers in the dielectric layer within the internal and the external regions, and forming a plurality of vias/connecting portions electrically coupled with the conductive layers in the dielectric layer within the internal and the external regions.
  • the conductive layers and the vias/connecting portions within the internal region constitute the interconnects, while the conductive layers and the vias/connecting portions within the external region constitute the first bonding pad structures.
  • the method of forming the dielectric layer, the interconnects, and the first bonding pad structures as stated above includes the steps of firstly forming the dielectric layer on the substrate. Then, a plurality of trenches and a plurality of via openings/openings are formed in the dielectric layer. Finally, a conductive material is filled into the trenches and the via openings/openings to form the conductive layers and the vias/connecting portions.
  • the method of forming the interconnects and the first bonding pad structures as stated above includes the steps of first forming a first part of the dielectric layer on the substrate, and forming the conductive layers on the first part of the dielectric layer afterwards. Thereafter, a second part of the dielectric layer is formed on the substrate, and a plurality of via openings/openings is formed therein, so as to expose parts of the conductive layers. Finally, a plurality of conductive plugs is formed in the via openings/openings so as to constitute the vias/connecting portions.
  • said first bonding pad structures extend from edge of the die seal ring region to the scribed lines on the substrate.
  • the method of forming said IC chips further includes the steps of forming a plurality of second bonding pad structures in the internal region before performing the cutting process along the scribe lines on the substrate.
  • the bonding pad structures of the present invention are positioned at the sides of the chips, which can substantially reduce the area occupied by the package structure and permit further miniaturization of the products.
  • the bonding pad structures of the present invention are exposed during the cutting process. Hence, neither are the bonding pads likely to be corroded by a developer and result in the formation of pittings, nor do the optical problems arisen from the formation of the bonding pad openings which gives rise to an uneven coating of a photoresist in the successive process occur.
  • FIGS. 1A to 1C are cross-sectional views illustrating the steps of fabricating an IC chip with bonding pad structures at the sides according to one embodiment of the present invention.
  • FIG. 2A is a schematic view illustrating an IC chip with a bonding pad structure at the sides according to one embodiment of the present invention.
  • FIG. 2B is a schematic view illustrating an IC chip with a bonding pad structure at the sides and in the front surface according to one embodiment of the present invention.
  • FIGS. 3A to 3C are cross-sectional views illustrating the steps of fabricating an IC chip with bonding pad structures at the sides according to one embodiment of the present invention.
  • FIGS. 4A to 4B are cross-sectional views illustrating the steps of fabricating an IC chip with bonding pad structures at the sides according to one embodiment of the present invention.
  • FIGS. 5A to 5K are schematic cross-sectional views illustrating several bonding pad structures according to one embodiment of the present invention.
  • FIGS. 1A to 1C are cross-sectional views illustrating the steps of fabricating an IC chip with bonding pad structures at the sides according to one embodiment of the present invention.
  • a substrate 100 is provided.
  • the substrate 100 is, for example, a semiconductor substrate made of monocrystalline silicon or the like, a compound substrate made of silicon germanium or the like, or a silicon substrate on an insulating layer (SOI).
  • the substrate 100 includes a die seal ring region 160 and a scribed region 170 .
  • the region inside the die seal ring region 160 is defined as an internal region 162
  • the region outside the die seal ring region 160 is defined as an external region 164 .
  • a plurality of circuit units 102 is formed in the internal region 162 on a front surface 100 a of the substrate 100 .
  • the circuit units 102 are, for example, dynamic random access memory (DRAM) devices, static random access memory (SRAM) devices, read only memory (ROM) devices, gate arrays, and the like.
  • DRAM dynamic random access memory
  • SRAM static random access memory
  • ROM read only memory
  • a dielectric layer 104 is formed on the front surface 100 a of the substrate 100 , and a contact 103 electrically coupled with the circuit units 102 is formed therein.
  • a dielectric layer 106 is formed over the substrate 100 .
  • the dielectric layers 104 and 106 are, for example, made of silicon oxide or low dielectric constant material with a dielectric constant lower than 4.
  • the dielectric layers 104 and 106 may comprise other material layers, for example, liner layers, etching stop layers, or anti-reflective layers, which are generally called dielectric layers.
  • conductive layers 110 a , 110 b , 110 c and vias/connecting portions 120 a , 120 b are simultaneously formed in the dielectric layer 106 within the internal region 162 and the external region 164 .
  • the conductive layers described above are also called metal layers.
  • the conductive layers 110 a , 110 b , 110 c and the vias/connecting portions 120 a , 120 b in the dielectric layer 106 within the internal region 162 are utilized as interconnects 130 , while the conductive layers 110 a , 110 b , 110 c and the vias/connecting portions 120 a , 120 b in the dielectric layer 106 within the external region 164 are employed as bonding pad structures 140 a and 140 b.
  • the bonding pad structures 140 a and 140 b extend from the die seal ring region 160 to the scribed line region 170 .
  • the vias/connecting portions 120 a and 120 b in the bonding pad structure 140 a are equally or unequally sized and shaped.
  • the vias/connecting portions 120 a , 120 b in the bonding pad structure 140 b and the same in the bonding pad structure 140 a are equally or unequally sized and shaped.
  • the material of the conductive layers 110 a , 110 b , 110 c and the vias/connecting portions 120 a , 120 b is, for example, tungsten, copper, and an alloy thereof.
  • the passivation layer 108 is, for example, a silicon oxide layer, a silicon nitride layer, and the combination thereof, and the method of forming the passivation layer 108 includes, for example, the CVD process.
  • a cutting process is performed along a plurality of scribed lines 170 on the substrate 100 .
  • the cutting process is performed from the upper surface 101 on the front surface 100 a of the substrate 100 to the back surface 100 b of the substrate 100 , or, from the back surface 100 b of the substrate 100 to the upper surface 101 on the front surface 100 a of the substrate 100 , so as to form a plurality of chips 180 .
  • the bonding pad structures 140 a and 140 b at the sides 190 of each chip 180 are then exposed.
  • the schematic view of the chip 180 is shown in FIG. 2A .
  • the bonding pad structures 140 a and 140 b disclosed in the embodiment of the present invention are simultaneously formed together with the formation of the interconnects.
  • the substrate is cut to form the chips 180 , resulting in the exposure of the bonding pad structures 140 a and 140 b in the external region.
  • the bonding pad structures 140 a and 140 b disclosed in the embodiment of the present invention are formed outside the die seal ring region of the chips 180 , i.e. the sides 190 of the chips 180 .
  • the conventional bonding pad structures are formed inside the die seal ring region on the front surface of the substrate.
  • bonding pads can be formed in the internal region within the die seal ring region on the front surface 100 a of the substrate based on the prior art.
  • a bonding pad 150 can be simultaneously fabricated in the internal region 162 .
  • the bonding pad opening 152 is then formed after the formation of the passivation layer 108 , so that the bonding pad 150 is exposed.
  • the schematic view of the chip 180 is shown in FIG. 2B .
  • the bonding pad structures 150 and 140 a can be simultaneously disposed on the upper surface 101 on the front surface and the sides 190 of the chip 180 , so as to increase the bonding pads of a chip, respectively.
  • the method of manufacturing said bonding pad structures 140 a , 140 b and the interconnects 130 can be a conventional process, as shown in FIGS. 3A to 3C .
  • Dual damascene techniques can also be applied, as shown in FIGS. 4A to 4B .
  • the above-mentioned methods are both adopted at the same time. Details are illustrated below.
  • the circuit units 102 , the dielectric layer 104 , and the contact 103 are formed on the substrate 100 .
  • the conductive layer 110 a is constructed on the substrate 100 .
  • the method of fabricating the conductive layer 110 a includes the following steps: firstly forming a metal material layer over the substrate 100 through a chemical deposition process, and then patterning the metal material layer through a photolithography and etching process.
  • a first part 106 a of the dielectric layer 106 is formed over the substrate 100 .
  • via openings/openings 105 are constructed in the dielectric layer 106 a through the photolithography and etching process.
  • metal plugs are formed in the via openings/openings 105 , giving rise to the formation of the vias/connecting portions 120 a .
  • a conductive layer 110 b is formed on the dielectric layer 106 a.
  • a second part 106 b of the dielectric layer 106 , the vias/connecting portions 120 b , and the conductive layer 110 c are formed according to the aforesaid method, so that the fabrication of the bonding pad structures 140 a , 140 b and the interconnects 130 are completed.
  • the IC units 102 , the dielectric layer 104 , and the contact 103 are formed on the substrate 100 .
  • the conductive layer 110 a is constructed on the substrate 100 .
  • the method of fabricating the conductive layer 110 a includes the following steps: firstly forming a metal material layer on the substrate 100 through a chemical deposition process, and then patterning the metal material layer through a photolithography and etching process.
  • a first part 106 c of the dielectric layer 106 is formed over the substrate 100 .
  • trenches 107 and the via openings/openings 105 are constructed in the dielectric layer 106 c through the photolithography and etching process.
  • a conductive material is filled into the trenches 107 and the via openings/openings 105 .
  • the conductive material (not shown) can be formed on the substrate 100 through the chemical vapor deposition process, so as to cover the dielectric layer 106 c and to fill the trenches 107 and the via openings/openings 105 .
  • unnecessary conductive material is removed through a chemical mechanical polishing process or an etching back process.
  • the conductive material left in the trenches 107 is used as the conductive layer 110 b , while that left in the via openings/openings 105 is employed as the vias/connecting portions 120 a .
  • the second part 106 d of the dielectric layer 106 , the vias/connecting portions 120 b , and the conductive layer 110 c are formed according to the aforesaid method, so that the fabrication of the bonding pad structures 140 a , 140 b and the interconnects 130 is completed.
  • the bonding pad structures 140 a , 140 b and the interconnects 130 are manufactured first. Color filters and micro lenses (not shown) are then formed. Next, the cutting process is performed. Since the bonding pad structures 140 a and 140 b at the sides are exposed after the color filters and the micro lenses are formed, the structures will not be damaged by a developer or an etching solution.
  • CMOS complementary metal-oxide-semiconductor
  • FIGS. 5A to 5K are schematic cross-sectional views illustrating several bonding pad structures according to one embodiment of the present invention.
  • the bonding pad structure 500 of the present invention includes several conductive layers 510 a , 510 b , 510 c , and 510 d .
  • the conductive layers 510 a , 510 b , 510 c , and 510 d are equally or unequally sized and shaped, as shown in FIGS. 5A and 5B , respectively.
  • the conductive layers 510 a , 510 b , 510 c , and 510 d are equally sized for further illustration.
  • the present invention can also be applied to the conductive layers which are unequally sized and shaped.
  • the bonding pad structure 500 of the present invention further comprises a plurality of connecting portions connected to two adjoining conductive layers.
  • the connecting portions are, for example, shaped as cylinders or layers.
  • the connecting portions 520 a , 520 b , and 520 c of the bonding pad structure 502 disclosed in the embodiment of the present invention can be cylindrically shaped, which are similar to the vias of the interconnects.
  • the connecting portions 520 a , 520 b , and 520 c are arranged either in a regular way as shown in FIGS. 5C to 5F or in an irregular way as shown in FIG. 5G .
  • the connecting portions 520 a , 520 b , and 520 c are adapted to a line-up arrangement, while a matrix arrangement thereof is presented in FIG. 5E and an alternate arrangement alternate arrangement thereof is indicated in FIG.
  • the connecting portions 520 a ⁇ grave over ( ) ⁇ 520 b ⁇ grave over ( ) ⁇ 520 c are equally sized in FIG. 5C yet unequally sized in FIG. 5D .
  • the connecting portions 520 c positioned in the same layer can be unequally sized and shaped, and the connecting portions 520 b and 520 c in different layers can also be unequally sized and shaped.
  • the connecting portions 520 a , 520 b , 520 c and the vias of the interconnects can be equally or unequally sized when the connecting portions 520 a , 520 b , and 520 c are cylindrically shaped.
  • the connecting portions 530 a , 530 b , and 530 c of the bonding pad structure 504 described in the embodiment of the present invention can be shaped as layers.
  • the connecting portions 530 a , 530 b , 530 c and the conductive layers 510 a , 510 b , 510 c , 510 d can be either equally sized and shaped as shown in FIG. 5H , or be unequally sized and shaped as shown in FIG. 5I .
  • a part of the connecting portions 530 a , 530 c and the conductive layers 510 a , 510 b , 510 c , 510 d are equally sized and shaped, while the other part of the terminal pad 530 b and the conductive layers 510 a , 510 b , 510 c , 510 d are unequally sized and shaped, as indicated in FIG. 5J .
  • the connecting portions of the bonding pad structure 506 described in the embodiment of the present invention can be composed of a cylindrical part 540 b and layers 540 a , 540 c.
  • the dielectric layer which is, for example, made of silicon oxide or low dielectric constant material, can be stuffed into the space between the conductive layers and the connecting portions.
  • the bonding pad structures of the present invention can be disposed not only at the sides of the chips but also on the front surfaces of the chips. Accordingly, when a packaging process is about to be performed on the chips, an edge-edge packaging method or an edge-front packaging method can be employed based on actual demands.
  • the bonding pad structures of the present invention are positioned at the sides of the chips, and metal wires can be linked to the bonding pads close to the sides of the chips when a metal wire routing process is performed.
  • the length of the wires is decreased, the area occupied by the package structure is substantially reduced, and further miniaturization of the products can be permitted.
  • the bonding pad structures are exposed during the cutting process. Hence, the bonding pads are unlikely to be corroded by a developer and form the pittings due to the formation of the bonding pad openings, as disclosed in the prior art.
  • the bonding pad openings are not formed through any additional process in the present invention, it is unlikely to make stains arisen from the formation of the bonding pad openings which gives rise to an uneven coating of a photoresist in a successive process, as disclosed in the prior art. Thus, optical characteristics can be improved.

Abstract

A method of manufacturing an integrated circuit (IC) chip is provided. The method includes the following steps. First, a substrate is provided. The substrate is divided into an internal region and an external region by a die seal ring region. A plurality of circuit units is then formed in the internal region on the substrate. Thereafter, a dielectric layer is formed over the substrate, interconnects are formed in the dielectric layer within the internal region, and a plurality of bonding pad structures is formed in the dielectric layer within the external region. Finally, a cutting process is performed along a plurality of scribed lines on the substrate to form a plurality of chips. The bonding pad structures are exposed at the sides of each chip.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to an integrated circuit (IC) device, chip, and method of fabricating the same; in particularly to an integrated circuit device and an IC chip with bonding pad structures at side, and method of fabricating the same.
  • 2. Description of Related Art
  • Bonding pads are essential elements of bonding the integrated circuit (IC) chips with package substrates. The conventional bonding pads are formed on a front surface of the substrate. In general, the bonding pads are formed while the upmost metal layer of interconnects are formed. In addition, after the bonding pads are formed and before the packaging process is performed, the substrate will be covered by a passivation layer so as to resist the moisture. Accordingly, the passivation layer will be removed afterwards to form bonding pad openings, and the bonding pads are then exposed.
  • However, since the conventional bonding pads are formed in an region within a die seal ring region on the front surface of the substrate and occupy a larger space, so that the package structure is oversized. The trend of pursuing slightness, thinness, shortness, and small volume is not then followed.
  • On the other hand, given that the bonding pad openings are formed, and other elements, for example, color filters and micro lenses of a CMOS image sensor (CIS) are then constructed on the substrate, the bonding pads will be corroded by a developer and result in the formation of pittings during the process of constructing the elements, so that the function of the bonding pads is affected. Furthermore, the formation of the bonding pad openings may also bring about an uneven coating of a photoresist layer in the successive process of patterning filters, impairing the optical characteristics.
  • SUMMARY OF THE INVENTION
  • The present invention is to provide an IC chip, an IC device and the method of fabricating the same, which reduces the area occupied by bonding pads and the size of a package structure.
  • The present invention is also to provide an IC chip, an IC device and the method of fabricating the same, which avoids the formation of pittings due to the fact that the bonding pads are exposed in a developer.
  • The present invention is still to provide an IC chip, an IC device and the method of fabricating the same, which avoids the occurrence of optical problems arisen from the formation of the bonding pad openings which gives rise to an uneven coating of a photoresist in the successive process.
  • The present invention provides an IC chip, which comprises a substrate, a plurality of circuit units and a plurality of interconnects disposed on a front surface of the substrate, and a plurality of bonding pads disposed at the sides of the substrate, wherein each bonding pad includes a plurality of conductive layers.
  • According to one embodiment of the present invention, said bonding pad further includes a plurality of connecting portions which connects the adjoining conductive layers. The connecting portions are, for example, shaped as cylinders or layers.
  • According to one embodiment of the present invention, said connecting portions are cylindrically shaped and arranged in an irregular or a regular way. The regular arrangement includes an alternate arrangement, a line-up arrangement, or a matrix arrangement.
  • According to one embodiment of the present invention, said connecting portions are shaped as layers and are smaller than or equal to the adjoining conductive layers.
  • According to one embodiment of the present invention, said connecting portions are equally or unequally sized.
  • The present invention further provides an IC device, which comprises a substrate divided into an internal region and an external region by a die seal ring region. On the substrate, there are a plurality of circuit units, a dielectric layer, a first conductive layer, a second conductive layer, and a plurality of vias/connecting portions. The dielectric layer covers the circuit units. The first conductive layer and the second conductive layer are disposed in the dielectric layer and are connected to each other through the vias/connecting portions. Parts of the first and the second conductive layers and the vias/connecting portions are disposed in the internal region and constitute interconnects, while parts of the first and the second conductive layers and the vias/connecting portions are disposed in the external region and constitute a plurality of bonding pad structures.
  • According to embodiment of the present invention, the first and the second conductive layers of each bonding pad structure extend from edge of the die seal ring region to a scribed line region on the substrate.
  • According to one embodiment of the present invention, the vias/connecting portions of each bonding pad are arranged in an irregular or a regular way. The regular arrangement includes an alternate arrangement, a line-up arrangement, or a matrix arrangement.
  • According to one embodiment of the present invention, the vias/connecting portions of each bonding pad are equally or unequally sized.
  • According to one embodiment of the present invention, the vias/connecting portions of each bonding pad and the vias/connecting portions of the interconnects are equally or unequally sized.
  • The present invention further provides a method of manufacturing an IC chip. First, a substrate is provided. The substrate is divided into an internal region and an external region by a die seal ring region. Then, a plurality of circuit units is formed in the internal region on the substrate. Thereafter, a dielectric layer is formed over the substrate, a plurality of interconnect is formed in the dielectric layer within the internal region, and a plurality of first bonding pad structures is formed in the dielectric layer within the external region. Finally, a cutting process is performed along a plurality of scribed lines on the substrate to form a plurality of chips. The first bonding pad structures are then exposed at the sides of each chip.
  • According to one embodiment of the present invention, the method of forming said interconnects and the first bonding pad structures includes the following steps: forming a plurality of conductive layers in the dielectric layer within the internal and the external regions, and forming a plurality of vias/connecting portions electrically coupled with the conductive layers in the dielectric layer within the internal and the external regions. The conductive layers and the vias/connecting portions within the internal region constitute the interconnects, while the conductive layers and the vias/connecting portions within the external region constitute the first bonding pad structures.
  • According to the embodiments of the present invention, the method of forming the dielectric layer, the interconnects, and the first bonding pad structures as stated above includes the steps of firstly forming the dielectric layer on the substrate. Then, a plurality of trenches and a plurality of via openings/openings are formed in the dielectric layer. Finally, a conductive material is filled into the trenches and the via openings/openings to form the conductive layers and the vias/connecting portions.
  • According to one embodiment of the present invention, the method of forming the interconnects and the first bonding pad structures as stated above includes the steps of first forming a first part of the dielectric layer on the substrate, and forming the conductive layers on the first part of the dielectric layer afterwards. Thereafter, a second part of the dielectric layer is formed on the substrate, and a plurality of via openings/openings is formed therein, so as to expose parts of the conductive layers. Finally, a plurality of conductive plugs is formed in the via openings/openings so as to constitute the vias/connecting portions.
  • According to one embodiment of the present invention, said first bonding pad structures extend from edge of the die seal ring region to the scribed lines on the substrate.
  • According to one embodiment of the present invention, the method of forming said IC chips further includes the steps of forming a plurality of second bonding pad structures in the internal region before performing the cutting process along the scribe lines on the substrate.
  • The bonding pad structures of the present invention are positioned at the sides of the chips, which can substantially reduce the area occupied by the package structure and permit further miniaturization of the products.
  • The bonding pad structures of the present invention are exposed during the cutting process. Hence, neither are the bonding pads likely to be corroded by a developer and result in the formation of pittings, nor do the optical problems arisen from the formation of the bonding pad openings which gives rise to an uneven coating of a photoresist in the successive process occur.
  • In order to the make aforementioned and other objects, features and advantages of the present invention comprehensible, a preferred embodiment accompanied with figures are described in detail below.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
  • FIGS. 1A to 1C are cross-sectional views illustrating the steps of fabricating an IC chip with bonding pad structures at the sides according to one embodiment of the present invention.
  • FIG. 2A is a schematic view illustrating an IC chip with a bonding pad structure at the sides according to one embodiment of the present invention.
  • FIG. 2B is a schematic view illustrating an IC chip with a bonding pad structure at the sides and in the front surface according to one embodiment of the present invention.
  • FIGS. 3A to 3C are cross-sectional views illustrating the steps of fabricating an IC chip with bonding pad structures at the sides according to one embodiment of the present invention.
  • FIGS. 4A to 4B are cross-sectional views illustrating the steps of fabricating an IC chip with bonding pad structures at the sides according to one embodiment of the present invention.
  • FIGS. 5A to 5K are schematic cross-sectional views illustrating several bonding pad structures according to one embodiment of the present invention.
  • DESCRIPTION OF EMBODIMENTS
  • Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
  • FIGS. 1A to 1C are cross-sectional views illustrating the steps of fabricating an IC chip with bonding pad structures at the sides according to one embodiment of the present invention.
  • Referring to FIG. 1A, a substrate 100 is provided. The substrate 100 is, for example, a semiconductor substrate made of monocrystalline silicon or the like, a compound substrate made of silicon germanium or the like, or a silicon substrate on an insulating layer (SOI). The substrate 100 includes a die seal ring region 160 and a scribed region 170. The region inside the die seal ring region 160 is defined as an internal region 162, while the region outside the die seal ring region 160 is defined as an external region 164. First, a plurality of circuit units 102 is formed in the internal region 162 on a front surface 100 a of the substrate 100. The circuit units 102 are, for example, dynamic random access memory (DRAM) devices, static random access memory (SRAM) devices, read only memory (ROM) devices, gate arrays, and the like.
  • Thereafter, referring to FIG. 1B, a dielectric layer 104 is formed on the front surface 100 a of the substrate 100, and a contact 103 electrically coupled with the circuit units 102 is formed therein. After that, a dielectric layer 106 is formed over the substrate 100. The dielectric layers 104 and 106 are, for example, made of silicon oxide or low dielectric constant material with a dielectric constant lower than 4. The dielectric layers 104 and 106 may comprise other material layers, for example, liner layers, etching stop layers, or anti-reflective layers, which are generally called dielectric layers. While the dielectric layer 106 is being formed, conductive layers 110 a, 110 b, 110 c and vias/connecting portions 120 a, 120 b are simultaneously formed in the dielectric layer 106 within the internal region 162 and the external region 164. The conductive layers described above are also called metal layers. The conductive layers 110 a, 110 b, 110 c and the vias/connecting portions 120 a, 120 b in the dielectric layer 106 within the internal region 162 are utilized as interconnects 130, while the conductive layers 110 a, 110 b, 110 c and the vias/connecting portions 120 a, 120 b in the dielectric layer 106 within the external region 164 are employed as bonding pad structures 140 a and 140 b.
  • In one embodiment, the bonding pad structures 140 a and 140 b extend from the die seal ring region 160 to the scribed line region 170. The vias/connecting portions 120 a and 120 b in the bonding pad structure 140 a are equally or unequally sized and shaped. In addition, the vias/connecting portions 120 a, 120 b in the bonding pad structure 140 b and the same in the bonding pad structure 140 a are equally or unequally sized and shaped. The material of the conductive layers 110 a, 110 b, 110 c and the vias/connecting portions 120 a, 120 b is, for example, tungsten, copper, and an alloy thereof.
  • Then, a passivation layer 108 is formed on the substrate 100. The passivation layer 108 is, for example, a silicon oxide layer, a silicon nitride layer, and the combination thereof, and the method of forming the passivation layer 108 includes, for example, the CVD process.
  • Thereafter, referring to FIG. 1C, a cutting process is performed along a plurality of scribed lines 170 on the substrate 100. For example, the cutting process is performed from the upper surface 101 on the front surface 100 a of the substrate 100 to the back surface 100 b of the substrate 100, or, from the back surface 100 b of the substrate 100 to the upper surface 101 on the front surface 100 a of the substrate 100, so as to form a plurality of chips 180. The bonding pad structures 140 a and 140 b at the sides 190 of each chip 180 are then exposed. The schematic view of the chip 180 is shown in FIG. 2A.
  • Referring to FIG. 2A, the bonding pad structures 140 a and 140 b disclosed in the embodiment of the present invention are simultaneously formed together with the formation of the interconnects. The substrate is cut to form the chips 180, resulting in the exposure of the bonding pad structures 140 a and 140 b in the external region. Namely, the bonding pad structures 140 a and 140 b disclosed in the embodiment of the present invention are formed outside the die seal ring region of the chips 180, i.e. the sides 190 of the chips 180. Differing from the present invention, the conventional bonding pad structures are formed inside the die seal ring region on the front surface of the substrate.
  • In order to further increase the bonding pads, other bonding pads can be formed in the internal region within the die seal ring region on the front surface 100 a of the substrate based on the prior art. Referring to FIG. 1B, as stated above, while the interconnects 130 and the upmost conductive layer 110 of the bonding pad structures 140 a and 140 b are formed, a bonding pad 150 can be simultaneously fabricated in the internal region 162. The bonding pad opening 152 is then formed after the formation of the passivation layer 108, so that the bonding pad 150 is exposed. The schematic view of the chip 180 is shown in FIG. 2B.
  • Referring to FIG. 2B, the bonding pad structures 150 and 140 a can be simultaneously disposed on the upper surface 101 on the front surface and the sides 190 of the chip 180, so as to increase the bonding pads of a chip, respectively.
  • The method of manufacturing said bonding pad structures 140 a, 140 b and the interconnects 130 can be a conventional process, as shown in FIGS. 3A to 3C. Dual damascene techniques can also be applied, as shown in FIGS. 4A to 4B. Or, the above-mentioned methods are both adopted at the same time. Details are illustrated below.
  • Referring to FIG. 3A, first, the circuit units 102, the dielectric layer 104, and the contact 103 are formed on the substrate 100. Then, the conductive layer 110 a is constructed on the substrate 100. The method of fabricating the conductive layer 110 a includes the following steps: firstly forming a metal material layer over the substrate 100 through a chemical deposition process, and then patterning the metal material layer through a photolithography and etching process. Next, a first part 106 a of the dielectric layer 106 is formed over the substrate 100. After that, via openings/openings 105 are constructed in the dielectric layer 106 a through the photolithography and etching process.
  • Next, referring to FIG. 3B, metal plugs are formed in the via openings/openings 105, giving rise to the formation of the vias/connecting portions 120 a. Then, a conductive layer 110 b is formed on the dielectric layer 106 a.
  • Afterwards, referring to FIG. 3C, a second part 106 b of the dielectric layer 106, the vias/connecting portions 120 b, and the conductive layer 110 c are formed according to the aforesaid method, so that the fabrication of the bonding pad structures 140 a, 140 b and the interconnects 130 are completed.
  • Referring to FIG. 4A, first, the IC units 102, the dielectric layer 104, and the contact 103 are formed on the substrate 100. Then, the conductive layer 110 a is constructed on the substrate 100. The method of fabricating the conductive layer 110 a includes the following steps: firstly forming a metal material layer on the substrate 100 through a chemical deposition process, and then patterning the metal material layer through a photolithography and etching process. Next, a first part 106 c of the dielectric layer 106 is formed over the substrate 100. Next, trenches 107 and the via openings/openings 105 are constructed in the dielectric layer 106 c through the photolithography and etching process.
  • Afterwards, referring to FIG. 4B, a conductive material is filled into the trenches 107 and the via openings/openings 105. For example, the conductive material (not shown) can be formed on the substrate 100 through the chemical vapor deposition process, so as to cover the dielectric layer 106 c and to fill the trenches 107 and the via openings/openings 105. Then, unnecessary conductive material is removed through a chemical mechanical polishing process or an etching back process. The conductive material left in the trenches 107 is used as the conductive layer 110 b, while that left in the via openings/openings 105 is employed as the vias/connecting portions 120 a. Afterwards, the second part 106 d of the dielectric layer 106, the vias/connecting portions 120 b, and the conductive layer 110 c are formed according to the aforesaid method, so that the fabrication of the bonding pad structures 140 a, 140 b and the interconnects 130 is completed.
  • In the aforesaid fabricating method, after the formation of the bonding pad structures 140 a, 140 b and the interconnects 130 is completed, other devices can further be formed on the passivation layer 108 based on actual demands before performing the cutting process. When the method is applied to fabricating a complementary metal-oxide-semiconductor (CMOS) image sensor, for example but not limited to, the bonding pad structures 140 a, 140 b and the interconnects 130 are manufactured first. Color filters and micro lenses (not shown) are then formed. Next, the cutting process is performed. Since the bonding pad structures 140 a and 140 b at the sides are exposed after the color filters and the micro lenses are formed, the structures will not be damaged by a developer or an etching solution.
  • Each part of the bonding pad structure of the present invention can be optionally sized and shaped based on actual demands. Several examples are listed below for further illustration. However, the present invention is not limited to these examples. FIGS. 5A to 5K are schematic cross-sectional views illustrating several bonding pad structures according to one embodiment of the present invention.
  • Referring to FIGS. 5A and 5B, the bonding pad structure 500 of the present invention includes several conductive layers 510 a, 510 b, 510 c, and 510 d. The conductive layers 510 a, 510 b, 510 c, and 510 d are equally or unequally sized and shaped, as shown in FIGS. 5A and 5B, respectively. In the following examples, the conductive layers 510 a, 510 b, 510 c, and 510 d are equally sized for further illustration. However, the present invention can also be applied to the conductive layers which are unequally sized and shaped.
  • In addition to the conductive layers 510 a, 510 b, 510 c, and 510 d, the bonding pad structure 500 of the present invention further comprises a plurality of connecting portions connected to two adjoining conductive layers. The connecting portions are, for example, shaped as cylinders or layers.
  • Referring to FIGS. 5C to 5G, the connecting portions 520 a, 520 b, and 520 c of the bonding pad structure 502 disclosed in the embodiment of the present invention can be cylindrically shaped, which are similar to the vias of the interconnects. The connecting portions 520 a, 520 b, and 520 c are arranged either in a regular way as shown in FIGS. 5C to 5F or in an irregular way as shown in FIG. 5G. In FIGS. 5C and 5D, the connecting portions 520 a, 520 b, and 520 c are adapted to a line-up arrangement, while a matrix arrangement thereof is presented in FIG. 5E and an alternate arrangement alternate arrangement thereof is indicated in FIG. 5F. The connecting portions 520 a{grave over ( )}520 b{grave over ( )}520 c are equally sized in FIG. 5C yet unequally sized in FIG. 5D. In FIG. 5D, the connecting portions 520 c positioned in the same layer can be unequally sized and shaped, and the connecting portions 520 b and 520 c in different layers can also be unequally sized and shaped. It should be noted that the connecting portions 520 a, 520 b, 520 c and the vias of the interconnects can be equally or unequally sized when the connecting portions 520 a, 520 b, and 520 c are cylindrically shaped.
  • Referring to FIGS. 5H to 5J, the connecting portions 530 a, 530 b, and 530 c of the bonding pad structure 504 described in the embodiment of the present invention can be shaped as layers. The connecting portions 530 a, 530 b, 530 c and the conductive layers 510 a, 510 b, 510 c, 510 d can be either equally sized and shaped as shown in FIG. 5H, or be unequally sized and shaped as shown in FIG. 5I. Alternatively, a part of the connecting portions 530 a, 530 c and the conductive layers 510 a, 510 b, 510 c, 510 d are equally sized and shaped, while the other part of the terminal pad 530 b and the conductive layers 510 a, 510 b, 510 c, 510 d are unequally sized and shaped, as indicated in FIG. 5J.
  • Referring to FIG. 5K, the connecting portions of the bonding pad structure 506 described in the embodiment of the present invention can be composed of a cylindrical part 540 b and layers 540 a, 540 c.
  • In said bonding pad structure, the dielectric layer which is, for example, made of silicon oxide or low dielectric constant material, can be stuffed into the space between the conductive layers and the connecting portions.
  • The bonding pad structures of the present invention can be disposed not only at the sides of the chips but also on the front surfaces of the chips. Accordingly, when a packaging process is about to be performed on the chips, an edge-edge packaging method or an edge-front packaging method can be employed based on actual demands.
  • The bonding pad structures of the present invention are positioned at the sides of the chips, and metal wires can be linked to the bonding pads close to the sides of the chips when a metal wire routing process is performed. Thus, the length of the wires is decreased, the area occupied by the package structure is substantially reduced, and further miniaturization of the products can be permitted. On the other hand, the bonding pad structures are exposed during the cutting process. Hence, the bonding pads are unlikely to be corroded by a developer and form the pittings due to the formation of the bonding pad openings, as disclosed in the prior art. Furthermore, since the bonding pad openings are not formed through any additional process in the present invention, it is unlikely to make stains arisen from the formation of the bonding pad openings which gives rise to an uneven coating of a photoresist in a successive process, as disclosed in the prior art. Thus, optical characteristics can be improved.
  • It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.

Claims (19)

What is claimed is:
1. An integrated circuit chip, comprising:
a substrate including a front surface and a back surface, wherein the back surface corresponds to the front surface;
a plurality of circuit units and a plurality of interconnects disposed on the front surface of the substrate; and
a plurality of bonding pads including a plurality of conductive layers which are at least positioned at one side of the substrate, wherein the side extends from an upper surface of the front surface to the back surface.
2. The integrated circuit chip of claim 1, wherein each bonding pad further comprises a plurality of connecting portions connecting the adjoining conductive layers.
3. The integrated circuit chip of claim 1, wherein the connecting portions are shaped as cylinders or layers.
4. The integrated circuit hip of claim 3, wherein the connecting portions are shaped as cylinders and arranged in an irregular or a regular way.
5. The integrated circuit chip of claim 4, wherein the regular arrangement includes an alternate arrangement, a line-up arrangement, or a matrix arrangement.
6. The integrated circuit chip of claim 3, wherein the connecting portions are shaped as layers and the size thereof is smaller than or equal to the adjoining conductive layers.
7. The integrated circuit chip of claim 1, wherein the connecting portions are equally or unequally sized.
8. An integrated circuit device, comprising:
a substrate, divided into an internal region and an external region by a die seal ring region;
a plurality of circuit units, positioned in the internal region on the substrate;
a dielectric layer over the substrate;
a first conductive layer, disposed in the dielectric layer within the internal region and external region;
a second conductive layer, disposed in the dielectric layer within the internal region and external region;
a plurality of vias/connecting portions, disposed in the dielectric layer and electrically coupled with the first conductive layer and the second conductive layer,
wherein parts of the first conductive layer, the second conductive layer, and the vias/connecting portions disposed in the internal region constitute interconnects;
parts of the first conductive layer, the second conductive layer, and the vias/connecting portions disposed in the external region constitute a plurality of bonding pad structures.
9. The integrated circuit device of claim 8, wherein the first conductive layer and the second conductive layer of each bonding pad structure extend from an edge of the die seal ring region to a scribed line region of the substrate.
10. The integrated circuit device of claim 8, wherein the vias/connecting portions of each bonding pad are arranged in an irregular or a regular way.
11. The integrated circuit device of claim 10, wherein the regular arrangement includes an alternate arrangement, a line-up arrangement, or a matrix arrangement.
12. The integrated circuit device of claim 8, wherein the vias/connecting portions of each bonding pad are equally or unequally sized.
13. The integrated circuit device of claim 8, wherein the vias/connecting portions of each bonding pad and the vias/connecting portions of the interconnects are equally or unequally sized.
14. A method of manufacturing an integrated circuit chip, comprising the following steps:
providing a substrate, wherein the substrate is divided into an internal region and an external region by a die seal ring region;
forming a plurality of circuit units in the internal region on the substrate;
forming a dielectric layer over the substrate, a plurality of interconnects in the dielectric layer within the internal region, and a plurality of first bonding pad structures in the dielectric layer within the external region; and
performing a cutting process along a plurality of scribed lines on the substrate to form a plurality of chips, wherein the first bonding pad structures are exposed at the sides of each chip.
15. The method of claim 14, wherein the steps of forming the interconnects and the first bonding pad structures comprise:
forming a plurality of conductive layers in the dielectric layer within the internal region and the external region;
forming a plurality of vias/connecting portions electrically coupled with the conductive layers in the dielectric layer within the internal region and the external region, wherein
parts of the conductive layers and the vias/connecting portions in the internal region constitute the interconnects, and
parts of the conductive layers and the vias/connecting portions in the external region constitute the first bonding pad structures.
16. The method of claim 14, wherein the steps of forming the dielectric layer, the interconnects, and the first bonding pad structures comprise:
forming the dielectric layer on the substrate;
forming a plurality of trenches and a plurality of via openings/openings in the dielectric layer; and
filling a conductive material into the trenches and the via openings/openings to form the conductive layers and the vias/connecting portions.
17. The method of claim 15, wherein the steps of forming the interconnects and the first bonding pad structures comprise:
forming a first part of the dielectric layer on the substrate;
forming the conductive layers on the first part of the dielectric layer;
forming a second part of the dielectric layer over the substrate;
forming a plurality of via openings/openings in the second part of the dielectric layer to expose parts of the conductive layers; and
forming a plurality of conductive plugs in the via openings/openings so as to constitute the vias/connecting portions.
18. The method of claim 14, wherein the first bonding pad structures extend from a edge of the die seal ring region to the scribed lines on the substrate.
19. The method of claim 14, further comprising the steps of forming a plurality of second bonding pad structures in the internal region before performing the cutting process along the scribe lines on the substrate.
US11/555,695 2006-11-02 2006-11-02 Intergrated circuit device, chip, and method of fabricating the same Abandoned US20080122039A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/555,695 US20080122039A1 (en) 2006-11-02 2006-11-02 Intergrated circuit device, chip, and method of fabricating the same
US12/126,939 US7696066B2 (en) 2006-11-02 2008-05-26 Method of fabricating intergrated circuit chip

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/555,695 US20080122039A1 (en) 2006-11-02 2006-11-02 Intergrated circuit device, chip, and method of fabricating the same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/126,939 Division US7696066B2 (en) 2006-11-02 2008-05-26 Method of fabricating intergrated circuit chip

Publications (1)

Publication Number Publication Date
US20080122039A1 true US20080122039A1 (en) 2008-05-29

Family

ID=39462797

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/555,695 Abandoned US20080122039A1 (en) 2006-11-02 2006-11-02 Intergrated circuit device, chip, and method of fabricating the same
US12/126,939 Active 2027-03-11 US7696066B2 (en) 2006-11-02 2008-05-26 Method of fabricating intergrated circuit chip

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/126,939 Active 2027-03-11 US7696066B2 (en) 2006-11-02 2008-05-26 Method of fabricating intergrated circuit chip

Country Status (1)

Country Link
US (2) US20080122039A1 (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080048228A1 (en) * 2006-08-22 2008-02-28 Nec Electronics Corporation Semiconductor device and method for manufacturing same
US20080122078A1 (en) * 2006-11-08 2008-05-29 Jun He Systems and methods to passivate on-die redistribution interconnects
US20090051010A1 (en) * 2007-08-21 2009-02-26 Broadcom Corporation IC package sacrificial structures for crack propagation confinement
US20090250792A1 (en) * 2008-04-02 2009-10-08 Joung-Wei Liou Curing Low-k Dielectrics for Improving Mechanical Strength
US20110156220A1 (en) * 2009-12-28 2011-06-30 Renesas Electronics Corporation Manufacturing method of semiconductor device and semiconductor device
CN102201394A (en) * 2010-03-24 2011-09-28 富士通半导体股份有限公司 Semiconductor wafer and its manufacture method, and semiconductor chip
US20110233625A1 (en) * 2010-03-23 2011-09-29 Elpida Memory, Inc. Semiconductor device and method for manufacturing the same
US8314501B2 (en) 2011-02-14 2012-11-20 United Microelectronics Corp. Semiconductor chip package structure, semiconductor chip and semiconductor chip group
US20150035125A1 (en) * 2011-09-15 2015-02-05 Fujitsu Semiconductor Limited Semiconductor device, semiconductor wafer and manufacturing method of semiconductor device
US9929114B1 (en) * 2016-11-02 2018-03-27 Vanguard International Semiconductor Corporation Bonding pad structure having island portions and method for manufacturing the same
US20220336299A1 (en) * 2021-04-16 2022-10-20 Taiwan Semiconductor Manufacturing Company, Ltd. Daisy-chain seal ring structure

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8680653B2 (en) * 2007-11-12 2014-03-25 Infineon Technologies Ag Wafer and a method of dicing a wafer
US8368153B2 (en) * 2010-04-08 2013-02-05 United Microelectronics Corp. Wafer level package of MEMS microphone and manufacturing method thereof
ITMI20101415A1 (en) * 2010-07-29 2012-01-30 St Microelectronics Srl TRACEABLE INTEGRATED CIRCUITS AND RELATED PRODUCTION METHOD
US8283754B2 (en) * 2010-08-13 2012-10-09 Taiwan Semiconductor Manufacturing Company, Ltd. Seal ring structure with metal pad
US8685761B2 (en) * 2012-02-02 2014-04-01 Harris Corporation Method for making a redistributed electronic device using a transferrable redistribution layer

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5126286A (en) * 1990-10-05 1992-06-30 Micron Technology, Inc. Method of manufacturing edge connected semiconductor die
US6034438A (en) * 1996-10-18 2000-03-07 The Regents Of The University Of California L-connect routing of die surface pads to the die edge for stacking in a 3D array
US6235612B1 (en) * 1998-06-10 2001-05-22 Texas Instruments Incorporated Edge bond pads on integrated circuits
US20030080422A1 (en) * 2001-10-25 2003-05-01 Seiko Epson Corporation Semiconductor wafer, method of manufacturing semiconductor wafer having bumps, semiconductor chip having bumps and method of manufacturing the same, semiconductor device, circuit board, and electronic equipment
US20030122220A1 (en) * 1999-05-20 2003-07-03 West Jeffrey A. Scribe street seals in semiconductor devices and method of fabrication
US20040217840A1 (en) * 2001-09-04 2004-11-04 Megic Corporation Method for making high-performance RF integrated circuits

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5126286A (en) * 1990-10-05 1992-06-30 Micron Technology, Inc. Method of manufacturing edge connected semiconductor die
US6034438A (en) * 1996-10-18 2000-03-07 The Regents Of The University Of California L-connect routing of die surface pads to the die edge for stacking in a 3D array
US6235612B1 (en) * 1998-06-10 2001-05-22 Texas Instruments Incorporated Edge bond pads on integrated circuits
US20030122220A1 (en) * 1999-05-20 2003-07-03 West Jeffrey A. Scribe street seals in semiconductor devices and method of fabrication
US20040217840A1 (en) * 2001-09-04 2004-11-04 Megic Corporation Method for making high-performance RF integrated circuits
US20030080422A1 (en) * 2001-10-25 2003-05-01 Seiko Epson Corporation Semiconductor wafer, method of manufacturing semiconductor wafer having bumps, semiconductor chip having bumps and method of manufacturing the same, semiconductor device, circuit board, and electronic equipment

Cited By (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7829925B2 (en) * 2006-08-22 2010-11-09 Nec Electronics Corporation Semiconductor device and method for manufacturing same
US20080048228A1 (en) * 2006-08-22 2008-02-28 Nec Electronics Corporation Semiconductor device and method for manufacturing same
US20080122078A1 (en) * 2006-11-08 2008-05-29 Jun He Systems and methods to passivate on-die redistribution interconnects
US8102027B2 (en) * 2007-08-21 2012-01-24 Broadcom Corporation IC package sacrificial structures for crack propagation confinement
US20090051010A1 (en) * 2007-08-21 2009-02-26 Broadcom Corporation IC package sacrificial structures for crack propagation confinement
US20090250792A1 (en) * 2008-04-02 2009-10-08 Joung-Wei Liou Curing Low-k Dielectrics for Improving Mechanical Strength
US8853858B2 (en) 2008-04-02 2014-10-07 Taiwan Semiconductor Manufacturing Company, Ltd. Curing low-k dielectrics for improving mechanical strength
US8258629B2 (en) * 2008-04-02 2012-09-04 Taiwan Semiconductor Manufacturing Company, Ltd. Curing low-k dielectrics for improving mechanical strength
US8298919B2 (en) * 2009-12-28 2012-10-30 Renesas Electronics Corporation Manufacturing method of semiconductor device and semiconductor device
US8956955B2 (en) 2009-12-28 2015-02-17 Renesas Electronics Corporation Manufacturing method of semiconductor device and semiconductor device
CN102130049A (en) * 2009-12-28 2011-07-20 瑞萨电子株式会社 Manufacturing method of semiconductor device and semiconductor device
US20110156220A1 (en) * 2009-12-28 2011-06-30 Renesas Electronics Corporation Manufacturing method of semiconductor device and semiconductor device
US20110233625A1 (en) * 2010-03-23 2011-09-29 Elpida Memory, Inc. Semiconductor device and method for manufacturing the same
CN102201394A (en) * 2010-03-24 2011-09-28 富士通半导体股份有限公司 Semiconductor wafer and its manufacture method, and semiconductor chip
US20110233735A1 (en) * 2010-03-24 2011-09-29 Fujitsu Semiconductor Limited Semiconductor wafer and its manufacture method, and semiconductor chip
US8742547B2 (en) * 2010-03-24 2014-06-03 Fujitsu Semiconductor Limited Semiconductor wafer and its manufacture method, and semiconductor chip
US9685416B2 (en) 2010-03-24 2017-06-20 Fujitsu Semiconductor Limited Semiconductor wafer and its manufacture method, and semiconductor chip
US8314501B2 (en) 2011-02-14 2012-11-20 United Microelectronics Corp. Semiconductor chip package structure, semiconductor chip and semiconductor chip group
CN104934407A (en) * 2011-09-15 2015-09-23 富士通半导体股份有限公司 Semiconductor device, semiconductor wafer and manufacturing method of semiconductor device
US20150035125A1 (en) * 2011-09-15 2015-02-05 Fujitsu Semiconductor Limited Semiconductor device, semiconductor wafer and manufacturing method of semiconductor device
US9818701B2 (en) 2011-09-15 2017-11-14 Fujitsu Semiconductor Limited Semiconductor device, semiconductor wafer and manufacturing method of semiconductor device
US9929114B1 (en) * 2016-11-02 2018-03-27 Vanguard International Semiconductor Corporation Bonding pad structure having island portions and method for manufacturing the same
US10256201B2 (en) 2016-11-02 2019-04-09 Vanguard International Semiconductor Corporation Bonding pad structure having island portions and method for manufacturing the same
US20220336299A1 (en) * 2021-04-16 2022-10-20 Taiwan Semiconductor Manufacturing Company, Ltd. Daisy-chain seal ring structure
US11756842B2 (en) * 2021-04-16 2023-09-12 Taiwan Semiconductor Manufacturing Company, Ltd. Daisy-chain seal ring structure

Also Published As

Publication number Publication date
US20080233737A1 (en) 2008-09-25
US7696066B2 (en) 2010-04-13

Similar Documents

Publication Publication Date Title
US7696066B2 (en) Method of fabricating intergrated circuit chip
JP5007250B2 (en) Manufacturing method of semiconductor device
US7663213B2 (en) Wafer level chip size packaged chip device with a double-layer lead structure and method of fabricating the same
KR101934045B1 (en) Semiconductor devices and methods of manufacturing a semiconductor device
CN111312654B (en) Semiconductor device and method for manufacturing the same
US11694979B2 (en) Isolation structure for bond pad structure
TWI731694B (en) Semiconductor device structure and forming method thereof
US9728490B2 (en) Semiconductor devices and methods of manufacturing the same
US10109665B2 (en) Semiconductor device and method of fabricating the same
US20130052794A1 (en) Semiconductor devices having through electrodes and methods of fabricating the same
KR20140142032A (en) Semiconductor device and method for fabricating the same
CN112992853A (en) Semiconductor element with internal connection structure and preparation method thereof
KR100691051B1 (en) Dual damascene bond pad structure for lowering stress and allowing circuitry under pads and a process to form the same
TWI520282B (en) Interconnect structure for a semiconductor device and related method of manufacture
US11791242B2 (en) Semiconductor device
TW202243174A (en) Semiconductor device with copper-manganese liner and method for preparing the same
JP2009283503A (en) Semiconductor device and method for manufacturing the same
KR20220100012A (en) Semiconductor device and method for manufacturing same
JP2008066545A (en) Method for manufacturing semiconductor device
CN113284875B (en) Semiconductor element and method for manufacturing the same
US20040266174A1 (en) Method and apparatus of preventing tungsten pullout during tungsten chemical mill processing
JP5412552B2 (en) Semiconductor device
US6933229B2 (en) Method of manufacturing semiconductor device featuring formation of conductive plugs
US9397048B1 (en) Semiconductor structure and manufacturing method thereof
US10256201B2 (en) Bonding pad structure having island portions and method for manufacturing the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: UNITED MICROELECTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIU, YAN-HSIU;REEL/FRAME:018540/0121

Effective date: 20061027

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION