US20080164523A1 - Dynamic random access memory cell and manufacturing method thereof - Google Patents

Dynamic random access memory cell and manufacturing method thereof Download PDF

Info

Publication number
US20080164523A1
US20080164523A1 US11/619,663 US61966307A US2008164523A1 US 20080164523 A1 US20080164523 A1 US 20080164523A1 US 61966307 A US61966307 A US 61966307A US 2008164523 A1 US2008164523 A1 US 2008164523A1
Authority
US
United States
Prior art keywords
layer
semiconductor
manufacturing
oxide layer
semiconductor layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/619,663
Inventor
Ta-Wei Lin
Wen-Jer Tsai
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Macronix International Co Ltd
Original Assignee
Macronix International Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Macronix International Co Ltd filed Critical Macronix International Co Ltd
Priority to US11/619,663 priority Critical patent/US20080164523A1/en
Assigned to MACRONIX INTERNATIONAL CO., LTD. reassignment MACRONIX INTERNATIONAL CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIN, TA-WEI, TSAI, WEN-JER
Priority to CN2008100016057A priority patent/CN101217116B/en
Publication of US20080164523A1 publication Critical patent/US20080164523A1/en
Priority to US12/570,147 priority patent/US7754544B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/20DRAM devices comprising floating-body transistors, e.g. floating-body cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/84Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1203Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7841Field effect transistors with field effect produced by an insulated gate with floating body, e.g. programmable transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment

Definitions

  • the invention relates in general to a memory cell and a manufacturing method thereof, and more particularly to a single transistor dynamic random access memory cell and a manufacturing method thereof.
  • Dynamic random access memory has now been widely used in personal computers and various peripheral electronic products or devices including graphic cards, scanners, printers, facsimile machines, and image compressing cards.
  • DRAM dynamic random access memory
  • 1T1C-DRAM dynamic random access memory
  • a single transistor dynamic random access memory (1T-DRAM) without using any capacitor is further developed.
  • a bit of data is stored when the floating body is carrying charges.
  • the storage density per unit area is increased, and the manufacturing process is simplified.
  • the 1T-DRAM adopts a non-destructive way of reading, the lifespan of the memory is prolonged.
  • the 1T-DRAM having great potential, has become an important direction for developing memory devices.
  • the 1T-DRAM isolates the floating body among the source area, the drain area, the bottom oxide and the gate oxide by forming a cell on a silicon-on-insulator (SOI) wafer, so that electric charges can be stored.
  • SOI silicon-on-insulator
  • the dimensions of memory elements are gradually reduced, and the length of the channel between the source area and the drain area of a cell is reduced accordingly.
  • short channel effect such as threshold voltage drop, punch through effect or drain induced barrier lowering (DIBL) will occur, affecting the stability in the operation of the memory.
  • the invention is directed to a dynamic random access memory cell and a manufacturing method thereof.
  • the junction area between the semiconductor layer and the doping layer is reduced, so that the dynamic random access memory cell has the advantages of reducing charge leakage, avoiding short channel effect and prolonging data retention.
  • a manufacturing method of a dynamic random access memory cell is provided. First, a substrate on which a bottom oxide layer and a semiconductor layer are formed is provided. The semiconductor layer is formed on the bottom oxide layer. Next, a gate is formed on the semiconductor layer. Then, the semiconductor layer is patterned to expose a portion of the bottom oxide layer. Afterwards, an insulation layer is formed at the side walls of the semiconductor layer, wherein the height of the insulation layer is shorter than the side walls of the semiconductor layer, so that a gap is formed between the tops of the insulation layer and the semiconductor layer. Further, a doping layer covering the insulation layer and having the same height with the semiconductor layer is formed on the bottom oxide layer. The doping layer contacts the side walls of the semiconductor layer via the gap.
  • a dynamic random access memory cell including a bottom oxide layer, a semiconductor layer, an insulation layer, a doping layer and a gate.
  • the bottom oxide is disposed on the substrate.
  • the semiconductor layer is disposed on the bottom oxide layer, and only covers a portion of the bottom oxide layer.
  • the insulation layer is disposed at the side walls of the semiconductor layer. The height of the insulation layer is different from that of the semiconductor layer, so that a gap is formed between the tops of the semiconductor layer and the insulation layer.
  • the doping layer is disposed on the bottom oxide layer and has the same height with the semiconductor layer. The doping layer contacts the side walls of the semiconductor layer via the gap.
  • the gate is disposed on the semiconductor layer.
  • FIG. 1 is a flowchart of a method for manufacturing a dynamic random access memory cell according to a first embodiment of the invention
  • FIGS. 2A ⁇ 2E are respective perspectives of steps 101 ⁇ 105 in FIG. 1 ;
  • FIG. 2F ⁇ 2G are perspectives of step 106 in FIG. 1 ;
  • FIGS. 2H ⁇ 2I are perspectives of step 107 in FIG. 1 ;
  • FIG. 2J is a perspective of step 108 in FIG. 1 ;
  • FIG. 3 is a flowchart of a method for forming an insulation layer according to a second embodiment of the invention.
  • FIGS. 4A ⁇ 4F are respective perspectives of steps 201 ⁇ 206 in FIG. 3 ;
  • FIG. 4G is a perspective of a silicon layer being deposited and planarized on the bottom oxide layer after step 206 in FIG. 3 is completed;
  • FIG. 4H is a perspective of a dynamic random access memory cell according to a second embodiment of the invention.
  • the invention is elaborated by two embodiments disclosed below.
  • the difference between the two embodiments lies in the material for the insulation layer and the way of formation of the insulation layer.
  • the two embodiments are used for elaborating purpose not for limiting the scope of protection of the invention.
  • the two embodiments are still within the scope of protection as defined in the appended claims.
  • unnecessary elements are omitted in the related drawings.
  • FIG. 1 is a flowchart of a method for manufacturing a dynamic random access memory cell according to a first embodiment of the invention.
  • FIGS. 2A ⁇ 2E are respective perspectives of steps 101 ⁇ 105 in FIG. 1 .
  • FIGS. 2F ⁇ 2G are perspectives of step 106 in FIG. 1 .
  • FIGS. 2H ⁇ 2I are perspectives of step 107 in FIG. 1 .
  • FIG. 2J is a perspective of step 108 in FIG. 1 .
  • the manufacturing method of the present embodiment of the invention begins at step 101 and FIG. 2A , a substrate 11 is provided, a bottom oxide layer 111 is formed on the substrate 11 , and a semiconductor layer 112 is formed on the bottom oxide layer 111 .
  • a gate oxide layer 12 , an electrode layer 13 , a buffer layer 14 and a mask layer 15 are sequentially formed on the semiconductor layer 112 , the gate oxide layer 12 , the electrode layer 13 and the buffer layer 14 .
  • the buffer layer 14 and the mask layer 15 are patterned.
  • the buffer layer 14 is preferably made from silicon dioxide (SiO 2 ). During the patterning process, the buffer layer 14 is used for enhancing the adherence of the mask layer 15 on the electrode layer 13 .
  • the electrode layer 13 and the gate oxide layer 12 are patterned so as to form a gate 16 .
  • the mask layer 15 is preferably made from silicon nitride (Si 3 N 4 ) for protecting the non-etching part on the electrode layer 13 and the gate oxide layer 12 .
  • the gate 16 is formed on the semiconductor layer 112 .
  • the semiconductor layer 112 is patterned according to the pattern used for patterning the buffer layer 14 and mask layer 15 to expose a portion of the bottom oxide layer 111 .
  • the method of forming the insulation layer begins at forming an oxide layer 17 on the bottom oxide layer 111 by way of plasma assisted chemical vapor deposition, wherein the oxide layer 17 covers the bottom oxide layer 111 , the semiconductor layer 112 , the gate 16 , the buffer layer 14 and the mask layer 15 as indicated in FIG. 2F .
  • the oxide layer 17 is etched, wherein the etched oxide layer 17 becomes an insulation layer 17 ′. As indicated in FIG.
  • the insulation layer 17 ′ is formed at the side walls 112 a of the semiconductor layer 112 , wherein the height h 2 of the insulation layer is shorter than the height h 1 of the semiconductor layer 112 , so that a gap 18 is formed between the tops of the semiconductor layer 112 and the insulation layer 17 .
  • a doping layer is formed on the bottom oxide layer 111 .
  • the formation of the doping layer can be achieved by, for example, depositing a silicon layer 19 on the bottom oxide layer 111 first. After a planarizing process, the silicon layer 19 is situated at the two sides of the semiconductor layer 112 , the gate 16 , the buffer layer 14 and the mask layer 15 , and covers the insulation layer 17 ′ as indicated FIG. 2H . At this moment, the silicon layer 19 has the same height with the mask layer 15 . Next, the silicon layer 19 is etched, and a dopant is doped into the etched silicon layer by way of ion implantation. The etched and doped silicon layer becomes a doping layer 19 ′. As indicated in FIG. 21 , the doping layer 19 ′, having the same height h 1 with the semiconductor layer 112 , contacts the side walls 112 a of the semiconductor layer 112 via the gap 18 .
  • step 108 the mask layer 15 and the buffer layer 14 are removed.
  • the structure composed of the bottom oxide layer 111 , the semiconductor layer 112 , the gate 16 , the insulation layer 17 ′ and the doping layer 19 ′ manufactured according to the steps 101 ⁇ 108 as indicated in FIG. 2J is the dynamic random access memory cell 100 according to the first embodiment of the invention.
  • the doping layer 19 ′ is the source and the drain of the cell 100 .
  • the width of the gap 18 is about 5 nm at most.
  • the doping layer 19 ′ forms a channel of the cell 100 by contacting the side walls 112 a of the semiconductor layer 112 via the gap 18 .
  • the electrode layer 13 is made from N-type doped poly-silicon
  • the doping layer 19 ′ is made from N-type dopant
  • the cell 100 is an N-channel metal oxide semiconductor (NMOS) structure.
  • NMOS N-channel metal oxide semiconductor
  • the electrode layer 13 can be made from P-type doped poly-silicon
  • the doping layer 19 ′ can be made from P-type dopant
  • the cell 100 can be a P-channel metal oxide semiconductor structure.
  • an insulation layer 17 ′ is formed between the semiconductor layer 112 and the doping layer 19 ′ for enabling the doping layer 19 ′ to contact the semiconductor layer 112 via the gap 18 only, so that the junction area between the semiconductor layer 112 and the doping layer 19 ′ is largely reduced. As a result, charge leakage is decreased, and data retention is prolonged.
  • the dynamic random access memory cell and manufacturing method thereof of the present embodiment of the invention differs with that of the first embodiment in the material for the insulation layer and the formation of the insulation layer.
  • the steps prior to the formation of the insulation layer including the step of providing the substrate, the step of forming the gate oxide layer, the electrode layer, the buffer layer and the mask layer, the step of patterning the buffer layer and the mask layer, the step of pattering the electrode layer and the gate oxide layer and the step of patterning the semiconductor layer, are the same with that in the first embodiment of the invention as indicated in FIG. 1 and FIGS. 2A ⁇ 2E , and are not repeated here.
  • FIG. 3 is a flowchart of a method for forming an insulation layer according to a second embodiment of the invention.
  • FIGS. 4A ⁇ 4F are respective perspectives of steps 201 ⁇ 206 of FIG. 3 .
  • step 201 the formation of the insulation layer according to the present embodiment of the invention is disclosed below.
  • a nitride layer 27 is formed on the surface of the semiconductor layer 112 , the gate 16 , the buffer layer 14 and the mask layer 15 as indicated in FIG. 4 A.
  • a nitride layer 27 is planarized, wherein the nitride layer 27 at the top surface 15 a of the mask layer 15 is removed by way of chemical mechanical polishing or etching back for example.
  • an oxide layer 28 is formed on the bottom oxide layer 111 by way of plasma assisted chemical vapor deposition for example, wherein the oxide layer 28 covers the bottom oxide layer 111 , the nitride layer 27 and the top surface 15 a of the mask layer 15 .
  • the method proceeds to the etching step 204 , the oxide layer 28 is etched so as to form the oxide layer 28 ′.
  • the oxide layer 28 ′ exposes a portion of the nitride layer 27 , and the height of the oxide layer 28 ′ is slightly shorter than the height h 1 of the semiconductor layer 112 .
  • the nitride layer 27 exposed outside the oxide layer 28 ′ is etched, wherein the etched nitride layer 27 becomes an insulation layer 27 ′.
  • the height of the insulation layer 27 ′ is slightly shorter than the height of the oxide layer 28 ′, so that a gap 29 is formed between the top of the semiconductor layer 112 and the top of the insulation layer 27 ′.
  • the method proceeds to step 206 , the oxide layer 28 ′ is removed.
  • the insulation layer 27 ′ is formed at the side walls 112 a of the semiconductor layer 112 as indicated in FIG. 4F .
  • a silicon layer 30 is deposited and planarized on the bottom oxide layer 111 for example. Referring to FIG. 4G , a perspective of a silicon layer being deposited and planarized on the bottom oxide layer after step 206 of FIG. 3 is completed is shown.
  • the silicon layer 30 is disposed at the two sides of the semiconductor layer 112 , the gate 16 , the buffer layer 14 and the mask layer 15 , and covers the insulation layer 27 ′.
  • the silicon layer 30 is etched, and a dopant is further doped into the etched silicon layer by way of ion implantation, wherein the etched and doped silicon layer becomes a doping layer.
  • the buffer layer 14 and the mask layer 15 are removed.
  • the cell 200 includes a bottom oxide layer 111 , a semiconductor layer 112 , a gate 16 , an insulation layer 27 ′ and a doping layer 30 ′.
  • the doping layer 30 ′ is the source and the drain of the cell 200 , and has the same height h 1 with the semiconductor layer 112 , so that the doping layer 30 ′ contacts the side walls 112 a of the semiconductor layer 112 via the gap 29 only so as to form a channel of the cell 200 .
  • the material for the insulation layer is respectively exemplified by an oxide and a nitride.
  • the insulation layer can be made from any dielectric material.
  • the insulation layer is formed between the doping layer and the semiconductor layer, and the doping layer contacts the semiconductor layer via the gap only, so that the junction area between the semiconductor layer and the doping layer is decreased.
  • the doping layer contacts the semiconductor layer via the gap only, the junction area between the semiconductor layer and the doping layer is largely decreased, the leakage of charges through the junction is reduced, the regular operation of the memory cell is maintained, and data retention of cell is prolonged.
  • the insulation layer being disposed between the semiconductor layer and the doping layer, short channel effects such as punch through effect are avoided, hence maintaining accuracy in the operation of the memory.
  • the manufacturing method according to the invention is compactable with conventional transistor manufacturing method, no significant change is added to the existing manufacturing process, hence dispensing the purchase of new equipment and saving manufacturing cost.

Abstract

A dynamic random access memory cell and a manufacturing method thereof are provided. First, a substrate on which a bottom oxide layer and a semiconductor layer are formed is provided. The semiconductor layer is formed on the bottom oxide layer. Next, a gate is formed on the semiconductor layer. Then, the semiconductor layer is patterned to expose a portion of the bottom oxide layer. Afterwards, an insulation layer is formed at the side walls of the semiconductor layer, wherein the height of the insulation layer is shorter than that of the semiconductor layer, so that a gap is formed between the tops of the insulation layer and the semiconductor layer. Further, a doping layer covering the insulation layer and having the same height with the semiconductor layer is formed on the bottom oxide layer. The doping layer contacts the side walls of the semiconductor layer via the gap.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The invention relates in general to a memory cell and a manufacturing method thereof, and more particularly to a single transistor dynamic random access memory cell and a manufacturing method thereof.
  • 2. Description of the Related Art
  • Dynamic random access memory (DRAM) has now been widely used in personal computers and various peripheral electronic products or devices including graphic cards, scanners, printers, facsimile machines, and image compressing cards. Recently, in addition to the conventional dynamic random access memory (1T1C-DRAM) composed of transistors and capacitors, a single transistor dynamic random access memory (1T-DRAM) without using any capacitor is further developed. A bit of data is stored when the floating body is carrying charges. With the simplification in the structure of the memory, the storage density per unit area is increased, and the manufacturing process is simplified. As the 1T-DRAM adopts a non-destructive way of reading, the lifespan of the memory is prolonged. Thus, the 1T-DRAM, having great potential, has become an important direction for developing memory devices.
  • Generally, the 1T-DRAM isolates the floating body among the source area, the drain area, the bottom oxide and the gate oxide by forming a cell on a silicon-on-insulator (SOI) wafer, so that electric charges can be stored. However, along with the advance in the manufacturing process of memory, the dimensions of memory elements are gradually reduced, and the length of the channel between the source area and the drain area of a cell is reduced accordingly. When the length of the channel is reduced to a certain level, short channel effect such as threshold voltage drop, punch through effect or drain induced barrier lowering (DIBL) will occur, affecting the stability in the operation of the memory.
  • SUMMARY OF THE INVENTION
  • The invention is directed to a dynamic random access memory cell and a manufacturing method thereof. By forming an insulation layer between the semiconductor layer and the doping layer, the junction area between the semiconductor layer and the doping layer is reduced, so that the dynamic random access memory cell has the advantages of reducing charge leakage, avoiding short channel effect and prolonging data retention.
  • According to one aspect of the present invention, a manufacturing method of a dynamic random access memory cell is provided. First, a substrate on which a bottom oxide layer and a semiconductor layer are formed is provided. The semiconductor layer is formed on the bottom oxide layer. Next, a gate is formed on the semiconductor layer. Then, the semiconductor layer is patterned to expose a portion of the bottom oxide layer. Afterwards, an insulation layer is formed at the side walls of the semiconductor layer, wherein the height of the insulation layer is shorter than the side walls of the semiconductor layer, so that a gap is formed between the tops of the insulation layer and the semiconductor layer. Further, a doping layer covering the insulation layer and having the same height with the semiconductor layer is formed on the bottom oxide layer. The doping layer contacts the side walls of the semiconductor layer via the gap.
  • According to another aspect of the present invention, a dynamic random access memory cell including a bottom oxide layer, a semiconductor layer, an insulation layer, a doping layer and a gate is provided. The bottom oxide is disposed on the substrate. The semiconductor layer is disposed on the bottom oxide layer, and only covers a portion of the bottom oxide layer. The insulation layer is disposed at the side walls of the semiconductor layer. The height of the insulation layer is different from that of the semiconductor layer, so that a gap is formed between the tops of the semiconductor layer and the insulation layer. The doping layer is disposed on the bottom oxide layer and has the same height with the semiconductor layer. The doping layer contacts the side walls of the semiconductor layer via the gap. The gate is disposed on the semiconductor layer.
  • The invention will become apparent from the following detailed description of the preferred but non-limiting embodiments, The following description is made with reference to the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a flowchart of a method for manufacturing a dynamic random access memory cell according to a first embodiment of the invention;
  • FIGS. 2A˜2E are respective perspectives of steps 101˜105 in FIG. 1;
  • FIG. 2F˜2G are perspectives of step 106 in FIG. 1;
  • FIGS. 2H˜2I are perspectives of step 107 in FIG. 1;
  • FIG. 2J is a perspective of step 108 in FIG. 1;
  • FIG. 3 is a flowchart of a method for forming an insulation layer according to a second embodiment of the invention;
  • FIGS. 4A˜4F are respective perspectives of steps 201˜206 in FIG. 3;
  • FIG. 4G is a perspective of a silicon layer being deposited and planarized on the bottom oxide layer after step 206 in FIG. 3 is completed; and
  • FIG. 4H is a perspective of a dynamic random access memory cell according to a second embodiment of the invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • The invention is elaborated by two embodiments disclosed below. The difference between the two embodiments lies in the material for the insulation layer and the way of formation of the insulation layer. However, the two embodiments are used for elaborating purpose not for limiting the scope of protection of the invention. The two embodiments are still within the scope of protection as defined in the appended claims. In order to illustrate the technical features of the invention, unnecessary elements are omitted in the related drawings.
  • First Embodiment
  • Referring to both FIG. 1 and FIGS. 2A˜2J. FIG. 1 is a flowchart of a method for manufacturing a dynamic random access memory cell according to a first embodiment of the invention. FIGS. 2A˜2E are respective perspectives of steps 101˜105 in FIG. 1. FIGS. 2F˜2G are perspectives of step 106 in FIG. 1. FIGS. 2H˜2I are perspectives of step 107 in FIG. 1. FIG. 2J is a perspective of step 108 in FIG. 1.
  • The manufacturing method of the present embodiment of the invention begins at step 101 and FIG. 2A, a substrate 11 is provided, a bottom oxide layer 111 is formed on the substrate 11, and a semiconductor layer 112 is formed on the bottom oxide layer 111.
  • Next, as indicated in step 102 and FIG. 2B, a gate oxide layer 12, an electrode layer 13, a buffer layer 14 and a mask layer 15 are sequentially formed on the semiconductor layer 112, the gate oxide layer 12, the electrode layer 13 and the buffer layer 14.
  • Then, as indicated in step 103 and FIG. 2C, the buffer layer 14 and the mask layer 15 are patterned. In the present embodiment of the invention, the buffer layer 14 is preferably made from silicon dioxide (SiO2). During the patterning process, the buffer layer 14 is used for enhancing the adherence of the mask layer 15 on the electrode layer 13.
  • After that, as indicated in step 104 and FIG. 2D, the electrode layer 13 and the gate oxide layer 12 are patterned so as to form a gate 16. In the present embodiment of the invention, the mask layer 15 is preferably made from silicon nitride (Si3N4) for protecting the non-etching part on the electrode layer 13 and the gate oxide layer 12. After steps 102˜104 are performed according to the present embodiment of the invention, the gate 16 is formed on the semiconductor layer 112.
  • Afterwards, as indicated in step 105 and FIG. 2E, the semiconductor layer 112 is patterned according to the pattern used for patterning the buffer layer 14 and mask layer 15 to expose a portion of the bottom oxide layer 111.
  • Next, the method proceeds to step 106, an insulation layer is formed at the side walls of the semiconductor layer. In the present embodiment of the invention, the method of forming the insulation layer begins at forming an oxide layer 17 on the bottom oxide layer 111 by way of plasma assisted chemical vapor deposition, wherein the oxide layer 17 covers the bottom oxide layer 111, the semiconductor layer 112, the gate 16, the buffer layer 14 and the mask layer 15 as indicated in FIG. 2F. Next, the oxide layer 17 is etched, wherein the etched oxide layer 17 becomes an insulation layer 17′. As indicated in FIG. 2G, the insulation layer 17′ is formed at the side walls 112 a of the semiconductor layer 112, wherein the height h2 of the insulation layer is shorter than the height h1 of the semiconductor layer 112, so that a gap 18 is formed between the tops of the semiconductor layer 112 and the insulation layer 17.
  • Next, the method proceeds to step 107, a doping layer is formed on the bottom oxide layer 111. The formation of the doping layer can be achieved by, for example, depositing a silicon layer 19 on the bottom oxide layer 111 first. After a planarizing process, the silicon layer 19 is situated at the two sides of the semiconductor layer 112, the gate 16, the buffer layer 14 and the mask layer 15, and covers the insulation layer 17′ as indicated FIG. 2H. At this moment, the silicon layer 19 has the same height with the mask layer 15. Next, the silicon layer 19 is etched, and a dopant is doped into the etched silicon layer by way of ion implantation. The etched and doped silicon layer becomes a doping layer 19′. As indicated in FIG. 21, the doping layer 19′, having the same height h1 with the semiconductor layer 112, contacts the side walls 112 a of the semiconductor layer 112 via the gap 18.
  • Afterwards, as indicated in step 108, the mask layer 15 and the buffer layer 14 are removed. The structure composed of the bottom oxide layer 111, the semiconductor layer 112, the gate 16, the insulation layer 17′ and the doping layer 19′ manufactured according to the steps 101˜108 as indicated in FIG. 2J is the dynamic random access memory cell 100 according to the first embodiment of the invention. The doping layer 19′ is the source and the drain of the cell 100. In the present embodiment of the invention, the width of the gap 18 is about 5 nm at most. The doping layer 19′ forms a channel of the cell 100 by contacting the side walls 112 a of the semiconductor layer 112 via the gap 18.
  • Moreover, the electrode layer 13 is made from N-type doped poly-silicon, the doping layer 19′ is made from N-type dopant, and the cell 100 is an N-channel metal oxide semiconductor (NMOS) structure. However, anyone who is skilled in the related field of the invention will understand that the technology of the invention is not limited thereto. The electrode layer 13 can be made from P-type doped poly-silicon, the doping layer 19′ can be made from P-type dopant, and the cell 100 can be a P-channel metal oxide semiconductor structure.
  • According to the dynamic random access memory cell and the manufacturing method thereof disclosed in the first embodiment of the invention, an insulation layer 17′ is formed between the semiconductor layer 112 and the doping layer 19′ for enabling the doping layer 19′ to contact the semiconductor layer 112 via the gap 18 only, so that the junction area between the semiconductor layer 112 and the doping layer 19′ is largely reduced. As a result, charge leakage is decreased, and data retention is prolonged.
  • Second Embodiment
  • The dynamic random access memory cell and manufacturing method thereof of the present embodiment of the invention differs with that of the first embodiment in the material for the insulation layer and the formation of the insulation layer. In the present embodiment of the invention, the steps prior to the formation of the insulation layer, including the step of providing the substrate, the step of forming the gate oxide layer, the electrode layer, the buffer layer and the mask layer, the step of patterning the buffer layer and the mask layer, the step of pattering the electrode layer and the gate oxide layer and the step of patterning the semiconductor layer, are the same with that in the first embodiment of the invention as indicated in FIG. 1 and FIGS. 2A˜2E, and are not repeated here.
  • Referring to both FIG. 3 and FIGS. 4A˜4F. FIG. 3 is a flowchart of a method for forming an insulation layer according to a second embodiment of the invention. FIGS. 4A˜4F are respective perspectives of steps 201˜206 of FIG. 3. As indicated in step 201, the formation of the insulation layer according to the present embodiment of the invention is disclosed below. First, a nitride layer 27 is formed on the surface of the semiconductor layer 112, the gate 16, the buffer layer 14 and the mask layer 15 as indicated in FIG. 4A.
  • Then, as indicated in step 202 and FIG. 4B, a nitride layer 27 is planarized, wherein the nitride layer 27 at the top surface 15 a of the mask layer 15 is removed by way of chemical mechanical polishing or etching back for example.
  • Further, as indicated in step 203 and FIG. 4C, an oxide layer 28 is formed on the bottom oxide layer 111 by way of plasma assisted chemical vapor deposition for example, wherein the oxide layer 28 covers the bottom oxide layer 111, the nitride layer 27 and the top surface 15 a of the mask layer 15.
  • Next, the method proceeds to the etching step 204, the oxide layer 28 is etched so as to form the oxide layer 28′. As indicated in FIG. 4D, the oxide layer 28′ exposes a portion of the nitride layer 27, and the height of the oxide layer 28′ is slightly shorter than the height h1 of the semiconductor layer 112.
  • Then, as indicated in step 205 and FIG. 4E, the nitride layer 27 exposed outside the oxide layer 28′ is etched, wherein the etched nitride layer 27 becomes an insulation layer 27′. As the insulation layer 27′ is protected by the oxide layer 28′, the height of the insulation layer 27′ is slightly shorter than the height of the oxide layer 28′, so that a gap 29 is formed between the top of the semiconductor layer 112 and the top of the insulation layer 27′.
  • Afterwards, the method proceeds to step 206, the oxide layer 28′ is removed. After steps 201˜206 are performed, the insulation layer 27′ is formed at the side walls 112 a of the semiconductor layer 112 as indicated in FIG. 4F.
  • After the formation of the insulation layer 27′, the manufacturing method of the present embodiment of the invention further proceeds to the step of forming a doping layer. First, a silicon layer 30 is deposited and planarized on the bottom oxide layer 111 for example. Referring to FIG. 4G, a perspective of a silicon layer being deposited and planarized on the bottom oxide layer after step 206 of FIG. 3 is completed is shown. The silicon layer 30 is disposed at the two sides of the semiconductor layer 112, the gate 16, the buffer layer 14 and the mask layer 15, and covers the insulation layer 27′. Next, the silicon layer 30 is etched, and a dopant is further doped into the etched silicon layer by way of ion implantation, wherein the etched and doped silicon layer becomes a doping layer. Lastly, after the formation of the doping layer, the buffer layer 14 and the mask layer 15 are removed.
  • After the steps of forming the doping layer and removing the mask layer and the buffer layer, the dynamic random access memory cell according to the second embodiment of the invention is completed. Referring to FIG. 4H, a perspective of a dynamic random access memory cell according to a second embodiment of the invention is shown. The cell 200 includes a bottom oxide layer 111, a semiconductor layer 112, a gate 16, an insulation layer 27′ and a doping layer 30′. The doping layer 30′ is the source and the drain of the cell 200, and has the same height h1 with the semiconductor layer 112, so that the doping layer 30′ contacts the side walls 112 a of the semiconductor layer 112 via the gap 29 only so as to form a channel of the cell 200.
  • In the first and the second embodiments disclosed in the invention, the material for the insulation layer is respectively exemplified by an oxide and a nitride. However, anyone who is skilled in the related filed of the invention will understand that the technology of the invention is not limited thereto, and the insulation layer can be made from any dielectric material.
  • According to the dynamic random access memory cell and the manufacturing method thereof disclosed in the invention, the insulation layer is formed between the doping layer and the semiconductor layer, and the doping layer contacts the semiconductor layer via the gap only, so that the junction area between the semiconductor layer and the doping layer is decreased. In the dynamic random access memory cell and the manufacturing method thereof disclosed in the invention, as the doping layer contacts the semiconductor layer via the gap only, the junction area between the semiconductor layer and the doping layer is largely decreased, the leakage of charges through the junction is reduced, the regular operation of the memory cell is maintained, and data retention of cell is prolonged. Further, with the insulation layer being disposed between the semiconductor layer and the doping layer, short channel effects such as punch through effect are avoided, hence maintaining accuracy in the operation of the memory. Besides, as the manufacturing method according to the invention is compactable with conventional transistor manufacturing method, no significant change is added to the existing manufacturing process, hence dispensing the purchase of new equipment and saving manufacturing cost.
  • While the invention has been described by way of examples and in terms of preferred embodiments, it is to be understood that the invention is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.

Claims (29)

1. A manufacturing method of a dynamic random access memory cell, comprising:
providing a substrate;
forming a bottom oxide and a semiconductor layer on the substrate, wherein the semiconductor layer is formed on the bottom oxide layer;
forming a gate on the semiconductor layer;
patterning the semiconductor layer to expose a portion of the bottom oxide layer;
forming an insulation layer at the side walls of the semiconductor layer, wherein the height of the insulation layer is shorter than the height of the side walls of the semiconductor layer, so that a gap is formed between the tops of the semiconductor layer and the insulation layer; and
forming a doping layer on the bottom oxide layer, wherein the doping layer covers the insulation layer and has the same height with the semiconductor layer, and the doping layer contacts the side walls of the semiconductor layer via the gap.
2. The manufacturing method according to claim 1, wherein the step of forming the gate comprises:
forming a gate oxide layer on the semiconductor layer;
forming an electrode layer on the gate oxide layer;
forming a buffer layer on the electrode layer;
forming a mask layer on the buffer layer;
patterning the buffer layer and the mask layer; and
patterning the electrode layer and the gate oxide layer so as to form the gate.
3. The manufacturing method according to claim 2, wherein the electrode layer is made from N-type doped poly-silicon.
4. The manufacturing method according to claim 3, wherein the cell is an N-channel metal oxide semiconductor (NMOS) structure.
5. The manufacturing method according to claim 2, wherein the electrode layer is made from P-type doped poly-silicon.
6. The manufacturing method according to claim 5, wherein the cell is a P-channel metal oxide semiconductor structure.
7. The manufacturing method according to claim 2, wherein the buffer layer is made from silicon dioxide (SiO2).
8. The manufacturing method according to claim 2, wherein the mask layer is made from silicon nitride (Si3N4).
9. The manufacturing method according to claim 2, wherein after the step of forming the doping layer, the method further comprises:
removing the mask layer and the buffer layer.
10. The manufacturing method according to claim 1, wherein the step of forming the insulation layer comprises:
forming an oxide layer on the bottom oxide layer, wherein the oxide layer covers the bottom oxide layer, the semiconductor layer and the gate; and
etching the oxide layer for forming the gap between the tops of the semiconductor layer and the oxide layer, wherein the etched oxide layer is the insulation layer.
11. The manufacturing method according to claim 10, wherein the oxide layer is formed on the bottom oxide layer by way of plasma assisted chemical vapor deposition (PACVD).
12. The manufacturing method according to claim 1, wherein the step of forming the insulation layer comprises:
forming a nitride layer on the surface of the bottom oxide layer, the semiconductor layer and the gate;
removing the nitride layer positioned on the top surface of the gate;
forming an oxide layer on the bottom oxide layer, wherein the oxide layer covers the bottom oxide layer, the nitride layer and the top surface of the gate;
etching the oxide layer for exposing a portion of the nitride layer, wherein the height of the oxide layer is slightly shorter than the height of the semiconductor layer;
etching the nitride layer exposed outside the oxide layer for forming the gap between the tops of the semiconductor layer and the nitride layer, wherein the etched nitride layer is the insulation layer; and
removing the oxide layer.
13. The manufacturing method according to claim 12, wherein the oxide layer is formed on the bottom oxide layer by way of plasma assisted chemical vapor deposition.
14. The manufacturing method according to claim 12, wherein the nitride layer positioned on the top surface of the mask layer is removed by way of chemical mechanical polishing (CMP) or etching back process.
15. The manufacturing method according to claim 1, wherein the step of forming the doping layer comprises:
forming a silicon layer on the bottom oxide layer, wherein the silicon layer is disposed at the two sides of the semiconductor layer and the gate and covers the insulation layer, and the silicon layer contacts the side walls of the semiconductor layer via the gap;
etching the silicon layer for the silicon layer to have the same height with the semiconductor layer; and
doping a dopant into the silicon layer.
16. The manufacturing method according to claim 15, wherein the silicon layer is formed on the bottom oxide layer by way of chemical vapor deposition.
17. The manufacturing method according to claim 15, wherein the dopant is doped into the silicon layer by ion implantation.
18. The manufacturing method according to claim 1, wherein the gap is 5 nm at most.
19. A dynamic random access memory cell, comprising:
a bottom oxide layer disposed on a substrate;
a semiconductor layer disposed on the bottom oxide layer, wherein the semiconductor layer covers a portion of the bottom oxide layer;
an insulation layer disposed at the side walls of the semiconductor layer, wherein the height of the insulation layer is different from the height of the semiconductor layer, so that a gap is formed between the tops of the semiconductor layer and the insulation layer;
a doping layer disposed on the bottom oxide layer, wherein the doping layer has the same height with the semiconductor layer, and the doping layer contacts the side walls of the semiconductor layer via the gap; and
a gate disposed on the semiconductor layer.
20. The cell according to claim 19, wherein the gate comprises:
a gate oxide layer disposed on the semiconductor layer; and
an electrode layer disposed on the gate oxide layer.
21. The cell according to claim 20, wherein the electrode layer is made from N-type doped poly-silicon.
22. The cell according to claim 21, is an N-channel metal oxide semiconductor structure.
23. The cell according to claim 20, wherein the electrode layer is made from P-type doped poly-silicon.
24. The cell according to claim 23, being a P-channel metal oxide semiconductor structure.
25. The cell according to claim 20, wherein the gate oxide layer is made from silicon dioxide (SiO2).
26. The cell according to claim 19, wherein the insulation layer is made from dielectric material.
27. The cell according to claim 26, wherein the insulation layer is an oxide layer or a nitride layer.
28. The cell according to claim 19, wherein the gap is 5 nm at most.
29. The cell according to claim 19, wherein the doping layer is the source and the drain of the cell.
US11/619,663 2007-01-04 2007-01-04 Dynamic random access memory cell and manufacturing method thereof Abandoned US20080164523A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US11/619,663 US20080164523A1 (en) 2007-01-04 2007-01-04 Dynamic random access memory cell and manufacturing method thereof
CN2008100016057A CN101217116B (en) 2007-01-04 2008-01-04 Semiconductor device, dynamic random access memory cell and manufacturing method thereof
US12/570,147 US7754544B2 (en) 2007-01-04 2009-09-30 Dynamic random access memory cell and manufacturing method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/619,663 US20080164523A1 (en) 2007-01-04 2007-01-04 Dynamic random access memory cell and manufacturing method thereof

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/570,147 Division US7754544B2 (en) 2007-01-04 2009-09-30 Dynamic random access memory cell and manufacturing method thereof

Publications (1)

Publication Number Publication Date
US20080164523A1 true US20080164523A1 (en) 2008-07-10

Family

ID=39593516

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/619,663 Abandoned US20080164523A1 (en) 2007-01-04 2007-01-04 Dynamic random access memory cell and manufacturing method thereof
US12/570,147 Expired - Fee Related US7754544B2 (en) 2007-01-04 2009-09-30 Dynamic random access memory cell and manufacturing method thereof

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/570,147 Expired - Fee Related US7754544B2 (en) 2007-01-04 2009-09-30 Dynamic random access memory cell and manufacturing method thereof

Country Status (2)

Country Link
US (2) US20080164523A1 (en)
CN (1) CN101217116B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160049525A1 (en) * 2014-08-18 2016-02-18 United Microelectronics Corp. Flash memory and method of manufacturing the same

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109324369A (en) * 2018-12-12 2019-02-12 科新网通科技有限公司 A kind of production technology of plane waveguiding device

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5622880A (en) * 1994-08-18 1997-04-22 Sun Microsystems, Inc. Method of making a low power, high performance junction transistor
US6429056B1 (en) * 1999-11-22 2002-08-06 International Business Machines Corporation Dynamic threshold voltage devices with low gate to substrate resistance
US6770517B2 (en) * 1997-06-19 2004-08-03 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for fabricating the same
US20070161169A1 (en) * 2006-01-09 2007-07-12 International Business Machines Corporation Field effect transistors with dielectric source drain halo regions and reduced miller capacitance

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6812103B2 (en) * 2002-06-20 2004-11-02 Micron Technology, Inc. Methods of fabricating a dielectric plug in MOSFETS to suppress short-channel effects
US7232745B2 (en) * 2005-02-24 2007-06-19 International Business Machines Corporation Body capacitor for SOI memory description
US7238555B2 (en) * 2005-06-30 2007-07-03 Freescale Semiconductor, Inc. Single transistor memory cell with reduced programming voltages
US7659172B2 (en) * 2005-11-18 2010-02-09 International Business Machines Corporation Structure and method for reducing miller capacitance in field effect transistors

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5622880A (en) * 1994-08-18 1997-04-22 Sun Microsystems, Inc. Method of making a low power, high performance junction transistor
US6770517B2 (en) * 1997-06-19 2004-08-03 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for fabricating the same
US6429056B1 (en) * 1999-11-22 2002-08-06 International Business Machines Corporation Dynamic threshold voltage devices with low gate to substrate resistance
US20070161169A1 (en) * 2006-01-09 2007-07-12 International Business Machines Corporation Field effect transistors with dielectric source drain halo regions and reduced miller capacitance

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160049525A1 (en) * 2014-08-18 2016-02-18 United Microelectronics Corp. Flash memory and method of manufacturing the same
US9660106B2 (en) * 2014-08-18 2017-05-23 United Microelectronics Corp. Flash memory and method of manufacturing the same

Also Published As

Publication number Publication date
US7754544B2 (en) 2010-07-13
CN101217116B (en) 2010-11-17
CN101217116A (en) 2008-07-09
US20100035389A1 (en) 2010-02-11

Similar Documents

Publication Publication Date Title
US11462540B2 (en) Floating body memory cell having gates favoring different conductivity type regions
US7851859B2 (en) Single transistor memory device having source and drain insulating regions and method of fabricating the same
TWI384624B (en) Floating body field-effect transistors, and methods of forming floating body field-effect transistors
US20120181605A1 (en) Methods of providing electrical isolation and semiconductor structures including same
US20080283910A1 (en) Integrated circuit and method of forming an integrated circuit
US8823091B2 (en) Semiconductor device having saddle fin transistor and manufacturing method of the same
US20110287599A1 (en) Method of Fabricating a Transistor
US10424586B2 (en) Memory device including a trench isolation structure between buried word lines and manufacturing method thereof
US7449382B2 (en) Memory device and fabrication method thereof
US6605838B1 (en) Process flow for thick isolation collar with reduced length
US7390730B2 (en) Method of fabricating a body capacitor for SOI memory
JP2007150311A (en) Field effect transistor, and method of manufacturing same
US6271080B1 (en) Structure and method for planar MOSFET DRAM cell free of wordline gate conductor to storage trench overlay sensitivity
JP3665614B2 (en) Manufacturing method of DRAM cell device
US20070164340A1 (en) Semiconductor memory device
US20050148140A1 (en) Method for scalable, low-cost polysilicon capacitor in a planar dram
US7754544B2 (en) Dynamic random access memory cell and manufacturing method thereof
KR101585615B1 (en) Semiconductor device
JP4058403B2 (en) Semiconductor device
US20220344343A1 (en) Dynamic random access memory and method of fabricating the same
JP4267337B2 (en) Manufacturing method of semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: MACRONIX INTERNATIONAL CO., LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, TA-WEI;TSAI, WEN-JER;REEL/FRAME:018705/0929

Effective date: 20061227

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION