US20080185675A1 - Trench Isolation Structure and a Method of Manufacture Therefor - Google Patents

Trench Isolation Structure and a Method of Manufacture Therefor Download PDF

Info

Publication number
US20080185675A1
US20080185675A1 US12/101,965 US10196508A US2008185675A1 US 20080185675 A1 US20080185675 A1 US 20080185675A1 US 10196508 A US10196508 A US 10196508A US 2008185675 A1 US2008185675 A1 US 2008185675A1
Authority
US
United States
Prior art keywords
layer
buffer layer
trench isolation
canceled
isolation structure
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/101,965
Inventor
Rick L. Wise
Mark S. Rodder
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US12/101,965 priority Critical patent/US20080185675A1/en
Publication of US20080185675A1 publication Critical patent/US20080185675A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823807Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823878Complementary field-effect transistors, e.g. CMOS isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure

Definitions

  • the present invention is directed, in general, to a trench isolation structure and, more specifically, to a trench isolation structure having a buffer layer located along sidewalls of the trench, a method of manufacture therefor, and a method for manufacturing an integrated circuit including the same.
  • Strained-silicon transistors may be created a number of different ways, including by introducing a dislocation loop, or excess plane of atoms, into a crystalline material.
  • strained layers are created by forming a layer of silicon germanium (SiGe) below a silicon epitaxial layer. The average distance between atoms in the SiGe crystal lattice is greater than the average distance between atoms in an ordinary silicon lattice.
  • the present invention provides a trench isolation structure, a method of manufacture therefor and a method for manufacturing an integrated circuit including the same.
  • the trench isolation structure in one embodiment, includes a trench located within a substrate, the trench having a buffer layer located on sidewalls thereof.
  • the trench isolation structure further includes a barrier layer located over the buffer layer, and fill material located over the barrier layer and substantially filling the trench.
  • the present invention further provides a method for manufacturing a trench isolation structure.
  • the method for manufacturing a trench isolation structure includes forming a trench in a substrate, forming a buffer layer on sidewalls of the trench, forming a barrier layer over the buffer layer, and forming fill material over the barrier layer to substantially fill the trench.
  • FIG. 1 illustrates a cross-sectional view of one embodiment of a semiconductor device constructed according to the principles of the present invention
  • FIG. 2 illustrates a cross-sectional view of a partially completed semiconductor device manufactured in accordance with the principles of the present invention
  • FIG. 3 illustrates a cross-sectional view of the partially completed semiconductor device illustrated in FIG. 2 after forming a buffer layer on sidewalls of the trenches;
  • FIG. 4 illustrates a cross-sectional view of the partially completed semiconductor device illustrated in FIG. 3 after forming a barrier layer over the buffer layer;
  • FIG. 5 illustrates a cross-sectional view of the partially completed semiconductor device illustrated in FIG. 4 after depositing a blanket layer of fill material over the substrate and within the trenches, and subsequent thereto polishing the blanket layer of fill material resulting in fill material plugs;
  • FIG. 6 illustrates a cross-sectional view of the partially completed semiconductor device illustrated in FIG. 5 after forming a well region within the substrate
  • FIG. 7 illustrates a cross-sectional view of a conventional integrated circuit (IC) incorporating the trench isolation structures constructed according to the principles of the present invention.
  • IC integrated circuit
  • SiGe silicon germanium
  • compatibility issues arise when the strained silicon technology employing SiGe is integrated with conventional trench isolation structures.
  • the present invention recognizes that at least a portion of the compatibility issues can be attributed to undesirable effects occurring at the interface between the SiGe layer and the barrier layer lining the sidewalls of the trench isolation structures.
  • the growth of the barrier layer at this interface causes the germanium at the interface to pile up.
  • Substantial experimentation indicates that the germanium pile up causes device problems (e.g., edge diode leakage issues), becoming more pronounced as the width of the transistors continues to decrease.
  • one inventive aspect of the present invention is the realization that a buffer layer may be employed between the SiGe layer located along the sidewalls of the trench and the barrier layer to provide a sufficient cushion between the SiGe layer and barrier layer so as to substantially reduce, or even eliminate, the germanium pile up. Therefore, the buffer layer may be introduced into the manufacture of the trench isolation structures to reduce the aforementioned integration issues associated with the strained silicon technology.
  • the semiconductor device 100 includes a substrate 110 .
  • the substrate 110 may comprise any combination of one or more layers.
  • the particular embodiment of FIG. 1 illustrates the substrate 110 including a first substrate portion 113 comprising SiGe and a second substrate portion 118 comprising strained silicon.
  • novel trench isolation structures 130 Located within the substrate 110 in the embodiment of FIG. 1 is a well region 120 . Located within the substrate 110 , and in this embodiment partially overlapping the well region 120 , are novel trench isolation structures 130 .
  • the novel trench isolation structures 130 each include a buffer layer 133 located on the sidewalls of the trench.
  • the buffer layer 133 which may comprise a thin layer of silicon in an exemplary embodiment, may also be located on a bottom surface of the trench. Similarly, if the buffer layer 133 remains, it might have a thickness ranging from about 1 nm to about 5 nm.
  • the barrier layer 135 may comprise an oxide, such as silicon dioxide. Similarly, the barrier layer 135 may have a thickness, among others, ranging from about 4 nm to about 20 nm. While the embodiment of FIG. 1 illustrates that the barrier layer 135 be located over the buffer layer 133 , and more particularly in between the buffer layer 133 and the fill material 138 , such is not always the case. It is believed that in certain embodiments the barrier layer 135 may be dispensed with, the buffer layer 133 providing the requisite buffer between the trench surface and the fill material 138 . In this instance the buffer layer 133 would retard the formation of germanium pile-up, as might be the case were the fill material 138 to be formed directly on the trench surfaces.
  • the fill material 138 may comprise a multitude of different materials while staying within the scope of the present invention.
  • the gate structure 140 illustrated in FIG. 1 includes a conventional gate dielectric 143 located over the substrate 110 , as well as a conventional gate electrode 148 located over the gate dielectric 143 .
  • the semiconductor device 100 additionally includes conventional source/drain regions 150 located within the substrate 110 and proximate the gate dielectric 143 .
  • the source/drain regions 150 may each include an extension portion 153 as well as a source/drain portion 158 . While the semiconductor device 100 illustrated in FIG. 1 includes only a limited number of features, those skilled in the art understand that the semiconductor may, and in most instances will, contain a multitude of other features while staying within the scope of the present invention.
  • FIGS. 2-5 illustrated are cross-sectional views of detailed manufacturing steps instructing how to, in an advantageous embodiment, manufacture a semiconductor device similar to the semiconductor device 100 depicted in FIG. 1 .
  • FIG. 2 illustrates a cross-sectional view of a partially completed semiconductor device 200 manufactured in accordance with the principles of the present invention.
  • the partially completed semiconductor device 200 of FIG. 2 initially includes a substrate 210 .
  • the substrate 210 may, in an exemplary embodiment, be any layer located in the partially completed semiconductor device 200 , including a wafer itself or a layer located above the wafer (e.g., epitaxial layer). Similarly, the substrate 210 may comprise one or more layers while staying within the scope of the present invention.
  • the substrate 210 includes a first substrate portion 213 comprising SiGe and a second substrate portion 218 comprising strained silicon. It has been observed that many of the novel aspects of the present invention are particularly useful when used in conjunction with the aforementioned first and second substrate portions 213 , 218 . Those skilled in the art understand many of the specific processing steps that might be used to form the illustrative first and second substrate portions 213 , 218 , therefore, no further detail will be given at this time. Even though the exemplary embodiment of FIGS. 2-5 has been discussed with respect to the first and second substrate portions 213 , 218 , comprising SiGe and strained silicon, respectively, other materials could be used for the substrate 210 .
  • the substrate 210 of FIGS. 2-5 is a P-type substrate; however, one skilled in the art understands that the substrate 210 could be an NBtype substrate without departing from the scope of the present invention. In such a case, each of the dopant types described throughout the remainder of this document would be reversed. For clarity, no further reference to this opposite scheme will be discussed.
  • trenches 230 Conventionally formed within the substrate 210 using a patterned resist layer 220 , as well as a dielectric stack (e.g., oxide layer 224 and nitride layer 228 ), are trenches 230 .
  • An exemplary lithographic process has been used to form the trenches 230 in the substrate 210 .
  • Lithography refers to a process for pattern transfer between various media.
  • the lithographic process may include forming a radiation sensitive resist coating over the layer to be patterned, in this case the substrate 210 .
  • the radiation sensitive resist coating may then be patterned by selectively exposing the resist through a mask. In turn, the exposed areas of the coating become either more or less soluble than the unexposed areas, depending on the type of resist.
  • a solvent developer may then be used to remove the less soluble areas leaving the patterned resist layer 220 .
  • the dielectric layer stack comprising the oxide layer 224 and the nitride layer 228 , and substrate 210 may be etched using the patterned resist layer 220 as a mask to transfer the pattern to the substrate 210 .
  • Etch processes might include plasma etching, reactive ion etching, wet etching, or combinations thereof. Nevertheless, plasma etching is preferred.
  • the resulting trenches 230 in an advantageous embodiment, have a depth ranging from about 0.2 ⁇ m to about 0.5 ⁇ m and a width ranging from about 0.1 ⁇ m to about 0.5 ⁇ m. Other depths and widths may nonetheless be used.
  • FIG. 3 illustrated is a cross-sectional view of the partially completed semiconductor device 200 illustrated in FIG. 2 after removing the resist layer 220 and forming a buffer layer 310 on the sidewalls of the trenches 230 .
  • the buffer layer 310 may also advantageously be formed on the bottom surface of the trenches 230 , and forms an interface with the substrate 210 .
  • the thickness of the buffer layer 310 is at least partially dependent on the thickness of the barrier layer 410 that will be formed thereover ( FIG. 4 ).
  • the buffer layer 310 in an exemplary embodiment should initially be formed to a thickness of approximately half the thickness of the resulting barrier layer 410 ( FIG. 4 ).
  • the buffer layer 310 may have a thickness ranging from about 2 nm to about 10 nm, and more particularly a thickness ranging from about 2 nm to about 5 nm.
  • the buffer layer 310 may further comprise a number of different materials while staying within the scope of the present invention. In the illustrative embodiment, however, the buffer layer 310 comprises a layer of silicon. Other buffer layers 310 could nonetheless be used.
  • the buffer layer 310 may be formed using many different processes.
  • the embodiment of FIG. 3 illustrates the buffer layer 310 being formed on the sidewalls and bottom surface of the trenches 230 using a deposition process, and more specifically a chemical vapor deposition (CVD) process.
  • CVD chemical vapor deposition
  • the buffer layer 310 is selectively deposited on the sidewalls and bottom surfaces of the trenches 230 . Accordingly, the buffer layer 310 need not be removed from the upper surface of the substrate 210 in the embodiment shown.
  • a pressure ranging from about 10 torr to about 100 torr, a temperature of less than about 850 EC, a H c flow ranging from about 10 slm to about 50 slm, a SiH c Cl c gas flow ranging from about 10 sccm to about 300 sccm, and a HCl gas flow ranging from about 10 sccm to about 300 sccm could be used. It goes without saying that other deposition parameters and techniques are equally as applicable to the present invention.
  • the temperatures used to form the buffer layer 310 may cause a portion of the germanium from the first substrate portion 213 to diffuse into the buffer layer 310 .
  • concentration of germanium within the buffer layer 310 is minimal, it should not cause any significant problems.
  • FIG. 4 illustrated is a cross-sectional view of the partially completed semiconductor device 200 illustrated in FIG. 3 after forming a barrier layer 410 over the buffer layer 310 .
  • the barrier layer 410 may comprise any combination of one or more layers.
  • the barrier layer 410 is located on the buffer layer 310 .
  • the buffer layer 310 might not always remain on the sidewalls and bottom surfaces of the trenches 230 , as the barrier layer 410 might consume the entire buffer layer 310 during its formation.
  • the barrier layer 410 might be located over, and more particularly directly on, the sidewalls and bottom surface of the trenches 230 .
  • the embodiment of FIG. 4 has a thin buffer layer 310 remaining on the sidewalls and bottom surfaces of the trenches 230 .
  • the remaining buffer layer 310 should have a thickness ranging from about 1 nm to about 5 nm.
  • the barrier layer 410 advantageously has a thickness ranging from about 4 nm to about 20 nm, and more particularly a thickness ranging from about 5 nm to about 10 nm.
  • the barrier layer 410 ideally comprises silicon dioxide.
  • the barrier layer 410 may be formed using a number of different processes. For instance, the particular process used might depend on the material chosen for the buffer layer 310 . In the illustrative embodiment of FIGS. 3-4 the buffer layer 310 comprises a layer of silicon. Thus, in this exemplary embodiment, a thermal oxidation process might be used to form the barrier layer 410 . If a thermal oxidation process were used, the partially completed semiconductor device could be subjected to a temperature of less than about 850 EC in the presence of oxygen for a time period ranging from about 20 minutes to about 60 minutes to form the barrier layer 410 . Obviously the oxidation temperature and time could be optimized to provide a particular barrier layer 410 thickness or quality. Those skilled in the thermal growth of oxides would understand how to tailor these process parameters. Even though the formation of the barrier layer 410 is discussed with respect to a thermal growth process, any known or later discovered deposition process could also be used.
  • FIG. 5 illustrated is a cross-sectional view of the partially completed semiconductor device 200 illustrated in FIG. 4 after depositing a blanket layer of fill material over the substrate 210 and within the trenches 230 , and subsequent thereto polishing the blanket layer of fill material, and removing the dielectric stack comprising the oxide layer 224 and nitride layer 228 , resulting in fill material plugs 510 .
  • the fill material plugs 510 substantially, if not completely, fill the trenches 230 .
  • a blanket layer of dielectric material or in another instance a blanket layer of slightly conductive material, could be CVD deposited in such a way as to substantially fill the trenches 230 .
  • CMP chemical mechanical planarization
  • Other deposition and polishing processes could also be used.
  • Each of the completed trench isolation structures 520 includes the barrier layer 410 and the fill material plug 510 .
  • a portion of the buffer layer 310 remains between the sidewalls and bottom surface of the substrate 210 and the barrier layer 410 . This circumstance might occur where the barrier layer 410 does not completely consume the buffer layer 310 . This is actually an exemplary embodiment, as the barrier layer 410 does not have a chance to interact with the germanium of the first substrate portion 213 , and thus, the germanium pile up is reduced, if not eliminated.
  • FIG. 6 illustrated is a cross-sectional view of the partially completed semiconductor device 200 illustrated in FIG. 5 after forming a well region 610 within the substrate 210 .
  • the well region 610 in light of the P-type substrate 210 , would more than likely contain an NBtype dopant.
  • the well region 610 would likely be doped with an NBtype dopant dose ranging from about 1E13 atoms/cm 2 to about 1E14 atoms/cm 2 and at an energy ranging from about 100 keV to about 500 keV. This results in the well region 610 having a peak dopant concentration ranging from about 5E17 atoms/cm 3 to about 1E19 atoms/cm 3 .
  • the semiconductor manufacturing process would continue in a conventional manner until a device somewhat similar to the semiconductor device 100 of FIG. 1 was obtained.
  • an integrated circuit (IC) 700 incorporating trench isolation structures 710 constructed according to the principles of the present invention.
  • the IC 700 may include devices, such as transistors used to form CMOS devices, BiCMOS devices, Bipolar devices, as well as capacitors or other types of devices.
  • the IC 700 may further include passive devices, such as inductors or resistors, or it may also include optical devices or optoelectronic devices. Those skilled in the art are familiar with these various types of devices and their manufacture.
  • the IC 700 includes transistor devices 715 located between the trench isolation structures 710 .
  • dielectric layers 720 may be located over the trench isolation structures 710 and transistor devices 715 .
  • interconnect structures 730 are located within the dielectric layers 720 to interconnect various devices, thus, forming the operational integrated circuit 700 .

Abstract

The present invention provides a trench isolation structure, a method of manufacture therefor and a method for manufacturing an integrated circuit including the same. The trench isolation structure (130), in one embodiment, includes a trench located within a substrate (110), the trench having a buffer layer (133) located on sidewalls thereof. The trench isolation structure (130) further includes a barrier layer (135) located over the buffer layer (133), and fill material (138) located over the barrier layer (135) and substantially filling the trench.

Description

    TECHNICAL FIELD OF THE INVENTION
  • The present invention is directed, in general, to a trench isolation structure and, more specifically, to a trench isolation structure having a buffer layer located along sidewalls of the trench, a method of manufacture therefor, and a method for manufacturing an integrated circuit including the same.
  • BACKGROUND OF THE INVENTION
  • An important aim of ongoing research in the semiconductor industry is increasing semiconductor performance while decreasing the size of semiconductor devices. One known step the industry has taken to attain this increased semiconductor performance is to implement strained silicon technology. Fortunately, strained silicon technology allows for the formation of higher speed devices.
  • Strained-silicon transistors may be created a number of different ways, including by introducing a dislocation loop, or excess plane of atoms, into a crystalline material. In one instance strained layers are created by forming a layer of silicon germanium (SiGe) below a silicon epitaxial layer. The average distance between atoms in the SiGe crystal lattice is greater than the average distance between atoms in an ordinary silicon lattice.
  • Because there is a natural tendency of atoms inside different crystals to align with one another when a second crystal is formed over a first crystal, when silicon is deposited on top of SiGe, or vice-versa, the silicon crystal lattice tends to stretch or “strain” to align the silicon atoms with the atoms in the SiGe layer. Fortunately, as the electrons in the strained silicon experience less resistance and flow up to 80% faster than in unstrained silicon, the introduction of the strained silicon layer allows for the formation of higher speed devices. Problems currently exist, however, with the integration of the strained silicon technology with preexisting technologies.
  • Accordingly, what is needed in the art is a semiconductor device and method of manufacture therefore that experiences the benefits of strained silicon technology without experiencing its drawbacks.
  • SUMMARY OF THE INVENTION
  • To address the above-discussed deficiencies of the prior art, the present invention provides a trench isolation structure, a method of manufacture therefor and a method for manufacturing an integrated circuit including the same. The trench isolation structure, in one embodiment, includes a trench located within a substrate, the trench having a buffer layer located on sidewalls thereof. The trench isolation structure further includes a barrier layer located over the buffer layer, and fill material located over the barrier layer and substantially filling the trench.
  • As indicated above, the present invention further provides a method for manufacturing a trench isolation structure. The method for manufacturing a trench isolation structure, among other steps, includes forming a trench in a substrate, forming a buffer layer on sidewalls of the trench, forming a barrier layer over the buffer layer, and forming fill material over the barrier layer to substantially fill the trench.
  • The foregoing has outlined preferred and alternative features of the present invention so that those skilled in the art may better understand the detailed description of the invention that follows. Additional features of the invention will be described hereinafter that form the subject of the claims of the invention. Those skilled in the art should appreciate that they can readily use the disclosed conception and specific embodiment as a basis for designing or modifying other structures for carrying out the same purposes of the present invention. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the invention.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The invention is best understood from the following detailed description when read with the accompanying FIGURES. It is emphasized that in accordance with the standard practice in the semiconductor industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion. Reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
  • FIG. 1 illustrates a cross-sectional view of one embodiment of a semiconductor device constructed according to the principles of the present invention;
  • FIG. 2 illustrates a cross-sectional view of a partially completed semiconductor device manufactured in accordance with the principles of the present invention;
  • FIG. 3 illustrates a cross-sectional view of the partially completed semiconductor device illustrated in FIG. 2 after forming a buffer layer on sidewalls of the trenches;
  • FIG. 4 illustrates a cross-sectional view of the partially completed semiconductor device illustrated in FIG. 3 after forming a barrier layer over the buffer layer;
  • FIG. 5 illustrates a cross-sectional view of the partially completed semiconductor device illustrated in FIG. 4 after depositing a blanket layer of fill material over the substrate and within the trenches, and subsequent thereto polishing the blanket layer of fill material resulting in fill material plugs;
  • FIG. 6 illustrates a cross-sectional view of the partially completed semiconductor device illustrated in FIG. 5 after forming a well region within the substrate; and
  • FIG. 7 illustrates a cross-sectional view of a conventional integrated circuit (IC) incorporating the trench isolation structures constructed according to the principles of the present invention.
  • DETAILED DESCRIPTION
  • Strained silicon technology, and more specifically, strained silicon technology employing silicon germanium (SiGe) as the strain inducing layer, is well known and commonly used in today=s high technology fields. Unfortunately, as initially recognized by the present invention, compatibility issues arise when the strained silicon technology employing SiGe is integrated with conventional trench isolation structures. The present invention, in contrast to the prior art, recognizes that at least a portion of the compatibility issues can be attributed to undesirable effects occurring at the interface between the SiGe layer and the barrier layer lining the sidewalls of the trench isolation structures. Particularly, it has been observed that the growth of the barrier layer at this interface causes the germanium at the interface to pile up. Substantial experimentation indicates that the germanium pile up causes device problems (e.g., edge diode leakage issues), becoming more pronounced as the width of the transistors continues to decrease.
  • Given the aforementioned recognition, one inventive aspect of the present invention is the realization that a buffer layer may be employed between the SiGe layer located along the sidewalls of the trench and the barrier layer to provide a sufficient cushion between the SiGe layer and barrier layer so as to substantially reduce, or even eliminate, the germanium pile up. Therefore, the buffer layer may be introduced into the manufacture of the trench isolation structures to reduce the aforementioned integration issues associated with the strained silicon technology.
  • Referring initially to FIG. 1, illustrated is a cross-sectional view of one embodiment of a semiconductor device 100 constructed according to the principles of the present invention, which benefits from the unique recognition discussed above. In the embodiment illustrated in FIG. 1, the semiconductor device 100 includes a substrate 110. The substrate 110, as illustrated, may comprise any combination of one or more layers. The particular embodiment of FIG. 1, however, illustrates the substrate 110 including a first substrate portion 113 comprising SiGe and a second substrate portion 118 comprising strained silicon.
  • Located within the substrate 110 in the embodiment of FIG. 1 is a well region 120. Located within the substrate 110, and in this embodiment partially overlapping the well region 120, are novel trench isolation structures 130. The novel trench isolation structures 130 each include a buffer layer 133 located on the sidewalls of the trench. The buffer layer 133, which may comprise a thin layer of silicon in an exemplary embodiment, may also be located on a bottom surface of the trench. Similarly, if the buffer layer 133 remains, it might have a thickness ranging from about 1 nm to about 5 nm.
  • Formed over, and in this particular embodiment directly on the buffer layer 133, is a barrier layer 135. The barrier layer 135, among other materials, may comprise an oxide, such as silicon dioxide. Similarly, the barrier layer 135 may have a thickness, among others, ranging from about 4 nm to about 20 nm. While the embodiment of FIG. 1 illustrates that the barrier layer 135 be located over the buffer layer 133, and more particularly in between the buffer layer 133 and the fill material 138, such is not always the case. It is believed that in certain embodiments the barrier layer 135 may be dispensed with, the buffer layer 133 providing the requisite buffer between the trench surface and the fill material 138. In this instance the buffer layer 133 would retard the formation of germanium pile-up, as might be the case were the fill material 138 to be formed directly on the trench surfaces.
  • Additionally located over the barrier layer 135, and substantially filling the trench of the trench isolation structure 130, is a fill material 138. The fill material 138 may comprise a multitude of different materials while staying within the scope of the present invention.
  • As illustrated in FIG. 1, additionally located over the substrate 110 and well region 120, and between the trench isolation structures 130, is a gate structure 140. The gate structure 140 illustrated in FIG. 1 includes a conventional gate dielectric 143 located over the substrate 110, as well as a conventional gate electrode 148 located over the gate dielectric 143. The semiconductor device 100 additionally includes conventional source/drain regions 150 located within the substrate 110 and proximate the gate dielectric 143. The source/drain regions 150, as is common, may each include an extension portion 153 as well as a source/drain portion 158. While the semiconductor device 100 illustrated in FIG. 1 includes only a limited number of features, those skilled in the art understand that the semiconductor may, and in most instances will, contain a multitude of other features while staying within the scope of the present invention.
  • Turning now to FIGS. 2-5, illustrated are cross-sectional views of detailed manufacturing steps instructing how to, in an advantageous embodiment, manufacture a semiconductor device similar to the semiconductor device 100 depicted in FIG. 1. FIG. 2 illustrates a cross-sectional view of a partially completed semiconductor device 200 manufactured in accordance with the principles of the present invention. The partially completed semiconductor device 200 of FIG. 2 initially includes a substrate 210. The substrate 210 may, in an exemplary embodiment, be any layer located in the partially completed semiconductor device 200, including a wafer itself or a layer located above the wafer (e.g., epitaxial layer). Similarly, the substrate 210 may comprise one or more layers while staying within the scope of the present invention.
  • In the embodiment illustrated in FIG. 2, the substrate 210 includes a first substrate portion 213 comprising SiGe and a second substrate portion 218 comprising strained silicon. It has been observed that many of the novel aspects of the present invention are particularly useful when used in conjunction with the aforementioned first and second substrate portions 213, 218. Those skilled in the art understand many of the specific processing steps that might be used to form the illustrative first and second substrate portions 213, 218, therefore, no further detail will be given at this time. Even though the exemplary embodiment of FIGS. 2-5 has been discussed with respect to the first and second substrate portions 213, 218, comprising SiGe and strained silicon, respectively, other materials could be used for the substrate 210.
  • The substrate 210 of FIGS. 2-5 is a P-type substrate; however, one skilled in the art understands that the substrate 210 could be an NBtype substrate without departing from the scope of the present invention. In such a case, each of the dopant types described throughout the remainder of this document would be reversed. For clarity, no further reference to this opposite scheme will be discussed.
  • Conventionally formed within the substrate 210 using a patterned resist layer 220, as well as a dielectric stack (e.g., oxide layer 224 and nitride layer 228), are trenches 230. An exemplary lithographic process has been used to form the trenches 230 in the substrate 210. Lithography refers to a process for pattern transfer between various media. The lithographic process may include forming a radiation sensitive resist coating over the layer to be patterned, in this case the substrate 210. The radiation sensitive resist coating may then be patterned by selectively exposing the resist through a mask. In turn, the exposed areas of the coating become either more or less soluble than the unexposed areas, depending on the type of resist. A solvent developer may then be used to remove the less soluble areas leaving the patterned resist layer 220.
  • After the resist layer 220 is patterned, the dielectric layer stack, comprising the oxide layer 224 and the nitride layer 228, and substrate 210 may be etched using the patterned resist layer 220 as a mask to transfer the pattern to the substrate 210. Etch processes, among others, might include plasma etching, reactive ion etching, wet etching, or combinations thereof. Nevertheless, plasma etching is preferred.
  • The resulting trenches 230, in an advantageous embodiment, have a depth ranging from about 0.2 Φm to about 0.5 Φm and a width ranging from about 0.1 Φm to about 0.5 Φm. Other depths and widths may nonetheless be used.
  • Turning now to FIG. 3, illustrated is a cross-sectional view of the partially completed semiconductor device 200 illustrated in FIG. 2 after removing the resist layer 220 and forming a buffer layer 310 on the sidewalls of the trenches 230. As illustrated, the buffer layer 310 may also advantageously be formed on the bottom surface of the trenches 230, and forms an interface with the substrate 210.
  • The thickness of the buffer layer 310 is at least partially dependent on the thickness of the barrier layer 410 that will be formed thereover (FIG. 4). For instance, the buffer layer 310 in an exemplary embodiment should initially be formed to a thickness of approximately half the thickness of the resulting barrier layer 410 (FIG. 4). Accordingly, in an advantageous embodiment, the buffer layer 310 may have a thickness ranging from about 2 nm to about 10 nm, and more particularly a thickness ranging from about 2 nm to about 5 nm. The buffer layer 310 may further comprise a number of different materials while staying within the scope of the present invention. In the illustrative embodiment, however, the buffer layer 310 comprises a layer of silicon. Other buffer layers 310 could nonetheless be used.
  • The buffer layer 310 may be formed using many different processes. For example, the embodiment of FIG. 3 illustrates the buffer layer 310 being formed on the sidewalls and bottom surface of the trenches 230 using a deposition process, and more specifically a chemical vapor deposition (CVD) process. As the dielectric stack comprising the oxide layer 224 and nitride layer 228 remains on the substrate 210 at this time, the buffer layer 310 is selectively deposited on the sidewalls and bottom surfaces of the trenches 230. Accordingly, the buffer layer 310 need not be removed from the upper surface of the substrate 210 in the embodiment shown.
  • In the embodiment where the buffer layer 310 is deposited using the CVD process, a pressure ranging from about 10 torr to about 100 torr, a temperature of less than about 850 EC, a Hc flow ranging from about 10 slm to about 50 slm, a SiHcClc gas flow ranging from about 10 sccm to about 300 sccm, and a HCl gas flow ranging from about 10 sccm to about 300 sccm could be used. It goes without saying that other deposition parameters and techniques are equally as applicable to the present invention. The temperatures used to form the buffer layer 310, as well as subsequent layers, may cause a portion of the germanium from the first substrate portion 213 to diffuse into the buffer layer 310. As the concentration of germanium within the buffer layer 310 is minimal, it should not cause any significant problems.
  • Turning now to FIG. 4, illustrated is a cross-sectional view of the partially completed semiconductor device 200 illustrated in FIG. 3 after forming a barrier layer 410 over the buffer layer 310. While not shown, the barrier layer 410 may comprise any combination of one or more layers. In the illustrative embodiment shown, the barrier layer 410 is located on the buffer layer 310. Nevertheless, the buffer layer 310 might not always remain on the sidewalls and bottom surfaces of the trenches 230, as the barrier layer 410 might consume the entire buffer layer 310 during its formation. In this instance the barrier layer 410 might be located over, and more particularly directly on, the sidewalls and bottom surface of the trenches 230. Nevertheless, the embodiment of FIG. 4 has a thin buffer layer 310 remaining on the sidewalls and bottom surfaces of the trenches 230. In an ideal situation the remaining buffer layer 310 should have a thickness ranging from about 1 nm to about 5 nm.
  • The barrier layer 410 advantageously has a thickness ranging from about 4 nm to about 20 nm, and more particularly a thickness ranging from about 5 nm to about 10 nm. Similarly, the barrier layer 410 ideally comprises silicon dioxide. Other materials, including a nitrided oxide, could also be used for the barrier layer 410.
  • The barrier layer 410 may be formed using a number of different processes. For instance, the particular process used might depend on the material chosen for the buffer layer 310. In the illustrative embodiment of FIGS. 3-4 the buffer layer 310 comprises a layer of silicon. Thus, in this exemplary embodiment, a thermal oxidation process might be used to form the barrier layer 410. If a thermal oxidation process were used, the partially completed semiconductor device could be subjected to a temperature of less than about 850 EC in the presence of oxygen for a time period ranging from about 20 minutes to about 60 minutes to form the barrier layer 410. Obviously the oxidation temperature and time could be optimized to provide a particular barrier layer 410 thickness or quality. Those skilled in the thermal growth of oxides would understand how to tailor these process parameters. Even though the formation of the barrier layer 410 is discussed with respect to a thermal growth process, any known or later discovered deposition process could also be used.
  • Turning now to FIG. 5, illustrated is a cross-sectional view of the partially completed semiconductor device 200 illustrated in FIG. 4 after depositing a blanket layer of fill material over the substrate 210 and within the trenches 230, and subsequent thereto polishing the blanket layer of fill material, and removing the dielectric stack comprising the oxide layer 224 and nitride layer 228, resulting in fill material plugs 510. As is illustrated, the fill material plugs 510 substantially, if not completely, fill the trenches 230.
  • Those skilled in the art understand the specific processes that could be used to deposit the blanket layer of fill material and polish it back to the substrate 210. For instance, a blanket layer of dielectric material, or in another instance a blanket layer of slightly conductive material, could be CVD deposited in such a way as to substantially fill the trenches 230. Thereafter, a conventional chemical mechanical planarization (CMP) process might be used to polish the undesirable portions of the blanket layer of fill material back to the substrate 210. Other deposition and polishing processes could also be used.
  • What results after the blanket deposition and polishing processes are completed trench isolation structures 520. Each of the completed trench isolation structures 520 includes the barrier layer 410 and the fill material plug 510. In certain embodiment of the invention, as discussed above, a portion of the buffer layer 310 remains between the sidewalls and bottom surface of the substrate 210 and the barrier layer 410. This circumstance might occur where the barrier layer 410 does not completely consume the buffer layer 310. This is actually an exemplary embodiment, as the barrier layer 410 does not have a chance to interact with the germanium of the first substrate portion 213, and thus, the germanium pile up is reduced, if not eliminated.
  • Turning now to FIG. 6, illustrated is a cross-sectional view of the partially completed semiconductor device 200 illustrated in FIG. 5 after forming a well region 610 within the substrate 210. The well region 610, in light of the P-type substrate 210, would more than likely contain an NBtype dopant. For example, the well region 610 would likely be doped with an NBtype dopant dose ranging from about 1E13 atoms/cm2 to about 1E14 atoms/cm2 and at an energy ranging from about 100 keV to about 500 keV. This results in the well region 610 having a peak dopant concentration ranging from about 5E17 atoms/cm3 to about 1E19 atoms/cm3. After completing the well region 610, the semiconductor manufacturing process would continue in a conventional manner until a device somewhat similar to the semiconductor device 100 of FIG. 1 was obtained.
  • Referring finally to FIG. 7, illustrated is an exemplary cross-sectional view of an integrated circuit (IC) 700 incorporating trench isolation structures 710 constructed according to the principles of the present invention. The IC 700 may include devices, such as transistors used to form CMOS devices, BiCMOS devices, Bipolar devices, as well as capacitors or other types of devices. The IC 700 may further include passive devices, such as inductors or resistors, or it may also include optical devices or optoelectronic devices. Those skilled in the art are familiar with these various types of devices and their manufacture. In the particular embodiment illustrated in FIG. 7, the IC 700 includes transistor devices 715 located between the trench isolation structures 710. As is illustrated in FIG. 7, dielectric layers 720 may be located over the trench isolation structures 710 and transistor devices 715. Additionally, interconnect structures 730 are located within the dielectric layers 720 to interconnect various devices, thus, forming the operational integrated circuit 700.
  • Although the present invention has been described in detail, those skilled in the art should understand that they can make various changes, substitutions and alterations herein without departing from the spirit and scope of the invention in its broadest form.

Claims (28)

1. (canceled)
2. (canceled)
3. (canceled)
4. (canceled)
5. (canceled)
6. (canceled)
7. (canceled)
8. (canceled)
9. (canceled)
10. (canceled)
11. (canceled)
12. A trench isolation structure, comprising:
a trench located within a substrate, the trench having sidewalls and a bottom surface;
a buffer layer located on the sidewalls of the trench; and
fill material located over the buffer layer, the fill material substantially filling the trench.
13. The trench isolation structure as recited in claim 12 wherein a barrier layer is located between the buffer layer and the fill material.
14. The trench isolation structure as recited in claim 13 wherein the barrier layer has a thickness ranging from about 4 nm to about 20 nm.
15. The trench isolation structure as recited in claim 13 wherein the buffer layer is a layer of silicon.
16. The trench isolation structure as recited in claim 15 wherein the barrier layer is a silicon dioxide barrier layer located on the layer of silicon.
17. The trench isolation structure as recited in claim 12 wherein an interface exists between the buffer layer and the sidewalls.
18. The trench isolation structure as recited in claim 12 wherein the substrate includes a first portion comprising silicon germanium and a second portion comprising silicon.
19. The trench isolation structure as recited in claim 18 wherein at least a portion of the buffer layer proximate the first portion includes germanium.
20. The trench isolation structure as recited in claim 12 wherein the buffer layer has a thickness ranging from about 1 nm to about 5 nm.
21. The trench isolation structure as recited in claim 12 wherein the buffer layer is further located on the bottom surface.
22. (canceled)
23. (canceled)
24. (canceled)
25. (canceled)
26. (canceled)
27. (canceled)
28. (canceled)
US12/101,965 2004-06-17 2008-04-12 Trench Isolation Structure and a Method of Manufacture Therefor Abandoned US20080185675A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/101,965 US20080185675A1 (en) 2004-06-17 2008-04-12 Trench Isolation Structure and a Method of Manufacture Therefor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/870,020 US7371658B2 (en) 2004-06-17 2004-06-17 Trench isolation structure and a method of manufacture therefor
US12/101,965 US20080185675A1 (en) 2004-06-17 2008-04-12 Trench Isolation Structure and a Method of Manufacture Therefor

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/870,020 Division US7371658B2 (en) 2004-06-17 2004-06-17 Trench isolation structure and a method of manufacture therefor

Publications (1)

Publication Number Publication Date
US20080185675A1 true US20080185675A1 (en) 2008-08-07

Family

ID=35481152

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/870,020 Active US7371658B2 (en) 2004-06-17 2004-06-17 Trench isolation structure and a method of manufacture therefor
US12/101,965 Abandoned US20080185675A1 (en) 2004-06-17 2008-04-12 Trench Isolation Structure and a Method of Manufacture Therefor

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/870,020 Active US7371658B2 (en) 2004-06-17 2004-06-17 Trench isolation structure and a method of manufacture therefor

Country Status (1)

Country Link
US (2) US7371658B2 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7279393B2 (en) * 2004-09-29 2007-10-09 Agere Systems Inc. Trench isolation structure and method of manufacture therefor
US7221006B2 (en) * 2005-04-20 2007-05-22 Freescale Semiconductor, Inc. GeSOI transistor with low junction current and low junction capacitance and method for making the same

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5763315A (en) * 1997-01-28 1998-06-09 International Business Machines Corporation Shallow trench isolation with oxide-nitride/oxynitride liner
US6847093B2 (en) * 2002-06-25 2005-01-25 Renesas Tehnology Corp. Semiconductor integrated circuit device

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6518155B1 (en) * 1997-06-30 2003-02-11 Intel Corporation Device structure and method for reducing silicide encroachment
US5950090A (en) * 1998-11-16 1999-09-07 United Microelectronics Corp. Method for fabricating a metal-oxide semiconductor transistor
KR100406179B1 (en) * 2001-12-22 2003-11-17 주식회사 하이닉스반도체 Method of forming a self aligned floating gate in flash memory cell
KR100473733B1 (en) * 2002-10-14 2005-03-10 매그나칩 반도체 유한회사 Semiconductor device and method for manufacturing the same
US7238588B2 (en) * 2003-01-14 2007-07-03 Advanced Micro Devices, Inc. Silicon buffered shallow trench isolation
US20040164373A1 (en) * 2003-02-25 2004-08-26 Koester Steven John Shallow trench isolation structure for strained Si on SiGe

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5763315A (en) * 1997-01-28 1998-06-09 International Business Machines Corporation Shallow trench isolation with oxide-nitride/oxynitride liner
US6847093B2 (en) * 2002-06-25 2005-01-25 Renesas Tehnology Corp. Semiconductor integrated circuit device

Also Published As

Publication number Publication date
US7371658B2 (en) 2008-05-13
US20050282353A1 (en) 2005-12-22

Similar Documents

Publication Publication Date Title
US7443007B2 (en) Trench isolation structure having an implanted buffer layer
US6962862B2 (en) Manufacturing method of semiconductor device
US6949436B2 (en) Composite spacer liner for improved transistor performance
US7442621B2 (en) Semiconductor process for forming stress absorbent shallow trench isolation structures
US7554138B2 (en) Method of manufacturing a strained semiconductor layer, method of manufacturing a semiconductor device and semiconductor substrate suitable for use in such a method including having a thin delta profile layer of germanium close to the bottom of the strained layer
JPH04253341A (en) Manufacture of transistor
US8017472B2 (en) CMOS devices having stress-altering material lining the isolation trenches and methods of manufacturing thereof
US7391098B2 (en) Semiconductor substrate, semiconductor device and method of manufacturing the same
JP4290983B2 (en) Semiconductor tiling structure and manufacturing method thereof
US11682578B2 (en) Multilayer isolation structure for high voltage silicon-on-insulator device
US6313011B1 (en) Method for suppressing narrow width effects in CMOS technology
US6716719B2 (en) Method of forming biasable isolation regions using epitaxially grown silicon between the isolation regions
KR20040093183A (en) Ion implantation of silicon oxide liner to prevent dopant out-diffusion from source/drain extensions
US20080185675A1 (en) Trench Isolation Structure and a Method of Manufacture Therefor
US7670895B2 (en) Process of forming an electronic device including a semiconductor layer and another layer adjacent to an opening within the semiconductor layer
US7217634B2 (en) Methods of forming integrated circuitry
US8872311B2 (en) Semiconductor device and a method of manufacture therefor
KR100333374B1 (en) Method of fabricating soi device having double gate
KR100596880B1 (en) Method for forming gate of semiconductor devices
KR20040007949A (en) Method of manufacture semiconductor device
KR100705252B1 (en) Semiconductor device and manufacturging method thereof
KR20100088602A (en) Method to reduce trench capacitor leakage for random access memory device
KR100493418B1 (en) Transistor in a semiconductor device and method of manufacturing thereof
KR100562305B1 (en) Semiconductor device and method of manufacturing the same
KR100613370B1 (en) Semiconductor device and fabrication method thereof

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION