US20080284036A1 - Structure for optimizing fill in semiconductor features deposited by electroplating - Google Patents

Structure for optimizing fill in semiconductor features deposited by electroplating Download PDF

Info

Publication number
US20080284036A1
US20080284036A1 US12/180,203 US18020308A US2008284036A1 US 20080284036 A1 US20080284036 A1 US 20080284036A1 US 18020308 A US18020308 A US 18020308A US 2008284036 A1 US2008284036 A1 US 2008284036A1
Authority
US
United States
Prior art keywords
bar
array
metallization
width
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/180,203
Inventor
Conal E. Murray
Philippe M. Vereecken
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US12/180,203 priority Critical patent/US20080284036A1/en
Publication of US20080284036A1 publication Critical patent/US20080284036A1/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D17/00Constructional parts, or assemblies thereof, of cells for electrolytic coating
    • C25D17/007Current directing devices
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D17/00Constructional parts, or assemblies thereof, of cells for electrolytic coating
    • C25D17/10Electrodes, e.g. composition, counter electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/288Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
    • H01L21/2885Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition using an external electrical current, i.e. electro-deposition

Definitions

  • the present disclosure relates generally to a new structure as well as to a new process which reduces the occurrence of discontinuities within the metallization, such as voiding or seams, at the edges of semiconductor metallization arrays.
  • the structure comprises a metallization bar that is placed around the periphery of the semiconductor array.
  • the process employs the structure during the electroplating of the array.
  • films of various materials are sequentially deposited and patterned on a semiconductor substrate such as a silicon substrate.
  • these materials include metallization levels for the interconnect structures, dielectric levels used for insulation and capping, and barrier layers to prevent diffusion and oxidation of the interconnects.
  • the current choice for interconnect metallization is copper, manufactured in a dual-damascene method.
  • Dielectric materials include silicon oxide, deposited by the plasma enhanced chemical vapor deposition (PECVD) using silane (SiH 4 ) or tetraethylorthosilicate (TEOS) precursors, or organosilicate glass or borophosphosilicate glass (BPSG), deposited by chemical vapor deposition (CVD) for high-performance interconnect applications.
  • PECVD plasma enhanced chemical vapor deposition
  • TEOS tetraethylorthosilicate
  • BPSG borophosphosilicate glass
  • the organosilicate glass can be in its dense form or in a form that includes porosity.
  • barrier layers includes tantalum, tantalum nitride, tungsten nitride, ruthenium and titanium and alloys of these metals.
  • the current deposition method for the copper metallization process involves electroplating of the copper either onto a conductive seed layer or directly onto the barrier layer materials. An applied current or voltage is placed on the patterned wafer in the presence of an electrochemical plating bath containing copper ions. As the aspect ratios of semiconductor metallization features increases, the ability to completely fill these features by electroplating becomes more difficult. Voids or seams can occur in semiconductor metallization trenches, leading to interconnect structures with higher resistivity and often higher susceptibility to reliability failures (such as electromigration).
  • FIG. 1 depicts the edge of a typical semiconductor array of fine line features in cross-section. These features consist of copper ( 101 ) electroplated either onto a conductive seed layer or directly onto the barrier layer material ( 102 ). The lines are separated by dielectric material ( 103 ), such as silicon oxide deposited by PECVD or organosilicate glass deposited by CVD. Although the plating characteristics have been optimized for plating across the entire wafer, local non-uniformities in the electrochemical potential at the edges of such arrays can cause voids ( 104 ) or seams to form in the features.
  • dielectric material such as silicon oxide deposited by PECVD or organosilicate glass deposited by CVD.
  • a method that can provide more uniform reduction in voiding or seams across entire microcircuitry arrays on a chip without significantly altering the plating conditions (chemistry and plating current) which are optimized for plating across the wafer would be desirable.
  • the present disclosure makes it possible to reduce the occurrence of occurrence of discontinuities within the metallization, such as voiding or seams, during electroplating at the edges of semiconductor metallization arrays.
  • one aspect of the present disclosure relates to a structure capable of reducing the occurrence of discontinuities within the metallization, such as voiding or seams, during electroplating at the edges of semiconductor arrays which comprises a substrate having a semiconductor array comprising conductive lines and a metallization bar located around the periphery of the array and dielectric material located between the metallization bar and semiconductor array to form a gap between the bar and array.
  • Another aspect of the present disclosure relates to a method for electroplating an array of electrically conductive material comprising conductive lines onto a conductive seed layer or directly onto a platable resistive metal barrier layer located on a substrate which comprises:
  • a plating bath that optionally comprises a super filling additive and a suppressor, applying a current or voltage across electrodes, wherein the substrate acts as one electrode and a conductor acts as a counter electrode to plate the electrically conductive material on the substrate.
  • FIG. 1 is a schematic in cross-sectional view of the edge of a semiconductor array with voids induced during plating.
  • FIG. 2 is a schematic in top-down view of the semiconductor array with the peripheral bar according to the present disclosure.
  • FIG. 3 is a cross-sectional view of the edge of the semiconductor array with the peripheral bar according to the present disclosure.
  • the present disclosure provides a structure which makes it possible to reduce the occurrence of discontinuities within the metallization, such as voiding or seams, during electroplating at the edges of semiconductor metallization arrays across the wafer by using a metalization bar that is placed around the periphery of the semiconductor array.
  • the metallization bar provides for improved uniform current distribution in the microcircuitry features across the entire array.
  • FIG. 2 displays a top-down schematic of the entire semiconductor array ( 201 ) with a single metallization bar ( 202 ) running along the periphery of the array.
  • the edge of the array does not possess as large of a discontinuity in the electrochemical potential as in the case when the bar is not present.
  • the features at the array edge will effectively experience a potential similar to that in the center of the semiconductor array, for which plating conditions have been optimized, and thus a uniform current distribution is achieved for the whole semiconductor array.
  • the peripheral bar has a width larger than that of the features in the semiconductor array so that the aspect ratio is sufficient to prevent voids from forming in the bar.
  • the width of the bar is typically kept small enough so that any impact on circuit design is negligible and generally is no larger than about 1 ⁇ m.
  • the width of the bar is at least about 2 times larger than the width of the array lines
  • the bar typically contains a break around the periphery of the array but can be continuous around the periphery of the array on all other levels.
  • a gap ( 204 ) containing the conventional dielectric material deposited during the normal manufacturing process exists.
  • FIG. 3 illustrates a cross-sectional schematic of the edge of the semiconductor array ( 301 ) and the peripheral bar ( 302 ).
  • the size of the gap ( 303 ) is chosen to minimize any parasitic capacitance that develops between the semiconductor array and the bar.
  • the gap is typically about 0.5 ⁇ m to about 2 ⁇ m in width and more typically about 1 ⁇ m to about 2 ⁇ m in width.
  • Numerical modeling of the proposed structure indicates that a 1 micron gap between an array of 0.2 micron wide lines and a 0.5 micron peripheral bar increase the capacitance by approximately 2%. It should be understood that the above dimensions are exemplary of current metallization dimensions and could change to accommodate different dimensions. For instance, as appreciated by those skilled in the art, the metallization generally shrinks by about 30% every technology generation, which currently is introduced roughly every 12 to 18 months.
  • the thickness of the bar is typically, for purposes of convenience, about the same as the thickness of the array lines.
  • the metallization bar can be plated by the same step(s) as the semiconductor metallization. Accordingly, no additional processing steps would be needed.
  • the conditions of the electroplating that have been optimized for plating across the entire wafer do not need to be altered.
  • the metallization structure or bar can be fabricated with the same materials used to form the semi-conductor metallization.
  • the materials can include a barrier layer beneath the electrically conductive layer.
  • barrier layers examples include tantalum, tantalum nitride, titanium, titanium nitride, tungsten, tungsten nitride, ruthenium, ruthenium, rhenium, cobalt, molybdenum, chromium, mixtures thereof and alloys thereof.
  • platable high resistive metal barrier layers are iridium, platinum, gold, thallium, lead, bismuth, vanadium, chromium, cobalt, iron, nickel, copper, aluminum, silicon, carbon, germanium, gallium, arsenic, selenium, rubidium, strontium, yttrium, zirconium, niobium, rhodium, palladium, silver, cadmium, tin, antimony, tellurium, hafnium and osmium.
  • the alloys of the above metals can include various alloying materials such as, but not limited to O, S, N, B and P.
  • the barrier layer can comprise a plurality of layers of the same and/or different compositions.
  • the conductive material is typically Cu, Cu alloys, Al, Al alloys, Ag or Ag alloys and more typically Cu containing conductive materials(e.g. Cu and Cu alloys).
  • plating baths for Cu and Cu alloys are disclosed in US Patent Publication 2004/006948 A1, disclosure of which is incorporated herein by reference.
  • the peripheral bar can be included either at one level or multiple levels of semiconductor metallization. In a preferred embodiment, the bar would be used at the lowest levels of metallization, which generally exhibit the smallest feature widths or largest feature aspect ratios. Although the peripheral bar is not electrically active in the preferred embodiment, the peripheral bar can be made electrically active to serve as a monitor for crack propagation through the bar by probing its resistivity. In another alternate embodiment, the peripheral bar will be connected to the ground potential, which can assist in shielding the array from electrical signals passing through adjacent features.

Abstract

A structure and process are provided that are capable of reducing the occurrence of discontinuities within the metallization, such as voiding or seams, formed during electroplating at the edges of semiconductor metallization arrays. The structure includes a metallization bar located around the periphery of the array. The process employs the structure during electroplating.

Description

    TECHNICAL FIELD
  • The present disclosure relates generally to a new structure as well as to a new process which reduces the occurrence of discontinuities within the metallization, such as voiding or seams, at the edges of semiconductor metallization arrays. The structure comprises a metallization bar that is placed around the periphery of the semiconductor array. The process employs the structure during the electroplating of the array.
  • BACKGROUND
  • During the manufacture of semiconductor technology, films of various materials are sequentially deposited and patterned on a semiconductor substrate such as a silicon substrate. For the back-end-of-line (BEOL) processing, these materials include metallization levels for the interconnect structures, dielectric levels used for insulation and capping, and barrier layers to prevent diffusion and oxidation of the interconnects. The current choice for interconnect metallization is copper, manufactured in a dual-damascene method. Dielectric materials include silicon oxide, deposited by the plasma enhanced chemical vapor deposition (PECVD) using silane (SiH4) or tetraethylorthosilicate (TEOS) precursors, or organosilicate glass or borophosphosilicate glass (BPSG), deposited by chemical vapor deposition (CVD) for high-performance interconnect applications. The organosilicate glass can be in its dense form or in a form that includes porosity.
  • The choice of barrier layers includes tantalum, tantalum nitride, tungsten nitride, ruthenium and titanium and alloys of these metals.
  • The current deposition method for the copper metallization process involves electroplating of the copper either onto a conductive seed layer or directly onto the barrier layer materials. An applied current or voltage is placed on the patterned wafer in the presence of an electrochemical plating bath containing copper ions. As the aspect ratios of semiconductor metallization features increases, the ability to completely fill these features by electroplating becomes more difficult. Voids or seams can occur in semiconductor metallization trenches, leading to interconnect structures with higher resistivity and often higher susceptibility to reliability failures (such as electromigration).
  • FIG. 1 depicts the edge of a typical semiconductor array of fine line features in cross-section. These features consist of copper (101) electroplated either onto a conductive seed layer or directly onto the barrier layer material (102). The lines are separated by dielectric material (103), such as silicon oxide deposited by PECVD or organosilicate glass deposited by CVD. Although the plating characteristics have been optimized for plating across the entire wafer, local non-uniformities in the electrochemical potential at the edges of such arrays can cause voids (104) or seams to form in the features.
  • By altering the chemical composition in the plating bath, through additives that provide differential kinetics of copper plating at the flat wafer surface and in the inlaid features, one can optimize the deposition to minimize the occurrence of voiding. In addition, one can reduce the occurrence of voids and seams by tailoring the current which is applied to the wafer during plating. Along these lines see Andricacos et al., US patent application publication 2004/0069648 A1. Although these techniques can be used to minimize the onset of voids over the entire wafer, the local uniformity of the fill of semiconductor features may vary so that edges of interconnect arrays can be more susceptible to voiding issues. This is due to the lower fraction of metal present at the edge of such arrays, which alters the current distribution relative to that at the center of the arrays. Because the copper progression front works from the wafer edge (in contact with one of the electrodes) towards the wafer center, voiding issues are more likely to be observed at the side of any metallization array which is closest the wafer edge, and less so at the side of the array closest to the wafer center.
  • A method that can provide more uniform reduction in voiding or seams across entire microcircuitry arrays on a chip without significantly altering the plating conditions (chemistry and plating current) which are optimized for plating across the wafer would be desirable.
  • SUMMARY
  • The present disclosure makes it possible to reduce the occurrence of occurrence of discontinuities within the metallization, such as voiding or seams, during electroplating at the edges of semiconductor metallization arrays.
  • In particular, one aspect of the present disclosure relates to a structure capable of reducing the occurrence of discontinuities within the metallization, such as voiding or seams, during electroplating at the edges of semiconductor arrays which comprises a substrate having a semiconductor array comprising conductive lines and a metallization bar located around the periphery of the array and dielectric material located between the metallization bar and semiconductor array to form a gap between the bar and array.
  • Another aspect of the present disclosure relates to a method for electroplating an array of electrically conductive material comprising conductive lines onto a conductive seed layer or directly onto a platable resistive metal barrier layer located on a substrate which comprises:
  • plating a metallization bar on the substrate around the periphery of where the array of electrically conductive material is to be located;
  • contacting the substrate with a plating bath that optionally comprises a super filling additive and a suppressor, applying a current or voltage across electrodes, wherein the substrate acts as one electrode and a conductor acts as a counter electrode to plate the electrically conductive material on the substrate.
  • Other objections and advantages of the present disclosure will become readily apparent to those skilled in this art from the following detailed description, wherein it is shown and described only the preferred embodiments simply by way of illustration of the best mode contemplated. As will be realized, the disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, without departing from the disclosure. Accordingly, the description is to be regarded as illustrative in nature and not as restrictive.
  • BRIEF DESCRIPTION OF DRAWINGS
  • The features of the disclosure believed to be novel and the elements characteristic of the invention are set forth with particularity in the appended claims. The figures are for illustration purposes only. The disclosure itself, however, both as to organization and method of operation, may best be understood by reference to the detailed description which follows taken in conjunction with the accompanying drawings in which:
  • FIG. 1 is a schematic in cross-sectional view of the edge of a semiconductor array with voids induced during plating.
  • FIG. 2 is a schematic in top-down view of the semiconductor array with the peripheral bar according to the present disclosure.
  • FIG. 3 is a cross-sectional view of the edge of the semiconductor array with the peripheral bar according to the present disclosure.
  • BEST AND VARIOUS MODES
  • In order to facilitate an understanding of the present disclosure reference is made to the Figures.
  • Bearing in mind the problems and deficiencies of the prior art, the present disclosure provides a structure which makes it possible to reduce the occurrence of discontinuities within the metallization, such as voiding or seams, during electroplating at the edges of semiconductor metallization arrays across the wafer by using a metalization bar that is placed around the periphery of the semiconductor array. The metallization bar provides for improved uniform current distribution in the microcircuitry features across the entire array.
  • FIG. 2 displays a top-down schematic of the entire semiconductor array (201) with a single metallization bar (202) running along the periphery of the array. By placing the metallization bar adjacent to the periphery of the array, the edge of the array does not possess as large of a discontinuity in the electrochemical potential as in the case when the bar is not present. The features at the array edge will effectively experience a potential similar to that in the center of the semiconductor array, for which plating conditions have been optimized, and thus a uniform current distribution is achieved for the whole semiconductor array. Typically, the peripheral bar has a width larger than that of the features in the semiconductor array so that the aspect ratio is sufficient to prevent voids from forming in the bar.
  • However, the width of the bar is typically kept small enough so that any impact on circuit design is negligible and generally is no larger than about 1 μm. Typically, the width of the bar is at least about 2 times larger than the width of the array lines
  • If the array is electrically connected to other structures at a particular metallization level (203), then the bar typically contains a break around the periphery of the array but can be continuous around the periphery of the array on all other levels. In order to insulate the two metallization structures, a gap (204) containing the conventional dielectric material deposited during the normal manufacturing process exists.
  • FIG. 3 illustrates a cross-sectional schematic of the edge of the semiconductor array (301) and the peripheral bar (302). The size of the gap (303) is chosen to minimize any parasitic capacitance that develops between the semiconductor array and the bar.
  • For instance, the gap is typically about 0.5 μm to about 2 μm in width and more typically about 1 μm to about 2 μm in width. Numerical modeling of the proposed structure indicates that a 1 micron gap between an array of 0.2 micron wide lines and a 0.5 micron peripheral bar increase the capacitance by approximately 2%. It should be understood that the above dimensions are exemplary of current metallization dimensions and could change to accommodate different dimensions. For instance, as appreciated by those skilled in the art, the metallization generally shrinks by about 30% every technology generation, which currently is introduced roughly every 12 to 18 months.
  • The thickness of the bar is typically, for purposes of convenience, about the same as the thickness of the array lines. Also the metallization bar can be plated by the same step(s) as the semiconductor metallization. Accordingly, no additional processing steps would be needed. In addition, the conditions of the electroplating that have been optimized for plating across the entire wafer do not need to be altered.
  • Typically, the metallization structure or bar can be fabricated with the same materials used to form the semi-conductor metallization. The materials can include a barrier layer beneath the electrically conductive layer.
  • Examples of some barrier layers are examples of platable high resistive metal barrier layer are tantalum, tantalum nitride, titanium, titanium nitride, tungsten, tungsten nitride, ruthenium, ruthenium, rhenium, cobalt, molybdenum, chromium, mixtures thereof and alloys thereof. Further examples of platable high resistive metal barrier layers are iridium, platinum, gold, thallium, lead, bismuth, vanadium, chromium, cobalt, iron, nickel, copper, aluminum, silicon, carbon, germanium, gallium, arsenic, selenium, rubidium, strontium, yttrium, zirconium, niobium, rhodium, palladium, silver, cadmium, tin, antimony, tellurium, hafnium and osmium. The alloys of the above metals can include various alloying materials such as, but not limited to O, S, N, B and P. Also the barrier layer can comprise a plurality of layers of the same and/or different compositions.
  • The conductive material is typically Cu, Cu alloys, Al, Al alloys, Ag or Ag alloys and more typically Cu containing conductive materials(e.g. Cu and Cu alloys). Typically plating baths for Cu and Cu alloys are disclosed in US Patent Publication 2004/006948 A1, disclosure of which is incorporated herein by reference.
  • The peripheral bar can be included either at one level or multiple levels of semiconductor metallization. In a preferred embodiment, the bar would be used at the lowest levels of metallization, which generally exhibit the smallest feature widths or largest feature aspect ratios. Although the peripheral bar is not electrically active in the preferred embodiment, the peripheral bar can be made electrically active to serve as a monitor for crack propagation through the bar by probing its resistivity. In another alternate embodiment, the peripheral bar will be connected to the ground potential, which can assist in shielding the array from electrical signals passing through adjacent features.
  • The foregoing description illustrates and describes the disclosure. Additionally, the disclosure shows and describes only the preferred embodiments but, as mentioned above, it is to be understood that it is capable of use in various other combinations, modifications, and environments and is capable of changes or modifications within the scope of the invention concept as expressed herein, commensurate with the above teachings and/or the skill or knowledge of the relevant art. The embodiments described hereinabove are further intended to explain best modes known by applicant and to enable others skilled in the art to utilize the disclosure in such, or other, embodiments and with the various modification required by the particular applications or uses thereof. Accordingly, the description is not intended to limit the invention to the form disclosed herein. Also, it is intended that the appended claims be construed to include alternative embodiments.
  • All publication and patent applications cited in this specification are herein incorporated by reference, and for any and all purposes, as if each individual publication or patent application were specifically and individually indicated to be incorporated by reference.

Claims (23)

1. A structure capable of reducing the occurrence of discontinuities within the metallization that form during electroplating at the edges of semiconductor arrays which comprises a substrate having a semiconductor array comprising conductive lines and a metallization bar located around the periphery of the array, and dielectric material located between the metallization bar and semiconductor array to form a gap between the bar and array.
2. The structure of claim 1 wherein the gap is about 0.5 μm to about 2 μm in width.
3. The structure of claim 1 wherein the gap is about 1 μm to about 2 μm in width.
4. The structure of claim 1 wherein the bar has a width larger than that of the array.
5. The structure of claim 1 wherein the bar has a width of about 1 μm or less.
6. The structures of claim 1 wherein the bar is at least about 2 times larger than the width of the array lines.
7. The structure of claim 1 wherein the thickness of the bar is substantially the same as the thickness of the array lines.
8. The structure of claim 1 wherein the semi-conductor array and metallization bar have the same constituents.
9. The structure of claim 8 wherein the semiconductor array and metallization bar comprises a barrier layer located beneath a conductive layer.
10. The structure of claim 1 wherein the bar contains a break around the periphery of the array.
11. The structure of claim 1 wherein the bar is connected to a ground potential.
12. A method for electroplating an array of electrically conductive material onto a conductive seed layer or directly onto a platable resistive metal barrier layer located on a substrate which comprises:
plating a metallization bar on the substrate around the periphery where the array of electrically conductive material is to be located;
contacting the substrate with a plating bath that optionally comprises a super filling additive and a suppressor, applying a current or voltage across electrodes, wherein the substrate acts as one electrode and a conductor acts as a counter electrode to plate the electrically conductive material on the substrate.
13. The method of claim 12 wherein the array and bar are plated at the same time.
14. The method of claim 12 wherein the gap is about 0.5 μm to about 2 μm in width.
15. The method of claim 12 wherein the gap is about 1 μm to about 2 μm in width.
16. The method of claim 12 wherein the bar has a width larger than that of the array.
17. The method of claim 12 wherein the bar has a width of about 1 μm or less.
18. The method of claim 12 wherein the bar is at least about 2 times larger than the width of the array lines.
19. The method of claim 12 wherein the thickness of the bar is substantially the same as the thickness of the array lines.
20. The method of claim 1 wherein the semi-conductor array and metallization bar have the same constituents.
21. The method of claim 20 wherein the semiconductor array and metallization bar comprises a barrier layer located beneath a conductive layer.
22. The method of claim 1 wherein the bar contains a break around the periphery of the array.
23. The method of claim 1 wherein the bar is connected to a ground potential.
US12/180,203 2006-01-12 2008-07-25 Structure for optimizing fill in semiconductor features deposited by electroplating Abandoned US20080284036A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/180,203 US20080284036A1 (en) 2006-01-12 2008-07-25 Structure for optimizing fill in semiconductor features deposited by electroplating

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/330,537 US7446040B2 (en) 2006-01-12 2006-01-12 Structure for optimizing fill in semiconductor features deposited by electroplating
US12/180,203 US20080284036A1 (en) 2006-01-12 2008-07-25 Structure for optimizing fill in semiconductor features deposited by electroplating

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/330,537 Continuation US7446040B2 (en) 2006-01-12 2006-01-12 Structure for optimizing fill in semiconductor features deposited by electroplating

Publications (1)

Publication Number Publication Date
US20080284036A1 true US20080284036A1 (en) 2008-11-20

Family

ID=38233272

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/330,537 Expired - Fee Related US7446040B2 (en) 2006-01-12 2006-01-12 Structure for optimizing fill in semiconductor features deposited by electroplating
US12/180,203 Abandoned US20080284036A1 (en) 2006-01-12 2008-07-25 Structure for optimizing fill in semiconductor features deposited by electroplating

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/330,537 Expired - Fee Related US7446040B2 (en) 2006-01-12 2006-01-12 Structure for optimizing fill in semiconductor features deposited by electroplating

Country Status (1)

Country Link
US (2) US7446040B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100187693A1 (en) * 2009-01-26 2010-07-29 Novellus Systems, Inc. Diffusion barrier layers

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7402883B2 (en) * 2006-04-25 2008-07-22 International Business Machines Corporation, Inc. Back end of the line structures with liner and noble metal layer
US7998857B2 (en) * 2007-10-24 2011-08-16 Intel Corporation Integrated circuit and process for fabricating thereof
JP5350681B2 (en) 2008-06-03 2013-11-27 ルネサスエレクトロニクス株式会社 Semiconductor device
US7745324B1 (en) 2009-01-09 2010-06-29 International Business Machines Corporation Interconnect with recessed dielectric adjacent a noble metal cap
KR101841199B1 (en) 2011-12-07 2018-03-23 삼성전자주식회사 Method of forming semiconductor device and the device formed by the method

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6849946B2 (en) * 1998-08-31 2005-02-01 Cypress Semiconductor Corp. Planarized semiconductor interconnect topography and method for polishing a metal layer to form interconnect

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3191759B2 (en) * 1998-02-20 2001-07-23 日本電気株式会社 Method for manufacturing semiconductor device
DE10208166B4 (en) * 2002-02-26 2006-12-14 Advanced Micro Devices, Inc., Sunnyvale Method for producing metal lines with improved uniformity on a substrate
US6908807B2 (en) * 2002-03-26 2005-06-21 Micron Technology, Inc. Methods of forming semiconductor constructions

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6849946B2 (en) * 1998-08-31 2005-02-01 Cypress Semiconductor Corp. Planarized semiconductor interconnect topography and method for polishing a metal layer to form interconnect

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100187693A1 (en) * 2009-01-26 2010-07-29 Novellus Systems, Inc. Diffusion barrier layers
US8053861B2 (en) * 2009-01-26 2011-11-08 Novellus Systems, Inc. Diffusion barrier layers

Also Published As

Publication number Publication date
US7446040B2 (en) 2008-11-04
US20070161239A1 (en) 2007-07-12

Similar Documents

Publication Publication Date Title
US6518184B1 (en) Enhancement of an interconnect
US6359328B1 (en) Methods for making interconnects and diffusion barriers in integrated circuits
US5969422A (en) Plated copper interconnect structure
US7586175B2 (en) Semiconductor wafer having embedded electroplating current paths to provide uniform plating over wafer surface
EP1617469B1 (en) Semiconductor device having copper wiring and its manufacturing method
TWI497643B (en) Superfilled metal contact vias for semiconductor devices
US8058164B2 (en) Methods of fabricating electronic devices using direct copper plating
US20140124934A1 (en) Interconnect with titanium-oxide diffusion barrier
US7879720B2 (en) Methods of forming electrical interconnects using electroless plating techniques that inhibit void formation
US20070132100A1 (en) Semiconductor device and method for fabricating the same
US7446040B2 (en) Structure for optimizing fill in semiconductor features deposited by electroplating
US7074709B2 (en) Localized doping and/or alloying of metallization for increased interconnect performance
EP1309993A1 (en) Copper interconnects with improved electromigration resistance and low resistivity
JP5089850B2 (en) Semiconductor device
KR102532605B1 (en) Interconnect structure having nanocrystalline graphene cap layer and electronic device including the interconnect structure
US20240071924A1 (en) Integrated circuit device including interconnection structure
US8836122B2 (en) Semiconductor device having copper wiring with increased migration resistance
JP4317564B2 (en) Method for making a semiconductor structure having a plating promoting layer
US6661097B1 (en) Ti liner for copper interconnect with low-k dielectric
KR101486143B1 (en) Chemical direct pattern plating interconnect metallization and metal structure produced by the same
JP2014116463A (en) Method of manufacturing semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910