US20080315282A1 - Semiconductor Devices Including Transistors Having Three Dimensional Channels - Google Patents

Semiconductor Devices Including Transistors Having Three Dimensional Channels Download PDF

Info

Publication number
US20080315282A1
US20080315282A1 US12/199,237 US19923708A US2008315282A1 US 20080315282 A1 US20080315282 A1 US 20080315282A1 US 19923708 A US19923708 A US 19923708A US 2008315282 A1 US2008315282 A1 US 2008315282A1
Authority
US
United States
Prior art keywords
region
gate electrode
opening
insulating layer
channel
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/199,237
Inventor
Eun-suk Cho
Chul Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Priority to US12/199,237 priority Critical patent/US20080315282A1/en
Publication of US20080315282A1 publication Critical patent/US20080315282A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • AHUMAN NECESSITIES
    • A45HAND OR TRAVELLING ARTICLES
    • A45BWALKING STICKS; UMBRELLAS; LADIES' OR LIKE FANS
    • A45B3/00Sticks combined with other objects
    • A45B3/02Sticks combined with other objects with illuminating devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/482Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
    • H01L23/485Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
    • FMECHANICAL ENGINEERING; LIGHTING; HEATING; WEAPONS; BLASTING
    • F21LIGHTING
    • F21VFUNCTIONAL FEATURES OR DETAILS OF LIGHTING DEVICES OR SYSTEMS THEREOF; STRUCTURAL COMBINATIONS OF LIGHTING DEVICES WITH OTHER ARTICLES, NOT OTHERWISE PROVIDED FOR
    • F21V33/00Structural combinations of lighting devices with other articles, not otherwise provided for
    • F21V33/0004Personal or domestic articles
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/417Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
    • H01L29/41725Source or drain electrodes for field effect devices
    • H01L29/41791Source or drain electrodes for field effect devices for transistors with a horizontal current flow in a vertical sidewall, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66787Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
    • H01L29/66795Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • AHUMAN NECESSITIES
    • A45HAND OR TRAVELLING ARTICLES
    • A45BWALKING STICKS; UMBRELLAS; LADIES' OR LIKE FANS
    • A45B2200/00Details not otherwise provided for in A45B
    • A45B2200/10Umbrellas; Sunshades
    • A45B2200/1009Umbrellas; Sunshades combined with other objects
    • A45B2200/1018Umbrellas; Sunshades combined with other objects with illuminating devices, e.g. electrical
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L2029/7858Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET having contacts specially adapted to the FinFET geometry, e.g. wrap-around contacts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/7853Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET the body having a non-rectangular crossection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/7853Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET the body having a non-rectangular crossection
    • H01L29/7854Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET the body having a non-rectangular crossection with rounded corners
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention generally relates to semiconductor devices and, more particularly, to semiconductor devices and related methods of fabrication.
  • MOSFET metal oxide semiconductor field effect transistor
  • FIG. 1A is a plan view of a conventional fin transistor and FIGS. 1B and 1C are cross-sections taken along lines A-A′ and B-B′ of FIG. 1 , respectively.
  • a semiconductor fin 2 is provided on a semiconductor substrate 1 .
  • a device isolation pattern 3 is provided on the semiconductor substrate 1 such that it includes a lower portion of the semiconductor fin 2 .
  • a gate electrode 5 crosses over the semiconductor fin 2 , wherein a gate oxide layer 4 is between the gate electrode 5 and the semiconductor fin 2 .
  • a doped region 6 is provided on the semiconductor fin 2 at either side of the gate electrode 5 . The doped region 6 provides source/drain regions.
  • the semiconductor fin 2 under the gate electrode 5 provides a channel region.
  • the channel region has a three-dimensional structure, which protrudes perpendicularly over the semiconductor substrate 1 .
  • a fin transistor When a fin transistor is turned on, a plane channel is generated along an upper surface of the channel region, and vertical channels are formed along both side surfaces of the channel region.
  • an interlayer insulating layer 7 is provided on a surface of the semiconductor substrate 1 , and the contact plug 9 fills an opening 8 .
  • the opening 8 is formed such that it penetrates the interlayer insulating layer 7 to expose at least a portion of the upper surface of the doped region 6 .
  • the contact plug 9 contacts the upper surface of the doped region 6 .
  • Conventional fin transistors may have a wide channel region within a limited area provided by vertical channels formed along both side surfaces of the channel region. Accordingly, the amount of driving current of the fin transistor may be increased in comparison with that of a conventional planar transistor.
  • the contact plug 9 contacts the upper surface of the doped region 6 , resistance between a lower portion of the channel region (hereinafter referred to as a lower channel region) and the contact plug 9 may be greater than a resistance between an upper portion of the channel region (hereinafter referred to as an upper channel region) and the contact plug 9 .
  • a current path between the lower channel region and the contact plug 9 through the doped region 6 may be longer than a current path between the upper channel region and the contact plug 9 through the doped region 6 .
  • the doped region 6 has a higher resistivity than the contact plug 9 . Therefore, the resistance between the lower channel region and the contact plug 9 may be greater than the resistance between the upper channel region and the contact plug 9 .
  • a voltage drop between the lower channel region and the contact plug 9 may be relatively large so that the amount of current flowing through the lower channel region becomes smaller than the amount of current flowing through the upper channel region.
  • the fin transistor may not be able to secure the amount of driving current sufficiently in spite of the increased channel width.
  • Some embodiments of the present invention provide semiconductor devices including a gate electrode crossing over a semiconductor fin on a semiconductor substrate.
  • a gate insulating layer is provided between the gate electrode and the semiconductor fin.
  • a channel region having a three-dimensional structure defined at the semiconductor fin under the gate electrode is also provided.
  • Doped region is provided in the semiconductor fin at either side of the gate electrode and an interlayer insulating layer is provided on a surface of the semiconductor substrate.
  • a connector region is coupled to the doped region and provided in an opening, which penetrates the interlayer insulating layer.
  • a recess region is provided in the doped region and is coupled to the connector region. The connector region contacts an inner surface of the recess region.
  • the recess region may include a recessed region in a central portion of an upper surface of the doped region.
  • the inner surfaces of the recess region may be provided by the doped region and the opening may expose at least a portion of the recess region.
  • the recess region may be provided in a portion of the doped region exposed by the opening.
  • An inner surface of the recess region and an inner surface of the opening may be aligned and the connector region may be provided in the opening and the recess region.
  • the opening may be hole-shaped and the connector region may be pillar-shaped such that the connector region fills the opening.
  • the opening may have a groove-shape in other words parallel to the gate electrode and the connector region may have a line-shape such that it fills the opening.
  • a floating gate may be provided between the gate electrode and the gate insulating layer.
  • a blocking insulating pattern may be provided between the floating gate and the gate electrode.
  • the channel region may include a recessed channel region in a central portion of an upper surface of the channel region and the gate electrode may be provided in the channel recess region such that the gate insulating layer is between the channel recess region and the gate electrode.
  • Some embodiments of the present invention provide semiconductor devices including a gate electrode crossing over a semiconductor fin on a semiconductor substrate.
  • a gate insulating layer is provided between the gate electrode and the semiconductor fin.
  • a channel region having a three-dimensional structure defined at the semiconductor fin under the gate electrode is also provided.
  • a doped region is provided in the semiconductor fin at either side of the gate electrode.
  • An interlayer insulating layer is provided on a surface of the semiconductor substrate.
  • a connector region is provided such that it fills an opening. The opening penetrates the interlayer insulating layer to expose at least a portion of an upper surface and both side surfaces of the doped region.
  • the opening may be hole-shaped such that it has a greater width than a width of the doped region parallel to a channel width of the channel region and the connector region may be pillar-shaped such that it fills the opening.
  • the opening may be groove-shaped such that it crosses over the doped region parallel to the gate electrode and the connector region may be line-shaped such that it fills the opening.
  • a floating gate may be provided between the gate electrode and the gate insulating layer.
  • a blocking insulating pattern may be provided between the floating gate and the gate electrode.
  • the channel region may include a channel recess region in a central portion of an upper surface of the channel region and the gate electrode may fill the channel recess region such that the gate insulating layer is between the channel recess region and the gate electrode.
  • FIG. 1A is a plan view of a conventional fin transistor.
  • FIGS. 1B and 1C are cross-sections taken along lines A-A′ and B-B′ of FIG. 1A , respectively.
  • FIG. 2 is a plan view of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 3A , 3 B and 3 C are cross-sections taken along lines C-C′, D-D′ and E-E′ of FIG. 2 , respectively.
  • FIGS. 4A and 4B are cross-sections taken along lines C-C′ and E-E′ of FIG. 2 , respectively, and illustrate semiconductor devices according to some embodiments of the present invention.
  • FIGS. 5A and 5B are cross-sections taken along lines C-C′ and E-E′ of FIG. 2 , respectively, and illustrate semiconductor device according to some embodiments of the present invention.
  • FIG. 6A is a plan view illustrating semiconductor devices according to some embodiments of the present invention.
  • FIGS. 6B and 6C are cross-sections taken along lines F-F′ and G-G′ of FIG. 6A , respectively.
  • FIGS. 7 through 10 are cross-sections taken along the lines C-C′, D-D′ and E-E′ of FIG. 2 , respectively, and illustrate processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 11 through 14 are cross-sections taken along the lines C-C′ and E-E′ of FIG. 2 , respectively, and illustrate processing steps in the fabrication of semiconductor devices of FIGS. 5A and 5B .
  • FIG. 15 is a cross-section taken along the lines F-F′ and G-G′ of FIG. 6A , and illustrates processing steps in the fabrication of semiconductor devices of FIGS. 6A , 6 B and 6 C.
  • FIG. 16A is a plan view of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 16B and 16C are cross-sections taken along the lines H-H′ and I-I′ of FIG. 16A , respectively.
  • FIG. 17A is a plan view illustrating semiconductor devices according to some embodiments of the present invention.
  • FIGS. 17B and 17C are cross-sections taken along the lines J-J′ and K-K′ of FIG. 17A , respectively.
  • FIGS. 18 through 20 are cross-sections taken along the lines H-H′ and I-I′ of FIG. 16A , respectively, and illustrated processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 21 and 22 are cross-sections taken along the lines J-J′ and K-K′ of FIG. 17A , respectively, and illustrate processing steps in the fabrication of semiconductor devices of FIGS. 17A , 17 B and 17 C.
  • FIG. 23A is a plan view of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 23B and 23C are cross-sections taken along lines L-L′ and M-M′ of FIG. 23A , respectively.
  • FIG. 24A is a plan view illustrating semiconductor devices according to some embodiments of the present invention.
  • FIGS. 24B and 24C are cross-sections taken along the lines N-N′ and O-O′ of FIG. 24A , respectively.
  • FIGS. 25 and 26 are cross sections taken along the lines I-I′ and M-M′ of FIG. 23 A and illustrate processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention.
  • Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention.
  • the thickness of layers and regions in the drawings may be exaggerated for clarity. Additionally, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected.
  • embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing.
  • an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a discrete change from implanted to non-implanted regions.
  • a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place.
  • the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
  • FIG. 2 a plan view of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 3A , 3 B and 3 C are cross-sections taken along lines C-C′, D-D′ and E-E′ of FIG. 2 , respectively.
  • a semiconductor fin 110 having a three-dimensional structure is provided on a semiconductor substrate 100 .
  • a upper corner of the semiconductor fin 110 is rounded.
  • a lower surface of the semiconductor fin 110 may contact the substrate 100 .
  • the semiconductor fin 110 may be provided on a buried insulating layer (not shown) provided on the substrate 100 .
  • the semiconductor fin 110 may be formed from a semiconductor layer provided on the buried insulating layer of silicon on insulator (SOI) substrate.
  • SOI silicon on insulator
  • a device isolation pattern 113 is provided on the substrate 100 around the semiconductor fin 110 .
  • the device isolation pattern 113 may include side surfaces of a lower portion of the semiconductor fin 110 .
  • the device isolation pattern 113 may include, for example, silicon oxide.
  • a gate electrode 120 a crosses over the semiconductor fin 110 , and a gate interlayer insulating layer 115 is between the gate electrode 120 a and the semiconductor fin 110 .
  • the gate insulating layer 115 includes a first portion provided on a central portion of an upper surface of the semiconductor fin 110 , a second portion provided on edges (including the rounded upper corners) of the upper surface of the semiconductor fin 110 , and a third portion formed on side surfaces of the semiconductor fin 110 .
  • the first portion of the gate insulating layer 115 may be thinner than the second portion of the gate insulating layer 115 .
  • the gate electrode 120 a may include, for example, doped polysilicon, metal (e.g., tungsten or molybdenum), conductive metal nitride (e.g., titanium nitride or tantalum nitride), and/or metal silicide (e.g., tungsten silicide or cobalt silicide).
  • the lower portion of the gate electrode 120 a may include, for example, doped polysilicon.
  • the gate insulating layer 115 may include silicon oxide, for example, thermal oxide.
  • a pair of doped regions 130 are provided in the semiconductor fin 110 at either side of the gate electrode 120 a .
  • the pair of doped regions 130 provided in the semiconductor fin 110 at either side of the gate electrode 120 a may provide source/drain regions of a fin transistor according to some embodiments of the present invention.
  • a channel region 170 having a three-dimensional structure is defined at the semiconductor fin 110 under the gate electrode 120 a .
  • the channel region 170 is defined at the semiconductor fin 110 provided between the pair of doped regions 130 .
  • the channel region 170 includes a pair of first side surfaces, which contact the pair of doped regions 130 , respectively, and a pair of second side surfaces, which are perpendicular to the pair of first side surfaces.
  • the pair of second side surfaces are opposite to each other.
  • the gate electrode 120 a is provided on the upper surface and the pair of second side surfaces of the channel region 170 .
  • the doped region 130 has a recess region 125 .
  • the recess region 125 is provided in a central portion of the upper surface of the doped region 130 .
  • the edge of the upper surface of the doped region 130 is higher than the bottom surface of the recess region 125 .
  • all inner surfaces of the recess region 125 are formed by the doped region 130 .
  • the bottom surface of the recess region 125 has a height close to the lower surface of the channel region 170 .
  • the bottom surface of the recess region 125 may be lower than the lower surface of the channel region 170 .
  • the recess region 125 is spaced apart from the channel region 170 .
  • the recess region 125 may be provided in each of the pair of doped regions 130 .
  • the gate electrode 120 a and the doped region 130 having the recess region 125 may provide a fin transistor.
  • An interlayer insulating layer 135 is provided on a surface of the substrate 100 including the gate electrode 120 a and the doped region 130 having the recess region 125 .
  • the interlayer insulating layer 135 may include, for example, silicon oxide.
  • An opening 140 is formed such that it penetrates the interlayer insulating layer 135 so as to expose at least a portion of the doped region 130 .
  • the opening 140 exposes at least a portion of the recess region 125 .
  • a vacant space of the opening 140 and a vacant space of the recess region 125 exposed to the opening 140 are shared.
  • the opening 140 may be hole-shaped and a connector region 145 may fill the opening 140 and the recess region 125 exposed to the opening 140 . In other words, the connector region 145 contacts the inner surfaces and bottom surface of the recess region 125 exposed to the opening 140 .
  • the connector region 145 may include, for example, a material of having a resistivity that is lower than that of the doped region 130 .
  • the connector region 145 may include conductive metal nitride (e.g., titanium nitride or tantalum nitride), metal (e.g., titanium, tantalum, tungsten, aluminum or copper), and/or metal silicide (e.g., titanium silicide or tantalum silicide).
  • the connector region 145 may be pillar-shaped because the opening 140 may be hole-shaped.
  • An interconnection 150 may be provided on the interlayer insulating layer 135 .
  • the interconnection 150 is connected to the connector region 145 .
  • the interconnection 150 crosses over the gate electrode 120 a .
  • the interconnection 150 may include a conductive metal nitride (e.g., titanium nitride or tantalum nitride), and/or metal (e.g., titanium, tantalum, tungsten, aluminum or copper).
  • the interconnection 150 may provide a bit line of the semiconductor device.
  • the recess region 125 is provided in the doped region 130 , and the connector region 145 of low resistivity material contacts the inner surfaces of the recess region 125 , i.e., the inner surfaces formed by the doped region 130 . Accordingly, a current path between the lower portion of the channel region 170 and the connector region 145 , i.e., the current path through the doped region 130 , may be very similar or even identical to a current path between the upper portion of the channel region 170 and the connector region 145 . As a result, the resistance between the lower portion of the channel region 170 and the connector region 145 may be remarkably reduced.
  • the present invention it may be possible to increase the amount of driving current flowing through the lower portion of the channel region 170 .
  • the bottom surface of the recess region 125 has the height close to the lower surface of the channel region 170 , it may be possible to secure the sufficient amount of driving current all over the channel region including the lower portion as well as the upper portion.
  • the connector region 145 and the doped region 130 having the recess region 125 may be applied to a nonvolatile memory cell having a channel region having a three-dimensional structure, which will be more fully illustrated with reference to the accompanying Figures.
  • Like reference numerals refer to like elements throughout the specification.
  • FIGS. 4A and 4B are cross-sections taken along lines C-C′ and E-E′ of FIG. 2 , respectively, and illustrate semiconductor devices according to some embodiments of the present invention.
  • a floating gate 117 a is provided between the gate electrode 120 a and the gate insulating layer 115 .
  • the floating gate 117 a is provided on an upper surface as well as both side surfaces of the channel region 170 .
  • a blocking insulating pattern 118 a is provided between the floating gate 117 a and the gate electrode 120 a .
  • the floating gate 117 a is electrically insulated from the channel region 170 and the gate electrode 120 a by the gate insulating layer 115 and the blocking insulating pattern 118 a , respectively.
  • Each of the floating gate 117 a and the blocking insulating pattern 118 a has both sidewalls aligned with the gate electrode 120 a .
  • the floating gate 117 a may include, for example, polysilicon.
  • the blocking insulating pattern 118 a may include an oxide-nitride-oxide (ONO) layer.
  • the blocking insulating pattern 118 a may include, for example, a high dielectric layer of which a dielectric constant is higher than that of the gate insulating layer 115 .
  • the blocking insulating pattern 118 a may include an insulating metal oxide layer, such as a hafnium oxide layer, an aluminum oxide layer or the like.
  • the doped region 130 is provided in the semiconductor fin 110 at either side of the floating gate 117 a , i.e., the semiconductor fin 110 at either side of the gate electrode 120 a .
  • the doped region 130 has the recess region 125 as described above, and the connector region 145 penetrating the interlayer insulating layer 135 is in contact with the inner surfaces of the recess region 125 , which is formed by the doped region 130 .
  • a nonvolatile memory device also includes the doped region 130 having the recess region 125 and the connector region 145 in contact with the inner surfaces of the recess region 125 , it may be possible to obtain the same effect as mentioned above with respect to FIGS. 3A , 3 B and 3 C. In other words, it may be possible to increase the amount of driving current flowing through the lower portion of the channel region 170 .
  • the connector region 145 and the doped region 130 having the recess region 125 may be applied to a transistor device including a channel region of various types of three-dimensional structures. Another shape of the channel region will be discussed with reference to the accompanying figures. Like reference numerals refer to like elements throughout the specification.
  • FIGS. 5A and 5B are cross-sections taken along lines C-C′ and E-E′ of FIG. 2 , respectively, and illustrate channel regions included in the semiconductor devices according to some embodiments of the present invention.
  • a channel region 170 ′ under the gate electrode 120 a has a channel recess region 165 .
  • the channel recess region 165 is a region provided at a central portion of an upper surface of the channel region 170 ′. Due to the channel recess region 165 , the channel region 170 ′ has a pair of channel fins 171 which are opposite to each other.
  • the gate insulating layer 115 is conformally provided on bottom and inner surfaces of the channel recess region 165 , and the gate electrode 120 a fills the channel recess region 165 .
  • the doped region 130 having the recess region 125 is provided at either side of the channel region 170 ′ having the channel recess region 165 , and the connector region 145 penetrating the interlayer insulating layer 135 is in contact with the inner surfaces of the recess region 125 .
  • both side surfaces of the pair of the channel fins 171 are used as the channel so that the channel width of the fin transistor may be increased within a limited area. Furthermore, since the connector region 145 is in contact with the inner surfaces of the recess region 125 , there may be a reduced resistance between the lower portion of the channel region 170 ′ and the connector region 145 , where the lower portion of the channel region 170 ′ incorporates the lower portions of the pair of the channel fins 171 . As a result, it may be possible to increase the amount of driving current flowing through the lower portion of the channel region 170 ′.
  • the semiconductor device of the present invention may have another three-dimensional structure besides the channel region 170 ′ of FIGS. 5A and 5B .
  • the connector region 145 which is in contact with the doped region 130 having the recess region 125 , may have be pillar-shaped as discussed above. In some embodiments of the present invention, the connector region 145 contacting the doped region 130 may have different shapes, which will be illustrated with reference to the accompanying figures. Like reference numerals also denote like elements throughout the specification.
  • FIG. 6A is a plan view illustrating a connector region included in semiconductor devices according to some embodiments of the present invention
  • FIGS. 6B and 6C are cross-sections taken along lines F-F′ and G-G′ of FIG. 6A , respectively.
  • the doped region 130 having the recess region 125 is provided in the semiconductor fin 110 at either side of the gate electrode 120 a , and the interlayer insulating layer 135 covers the entire surface of the substrate 100 .
  • An opening 140 ′ is provided such that it penetrates the interlayer insulating layer 135 to expose at least a portion of the recess region 125 .
  • the opening 140 ′ may have a groove-shaped which crosses over the doped region 130 having the recess region 125 .
  • the opening 140 ′ is provided parallel to the gate electrode 120 a .
  • the opening 140 ′ exposes outer surfaces of the doped region 130 thereunder.
  • the connector region 145 ′ fills the opening 140 ′ and the recess region 125 exposed to the opening 140 ′.
  • the connector region 145 may have a line-shape due to the opening 140 ′.
  • the connector region 145 ′ may include a conductive material having a lower resistivity than the doped region 130 .
  • the connector region 145 ′ may include conductive metal nitride (e.g., titanium nitride or tantalum nitride), metal (e.g., titanium, tantalum, tungsten, aluminum or copper), and/or metal silicide (e.g., titanium silicide or tantalum silicide).
  • the connector region 145 ′ contacts both the inner surfaces of the recess region 125 exposed to the opening 140 ′ and the outer surfaces of the doped region 130 .
  • the line-shaped connector region 145 ′ may be used as a source line.
  • the semiconductor device having the connector region 145 ′ and the doped region 130 may provide the same effect as illustrated in FIGS. 3A , 3 B and 3 C. Furthermore, the connector region 145 ′ is in contact with the outer surfaces of the doped region 130 as well as the inner surfaces of the recess region 125 exposed to the opening 140 ′. Accordingly, the area of the connector region 145 ′ provided close to the upper and lower portions of the channel region 170 may be increased and thus, it may be possible to further reduce the resistance between the upper and lower portions of the channel region 170 and the connector region 145 ′. Accordingly, it may be possible to provide the fin transistor having an increased amount of driving current.
  • the line-shaped connector region 145 ′ and the doped region 130 may be applied to the nonvolatile memory cell discussed above with respect to FIGS. 4A and 4B .
  • the gate electrode 120 a and the gate insulating layer 115 of FIGS. 6B and 6C there may be provided the floating gate 117 a and the blocking insulating pattern 118 a of FIGS. 4A and 4B .
  • the channel region 170 of FIGS. 6B and 6C may be substituted by the channel region 170 ′ having the pair of channel fins 171 of FIGS. 5A and 5B .
  • FIGS. 7 through 10 are cross-sections taken along the lines C-C′, D-D′ and E-E′ of FIG. 2 , respectively, and illustrated processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention.
  • reference numeral “ 51 ”, “ 52 ” and “ 53 ” denote cross-sections taken along the lines C-C′, D-D′ and E-E′ of FIG. 2 , respectively.
  • a hard mask pattern 105 is formed on a region of a substrate 100 by patterning a hard mask layer (not shown) into a desired shape. Thereafter, the substrate 100 is etched using the hard mask pattern 105 as a mask to thereby form a semiconductor fin 110 .
  • the substrate 100 may be a bulk substrate or a silicon on insulator (SOI) substrate.
  • the hard mask pattern 105 may include a material having an etch selectivity with respect to the substrate 100 .
  • the hard mask pattern 105 may include silicon nitride.
  • the hard mask pattern 105 may further include a buffer oxide layer between the silicon nitride layer and the substrate 100 without departing from the scope of the present invention.
  • a device isolation insulating layer is formed on the entire surface of the substrate 100 , and then planarized until the hard mask pattern 105 is at least partially exposed. Thereafter, the planarized device isolation insulating layer is recessed so as to form a device isolation pattern 113 including a lower portion of the semiconductor fin 110 . Afterwards, the hard mask pattern 105 is removed. The hard mask pattern 105 may be removed after forming the planarized device isolation insulating layer.
  • a trimming process may be performed over the semiconductor fin 110 .
  • the trimming process is a process of adjusting the width of the semiconductor fin 110 as well as smoothing the side surface of the semiconductor fin 110 by performing oxidation process and a removal process of an oxidized portion of the semiconductor fin 110 .
  • the trimming process may be repeatedly performed at least once or more.
  • a upper corner of the semiconductor fin 110 may be rounded. Through the trimming process, the upper corner of the semiconductor fin 110 may become rounded. In some embodiments of the present invention, after removing the hard mask pattern 105 and forming the device isolation pattern 113 , the upper corner of the semiconductor fin 110 may be rounded by repeatedly performing oxidation and rinsing processes over the semiconductor fin 110 at least once or more.
  • a gate insulating layer 115 is formed on upper and side surfaces of the semiconductor fin 110 having the rounded upper corner. At this time, a gate insulating layer 115 formed on a central portion of the upper surface of the semiconductor fin 110 may be formed thinner than the gate insulating layer 115 formed on edges of the upper surface of the semiconductor fin 110 .
  • the central portion of the upper surface of the semiconductor fin 110 is referred to as the central upper surface, and the edge of the upper surface thereof is referred to as the edge upper surface.
  • the gate insulating layer includes thermal oxide. This may make it possible to form the gate insulating layer 115 formed on the edge upper surface of the semiconductor fin 110 having the rounded upper corners thicker than the gate insulating layer 115 formed on the central upper surface of the semiconductor fin 110 .
  • a floating gate layer is formed on the substrate 100 having the gate insulating layer 115 , and it is then patterned to form a preliminary floating gate 117 covering the upper and side surfaces of the semiconductor fin 110 .
  • the preliminary floating gate 117 may include polysilicon.
  • a blocking insulating layer 118 is conformally formed on the substrate 100 having the preliminary floating gate 117 .
  • the blocking insulating layer 118 may include oxide-nitride-oxide (ONO) layer.
  • the blocking insulating pattern 118 may include a high dielectric layer of which a dielectric constant is higher than that of the gate insulating layer 115 .
  • the blocking insulating pattern 118 a may include an insulating metal oxide layer such as a hafnium oxide layer, an aluminum oxide layer or the like.
  • a gate conductive layer 120 is formed on the blocking insulating layer 118 .
  • the gate conductive layer 120 may include, for example, doped polysilicon, metal (e.g., tungsten or molybdenum), conductive metal nitride (e.g., titanium nitride or tantalum nitride), and/or metal silicide (e.g., tungsten suicide or cobalt silicide).
  • the lower portion of the gate conductive layer 120 may include doped polysilicon.
  • a gate mask pattern 122 is formed on the gate conductive layer 120 .
  • the gate mask pattern 122 crosses over the semiconductor fin 110 .
  • the gate mask pattern 122 may include photoresist pattern.
  • the gate conductive layer 120 , the blocking insulating layer 118 and the preliminary floating gate 117 are subsequently etched using the gate mask pattern 122 as an etch mask to thereby form a floating gate 117 a , a blocking insulating pattern 118 a and a gate electrode 120 a which are stacked in sequence. Thereafter, an over-etching process is performed using the gate mask pattern 122 as an etch mask so as to form a recess region 125 in the semiconductor fin 110 provided at either side of the gate electrode 120 a.
  • an etch rate of the semiconductor fin 110 may be higher than the etch rate of the gate insulating layer 115 during the over-etching process.
  • the relatively thin gate insulating layer 115 is removed by the over-etching process so that the central upper surface of the semiconductor fin 110 is exposed and the exposed central upper surface is then etched to thereby form the recess region 125 . While the central upper surface of the semiconductor fin 110 is etched by the over-etching, the edge upper surface of the semiconductor fin 110 where the relatively thick gate insulating layer 115 is formed is protected by a residue 115 ′ of the gate insulating layer.
  • the residue 115 ′ of the gate insulating layer also remains on the central upper surface of the semiconductor fin 110 adjacent to the gate electrode 120 a . This is caused by a loading effect that the etching of the region adjacent to the gate electrode 120 a becomes slower than the etching of a broader region.
  • the recess region 125 may be formed such that it is separated from the channel region defined under the gate electrode 120 a .
  • the etching process of patterning the preliminary floating gate 117 using the gate mask pattern 122 and the over-etching process may performed successively.
  • the gate mask pattern 122 is removed. Subsequently, ions are implanted into the semiconductor fin 110 having the recess region 125 at either side of the gate electrode 120 a , thereby forming a doped region 130 .
  • the ions are implanted into the semiconductor fin 110 having the recess region 125 using, for example, an isotropic ion implantation process, i.e., plasma doping process. Accordingly, the bottom and inner surfaces of the recess region 125 may be formed by the doped region 130 .
  • the ions may be implanted by implant-method. In these embodiments, the ions may be implanted at a predetermined tilt angle.
  • the residue 115 ′ of the gate insulating layer at either side of the gate electrode 120 a may be removed by a rinsing process after the removal of the gate mask pattern 122 or a rinsing process after the forming of the doped region 130 .
  • An interlayer insulating layer 135 is formed on the surface of the substrate 100 .
  • the interlayer insulating layer 135 fills the recess region 125 .
  • the interlayer insulating layer 135 may include silicon oxide.
  • the interlayer insulating layer 135 is patterned so as to form an opening 140 which exposes at least a portion of the recess region 125 . At this time, the bottom and inner surfaces of the recess region 125 exposed to the opening 140 are exposed also.
  • the opening 140 may be hole-shaped.
  • a connector region 145 of FIG. 4A is formed to fill the opening 140 and the recess region 125 exposed to the opening 140 , and an interconnection 150 of FIG. 4A . Accordingly, it may be possible to provide the semiconductor device of FIGS. 4A and 4B .
  • Methods of forming semiconductor device of FIGS. 3A , 3 B and 3 C will be discussed.
  • Method for forming the semiconductor devices of FIGS. 3A , 3 B and 3 C may be very similar or even identical to the methods discussed above with reference to FIGS. 7 through 10 , except the processes of forming the preliminary floating gate 117 and the blocking insulating layer 118 which were discussed above with respect to FIG. 8 .
  • the gate conductive layer 120 of FIG. 8 is directly formed on the gate insulating layer 115 , and then the gate electrode 120 a is formed by etching the gate conductive layer 120 using the gate mask pattern 122 as an etch mask.
  • the over-etching is performed using the gate mask pattern 122 as an etch mask so as to form the recess region 125 .
  • the other processes are similar to those of the method discussed above.
  • FIGS. 5A and 5B Methods of forming semiconductor devices of FIGS. 5A and 5B will be discussed with reference to the accompanying figures.
  • This method may include the method of forming the semiconductor fin 110 as discussed above with respect to FIG. 7 .
  • FIGS. 11 through 14 are cross-sections taken along the lines C-C′ and E-E′ of FIG. 2 , respectively, and illustrated processing steps in the fabrication of semiconductor devices illustrated in FIGS. 5A and 5B according to some embodiments of the present invention.
  • the hard mask pattern 105 is patterned to form a channel capping pattern 105 a after forming a semiconductor fin 110 .
  • the channel capping pattern 105 a has a pair of first side surfaces aligned with the side surface of the semiconductor fin 110 , and a pair of second side surfaces perpendicular to the pair of the first side surfaces. An upper surface of the semiconductor fin 110 nearby the second side surfaces is exposed.
  • the channel capping pattern 105 a is isotropically etched. Accordingly, there is exposed an edge upper surface of the semiconductor fin 110 nearby the first side surfaces of the isotropic-etched channel capping pattern 105 a′.
  • a device isolation insulating layer is formed on the surface of the substrate 100 , and it is planarized until the isotropic-etched channel capping pattern 105 a ′ is exposed.
  • the planarized device isolation insulating layer 112 covers the edge upper surface of the semiconductor fin 110 nearby the first side surfaces of the isotropic-etched channel capping pattern 105 a ′ and the upper surface of the semiconductor fin 110 nearby the second side surfaces of the isotropic-etched channel capping pattern 105 a ′.
  • the planarized device isolation layer 112 may include an insulating material having an etch selectivity with respect to the semiconductor fin 110 and the isotropic-etched channel capping pattern 105 a ′.
  • the planarized device isolation layer 112 may include silicon oxide.
  • the isotropic-etched channel capping pattern 105 a ′ is removed so as to form a channel opening 106 exposing the semiconductor fin 110 .
  • the semiconductor fin 110 exposed by the channel opening 106 is etched to form a channel recess region 165 .
  • a pair of channel fins 171 are formed by virtue of the channel recess region 165 .
  • the planarized device isolation layer 112 is recessed so as to form a device isolation pattern 113 including the lower portion of the semiconductor fin 110 .
  • the planarized device isolation layer 112 may be recessed by isotropic etching, for example, a wet etching process.
  • the upper corner of the semiconductor fin 110 is made to be rounded. At this time, the upper corners of the channel fins 171 may become rounded, too. Methods of making the upper corner of the semiconductor fin 110 rounded may be performed by the same or similar method discussed above with respect to FIG. 8 .
  • a gate insulating layer 115 is formed on the surface of the semiconductor fin 110 .
  • the gate insulating layer 115 is conformally formed on the inner and bottom surfaces of the channel recess region 165 .
  • the gate insulating layer 115 formed on the central upper surface of the semiconductor fin 110 at either side of the channel recess region 165 is formed thinner than the gate insulating layer 115 formed on the edge upper surface of the semiconductor fin 110 of the channel recess region 165 .
  • a gate conductive layer 120 is formed on the gate insulating layer 115 such that it fills the channel recess region 165 .
  • the gate conductive layer 120 is patterned to form a gate electrode 120 a of FIGS. 5A and 5B .
  • the gate electrode 120 a fills the channel recess region 165 .
  • the over-etching is performed subsequent to the etching process included in the patterning process, thereby forming the recess region 125 in the semiconductor fin 110 at either side of the gate electrode 120 a .
  • Other processes may be performed as discussed above with respect to FIG. 10 .
  • this method may include all the processes from the forming of the semiconductor fin 110 to the forming of the interlayer insulating layer 135 which are discussed above with respect to FIGS. 4A and 4B . In some embodiments of the present invention, this method may include all the processes from the forming of the semiconductor fin 110 to the forming of the interlayer insulating layer 135 which are discussed above with respect to FIGS. 3A , 3 B and 3 C. In some embodiments of the present invention, this method may include all the processes from the forming of the semiconductor fin 110 to the forming of the interlayer insulating layer 135 which are discussed above with respect to FIGS. 5A and 5B .
  • FIG. 15 is a cross-section taken along the lines F-F′ and G-G′ of FIG. 6A , and illustrates processing steps in the fabrication of semiconductor devices illustrated in FIGS. 6A , 6 B and 6 C.
  • reference numeral “ 54 ” and “ 55 ” denote cross-sections taken along the lines F-F′ and G-G′ of FIG. 6A , respectively.
  • the interlayer insulating layer 135 is patterned so as to form an opening 140 ′ exposing at least a portion of the recess region 125 of the doped region 130 .
  • the opening 140 ′ has a groove-shape that crosses over the doped region 125 . There are exposed the inner and bottom surfaces of the recess region 125 under the opening 140 ′. Both outer surfaces of the doped region 130 under the opening 140 ′ are also exposed.
  • a conductive layer is formed such that it fills the opening 140 ′ and the recess region 125 exposed to the opening 140 ′.
  • the conductive layer is planarized until the interlayer insulating layer 135 is at least partially exposed, thereby forming a line-shaped connector region 145 ′ as illustrated in FIGS. 6A , 6 B and 6 C. Therefore, it may be possible to provide the semiconductor device illustrated in FIGS. 6A , 6 B and 6 C.
  • the over-etching process subsequent to the patterning process of the gate electrode may be performed so as to form the recess region 125 . Therefore, a photolithographic process for forming the recess region 125 may not be required. As a result, the recess region 125 may be formed smaller than a linewidth that the photolithographic process can define. Furthermore, it may be possible to simplify the semiconductor process.
  • the recess region formed in the doped region may have a different shape.
  • Semiconductor devices according these embodiments of the present invention may be similar to those discussed above. Thus, like reference numerals denote like elements.
  • FIG. 16A is a plan view of semiconductor devices according to some embodiments of the present invention
  • FIGS. 16B and 16C are cross-sections taken along lines H-H′ and I-I′ of FIG. 16A , respectively.
  • a gate electrode 120 a crosses over a semiconductor fin 110 provided on a substrate 100
  • a gate insulating layer 115 is provided between the gate electrode 120 a and the semiconductor fin 110 .
  • a pair of doped regions 230 are provided in the semiconductor fin 110 at either side of the gate electrode 120 a.
  • a channel region 170 defined at the semiconductor fin 110 under the gate electrode 120 a has a pair of first side surfaces connected to the pair of doped regions 230 , respectively, and a pair of second side surfaces perpendicular to the pair of first side surfaces.
  • the pair of first side surfaces of the channel region 170 are opposite to each other, and the pair of second side surfaces of the channel region 170 are opposite to each other, too.
  • the pair of second side surfaces of the channel region 170 are covered with the gate electrode 120 a.
  • the interlayer insulating layer 135 is provided on a surface of the substrate 100 .
  • An opening 240 penetrates the interlayer insulating layer 135 so as to expose a region of the doped region 230 .
  • the doped region 230 exposed to the opening 240 is recessed downward to form a recess region 255 .
  • a portion of the inner surface of the recess region 225 is formed by the doped region 230 .
  • the inner surface of the recess region 225 which is close to the channel region 170 , is formed by the doped region 230 .
  • the other portion of the inner surface of the recess region 225 may be formed by the interlayer insulating layer 135 .
  • the inner surfaces of the opening 240 are aligned with the inner surfaces of the recess region 225 .
  • the inner surfaces of the opening 240 are provided in line with the inner surfaces of the recess region 225 .
  • the bottom surface of the recess region 225 may be as high as the lower surface of the channel region 170 . In some embodiments of the present invention, the bottom surface of the recess region 225 may be lower than the lower surface of the channel region 170 .
  • the recess region 225 includes a portion of the doped region 230 exposed by the opening 240 that is recessed downward. Therefore, between the pair of doped regions 230 provided at either side of the gate electrode 120 a , the recess region 225 does not exist in the doped region 230 where the opening 240 does not exist. If the pair of openings 240 to expose the respective pair of the doped regions 230 exist, the recess region 225 may be provided over each of the pair of doped regions 230 .
  • the connector region 245 fills the opening 240 and the recess region 225 . Accordingly, the connector region 245 is in contact with the side surfaces of the recess region 225 , which is formed by the doped region 230 .
  • the connector region 245 includes a conductive material having a lower resistivity than the doped region 230 .
  • the connector region 245 may include, for example, conductive metal nitride (e.g., titanium nitride or tantalum nitride), metal (e.g., titanium, tantalum, tungsten, aluminum or copper), and/or metal silicide (e.g., titanium silicide or tantalum silicide).
  • the opening 240 may be hole-shaped, and thus, the connector region 245 may be pillar-shaped.
  • the interconnection 150 may be provided on the interlayer insulating layer 135 , where the interconnection 150 crosses over the gate electrode 120 a .
  • the interconnection 150 may be electrically connected to the pillar-shaped connector region 245 .
  • a current path between the connector region 245 and the lower portion of the channel region 170 may be remarkably reduced. Accordingly, the resistance between the lower portion of the channel region 170 and the connector region 245 may be reduced, which may make it possible to increase the amount of driving current flowing through the lower portion of the channel region 170 .
  • the connector region 245 , and the doped region 230 having the recess region 225 may be applied to the nonvolatile memory cell illustrated in FIGS. 4A and 4B discussed above.
  • the floating gate 117 a and the blocking insulating pattern 118 a of FIGS. 4A and 4B may be provided between the gate electrode 120 a and the gate insulating layer 115 .
  • the semiconductor device including the connector region 245 and the doped region having the recess region 225 may include the channel region 170 ′ having the pair of channel fins 171 illustrated in FIGS. 5A and 5B .
  • FIG. 17A is a plan view illustrating a connector region included in semiconductor devices according some embodiments of the present invention
  • FIGS. 17B and 17C are cross-sections taken along lines J-J′ and K-K′ of FIG. 17A , respectively.
  • the interlayer insulating layer 135 is provided on the surface of the substrate 100 having the gate electrode 120 a and the doped region 230 .
  • a groove-shaped opening 240 ′ is provided in the interlayer insulating layer 135 such that it crosses over the doped region 230 .
  • the opening 240 ′ and the gate electrode 120 a are parallel to each other, and they are spaced apart from each other.
  • the groove-shaped opening 240 ′ exposes a portion of the doped region 230 .
  • the upper surface of the doped region 230 exposed by the opening 240 ′ is recessed downward to thereby form a recess region 225 .
  • the recess region 225 is formed by the doped region 230 , and it has a pair of inner surfaces which are opposite to each other.
  • the pair of inner surfaces of the recess region 230 are parallel to a boundary surface between the channel region 170 and the doped region 230 .
  • the bottom surface of the recess region 230 and the bottom surface of the opening 240 ′ are approximately equal in height to each other.
  • the bottom surface of the recess region 230 is as high as the bottom surface of the opening 240 ′. In particular, the bottom surface of the recess region 230 may be lower than the bottom surface of the channel region 170 .
  • the connector region 245 ′ fills the groove-shaped opening 240 ′ and the recess region 225 .
  • the connector region 245 ′ contacts the bottom surface of the recess region 225 and the pair of inner surfaces.
  • the connector region 245 ′ is line-shaped due to the opening 240 ′.
  • the connector region 245 ′ includes a conductive material having a lower resistivity than the doped region 230 .
  • the connector region 245 ′ may include conductive metal nitride (e.g., titanium nitride or tantalum nitride), metal (e.g., titanium, tantalum, tungsten, aluminum or copper), and/or metal silicide (e.g., titanium silicide or tantalum silicide).
  • conductive metal nitride e.g., titanium nitride or tantalum nitride
  • metal e.g., titanium, tantalum, tungsten, aluminum or copper
  • metal silicide e.g., titanium silicide or tantalum silicide
  • the connector region 245 ′ is adjacent to the channel region 170 , and it is in contact with the inner surfaces of the recess region 225 .
  • the current path between the connector region 245 ′ and the upper portion of the channel region 170 may be similar or even nearly identical to the current path between the connector region 245 ′ and the lower portion of the channel region 170 . Accordingly, since the resistance between the connector region 245 ′ and the lower portion of the channel region 170 relatively decreases, it may be possible to increase the amount of driving current flowing through the lower portion of the channel region 170 .
  • the floating gate 117 a and the blocking insulating pattern 118 a of FIGS. 4A and 4B may also be provided.
  • the channel region 170 of FIGS. 17A , 17 B and 17 C may be substituted by the channel region 170 ′ having the pair of channel fins 171 of FIGS. 5A and 5B .
  • the connector region 245 ′ and the doped region 230 having the recess region 225 may be applied to the semiconductor device having another three-dimensional channel region.
  • FIGS. 18 through 20 are cross-sections taken along the lines H-H′ and I-I′ of FIG. 16A , respectively, and illustrate processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention.
  • reference numeral “ 61 ” and “ 62 ” denote cross-sections taken along the lines H-H′ and I-I′ of FIG. 16A , respectively.
  • a semiconductor fin 110 is formed on a substrate 100 , and a device isolation pattern 113 is formed on the substrate 100 such that it includes a lower portion of the semiconductor fin 110 .
  • a gate insulating layer 115 is formed on the exposed surface of the semiconductor fin 110 , and a gate conductive layer 120 is formed on the gate insulating layer 115 .
  • the processes from the forming of the semiconductor fin 110 to the forming of the gate conductive layer 120 may be the same as the method of forming the semiconductor device of FIGS. 3A , 3 B and 3 C.
  • the process of forming the channel recess region 165 in the semiconductor fin 110 may be additionally performed, as illustrated in FIGS. 11 through 14 .
  • the preliminary floating gate 117 and the blocking insulating layer 118 may be additionally formed as illustrated in FIG. 8 .
  • the channel recess region 165 may not be formed because it may be possible to reduce a coupling ratio of the nonvolatile memory cell by increasing a capacitance between the floating gate and the channel region.
  • the gate conductive layer 120 is patterned to form a gate electrode 120 a crossing over the semiconductor fin 110 .
  • the gate conductive layer 120 , the blocking insulating layer and the preliminary floating gate are sequentially patterned to form the floating gate, the blocking insulating pattern and the gate electrode 120 a which are stacked in sequence.
  • Ions are implanted into the semiconductor fin 110 at either side of the gate electrode 120 a to thereby form a doped region 230 .
  • the ions are implanted by isotropic ion-implantation, for example, plasma doping process.
  • the ions may be implanted at right angles or at a predetermined tilt angle to form the doped region 230 .
  • An interlayer insulating layer 135 is formed on the surface of the substrate 100 .
  • the interlayer insulating layer 135 is patterned to form an opening 240 exposing the doped region 230 .
  • the opening 240 exposes a portion of the upper surface of the doped region 230 .
  • the opening 240 is formed having a hole shape.
  • the doped region 230 exposed to the opening 240 is recessed to form the recess region 225 in the doped region 230 .
  • a conductive layer is formed on the surface of the substrate 100 such that it fills the opening 240 and the recess region 225 . Thereafter, the conductive layer is planarized until the interlayer insulating layer 135 is exposed, thereby forming the connector region 245 of FIGS. 16B and 16C . Afterwards, the interconnection of FIGS. 16A , 16 B and 16 C is formed on the interlayer insulating layer 135 .
  • FIGS. 21 and 22 are cross-sections taken along the lines J-J′ and K-K′ of FIG. 17A , respectively, and illustrated processing steps in the fabrication of semiconductor devices illustrated in FIGS. 17A , 17 B and 17 C according to some embodiments of the present invention.
  • reference numeral “ 63 ” and “ 64 ” denote cross-sections taken along the lines J-J′ and K-K′ of FIG. 17A , respectively.
  • the doped region 230 is formed on the semiconductor fin 110 at either side of the gate electrode 120 a , and the interlayer insulating layer 135 is formed on the surface of the substrate 100 .
  • the processes from the forming of the semiconductor fin 110 to the forming of the interlayer insulating layer 135 may be performed similarly as the aforementioned methods of FIGS. 18 and 19 (including the method of forming the nonvolatile memory cell having the floating gate, and the method of forming the channel region having the pair of channel fins).
  • the interlayer insulating layer 135 is patterned to form a groove-shaped opening 240 ′.
  • the opening 240 ′ crosses over the doped region 230 .
  • the gate electrode 120 a and the opening 240 ′ are parallel to each other.
  • the opening 240 ′ exposes upper and side surfaces of the doped region 230 under the opening 240 ′.
  • the doped region 230 exposed to the opening 240 ′ is recessed so as to form the recess region 225 in the doped region 230 .
  • a conductive layer is formed on the entire surface of the substrate 100 such that it fills the opening 240 ′ and the recess region 225 .
  • the conductive layer is contacts the inner and bottom surfaces of the recess region 225 .
  • the conductive layer is planarized until the interlayer insulating layer 135 is exposed, to thereby form the connector region 245 ′ of FIGS. 17A , 17 B and 17 C.
  • a connector region is in contact with a portion of a doped region close to a lower portion of a channel region.
  • the doped region according to these embodiments of the present invention may not require the recess region discussed above.
  • Like reference numerals denote like elements throughout the specification.
  • FIG. 23A is a plan view of semiconductor devices according to some embodiments of the present invention
  • FIGS. 23B and 23C are cross-sections taken along lines L-L′ and M-M′ of FIG. 23A , respectively.
  • a semiconductor fin 110 is provided on a substrate 100
  • a device isolation pattern 113 is provided such that it includes a lower portion of the semiconductor fin 110 .
  • the gate electrode 120 a crosses over the semiconductor fin 110
  • a gate insulating layer 115 is interposed between the gate electrode 120 a and the semiconductor fin 110 .
  • a doped region 330 is provided in the semiconductor fin 110 at either side of the gate electrode 120 a .
  • a channel region 170 is defined at the semiconductor fin 110 under the gate electrode 120 a .
  • the channel region 170 may be the channel region 170 ′ having the pair of channel fins 171 as illustrated in FIGS. 5A and 5B .
  • the floating gate 117 a and the blocking insulating layer 118 a of FIGS. 4A and 4B may be interposed between the gate insulating layer 115 and the gate electrode 120 a.
  • An interlayer insulating layer 135 is provided on the surface of the substrate 100 , and an opening 340 penetrates the interlayer insulating layer 135 to expose the doped region 330 .
  • the opening 340 is hole-shaped.
  • the width of the opening 340 is greater than the width of the doped region 330 in a direction which is parallel to the gate electrode 120 a .
  • the lowermost surface of the opening 340 is as high as the lower surface of the channel region 170 . Therefore, the opening 340 exposes the upper surface and both side surfaces of the doped region 330 under the opening 340 . In other words, the opening 340 exposes the upper and side surfaces of the doped region 330 having a fin-shaped three-dimensional structure.
  • the connector region 345 fills the opening 340 , and thus, the connector region 345 is in contact with the upper surface and both the side surfaces of the doped region 330 exposed by the opening 340 . Accordingly, the current path between the connector region 345 and the lower portion of the channel region 170 may be reduced. Accordingly, the resistance between the connector region 345 and the lower portion of the channel region 170 may be decreased so that the amount of driving current flowing through the lower portion of the channel region 170 may be increased according to some embodiments of the present invention.
  • the connector region 345 includes a conductive material having a lower resistivity than the doped region 330 .
  • the connector region 345 includes a conductive metal nitride (e.g., titanium nitride or tantalum nitride), metal (e.g., titanium, tantalum, tungsten, aluminum or copper), and/or metal silicide (e.g., titanium silicide or tantalum silicide).
  • An interconnection 150 may be provided on the interlayer insulating layer 135 such that it may be in contact with the connector region 345 .
  • the opening 340 has a hole shape, and the connector region 345 has a pillar-shape.
  • the connector region and the opening may have different shapes without departing from the scope of the present invention.
  • FIG. 24A is a plan view illustrating a connector region included in the semiconductor device according to some embodiments of the present invention
  • FIGS. 24B and 24C are cross-sections taken along lines N-N′ and O-O′ of FIG. 24A , respectively.
  • the interlayer insulating layer 135 is provided on the surface of the substrate 100 including the gate electrode 120 a and the doped region 330 .
  • An opening 340 ′ penetrates the interlayer insulating layer 135 to expose the doped region 330 .
  • the opening 340 ′ is a grove-shaped one that crosses over the doped region 330 , wherein the opening 340 ′ is parallel to the gate electrode 120 a .
  • the gate electrode 120 a and the opening 340 ′ are spaced apart from each other.
  • the lowermost surface of the opening 340 ′ has a height approximate to the lower surface of the channel region 170 .
  • the opening 340 ′ exposes the upper surface and both the side surfaces of the doped region 330 thereunder.
  • the connector region 345 ′ fills the opening 340 ′.
  • the connector region 345 ′ is in contact with the upper surface and both the side surfaces of the doped region 330 exposed by the opening 340 ′.
  • the connector region 345 ′ is line-shaped due to the grove-shaped opening 340 ′. Since the connector region 345 ′ is also in contact with both the side surfaces of the doped region 330 , the current path between the connector region 345 ′ and the lower portion of the channel region 170 may be reduced so that it may be possible to increase the amount of driving current flowing through the lower portion of the channel region 170 .
  • the connector region 345 ′ may be used as a source line.
  • the connector region 345 ′ may be used as a common source line of a NAND type nonvolatile memory cell.
  • the gate electrode 120 a and the doped region 330 may constitute a ground select transistor.
  • the connector region 345 ′ may be used as a source line of a NOR type nonvolatile memory cell.
  • the floating gate 117 a and the blocking insulating pattern 118 a of FIGS. 4A and 4B may be interposed between the gate electrode 120 a and the gate insulating layer 115 .
  • the channel transistor 170 of the fin transistor having the connector region 345 ′ may be substituted by the channel region 170 ′ having the pair of channel fins 171 of FIGS. 5A and 5B .
  • the channel region 170 of the fin transistor having the connector region 345 ′ may have various different shapes of three-dimensional structures.
  • FIGS. 25 and 26 are cross-sections taken along the lines L-L′ and M-M′ of FIG. 23A , respectively, and illustrated processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention.
  • reference numeral “ 71 ” and “ 72 ” denote cross-sections taken along the lines L-L′ and M-M′ of FIG. 23A , respectively.
  • a semiconductor fin 110 is formed on a substrate 100 , and a device isolation pattern 113 is formed such that it includes the lower portion of the semiconductor fin 110 .
  • a gate insulating layer 115 is formed on the exposed surface of the semiconductor fin 110 , and a gate conductive layer is formed on the gate insulating layer 115 .
  • the processes from the forming of the semiconductor fin 110 to the firming of the gate conductive layer may be the same as the method as illustrated in FIGS. 3A , 3 B and 3 C.
  • the forming of the channel recess region 165 in the semiconductor fin 110 may be additionally performed as described in FIGS. 11 through 14 .
  • the preliminary floating gate 117 and the blocking insulating layer 118 may be additionally formed as illustrated in FIG. 8 .
  • the channel recess region 165 may not be formed before forming the gate conductive layer because it may be possible to reduce the coupling ratio of the nonvolatile memory cell by increasing the capacitance between the floating gate and the channel region.
  • the gate conductive layer is patterned to form the gate electrode 120 a crossing over the semiconductor fin 110 .
  • a doped region 330 is formed in the semiconductor fin 110 at either side of the gate electrode 120 a .
  • the ions are implanted into the semiconductor fin 110 provided at either side of the gate electrode 120 a by isotropic ion-implantation, e.g., plasma doping process.
  • the ions may be implanted at right angles or at a predetermined tilt angle to form the doped region 330 .
  • An interlayer insulating layer 135 is formed on the surface of the substrate 100 .
  • an opening 340 is formed such that it penetrates the interlayer insulating layer 135 to expose the upper surface and both the side surfaces of the doped region 330 .
  • the opening 340 has a hole shape. Methods of forming the opening 340 will be discussed below. First, a patterning process including anisotropic etching is performed over the interlayer insulating layer 135 so as to form a preliminary opening exposing the upper surface of the doped region 330 . Subsequently, an isotropic etching is performed over the interlayer insulating layer 135 having the preliminary opening to thereby form the opening 340 .
  • the opening of the mask pattern included in the patterning process is wider than the width of the doped region 330 in a direction which is parallel to the gate electrode 120 a.
  • a conductive layer is formed on the surface of the substrate 100 such that it fills the opening 340 , and it is planarized until the interlayer insulating layer 135 is exposed, to thereby form the connector region 345 of FIGS. 23B and 23C .
  • an interconnection 150 of FIGS. 23A , 23 B and 23 C is formed on the interlayer insulating layer 135 , wherein the interconnection 150 is connected to the connector region 345 .
  • FIGS. 24A , 24 B and 24 C a method of forming the semiconductor device illustrated in FIGS. 24A , 24 B and 24 C will be illustrated, which will be set forth referring back to FIGS. 24A , 24 B and 24 C. This method is similar to the method illustrated in FIGS. 25 and 26 , which may include all the methods as discussed with respect to FIG. 25 .
  • the interlayer insulating layer 135 is patterned to form a groove-shaped opening 340 ′.
  • the opening 340 ′ exposes the upper surface and both the side surfaces of the doped region 330 .
  • a conductive layer is formed on the entire surface of the substrate 100 such that it fills the opening 340 ′, and it is planarized until the interlayer insulating layer 135 is exposed, thereby forming a line-shaped connector region 345 ′.
  • the current path between the connector region of low resistivity and the lower portion of the channel region may be reduced. Accordingly, it may be possible to increase the amount of driving current flowing through the lower portion of the channel region. Accordingly, it may be possible to sufficiently secure the amount of driving current which flows through the lower portion as well as the upper portion of the channel region having the three-dimensional structure. Therefore, it may be possible to provide a highly integrated device with excellent performance.

Abstract

Semiconductor devices including a gate electrode crossing over a semiconductor fin on a semiconductor substrate are provided. A gate insulating layer is provided between the gate electrode and the semiconductor fin. A channel region having a three-dimensional structure defined at the semiconductor fin under the gate electrode is also provided. Doped region is provided in the semiconductor fin at either side of the gate electrode and an interlayer insulating layer is provided on a surface of the semiconductor substrate. A connector region is coupled to the doped region and provided in an opening, which penetrates the interlayer insulating layer. A recess region is provided in the doped region and is coupled to the connector region. The connector region contacts an inner surface of the recess region. Related methods of fabricating semiconductor devices are also provided herein.

Description

    RELATED APPLICATIONS
  • This application is a divisional application of and claims priority to copending U.S. patent application Ser. No. 11/699,301, filed Jan. 29, 2007, which claims priority from Korean Patent Application No. 2006-0012708 filed Feb. 29, 2006, the disclosures of which are hereby incorporated herein by reference as if set forth in their entirety.
  • FIELD OF THE INVENTION
  • The present invention generally relates to semiconductor devices and, more particularly, to semiconductor devices and related methods of fabrication.
  • BACKGROUND OF THE INVENTION
  • As semiconductor devices become more highly integrated, a channel width of a metal oxide semiconductor field effect transistor (MOSFET) may decrease such that the amount of driving current of the transistor is proportionately decreased. This decrease in driving current may lead to functional problems in the semiconductor device. For example, operation speed of the transistor may be reduced. Furthermore, a data-sensing margin of a semiconductor memory device using the different amount of driving current of the transistor, and the like may be degraded.
  • To address the problems discussed above, there has been proposed a fin transistor having a vertical channel, which may be capable of increasing the amount of driving current within a limited area. An example fin transistor will now be discussed with respect to FIGS. 1A through 1C.
  • FIG. 1A is a plan view of a conventional fin transistor and FIGS. 1B and 1C are cross-sections taken along lines A-A′ and B-B′ of FIG. 1, respectively. As illustrated in FIGS. 1A, 1B and 1C, a semiconductor fin 2 is provided on a semiconductor substrate 1. A device isolation pattern 3 is provided on the semiconductor substrate 1 such that it includes a lower portion of the semiconductor fin 2. A gate electrode 5 crosses over the semiconductor fin 2, wherein a gate oxide layer 4 is between the gate electrode 5 and the semiconductor fin 2. A doped region 6 is provided on the semiconductor fin 2 at either side of the gate electrode 5. The doped region 6 provides source/drain regions. The semiconductor fin 2 under the gate electrode 5 provides a channel region. The channel region has a three-dimensional structure, which protrudes perpendicularly over the semiconductor substrate 1. When a fin transistor is turned on, a plane channel is generated along an upper surface of the channel region, and vertical channels are formed along both side surfaces of the channel region.
  • Subsequently, an interlayer insulating layer 7 is provided on a surface of the semiconductor substrate 1, and the contact plug 9 fills an opening 8. Herein, the opening 8 is formed such that it penetrates the interlayer insulating layer 7 to expose at least a portion of the upper surface of the doped region 6. In other words, the contact plug 9 contacts the upper surface of the doped region 6.
  • Conventional fin transistors may have a wide channel region within a limited area provided by vertical channels formed along both side surfaces of the channel region. Accordingly, the amount of driving current of the fin transistor may be increased in comparison with that of a conventional planar transistor.
  • However, since the contact plug 9 contacts the upper surface of the doped region 6, resistance between a lower portion of the channel region (hereinafter referred to as a lower channel region) and the contact plug 9 may be greater than a resistance between an upper portion of the channel region (hereinafter referred to as an upper channel region) and the contact plug 9. In other words, a current path between the lower channel region and the contact plug 9 through the doped region 6 may be longer than a current path between the upper channel region and the contact plug 9 through the doped region 6. Generally, the doped region 6 has a higher resistivity than the contact plug 9. Therefore, the resistance between the lower channel region and the contact plug 9 may be greater than the resistance between the upper channel region and the contact plug 9. Accordingly, a voltage drop between the lower channel region and the contact plug 9 may be relatively large so that the amount of current flowing through the lower channel region becomes smaller than the amount of current flowing through the upper channel region. Thus, the fin transistor may not be able to secure the amount of driving current sufficiently in spite of the increased channel width.
  • SUMMARY OF THE INVENTION
  • Some embodiments of the present invention provide semiconductor devices including a gate electrode crossing over a semiconductor fin on a semiconductor substrate. A gate insulating layer is provided between the gate electrode and the semiconductor fin. A channel region having a three-dimensional structure defined at the semiconductor fin under the gate electrode is also provided. Doped region is provided in the semiconductor fin at either side of the gate electrode and an interlayer insulating layer is provided on a surface of the semiconductor substrate. A connector region is coupled to the doped region and provided in an opening, which penetrates the interlayer insulating layer. A recess region is provided in the doped region and is coupled to the connector region. The connector region contacts an inner surface of the recess region.
  • In further embodiments of the present invention, the recess region may include a recessed region in a central portion of an upper surface of the doped region. The inner surfaces of the recess region may be provided by the doped region and the opening may expose at least a portion of the recess region.
  • In still further embodiments of the present invention, the recess region may be provided in a portion of the doped region exposed by the opening. An inner surface of the recess region and an inner surface of the opening may be aligned and the connector region may be provided in the opening and the recess region.
  • In some embodiments of the present invention, the opening may be hole-shaped and the connector region may be pillar-shaped such that the connector region fills the opening. In certain embodiments of the present invention, the opening may have a groove-shape in other words parallel to the gate electrode and the connector region may have a line-shape such that it fills the opening.
  • In further embodiments of the present invention, a floating gate may be provided between the gate electrode and the gate insulating layer. A blocking insulating pattern may be provided between the floating gate and the gate electrode.
  • In still further embodiments of the present invention, the channel region may include a recessed channel region in a central portion of an upper surface of the channel region and the gate electrode may be provided in the channel recess region such that the gate insulating layer is between the channel recess region and the gate electrode.
  • Some embodiments of the present invention provide semiconductor devices including a gate electrode crossing over a semiconductor fin on a semiconductor substrate. A gate insulating layer is provided between the gate electrode and the semiconductor fin. A channel region having a three-dimensional structure defined at the semiconductor fin under the gate electrode is also provided. A doped region is provided in the semiconductor fin at either side of the gate electrode. An interlayer insulating layer is provided on a surface of the semiconductor substrate. A connector region is provided such that it fills an opening. The opening penetrates the interlayer insulating layer to expose at least a portion of an upper surface and both side surfaces of the doped region.
  • In further embodiments of the present invention, the opening may be hole-shaped such that it has a greater width than a width of the doped region parallel to a channel width of the channel region and the connector region may be pillar-shaped such that it fills the opening. In certain embodiments of the present invention, the opening may be groove-shaped such that it crosses over the doped region parallel to the gate electrode and the connector region may be line-shaped such that it fills the opening.
  • In still further embodiments of the present invention, a floating gate may be provided between the gate electrode and the gate insulating layer. A blocking insulating pattern may be provided between the floating gate and the gate electrode.
  • In some embodiments of the present invention, the channel region may include a channel recess region in a central portion of an upper surface of the channel region and the gate electrode may fill the channel recess region such that the gate insulating layer is between the channel recess region and the gate electrode.
  • Although embodiments of the present invention are primarily discussed above with respect to semiconductor devices, methods of fabricating semiconductor devices are also provided herein.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is a plan view of a conventional fin transistor.
  • FIGS. 1B and 1C are cross-sections taken along lines A-A′ and B-B′ of FIG. 1A, respectively.
  • FIG. 2 is a plan view of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 3A, 3B and 3C are cross-sections taken along lines C-C′, D-D′ and E-E′ of FIG. 2, respectively.
  • FIGS. 4A and 4B are cross-sections taken along lines C-C′ and E-E′ of FIG. 2, respectively, and illustrate semiconductor devices according to some embodiments of the present invention.
  • FIGS. 5A and 5B are cross-sections taken along lines C-C′ and E-E′ of FIG. 2, respectively, and illustrate semiconductor device according to some embodiments of the present invention.
  • FIG. 6A is a plan view illustrating semiconductor devices according to some embodiments of the present invention.
  • FIGS. 6B and 6C are cross-sections taken along lines F-F′ and G-G′ of FIG. 6A, respectively.
  • FIGS. 7 through 10 are cross-sections taken along the lines C-C′, D-D′ and E-E′ of FIG. 2, respectively, and illustrate processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 11 through 14 are cross-sections taken along the lines C-C′ and E-E′ of FIG. 2, respectively, and illustrate processing steps in the fabrication of semiconductor devices of FIGS. 5A and 5B.
  • FIG. 15 is a cross-section taken along the lines F-F′ and G-G′ of FIG. 6A, and illustrates processing steps in the fabrication of semiconductor devices of FIGS. 6A, 6B and 6C.
  • FIG. 16A is a plan view of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 16B and 16C are cross-sections taken along the lines H-H′ and I-I′ of FIG. 16A, respectively.
  • FIG. 17A is a plan view illustrating semiconductor devices according to some embodiments of the present invention.
  • FIGS. 17B and 17C are cross-sections taken along the lines J-J′ and K-K′ of FIG. 17A, respectively.
  • FIGS. 18 through 20 are cross-sections taken along the lines H-H′ and I-I′ of FIG. 16A, respectively, and illustrated processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 21 and 22 are cross-sections taken along the lines J-J′ and K-K′ of FIG. 17A, respectively, and illustrate processing steps in the fabrication of semiconductor devices of FIGS. 17A, 17B and 17C.
  • FIG. 23A is a plan view of semiconductor devices according to some embodiments of the present invention.
  • FIGS. 23B and 23C are cross-sections taken along lines L-L′ and M-M′ of FIG. 23A, respectively.
  • FIG. 24A is a plan view illustrating semiconductor devices according to some embodiments of the present invention.
  • FIGS. 24B and 24C are cross-sections taken along the lines N-N′ and O-O′ of FIG. 24A, respectively.
  • FIGS. 25 and 26 are cross sections taken along the lines I-I′ and M-M′ of FIG. 23 A and illustrate processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention.
  • DETAILED DESCRIPTION OF EMBODIMENTS OF THE INVENTION
  • The invention is described more fully hereinafter with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the size and relative sizes of layers and regions may be exaggerated for clarity. It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items. Like numbers refer to like elements throughout.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
  • It will be understood that although the terms first and second are used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element.
  • Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention. The thickness of layers and regions in the drawings may be exaggerated for clarity. Additionally, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a discrete change from implanted to non-implanted regions. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
  • Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning in other words consistent with their meaning in the context of the relevant art and this specification and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
  • FIG. 2 a plan view of semiconductor devices according to some embodiments of the present invention. FIGS. 3A, 3B and 3C are cross-sections taken along lines C-C′, D-D′ and E-E′ of FIG. 2, respectively. Referring first to FIGS. 2, 3A, 3B and 3C, a semiconductor fin 110 having a three-dimensional structure is provided on a semiconductor substrate 100. In some embodiments of the present invention, a upper corner of the semiconductor fin 110 is rounded. As illustrated in the Figures, a lower surface of the semiconductor fin 110 may contact the substrate 100. In some embodiments of the present invention, the semiconductor fin 110 may be provided on a buried insulating layer (not shown) provided on the substrate 100. In other words, the semiconductor fin 110 may be formed from a semiconductor layer provided on the buried insulating layer of silicon on insulator (SOI) substrate. Thereinafter, although detailed descriptions will be set forth assuming that the semiconductor fin 100 is in contact with the substrate 100, embodiments of the present invention may be provided on SOI substrates without departing from the scope of the present invention.
  • A device isolation pattern 113 is provided on the substrate 100 around the semiconductor fin 110. The device isolation pattern 113 may include side surfaces of a lower portion of the semiconductor fin 110. The device isolation pattern 113 may include, for example, silicon oxide.
  • A gate electrode 120 a crosses over the semiconductor fin 110, and a gate interlayer insulating layer 115 is between the gate electrode 120 a and the semiconductor fin 110. The gate insulating layer 115 includes a first portion provided on a central portion of an upper surface of the semiconductor fin 110, a second portion provided on edges (including the rounded upper corners) of the upper surface of the semiconductor fin 110, and a third portion formed on side surfaces of the semiconductor fin 110. In some embodiments of the present invention, the first portion of the gate insulating layer 115 may be thinner than the second portion of the gate insulating layer 115. The gate electrode 120 a may include, for example, doped polysilicon, metal (e.g., tungsten or molybdenum), conductive metal nitride (e.g., titanium nitride or tantalum nitride), and/or metal silicide (e.g., tungsten silicide or cobalt silicide). In particular, the lower portion of the gate electrode 120 a may include, for example, doped polysilicon. The gate insulating layer 115 may include silicon oxide, for example, thermal oxide.
  • In the semiconductor fin 110 at either side of the gate electrode 120 a, a pair of doped regions 130 are provided. The pair of doped regions 130 provided in the semiconductor fin 110 at either side of the gate electrode 120 a may provide source/drain regions of a fin transistor according to some embodiments of the present invention. A channel region 170 having a three-dimensional structure is defined at the semiconductor fin 110 under the gate electrode 120 a. In other words, the channel region 170 is defined at the semiconductor fin 110 provided between the pair of doped regions 130. The channel region 170 includes a pair of first side surfaces, which contact the pair of doped regions 130, respectively, and a pair of second side surfaces, which are perpendicular to the pair of first side surfaces. The pair of second side surfaces are opposite to each other. The gate electrode 120 a is provided on the upper surface and the pair of second side surfaces of the channel region 170.
  • The doped region 130 has a recess region 125. The recess region 125 is provided in a central portion of the upper surface of the doped region 130. The edge of the upper surface of the doped region 130 is higher than the bottom surface of the recess region 125. In other words, all inner surfaces of the recess region 125 are formed by the doped region 130. In some embodiments of the present invention, the bottom surface of the recess region 125 has a height close to the lower surface of the channel region 170. In particular, the bottom surface of the recess region 125 may be lower than the lower surface of the channel region 170. In some embodiments of the present invention, the recess region 125 is spaced apart from the channel region 170. As illustrated in the Figures, the recess region 125 may be provided in each of the pair of doped regions 130. The gate electrode 120 a and the doped region 130 having the recess region 125 may provide a fin transistor.
  • An interlayer insulating layer 135 is provided on a surface of the substrate 100 including the gate electrode 120 a and the doped region 130 having the recess region 125. The interlayer insulating layer 135 may include, for example, silicon oxide. An opening 140 is formed such that it penetrates the interlayer insulating layer 135 so as to expose at least a portion of the doped region 130. In particular, the opening 140 exposes at least a portion of the recess region 125. A vacant space of the opening 140 and a vacant space of the recess region 125 exposed to the opening 140 are shared. The opening 140 may be hole-shaped and a connector region 145 may fill the opening 140 and the recess region 125 exposed to the opening 140. In other words, the connector region 145 contacts the inner surfaces and bottom surface of the recess region 125 exposed to the opening 140.
  • It some embodiments of the present invention the connector region 145 may include, for example, a material of having a resistivity that is lower than that of the doped region 130. For example, the connector region 145 may include conductive metal nitride (e.g., titanium nitride or tantalum nitride), metal (e.g., titanium, tantalum, tungsten, aluminum or copper), and/or metal silicide (e.g., titanium silicide or tantalum silicide). The connector region 145 may be pillar-shaped because the opening 140 may be hole-shaped.
  • An interconnection 150 may be provided on the interlayer insulating layer 135. The interconnection 150 is connected to the connector region 145. The interconnection 150 crosses over the gate electrode 120 a. The interconnection 150 may include a conductive metal nitride (e.g., titanium nitride or tantalum nitride), and/or metal (e.g., titanium, tantalum, tungsten, aluminum or copper). The interconnection 150 may provide a bit line of the semiconductor device.
  • According to some embodiments of the present invention, the recess region 125 is provided in the doped region 130, and the connector region 145 of low resistivity material contacts the inner surfaces of the recess region 125, i.e., the inner surfaces formed by the doped region 130. Accordingly, a current path between the lower portion of the channel region 170 and the connector region 145, i.e., the current path through the doped region 130, may be very similar or even identical to a current path between the upper portion of the channel region 170 and the connector region 145. As a result, the resistance between the lower portion of the channel region 170 and the connector region 145 may be remarkably reduced. Therefore, it may be possible to increase the amount of driving current flowing through the lower portion of the channel region 170. Particularly, since the bottom surface of the recess region 125 has the height close to the lower surface of the channel region 170, it may be possible to secure the sufficient amount of driving current all over the channel region including the lower portion as well as the upper portion. Thus, according to some embodiments of the present invention, it may be possible to provide a semiconductor device having the channel region with a three-dimensional structure by which the amount of driving current increases.
  • The connector region 145 and the doped region 130 having the recess region 125 according to some embodiments of the present invention may be applied to a nonvolatile memory cell having a channel region having a three-dimensional structure, which will be more fully illustrated with reference to the accompanying Figures. Like reference numerals refer to like elements throughout the specification.
  • FIGS. 4A and 4B are cross-sections taken along lines C-C′ and E-E′ of FIG. 2, respectively, and illustrate semiconductor devices according to some embodiments of the present invention. Referring now to FIGS. 4A and 4B, a floating gate 117 a is provided between the gate electrode 120 a and the gate insulating layer 115. The floating gate 117 a is provided on an upper surface as well as both side surfaces of the channel region 170. A blocking insulating pattern 118 a is provided between the floating gate 117 a and the gate electrode 120 a. The floating gate 117 a is electrically insulated from the channel region 170 and the gate electrode 120 a by the gate insulating layer 115 and the blocking insulating pattern 118 a, respectively. Each of the floating gate 117 a and the blocking insulating pattern 118 a has both sidewalls aligned with the gate electrode 120 a. In some embodiments, charges penetrate the gate insulating layer 115 by tunneling effect so that they may be transferred to or away from the floating gate 117 a.
  • The floating gate 117 a may include, for example, polysilicon. The blocking insulating pattern 118 a may include an oxide-nitride-oxide (ONO) layer. In some embodiments of the present invention, the blocking insulating pattern 118 a may include, for example, a high dielectric layer of which a dielectric constant is higher than that of the gate insulating layer 115. For example, the blocking insulating pattern 118 a may include an insulating metal oxide layer, such as a hafnium oxide layer, an aluminum oxide layer or the like.
  • The doped region 130 is provided in the semiconductor fin 110 at either side of the floating gate 117 a, i.e., the semiconductor fin 110 at either side of the gate electrode 120 a. The doped region 130 has the recess region 125 as described above, and the connector region 145 penetrating the interlayer insulating layer 135 is in contact with the inner surfaces of the recess region 125, which is formed by the doped region 130.
  • Since a nonvolatile memory device also includes the doped region 130 having the recess region 125 and the connector region 145 in contact with the inner surfaces of the recess region 125, it may be possible to obtain the same effect as mentioned above with respect to FIGS. 3A, 3B and 3C. In other words, it may be possible to increase the amount of driving current flowing through the lower portion of the channel region 170.
  • The connector region 145 and the doped region 130 having the recess region 125 according to some embodiments of the present invention may be applied to a transistor device including a channel region of various types of three-dimensional structures. Another shape of the channel region will be discussed with reference to the accompanying figures. Like reference numerals refer to like elements throughout the specification.
  • FIGS. 5A and 5B are cross-sections taken along lines C-C′ and E-E′ of FIG. 2, respectively, and illustrate channel regions included in the semiconductor devices according to some embodiments of the present invention. Referring now to FIGS. 5A and 5B, a channel region 170′ under the gate electrode 120 a has a channel recess region 165. The channel recess region 165 is a region provided at a central portion of an upper surface of the channel region 170′. Due to the channel recess region 165, the channel region 170′ has a pair of channel fins 171 which are opposite to each other. The gate insulating layer 115 is conformally provided on bottom and inner surfaces of the channel recess region 165, and the gate electrode 120 a fills the channel recess region 165.
  • The doped region 130 having the recess region 125 is provided at either side of the channel region 170′ having the channel recess region 165, and the connector region 145 penetrating the interlayer insulating layer 135 is in contact with the inner surfaces of the recess region 125.
  • According to some embodiments of the present invention, both side surfaces of the pair of the channel fins 171 are used as the channel so that the channel width of the fin transistor may be increased within a limited area. Furthermore, since the connector region 145 is in contact with the inner surfaces of the recess region 125, there may be a reduced resistance between the lower portion of the channel region 170′ and the connector region 145, where the lower portion of the channel region 170′ incorporates the lower portions of the pair of the channel fins 171. As a result, it may be possible to increase the amount of driving current flowing through the lower portion of the channel region 170′.
  • The semiconductor device of the present invention may have another three-dimensional structure besides the channel region 170′ of FIGS. 5A and 5B.
  • The connector region 145, which is in contact with the doped region 130 having the recess region 125, may have be pillar-shaped as discussed above. In some embodiments of the present invention, the connector region 145 contacting the doped region 130 may have different shapes, which will be illustrated with reference to the accompanying figures. Like reference numerals also denote like elements throughout the specification.
  • FIG. 6A is a plan view illustrating a connector region included in semiconductor devices according to some embodiments of the present invention, and FIGS. 6B and 6C are cross-sections taken along lines F-F′ and G-G′ of FIG. 6A, respectively. Referring now to FIGS. 6A, 6B and 6C, the doped region 130 having the recess region 125 is provided in the semiconductor fin 110 at either side of the gate electrode 120 a, and the interlayer insulating layer 135 covers the entire surface of the substrate 100. An opening 140′ is provided such that it penetrates the interlayer insulating layer 135 to expose at least a portion of the recess region 125. The opening 140′ may have a groove-shaped which crosses over the doped region 130 having the recess region 125. The opening 140′ is provided parallel to the gate electrode 120 a. The opening 140′ exposes outer surfaces of the doped region 130 thereunder.
  • The connector region 145′ fills the opening 140′ and the recess region 125 exposed to the opening 140′. The connector region 145 may have a line-shape due to the opening 140′. In some embodiments of the present invention, the connector region 145′ may include a conductive material having a lower resistivity than the doped region 130. For example, the connector region 145′ may include conductive metal nitride (e.g., titanium nitride or tantalum nitride), metal (e.g., titanium, tantalum, tungsten, aluminum or copper), and/or metal silicide (e.g., titanium silicide or tantalum silicide). The connector region 145′ contacts both the inner surfaces of the recess region 125 exposed to the opening 140′ and the outer surfaces of the doped region 130. The line-shaped connector region 145′ may be used as a source line.
  • The semiconductor device having the connector region 145′ and the doped region 130 may provide the same effect as illustrated in FIGS. 3A, 3B and 3C. Furthermore, the connector region 145′ is in contact with the outer surfaces of the doped region 130 as well as the inner surfaces of the recess region 125 exposed to the opening 140′. Accordingly, the area of the connector region 145′ provided close to the upper and lower portions of the channel region 170 may be increased and thus, it may be possible to further reduce the resistance between the upper and lower portions of the channel region 170 and the connector region 145′. Accordingly, it may be possible to provide the fin transistor having an increased amount of driving current.
  • The line-shaped connector region 145′ and the doped region 130 may be applied to the nonvolatile memory cell discussed above with respect to FIGS. 4A and 4B. In other words, between the gate electrode 120 a and the gate insulating layer 115 of FIGS. 6B and 6C, there may be provided the floating gate 117 a and the blocking insulating pattern 118 a of FIGS. 4A and 4B. Furthermore, the channel region 170 of FIGS. 6B and 6C may be substituted by the channel region 170′ having the pair of channel fins 171 of FIGS. 5A and 5B.
  • Methods of forming semiconductor devices according to some embodiments of the present invention will be discussed with respect to the accompanying Figures. FIGS. 7 through 10 are cross-sections taken along the lines C-C′, D-D′ and E-E′ of FIG. 2, respectively, and illustrated processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention. In the figures, reference numeral “51”, “52” and “53” denote cross-sections taken along the lines C-C′, D-D′ and E-E′ of FIG. 2, respectively.
  • Referring now to FIG. 7, a hard mask pattern 105 is formed on a region of a substrate 100 by patterning a hard mask layer (not shown) into a desired shape. Thereafter, the substrate 100 is etched using the hard mask pattern 105 as a mask to thereby form a semiconductor fin 110. The substrate 100 may be a bulk substrate or a silicon on insulator (SOI) substrate. The hard mask pattern 105 may include a material having an etch selectivity with respect to the substrate 100. For example, the hard mask pattern 105 may include silicon nitride. The hard mask pattern 105 may further include a buffer oxide layer between the silicon nitride layer and the substrate 100 without departing from the scope of the present invention.
  • Referring now to FIG. 8, a device isolation insulating layer is formed on the entire surface of the substrate 100, and then planarized until the hard mask pattern 105 is at least partially exposed. Thereafter, the planarized device isolation insulating layer is recessed so as to form a device isolation pattern 113 including a lower portion of the semiconductor fin 110. Afterwards, the hard mask pattern 105 is removed. The hard mask pattern 105 may be removed after forming the planarized device isolation insulating layer.
  • Before forming the device isolation insulating layer, a trimming process may be performed over the semiconductor fin 110. The trimming process is a process of adjusting the width of the semiconductor fin 110 as well as smoothing the side surface of the semiconductor fin 110 by performing oxidation process and a removal process of an oxidized portion of the semiconductor fin 110. The trimming process may be repeatedly performed at least once or more.
  • Subsequently, a upper corner of the semiconductor fin 110 may be rounded. Through the trimming process, the upper corner of the semiconductor fin 110 may become rounded. In some embodiments of the present invention, after removing the hard mask pattern 105 and forming the device isolation pattern 113, the upper corner of the semiconductor fin 110 may be rounded by repeatedly performing oxidation and rinsing processes over the semiconductor fin 110 at least once or more.
  • A gate insulating layer 115 is formed on upper and side surfaces of the semiconductor fin 110 having the rounded upper corner. At this time, a gate insulating layer 115 formed on a central portion of the upper surface of the semiconductor fin 110 may be formed thinner than the gate insulating layer 115 formed on edges of the upper surface of the semiconductor fin 110. Hereinafter, the central portion of the upper surface of the semiconductor fin 110 is referred to as the central upper surface, and the edge of the upper surface thereof is referred to as the edge upper surface.
  • In some embodiments of the present invention, the gate insulating layer includes thermal oxide. This may make it possible to form the gate insulating layer 115 formed on the edge upper surface of the semiconductor fin 110 having the rounded upper corners thicker than the gate insulating layer 115 formed on the central upper surface of the semiconductor fin 110.
  • A floating gate layer is formed on the substrate 100 having the gate insulating layer 115, and it is then patterned to form a preliminary floating gate 117 covering the upper and side surfaces of the semiconductor fin 110. The preliminary floating gate 117 may include polysilicon. Thereafter, a blocking insulating layer 118 is conformally formed on the substrate 100 having the preliminary floating gate 117. The blocking insulating layer 118 may include oxide-nitride-oxide (ONO) layer. In some embodiments of the present invention, the blocking insulating pattern 118 may include a high dielectric layer of which a dielectric constant is higher than that of the gate insulating layer 115. For example, the blocking insulating pattern 118 a may include an insulating metal oxide layer such as a hafnium oxide layer, an aluminum oxide layer or the like. A gate conductive layer 120 is formed on the blocking insulating layer 118. The gate conductive layer 120 may include, for example, doped polysilicon, metal (e.g., tungsten or molybdenum), conductive metal nitride (e.g., titanium nitride or tantalum nitride), and/or metal silicide (e.g., tungsten suicide or cobalt silicide). In particular, the lower portion of the gate conductive layer 120 may include doped polysilicon.
  • Afterwards, a gate mask pattern 122 is formed on the gate conductive layer 120. The gate mask pattern 122 crosses over the semiconductor fin 110. The gate mask pattern 122 may include photoresist pattern.
  • Referring now to FIG. 9, the gate conductive layer 120, the blocking insulating layer 118 and the preliminary floating gate 117 are subsequently etched using the gate mask pattern 122 as an etch mask to thereby form a floating gate 117 a, a blocking insulating pattern 118 a and a gate electrode 120 a which are stacked in sequence. Thereafter, an over-etching process is performed using the gate mask pattern 122 as an etch mask so as to form a recess region 125 in the semiconductor fin 110 provided at either side of the gate electrode 120 a.
  • In some embodiments of the present invention, an etch rate of the semiconductor fin 110 may be higher than the etch rate of the gate insulating layer 115 during the over-etching process. The relatively thin gate insulating layer 115 is removed by the over-etching process so that the central upper surface of the semiconductor fin 110 is exposed and the exposed central upper surface is then etched to thereby form the recess region 125. While the central upper surface of the semiconductor fin 110 is etched by the over-etching, the edge upper surface of the semiconductor fin 110 where the relatively thick gate insulating layer 115 is formed is protected by a residue 115′ of the gate insulating layer. Furthermore, while the recess 125 is formed, the residue 115′ of the gate insulating layer also remains on the central upper surface of the semiconductor fin 110 adjacent to the gate electrode 120 a. This is caused by a loading effect that the etching of the region adjacent to the gate electrode 120 a becomes slower than the etching of a broader region.
  • Accordingly, through the over-etching process, the recess region 125 may be formed such that it is separated from the channel region defined under the gate electrode 120 a. The etching process of patterning the preliminary floating gate 117 using the gate mask pattern 122 and the over-etching process may performed successively.
  • Referring now to FIG. 10, the gate mask pattern 122 is removed. Subsequently, ions are implanted into the semiconductor fin 110 having the recess region 125 at either side of the gate electrode 120 a, thereby forming a doped region 130. In some embodiments of the present invention, the ions are implanted into the semiconductor fin 110 having the recess region 125 using, for example, an isotropic ion implantation process, i.e., plasma doping process. Accordingly, the bottom and inner surfaces of the recess region 125 may be formed by the doped region 130. In some embodiments of the present invention, the ions may be implanted by implant-method. In these embodiments, the ions may be implanted at a predetermined tilt angle.
  • The residue 115′ of the gate insulating layer at either side of the gate electrode 120 a may be removed by a rinsing process after the removal of the gate mask pattern 122 or a rinsing process after the forming of the doped region 130. An interlayer insulating layer 135 is formed on the surface of the substrate 100. The interlayer insulating layer 135 fills the recess region 125. The interlayer insulating layer 135 may include silicon oxide. The interlayer insulating layer 135 is patterned so as to form an opening 140 which exposes at least a portion of the recess region 125. At this time, the bottom and inner surfaces of the recess region 125 exposed to the opening 140 are exposed also. The opening 140 may be hole-shaped. Thereafter, a connector region 145 of FIG. 4A is formed to fill the opening 140 and the recess region 125 exposed to the opening 140, and an interconnection 150 of FIG. 4A. Accordingly, it may be possible to provide the semiconductor device of FIGS. 4A and 4B.
  • Methods of forming semiconductor device of FIGS. 3A, 3B and 3C will be discussed. Method for forming the semiconductor devices of FIGS. 3A, 3B and 3C may be very similar or even identical to the methods discussed above with reference to FIGS. 7 through 10, except the processes of forming the preliminary floating gate 117 and the blocking insulating layer 118 which were discussed above with respect to FIG. 8. In these embodiments of the present invention, the gate conductive layer 120 of FIG. 8 is directly formed on the gate insulating layer 115, and then the gate electrode 120 a is formed by etching the gate conductive layer 120 using the gate mask pattern 122 as an etch mask. Furthermore, the over-etching is performed using the gate mask pattern 122 as an etch mask so as to form the recess region 125. The other processes are similar to those of the method discussed above.
  • Methods of forming semiconductor devices of FIGS. 5A and 5B will be discussed with reference to the accompanying figures. This method may include the method of forming the semiconductor fin 110 as discussed above with respect to FIG. 7. FIGS. 11 through 14 are cross-sections taken along the lines C-C′ and E-E′ of FIG. 2, respectively, and illustrated processing steps in the fabrication of semiconductor devices illustrated in FIGS. 5A and 5B according to some embodiments of the present invention.
  • Referring to FIGS. 7 and 11, the hard mask pattern 105 is patterned to form a channel capping pattern 105 a after forming a semiconductor fin 110. Herein, the channel capping pattern 105 a has a pair of first side surfaces aligned with the side surface of the semiconductor fin 110, and a pair of second side surfaces perpendicular to the pair of the first side surfaces. An upper surface of the semiconductor fin 110 nearby the second side surfaces is exposed.
  • Referring now to FIG. 12, the channel capping pattern 105 a is isotropically etched. Accordingly, there is exposed an edge upper surface of the semiconductor fin 110 nearby the first side surfaces of the isotropic-etched channel capping pattern 105 a′.
  • A device isolation insulating layer is formed on the surface of the substrate 100, and it is planarized until the isotropic-etched channel capping pattern 105 a′ is exposed. The planarized device isolation insulating layer 112 covers the edge upper surface of the semiconductor fin 110 nearby the first side surfaces of the isotropic-etched channel capping pattern 105 a′ and the upper surface of the semiconductor fin 110 nearby the second side surfaces of the isotropic-etched channel capping pattern 105 a′. The planarized device isolation layer 112 may include an insulating material having an etch selectivity with respect to the semiconductor fin 110 and the isotropic-etched channel capping pattern 105 a′. For example, the planarized device isolation layer 112 may include silicon oxide.
  • Referring now to FIG. 13, the isotropic-etched channel capping pattern 105 a′ is removed so as to form a channel opening 106 exposing the semiconductor fin 110. The semiconductor fin 110 exposed by the channel opening 106 is etched to form a channel recess region 165. Thus, a pair of channel fins 171 are formed by virtue of the channel recess region 165.
  • Referring now to FIG. 14, the planarized device isolation layer 112 is recessed so as to form a device isolation pattern 113 including the lower portion of the semiconductor fin 110. The planarized device isolation layer 112 may be recessed by isotropic etching, for example, a wet etching process.
  • The upper corner of the semiconductor fin 110 is made to be rounded. At this time, the upper corners of the channel fins 171 may become rounded, too. Methods of making the upper corner of the semiconductor fin 110 rounded may be performed by the same or similar method discussed above with respect to FIG. 8.
  • A gate insulating layer 115 is formed on the surface of the semiconductor fin 110. At this time, the gate insulating layer 115 is conformally formed on the inner and bottom surfaces of the channel recess region 165. Of course, the gate insulating layer 115 formed on the central upper surface of the semiconductor fin 110 at either side of the channel recess region 165 is formed thinner than the gate insulating layer 115 formed on the edge upper surface of the semiconductor fin 110 of the channel recess region 165. Subsequently, a gate conductive layer 120 is formed on the gate insulating layer 115 such that it fills the channel recess region 165.
  • The gate conductive layer 120 is patterned to form a gate electrode 120 a of FIGS. 5A and 5B. In this case, the gate electrode 120 a fills the channel recess region 165. Thereafter, the over-etching is performed subsequent to the etching process included in the patterning process, thereby forming the recess region 125 in the semiconductor fin 110 at either side of the gate electrode 120 a. Other processes may be performed as discussed above with respect to FIG. 10.
  • Methods of forming semiconductor devices illustrated in FIGS. 6A, 6B and 6C will be discussed. A characteristic part of this method is performed after forming the interlayer insulating layer 110. In other words, this method may include all the processes from the forming of the semiconductor fin 110 to the forming of the interlayer insulating layer 135 which are discussed above with respect to FIGS. 4A and 4B. In some embodiments of the present invention, this method may include all the processes from the forming of the semiconductor fin 110 to the forming of the interlayer insulating layer 135 which are discussed above with respect to FIGS. 3A, 3B and 3C. In some embodiments of the present invention, this method may include all the processes from the forming of the semiconductor fin 110 to the forming of the interlayer insulating layer 135 which are discussed above with respect to FIGS. 5A and 5B.
  • The characteristic part of the method of forming the semiconductor device of FIGS. 6A, 6B and 6C will be illustrated with reference to the accompanying figures. FIG. 15 is a cross-section taken along the lines F-F′ and G-G′ of FIG. 6A, and illustrates processing steps in the fabrication of semiconductor devices illustrated in FIGS. 6A, 6B and 6C. In the figures, reference numeral “54” and “55” denote cross-sections taken along the lines F-F′ and G-G′ of FIG. 6A, respectively.
  • Referring now to FIG. 15, the interlayer insulating layer 135 is patterned so as to form an opening 140′ exposing at least a portion of the recess region 125 of the doped region 130. The opening 140′ has a groove-shape that crosses over the doped region 125. There are exposed the inner and bottom surfaces of the recess region 125 under the opening 140′. Both outer surfaces of the doped region 130 under the opening 140′ are also exposed.
  • A conductive layer is formed such that it fills the opening 140′ and the recess region 125 exposed to the opening 140′. The conductive layer is planarized until the interlayer insulating layer 135 is at least partially exposed, thereby forming a line-shaped connector region 145′ as illustrated in FIGS. 6A, 6B and 6C. Therefore, it may be possible to provide the semiconductor device illustrated in FIGS. 6A, 6B and 6C.
  • According methods of forming semiconductor devices according to some embodiments of the present invention, the over-etching process subsequent to the patterning process of the gate electrode may be performed so as to form the recess region 125. Therefore, a photolithographic process for forming the recess region 125 may not be required. As a result, the recess region 125 may be formed smaller than a linewidth that the photolithographic process can define. Furthermore, it may be possible to simplify the semiconductor process.
  • In some embodiments of the present invention the recess region formed in the doped region may have a different shape. Semiconductor devices according these embodiments of the present invention may be similar to those discussed above. Thus, like reference numerals denote like elements.
  • FIG. 16A is a plan view of semiconductor devices according to some embodiments of the present invention, and FIGS. 16B and 16C are cross-sections taken along lines H-H′ and I-I′ of FIG. 16A, respectively. Referring to FIGS. 16A, 16B and 16C, a gate electrode 120 a crosses over a semiconductor fin 110 provided on a substrate 100, and a gate insulating layer 115 is provided between the gate electrode 120 a and the semiconductor fin 110. A pair of doped regions 230 are provided in the semiconductor fin 110 at either side of the gate electrode 120 a.
  • A channel region 170 defined at the semiconductor fin 110 under the gate electrode 120 a has a pair of first side surfaces connected to the pair of doped regions 230, respectively, and a pair of second side surfaces perpendicular to the pair of first side surfaces. The pair of first side surfaces of the channel region 170 are opposite to each other, and the pair of second side surfaces of the channel region 170 are opposite to each other, too. The pair of second side surfaces of the channel region 170 are covered with the gate electrode 120 a.
  • The interlayer insulating layer 135 is provided on a surface of the substrate 100. An opening 240 penetrates the interlayer insulating layer 135 so as to expose a region of the doped region 230. The doped region 230 exposed to the opening 240 is recessed downward to form a recess region 255. A portion of the inner surface of the recess region 225 is formed by the doped region 230. In other words, the inner surface of the recess region 225, which is close to the channel region 170, is formed by the doped region 230. The other portion of the inner surface of the recess region 225 may be formed by the interlayer insulating layer 135. The inner surfaces of the opening 240 are aligned with the inner surfaces of the recess region 225. In particular, the inner surfaces of the opening 240 are provided in line with the inner surfaces of the recess region 225. The bottom surface of the recess region 225 may be as high as the lower surface of the channel region 170. In some embodiments of the present invention, the bottom surface of the recess region 225 may be lower than the lower surface of the channel region 170.
  • The recess region 225 includes a portion of the doped region 230 exposed by the opening 240 that is recessed downward. Therefore, between the pair of doped regions 230 provided at either side of the gate electrode 120 a, the recess region 225 does not exist in the doped region 230 where the opening 240 does not exist. If the pair of openings 240 to expose the respective pair of the doped regions 230 exist, the recess region 225 may be provided over each of the pair of doped regions 230.
  • The connector region 245 fills the opening 240 and the recess region 225. Accordingly, the connector region 245 is in contact with the side surfaces of the recess region 225, which is formed by the doped region 230. In some embodiments of the present invention, the connector region 245 includes a conductive material having a lower resistivity than the doped region 230. For example, the connector region 245 may include, for example, conductive metal nitride (e.g., titanium nitride or tantalum nitride), metal (e.g., titanium, tantalum, tungsten, aluminum or copper), and/or metal silicide (e.g., titanium silicide or tantalum silicide).
  • The opening 240 may be hole-shaped, and thus, the connector region 245 may be pillar-shaped. The interconnection 150 may be provided on the interlayer insulating layer 135, where the interconnection 150 crosses over the gate electrode 120 a. The interconnection 150 may be electrically connected to the pillar-shaped connector region 245.
  • Furthermore, in some embodiments of the present invention having the above described structure, a current path between the connector region 245 and the lower portion of the channel region 170 may be remarkably reduced. Accordingly, the resistance between the lower portion of the channel region 170 and the connector region 245 may be reduced, which may make it possible to increase the amount of driving current flowing through the lower portion of the channel region 170.
  • The connector region 245, and the doped region 230 having the recess region 225 may be applied to the nonvolatile memory cell illustrated in FIGS. 4A and 4B discussed above. In other words, in the semiconductor device including the connector region 245 and the doped region 230 having the recess region 225, the floating gate 117 a and the blocking insulating pattern 118 a of FIGS. 4A and 4B may be provided between the gate electrode 120 a and the gate insulating layer 115. Furthermore, the semiconductor device including the connector region 245 and the doped region having the recess region 225 may include the channel region 170′ having the pair of channel fins 171 illustrated in FIGS. 5A and 5B.
  • Meanwhile, the opening 240 and the connector region 245 may have different shapes, which will be illustrated more fully with reference to the accompanying figures. FIG. 17A is a plan view illustrating a connector region included in semiconductor devices according some embodiments of the present invention, and FIGS. 17B and 17C are cross-sections taken along lines J-J′ and K-K′ of FIG. 17A, respectively.
  • Referring now to FIGS. 17A, 17B and 17C, the interlayer insulating layer 135 is provided on the surface of the substrate 100 having the gate electrode 120 a and the doped region 230. A groove-shaped opening 240′ is provided in the interlayer insulating layer 135 such that it crosses over the doped region 230. The opening 240′ and the gate electrode 120 a are parallel to each other, and they are spaced apart from each other. The groove-shaped opening 240′ exposes a portion of the doped region 230. The upper surface of the doped region 230 exposed by the opening 240′ is recessed downward to thereby form a recess region 225. The recess region 225 is formed by the doped region 230, and it has a pair of inner surfaces which are opposite to each other. The pair of inner surfaces of the recess region 230 are parallel to a boundary surface between the channel region 170 and the doped region 230. The bottom surface of the recess region 230 and the bottom surface of the opening 240′ are approximately equal in height to each other. The bottom surface of the recess region 230 is as high as the bottom surface of the opening 240′. In particular, the bottom surface of the recess region 230 may be lower than the bottom surface of the channel region 170.
  • The connector region 245′ fills the groove-shaped opening 240′ and the recess region 225. In other words, the connector region 245′ contacts the bottom surface of the recess region 225 and the pair of inner surfaces. Herein, the connector region 245′ is line-shaped due to the opening 240′. In some embodiments of the present invention, the connector region 245′ includes a conductive material having a lower resistivity than the doped region 230. For example, the connector region 245′ may include conductive metal nitride (e.g., titanium nitride or tantalum nitride), metal (e.g., titanium, tantalum, tungsten, aluminum or copper), and/or metal silicide (e.g., titanium silicide or tantalum silicide). The line-shaped connector region 245′ may be used as a source line.
  • In some embodiments of the present invention, the connector region 245′ is adjacent to the channel region 170, and it is in contact with the inner surfaces of the recess region 225. In particular, the current path between the connector region 245′ and the upper portion of the channel region 170 may be similar or even nearly identical to the current path between the connector region 245′ and the lower portion of the channel region 170. Accordingly, since the resistance between the connector region 245′ and the lower portion of the channel region 170 relatively decreases, it may be possible to increase the amount of driving current flowing through the lower portion of the channel region 170.
  • Between the gate electrode 120 a and the gate insulating layer 115 illustrated in FIGS. 17A, 17B and 17C, the floating gate 117 a and the blocking insulating pattern 118 a of FIGS. 4A and 4B may also be provided. Furthermore, the channel region 170 of FIGS. 17A, 17B and 17C may be substituted by the channel region 170′ having the pair of channel fins 171 of FIGS. 5A and 5B. The connector region 245′ and the doped region 230 having the recess region 225 may be applied to the semiconductor device having another three-dimensional channel region.
  • FIGS. 18 through 20 are cross-sections taken along the lines H-H′ and I-I′ of FIG. 16A, respectively, and illustrate processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention. In the figures, reference numeral “61” and “62” denote cross-sections taken along the lines H-H′ and I-I′ of FIG. 16A, respectively.
  • Referring now to FIG. 18, a semiconductor fin 110 is formed on a substrate 100, and a device isolation pattern 113 is formed on the substrate 100 such that it includes a lower portion of the semiconductor fin 110. A gate insulating layer 115 is formed on the exposed surface of the semiconductor fin 110, and a gate conductive layer 120 is formed on the gate insulating layer 115.
  • The processes from the forming of the semiconductor fin 110 to the forming of the gate conductive layer 120 may be the same as the method of forming the semiconductor device of FIGS. 3A, 3B and 3C. Before forming the gate insulating layer 15, the process of forming the channel recess region 165 in the semiconductor fin 110 may be additionally performed, as illustrated in FIGS. 11 through 14.
  • Meanwhile, before forming the gate conductive layer 120, the preliminary floating gate 117 and the blocking insulating layer 118 may be additionally formed as illustrated in FIG. 8. In these embodiments, the channel recess region 165 may not be formed because it may be possible to reduce a coupling ratio of the nonvolatile memory cell by increasing a capacitance between the floating gate and the channel region.
  • Referring now to FIG. 19, the gate conductive layer 120 is patterned to form a gate electrode 120 a crossing over the semiconductor fin 110. In case of forming the preliminary floating gate and the blocking insulating layer, the gate conductive layer 120, the blocking insulating layer and the preliminary floating gate are sequentially patterned to form the floating gate, the blocking insulating pattern and the gate electrode 120 a which are stacked in sequence. In embodiments of the present invention illustrated in FIGS. 18 through 20, it is not required the over-etching process discussed above.
  • Ions are implanted into the semiconductor fin 110 at either side of the gate electrode 120 a to thereby form a doped region 230. Since the semiconductor fin 110 has a three-dimensional structure, in some embodiments of the present invention, the ions are implanted by isotropic ion-implantation, for example, plasma doping process. In some embodiments of the present invention, the ions may be implanted at right angles or at a predetermined tilt angle to form the doped region 230.
  • An interlayer insulating layer 135 is formed on the surface of the substrate 100. The interlayer insulating layer 135 is patterned to form an opening 240 exposing the doped region 230. The opening 240 exposes a portion of the upper surface of the doped region 230. The opening 240 is formed having a hole shape.
  • Referring to FIG. 20, the doped region 230 exposed to the opening 240 is recessed to form the recess region 225 in the doped region 230. A conductive layer is formed on the surface of the substrate 100 such that it fills the opening 240 and the recess region 225. Thereafter, the conductive layer is planarized until the interlayer insulating layer 135 is exposed, thereby forming the connector region 245 of FIGS. 16B and 16C. Afterwards, the interconnection of FIGS. 16A, 16B and 16C is formed on the interlayer insulating layer 135. Thus, it may be possible to provide the semiconductor device as discussed above with respect to FIGS. 16A, 16B and 16C.
  • Methods of forming semiconductor devices illustrated in FIGS. 17A, 17B and 17C will be discussed with respect to the accompanying figures. FIGS. 21 and 22 are cross-sections taken along the lines J-J′ and K-K′ of FIG. 17A, respectively, and illustrated processing steps in the fabrication of semiconductor devices illustrated in FIGS. 17A, 17B and 17C according to some embodiments of the present invention. In the figures, reference numeral “63” and “64” denote cross-sections taken along the lines J-J′ and K-K′ of FIG. 17A, respectively.
  • Referring now to FIG. 21, the doped region 230 is formed on the semiconductor fin 110 at either side of the gate electrode 120 a, and the interlayer insulating layer 135 is formed on the surface of the substrate 100. The processes from the forming of the semiconductor fin 110 to the forming of the interlayer insulating layer 135 may be performed similarly as the aforementioned methods of FIGS. 18 and 19 (including the method of forming the nonvolatile memory cell having the floating gate, and the method of forming the channel region having the pair of channel fins).
  • The interlayer insulating layer 135 is patterned to form a groove-shaped opening 240′. The opening 240′ crosses over the doped region 230. The gate electrode 120 a and the opening 240′ are parallel to each other. The opening 240′ exposes upper and side surfaces of the doped region 230 under the opening 240′.
  • Referring now to FIG. 22, the doped region 230 exposed to the opening 240′ is recessed so as to form the recess region 225 in the doped region 230. Subsequently, a conductive layer is formed on the entire surface of the substrate 100 such that it fills the opening 240′ and the recess region 225. The conductive layer is contacts the inner and bottom surfaces of the recess region 225. The conductive layer is planarized until the interlayer insulating layer 135 is exposed, to thereby form the connector region 245′ of FIGS. 17A, 17B and 17C. Thus, it may be possible to provide the semiconductor device of FIGS. 17A, 17B and 17C.
  • In some embodiments of the present invention, a connector region is in contact with a portion of a doped region close to a lower portion of a channel region. The doped region according to these embodiments of the present invention may not require the recess region discussed above. Like reference numerals denote like elements throughout the specification.
  • FIG. 23A is a plan view of semiconductor devices according to some embodiments of the present invention, and FIGS. 23B and 23C are cross-sections taken along lines L-L′ and M-M′ of FIG. 23A, respectively. Referring now to FIGS. 23A, 23B and 23C, a semiconductor fin 110 is provided on a substrate 100, and a device isolation pattern 113 is provided such that it includes a lower portion of the semiconductor fin 110. The gate electrode 120 a crosses over the semiconductor fin 110, and a gate insulating layer 115 is interposed between the gate electrode 120 a and the semiconductor fin 110. A doped region 330 is provided in the semiconductor fin 110 at either side of the gate electrode 120 a. A channel region 170 is defined at the semiconductor fin 110 under the gate electrode 120 a. The channel region 170 may be the channel region 170′ having the pair of channel fins 171 as illustrated in FIGS. 5A and 5B. The floating gate 117 a and the blocking insulating layer 118 a of FIGS. 4A and 4B may be interposed between the gate insulating layer 115 and the gate electrode 120 a.
  • An interlayer insulating layer 135 is provided on the surface of the substrate 100, and an opening 340 penetrates the interlayer insulating layer 135 to expose the doped region 330. The opening 340 is hole-shaped. Herein, the width of the opening 340 is greater than the width of the doped region 330 in a direction which is parallel to the gate electrode 120 a. The lowermost surface of the opening 340 is as high as the lower surface of the channel region 170. Therefore, the opening 340 exposes the upper surface and both side surfaces of the doped region 330 under the opening 340. In other words, the opening 340 exposes the upper and side surfaces of the doped region 330 having a fin-shaped three-dimensional structure.
  • The connector region 345 fills the opening 340, and thus, the connector region 345 is in contact with the upper surface and both the side surfaces of the doped region 330 exposed by the opening 340. Accordingly, the current path between the connector region 345 and the lower portion of the channel region 170 may be reduced. Accordingly, the resistance between the connector region 345 and the lower portion of the channel region 170 may be decreased so that the amount of driving current flowing through the lower portion of the channel region 170 may be increased according to some embodiments of the present invention.
  • In some embodiments of the present invention, the connector region 345 includes a conductive material having a lower resistivity than the doped region 330. For example, in some embodiments of the present invention, the connector region 345 includes a conductive metal nitride (e.g., titanium nitride or tantalum nitride), metal (e.g., titanium, tantalum, tungsten, aluminum or copper), and/or metal silicide (e.g., titanium silicide or tantalum silicide). An interconnection 150 may be provided on the interlayer insulating layer 135 such that it may be in contact with the connector region 345.
  • The opening 340 has a hole shape, and the connector region 345 has a pillar-shape. In some embodiments of the present invention, the connector region and the opening may have different shapes without departing from the scope of the present invention.
  • FIG. 24A is a plan view illustrating a connector region included in the semiconductor device according to some embodiments of the present invention, and FIGS. 24B and 24C are cross-sections taken along lines N-N′ and O-O′ of FIG. 24A, respectively. Referring now to FIGS. 24A, 24B and 24C, the interlayer insulating layer 135 is provided on the surface of the substrate 100 including the gate electrode 120 a and the doped region 330. An opening 340′ penetrates the interlayer insulating layer 135 to expose the doped region 330. The opening 340′ is a grove-shaped one that crosses over the doped region 330, wherein the opening 340′ is parallel to the gate electrode 120 a. The gate electrode 120 a and the opening 340′ are spaced apart from each other. The lowermost surface of the opening 340′ has a height approximate to the lower surface of the channel region 170. The opening 340′ exposes the upper surface and both the side surfaces of the doped region 330 thereunder.
  • The connector region 345′ fills the opening 340′. The connector region 345′ is in contact with the upper surface and both the side surfaces of the doped region 330 exposed by the opening 340′. The connector region 345′ is line-shaped due to the grove-shaped opening 340′. Since the connector region 345′ is also in contact with both the side surfaces of the doped region 330, the current path between the connector region 345′ and the lower portion of the channel region 170 may be reduced so that it may be possible to increase the amount of driving current flowing through the lower portion of the channel region 170.
  • The connector region 345′ may be used as a source line. In particular, the connector region 345′ may be used as a common source line of a NAND type nonvolatile memory cell. In these embodiments, the gate electrode 120 a and the doped region 330 may constitute a ground select transistor. In some embodiments of the present invention, the connector region 345′ may be used as a source line of a NOR type nonvolatile memory cell. In these embodiments, the floating gate 117 a and the blocking insulating pattern 118 a of FIGS. 4A and 4B may be interposed between the gate electrode 120 a and the gate insulating layer 115.
  • Meanwhile, the channel transistor 170 of the fin transistor having the connector region 345′ may be substituted by the channel region 170′ having the pair of channel fins 171 of FIGS. 5A and 5B. Of course, the channel region 170 of the fin transistor having the connector region 345′ may have various different shapes of three-dimensional structures.
  • FIGS. 25 and 26 are cross-sections taken along the lines L-L′ and M-M′ of FIG. 23A, respectively, and illustrated processing steps in the fabrication of semiconductor devices according to some embodiments of the present invention. In the figures, reference numeral “71” and “72” denote cross-sections taken along the lines L-L′ and M-M′ of FIG. 23A, respectively.
  • Referring to FIG. 25, a semiconductor fin 110 is formed on a substrate 100, and a device isolation pattern 113 is formed such that it includes the lower portion of the semiconductor fin 110. A gate insulating layer 115 is formed on the exposed surface of the semiconductor fin 110, and a gate conductive layer is formed on the gate insulating layer 115.
  • The processes from the forming of the semiconductor fin 110 to the firming of the gate conductive layer may be the same as the method as illustrated in FIGS. 3A, 3B and 3C. Before forming the gate insulating layer 115, the forming of the channel recess region 165 in the semiconductor fin 110 may be additionally performed as described in FIGS. 11 through 14.
  • In the meantime, the preliminary floating gate 117 and the blocking insulating layer 118 may be additionally formed as illustrated in FIG. 8. In these embodiments of the present invention, the channel recess region 165 may not be formed before forming the gate conductive layer because it may be possible to reduce the coupling ratio of the nonvolatile memory cell by increasing the capacitance between the floating gate and the channel region.
  • Subsequently, referring to FIG. 25, the gate conductive layer is patterned to form the gate electrode 120 a crossing over the semiconductor fin 110. Thereafter, a doped region 330 is formed in the semiconductor fin 110 at either side of the gate electrode 120 a. In some embodiments of the present invention, the ions are implanted into the semiconductor fin 110 provided at either side of the gate electrode 120 a by isotropic ion-implantation, e.g., plasma doping process. In some embodiments of the present invention, the ions may be implanted at right angles or at a predetermined tilt angle to form the doped region 330. An interlayer insulating layer 135 is formed on the surface of the substrate 100.
  • Referring to FIG. 26, an opening 340 is formed such that it penetrates the interlayer insulating layer 135 to expose the upper surface and both the side surfaces of the doped region 330. The opening 340 has a hole shape. Methods of forming the opening 340 will be discussed below. First, a patterning process including anisotropic etching is performed over the interlayer insulating layer 135 so as to form a preliminary opening exposing the upper surface of the doped region 330. Subsequently, an isotropic etching is performed over the interlayer insulating layer 135 having the preliminary opening to thereby form the opening 340.
  • In some embodiments of the present invention, only the patterning process including anisotropic etching is performed over the interlayer insulating layer 135 so as to form the opening 340. In this case, the opening of the mask pattern included in the patterning process is wider than the width of the doped region 330 in a direction which is parallel to the gate electrode 120 a.
  • Thereafter, a conductive layer is formed on the surface of the substrate 100 such that it fills the opening 340, and it is planarized until the interlayer insulating layer 135 is exposed, to thereby form the connector region 345 of FIGS. 23B and 23C. Next, there is formed an interconnection 150 of FIGS. 23A, 23B and 23C on the interlayer insulating layer 135, wherein the interconnection 150 is connected to the connector region 345. Thus, it may be possible to provide the semiconductor device of FIGS. 23A, 23B and 23C.
  • Meanwhile, a method of forming the semiconductor device illustrated in FIGS. 24A, 24B and 24C will be illustrated, which will be set forth referring back to FIGS. 24A, 24B and 24C. This method is similar to the method illustrated in FIGS. 25 and 26, which may include all the methods as discussed with respect to FIG. 25.
  • Referring to FIGS. 24A, 24B and 24C, the interlayer insulating layer 135 is patterned to form a groove-shaped opening 340′. As described above, the opening 340′ exposes the upper surface and both the side surfaces of the doped region 330. Thereafter, a conductive layer is formed on the entire surface of the substrate 100 such that it fills the opening 340′, and it is planarized until the interlayer insulating layer 135 is exposed, thereby forming a line-shaped connector region 345′.
  • The elements corresponding all embodiments may include the same or similar material without departing from the scope of the present invention.
  • As described above, according to some embodiments of the present invention, the current path between the connector region of low resistivity and the lower portion of the channel region may be reduced. Accordingly, it may be possible to increase the amount of driving current flowing through the lower portion of the channel region. Accordingly, it may be possible to sufficiently secure the amount of driving current which flows through the lower portion as well as the upper portion of the channel region having the three-dimensional structure. Therefore, it may be possible to provide a highly integrated device with excellent performance.
  • In the drawings and specification, there have been disclosed typical embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.

Claims (12)

1. A semiconductor device comprising:
a gate electrode crossing over a semiconductor fin on a semiconductor substrate;
a gate insulating layer between the gate electrode and the semiconductor fin;
a channel region having a three-dimensional structure defined at the semiconductor fin under the gate electrode;
a doped region formed in the semiconductor fin at either side of the gate electrode;
an interlayer insulating layer on a surface of the semiconductor substrate; and
a connector region coupled to the doped region and in an opening which penetrates the interlayer insulating layer, wherein a recess region is provided in the doped region and is coupled to the connector region and wherein the connector region contacts an inner surface of the recess region.
2. The device of claim 1, wherein the recess region comprises a recessed region in a central portion of an upper surface of the doped region, the inner surfaces of the recess region being provided by the doped region and wherein the opening exposes at least a portion of the recess region.
3. The device of claim 1, wherein the recess region is provided in a portion of the doped region exposed by the opening, an inner surface of the recess region and an inner surface of the opening being aligned and wherein the connector region is provided in the opening and the recess region.
4. The device of claim 1, wherein the opening is hole-shaped and the connector region is pillar-shaped such that the connector region fills the opening.
5. The device of claim 5, wherein the opening has a groove-shape in other words parallel to the gate electrode and the connector region has a line-shape such that it fills the opening.
6. The device of claim 1, further comprising:
a floating gate between the gate electrode and the gate insulating layer; and
a blocking insulating pattern between the floating gate and the gate electrode.
7. The device of claim 1, wherein the channel region includes a recessed channel region in a central portion of an upper surface of the channel region and wherein the gate electrode is provided in the channel recess region such that the gate insulating layer is between the channel recess region and the gate electrode.
8. A semiconductor device comprising:
a gate electrode crossing over a semiconductor fin on a semiconductor substrate;
a gate insulating layer between the gate electrode and the semiconductor fin;
a channel region having a three-dimensional structure defined at the semiconductor fin under the gate electrode;
a doped region formed in the semiconductor fin at either side of the gate electrode;
an interlayer insulating layer on a surface of the semiconductor substrate; and
a connector region filling an opening, wherein the opening penetrates the interlayer insulating layer to expose at least a portion of an upper surface and both side surfaces of the doped region.
9. The device of claim 8, wherein the opening is hole-shaped such that it has a greater width than a width of the doped region parallel to a channel width of the channel region and wherein the connector region is pillar-shaped such that it fills the opening.
10. The device of claim 8, wherein the opening is groove-shaped such that it crosses over the doped region parallel to the gate electrode and wherein the connector region is line-shaped such that it fills the opening.
11. The device of claim 8, further comprising:
a floating gate between the gate electrode and the gate insulating layer; and
a blocking insulating pattern between the floating gate and the gate electrode.
12. The device of claim 8, wherein the channel region includes a channel recess region in a central portion of an upper surface of the channel region and wherein the gate electrode fills the channel recess region such that the gate insulating layer is between the channel recess region and the gate electrode.
US12/199,237 2006-02-09 2008-08-27 Semiconductor Devices Including Transistors Having Three Dimensional Channels Abandoned US20080315282A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/199,237 US20080315282A1 (en) 2006-02-09 2008-08-27 Semiconductor Devices Including Transistors Having Three Dimensional Channels

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR10-2006-0012708 2006-02-09
KR1020060012708A KR100683867B1 (en) 2006-02-09 2006-02-09 Semiconductor devices and methods of forming the same
US11/699,301 US7432160B2 (en) 2006-02-09 2007-01-29 Semiconductor devices including transistors having three dimensional channels and methods of fabricating the same
US12/199,237 US20080315282A1 (en) 2006-02-09 2008-08-27 Semiconductor Devices Including Transistors Having Three Dimensional Channels

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/699,301 Division US7432160B2 (en) 2006-02-09 2007-01-29 Semiconductor devices including transistors having three dimensional channels and methods of fabricating the same

Publications (1)

Publication Number Publication Date
US20080315282A1 true US20080315282A1 (en) 2008-12-25

Family

ID=38106525

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/699,301 Expired - Fee Related US7432160B2 (en) 2006-02-09 2007-01-29 Semiconductor devices including transistors having three dimensional channels and methods of fabricating the same
US12/199,237 Abandoned US20080315282A1 (en) 2006-02-09 2008-08-27 Semiconductor Devices Including Transistors Having Three Dimensional Channels

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/699,301 Expired - Fee Related US7432160B2 (en) 2006-02-09 2007-01-29 Semiconductor devices including transistors having three dimensional channels and methods of fabricating the same

Country Status (2)

Country Link
US (2) US7432160B2 (en)
KR (1) KR100683867B1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100112793A1 (en) * 2008-10-31 2010-05-06 Applied Materials, Inc. Conformal doping in p3i chamber
US20110017971A1 (en) * 2009-07-23 2011-01-27 Samsung Electronics Co., Ltd. Integrated circuit devices including low-resistivity conductive patterns in recessed regions
US20120094465A1 (en) * 2010-10-15 2012-04-19 International Business Machines Corporation Integrated planar and multiple gate fets
US20130049120A1 (en) * 2011-08-23 2013-02-28 Micron Technology, Inc. Semiconductor device structures including vertical transistor devices, arrays of vertical transistor devices, and methods of fabrication
US20160035886A1 (en) * 2014-07-29 2016-02-04 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and formation thereof
JP2016514905A (en) * 2013-03-29 2016-05-23 インテル・コーポレーション Transistor architecture having extended recess spacer and multiple source / drain regions and method of manufacturing the same

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101601138B (en) * 2007-01-22 2012-07-25 松下电器产业株式会社 Semiconductor device and production method thereof
US8735990B2 (en) * 2007-02-28 2014-05-27 International Business Machines Corporation Radiation hardened FinFET
KR100825815B1 (en) * 2007-06-07 2008-04-28 삼성전자주식회사 Semiconductor device including active pattern with channel recess, and method of fabricating the same
US8004045B2 (en) 2007-07-27 2011-08-23 Panasonic Corporation Semiconductor device and method for producing the same
US8063437B2 (en) * 2007-07-27 2011-11-22 Panasonic Corporation Semiconductor device and method for producing the same
DE102008059500B4 (en) * 2008-11-28 2010-08-26 Advanced Micro Devices, Inc., Sunnyvale Method for producing a multi-gate transistor with homogeneously silicided land end regions
US10276562B2 (en) 2014-01-07 2019-04-30 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device with multiple threshold voltage and method of fabricating the same
EP3339244A1 (en) * 2016-12-21 2018-06-27 IMEC vzw Source and drain contacts in fin- or nanowire- based semiconductor devices.
US11018234B2 (en) 2018-07-26 2021-05-25 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and manufacturing method thereof

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5932911A (en) * 1996-12-13 1999-08-03 Advanced Micro Devices, Inc. Bar field effect transistor
US20040239938A1 (en) * 2003-05-28 2004-12-02 Duke University System for fourier domain optical coherence tomography
US20050032322A1 (en) * 2003-08-05 2005-02-10 Kim Sung-Min Metal oxide semiconductor (MOS) transistors having three dimensional channels and methods of fabricating the same
US20050057756A1 (en) * 2001-12-18 2005-03-17 Massachusetts Institute Of Technology Systems and methods for phase measurements
US20050105097A1 (en) * 2001-12-18 2005-05-19 Massachusetts Institute Of Technology Systems and methods for phase measurements
US20050179030A1 (en) * 2004-02-13 2005-08-18 Hyeoung-Won Seo Field effect transistor device with channel fin structure and method of fabricating the same
US20060157749A1 (en) * 2005-01-17 2006-07-20 Fujitsu Limited Fin-type semiconductor device with low contact resistance and its manufacture method
US20060232783A1 (en) * 2005-01-20 2006-10-19 Michael Choma Methods and systems for reducing complex conjugat ambiguity in interferometric data
US20060278915A1 (en) * 2005-06-09 2006-12-14 Di-Hong Lee FinFET split gate EEPROM structure and method of its fabrication
US20070134884A1 (en) * 2005-12-14 2007-06-14 Samsung Electronics Co., Ltd. Isolation method of defining active fins, method of fabricating semiconductor device using the same and semiconductor device fabricated thereby

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100521377B1 (en) 2003-02-21 2005-10-12 삼성전자주식회사 Method for forming fin field effect transistor
KR100534104B1 (en) 2003-08-05 2005-12-06 삼성전자주식회사 metal oxide semiconductor(MOS) transistors having three dimensional channels and methods of fabricating the same
KR20050037770A (en) * 2003-10-20 2005-04-25 삼성전자주식회사 Fin field effect transistors of semiconductor devices and method of the same
JP4429798B2 (en) 2004-05-12 2010-03-10 富士通マイクロエレクトロニクス株式会社 System LSI using fin-type channel FET and manufacturing method thereof

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5932911A (en) * 1996-12-13 1999-08-03 Advanced Micro Devices, Inc. Bar field effect transistor
US20050057756A1 (en) * 2001-12-18 2005-03-17 Massachusetts Institute Of Technology Systems and methods for phase measurements
US20050105097A1 (en) * 2001-12-18 2005-05-19 Massachusetts Institute Of Technology Systems and methods for phase measurements
US7365858B2 (en) * 2001-12-18 2008-04-29 Massachusetts Institute Of Technology Systems and methods for phase measurements
US7557929B2 (en) * 2001-12-18 2009-07-07 Massachusetts Institute Of Technology Systems and methods for phase measurements
US20040239938A1 (en) * 2003-05-28 2004-12-02 Duke University System for fourier domain optical coherence tomography
US20050032322A1 (en) * 2003-08-05 2005-02-10 Kim Sung-Min Metal oxide semiconductor (MOS) transistors having three dimensional channels and methods of fabricating the same
US20050179030A1 (en) * 2004-02-13 2005-08-18 Hyeoung-Won Seo Field effect transistor device with channel fin structure and method of fabricating the same
US20060157749A1 (en) * 2005-01-17 2006-07-20 Fujitsu Limited Fin-type semiconductor device with low contact resistance and its manufacture method
US20060232783A1 (en) * 2005-01-20 2006-10-19 Michael Choma Methods and systems for reducing complex conjugat ambiguity in interferometric data
US20060278915A1 (en) * 2005-06-09 2006-12-14 Di-Hong Lee FinFET split gate EEPROM structure and method of its fabrication
US20070134884A1 (en) * 2005-12-14 2007-06-14 Samsung Electronics Co., Ltd. Isolation method of defining active fins, method of fabricating semiconductor device using the same and semiconductor device fabricated thereby

Cited By (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100112793A1 (en) * 2008-10-31 2010-05-06 Applied Materials, Inc. Conformal doping in p3i chamber
US8129261B2 (en) * 2008-10-31 2012-03-06 Applied Materials, Inc. Conformal doping in P3I chamber
US20110017971A1 (en) * 2009-07-23 2011-01-27 Samsung Electronics Co., Ltd. Integrated circuit devices including low-resistivity conductive patterns in recessed regions
US8294131B2 (en) * 2009-07-23 2012-10-23 Samsung Electronics Co., Ltd. Integrated circuit devices including low-resistivity conductive patterns in recessed regions
US20120094465A1 (en) * 2010-10-15 2012-04-19 International Business Machines Corporation Integrated planar and multiple gate fets
US8354319B2 (en) * 2010-10-15 2013-01-15 International Business Machines Corporation Integrated planar and multiple gate FETs
US9356155B2 (en) 2011-08-23 2016-05-31 Micron Technology, Inc. Semiconductor device structures and arrays of vertical transistor devices
US20180301539A1 (en) * 2011-08-23 2018-10-18 Micron Technology, Inc. Semiconductor devices and structures and methods of formation
US11652173B2 (en) * 2011-08-23 2023-05-16 Micron Technology, Inc. Methods of forming a semiconductor device comprising a channel material
US20210273111A1 (en) * 2011-08-23 2021-09-02 Micron Technology, Inc. Methods of forming a semiconductor device comprising a channel material
US20130049120A1 (en) * 2011-08-23 2013-02-28 Micron Technology, Inc. Semiconductor device structures including vertical transistor devices, arrays of vertical transistor devices, and methods of fabrication
US20160276454A1 (en) * 2011-08-23 2016-09-22 Micron Technology, Inc. Semiconductor devices and structures and methods of formation
US11011647B2 (en) * 2011-08-23 2021-05-18 Micron Technology, Inc. Semiconductor devices comprising channel materials
US20200027990A1 (en) * 2011-08-23 2020-01-23 Micron Technology, Inc. Semiconductor devices comprising channel materials
US10002935B2 (en) * 2011-08-23 2018-06-19 Micron Technology, Inc. Semiconductor devices and structures and methods of formation
US8969154B2 (en) * 2011-08-23 2015-03-03 Micron Technology, Inc. Methods for fabricating semiconductor device structures and arrays of vertical transistor devices
US10446692B2 (en) * 2011-08-23 2019-10-15 Micron Technology, Inc. Semiconductor devices and structures
JP2016514905A (en) * 2013-03-29 2016-05-23 インテル・コーポレーション Transistor architecture having extended recess spacer and multiple source / drain regions and method of manufacturing the same
US20180102258A1 (en) * 2014-07-29 2018-04-12 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and formation thereof
US10777426B2 (en) * 2014-07-29 2020-09-15 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and formation thereof
US9847233B2 (en) * 2014-07-29 2017-12-19 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and formation thereof
US11404284B2 (en) 2014-07-29 2022-08-02 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and formation thereof
US20160035886A1 (en) * 2014-07-29 2016-02-04 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and formation thereof

Also Published As

Publication number Publication date
US7432160B2 (en) 2008-10-07
KR100683867B1 (en) 2007-02-15
US20070184627A1 (en) 2007-08-09

Similar Documents

Publication Publication Date Title
US7432160B2 (en) Semiconductor devices including transistors having three dimensional channels and methods of fabricating the same
US5946558A (en) Method of making ROM components
US6995424B2 (en) Non-volatile memory devices with charge storage insulators
US6727545B2 (en) Semiconductor memory array of floating gate memory cells with low resistance source regions and high source coupling
US7504294B2 (en) Method of manufacturing an electrically erasable programmable read-only memory (EEPROM)
JP4388266B2 (en) Method for forming a semiconductor array of floating gate memory cells having a strap region and a peripheral logic device region
US6750090B2 (en) Self aligned method of forming a semiconductor memory array of floating gate memory cells with floating gates having multiple sharp edges, and a memory array made thereby
US7476928B2 (en) Flash memory devices and methods of fabricating the same
US20120007165A1 (en) Semiconductor devices
JP2006108688A (en) Nonvolatile memory element and forming method therefor
US7888804B2 (en) Method for forming self-aligned contacts and local interconnects simultaneously
KR100694973B1 (en) method for fabricating flash memory device
US7242054B2 (en) Nonvolatile memory devices
US8952536B2 (en) Semiconductor device and method of fabrication
US7928494B2 (en) Semiconductor device
US20090035907A1 (en) Method of forming stacked gate structure for semiconductor memory
US7186617B2 (en) Methods of forming integrated circuit devices having a resistor pattern and plug pattern that are made from a same material
JP2006093230A (en) Nonvolatile semiconductor storage device
KR100461665B1 (en) Method of manufacturing a flash memory device
KR20070049731A (en) Flash memory and manufacturing method thereof
US6034395A (en) Semiconductor device having a reduced height floating gate
US7041555B2 (en) Method for manufacturing flash memory device
JP2009267107A (en) Non-volatile semiconductor storage device, and method of manufacturing the same
US20060246662A1 (en) Semiconductor device and method of manufacturing the same
TW202218121A (en) Split gate non-volatile memory cells, hv and logic devices with finfet structures, and method of making same

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION