US20100025810A1 - Method and System for Secure Heat Sink Attachment on Semiconductor Devices with Macroscopic Uneven Surface Features - Google Patents
Method and System for Secure Heat Sink Attachment on Semiconductor Devices with Macroscopic Uneven Surface Features Download PDFInfo
- Publication number
- US20100025810A1 US20100025810A1 US12/488,991 US48899109A US2010025810A1 US 20100025810 A1 US20100025810 A1 US 20100025810A1 US 48899109 A US48899109 A US 48899109A US 2010025810 A1 US2010025810 A1 US 2010025810A1
- Authority
- US
- United States
- Prior art keywords
- integrated circuit
- adhesive material
- package
- heat sink
- die
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/563—Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/16—Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/16—Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
- H01L23/18—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device
- H01L23/24—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device solid or gel at the normal operating temperature of the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
- H01L23/3677—Wire-like or pin-like cooling fins or heat sinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
- H01L23/433—Auxiliary members in containers characterised by their shape, e.g. pistons
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48095—Kinked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48599—Principal constituent of the connecting portion of the wire connector being Gold (Au)
- H01L2224/486—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48617—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
- H01L2224/48624—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48599—Principal constituent of the connecting portion of the wire connector being Gold (Au)
- H01L2224/486—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48638—Principal constituent of the connecting portion of the wire connector being Gold (Au) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48644—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4911—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
- H01L2224/854—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/85438—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/85444—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1433—Application-specific integrated circuit [ASIC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15787—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16152—Cap comprising a cavity for hosting the device, e.g. U-shaped cap
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16195—Flat cap [not enclosing an internal cavity]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/162—Disposition
- H01L2924/16251—Connecting to an item not being a semiconductor or solid-state body, e.g. cap-to-substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19042—Component type being an inductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19105—Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
Definitions
- the invention relates generally to the field of integrated circuit (IC) device packaging technology and, more particularly to heat sink attachment in IC device packages.
- IC integrated circuit
- IC semiconductor dies are typically mounted in or on a package that is attached to a printed circuit board (PCB).
- Example IC device packages include ball grid array (BGA), pin grid array (PGA), and land grid array (LGA) packages.
- BGA ball grid array
- PGA pin grid array
- LGA land grid array
- a conventional BGA package has an array of solder balls located on a bottom external surface of a package substrate. The solder balls are reflowed to attach the package to the PCB.
- the IC die is typically mounted to a top surface of the package substrate. Wire bonds typically couple signals of the IC die to the substrate.
- the substrate has internal routing that electrically couples the signals of the IC die to the solder balls on the bottom substrate surface.
- a molding compound encapsulates the IC die, wire bonds, and the entire or partial top surface of the substrate to provide environmental protection.
- die-up and die-down BGA package configurations exist.
- the IC die In die-up BGA packages, the IC die is mounted on the top surface of the substrate, so that the active surface of the IC die is directed away from the PCB.
- die-down BGA packages the IC die is mounted on the bottom surface of the substrate, so that the active surface of the IC die is directed towards the PCB.
- the integrated circuit package includes a heat sink, a cured silicone thermally conductive adhesive material, and a surface.
- the adhesive material attaches the heat sink to the surface.
- the surface is a surface of at least one of a substrate, a surface of an integrated circuit die, or a surface of an encapsulating material of the integrated circuit package.
- FIG. 1 shows an example ball grid array package.
- FIG. 2 shows an example heat sink attached to the curved top surface of the ball grid array package of FIG. 1 .
- FIG. 3 shows an alternative example ball grid array package having a die configured in a flip-chip orientation.
- FIG. 4 shows an example ball grid array package having a ring shaped stiffener attached to a substrate of the package, and a planar heat sink/heat spreader attached to a top surface of the stiffener and flip chip die.
- FIG. 5 shows a heat sink attached to a top surface of an integrated circuit die of an integrated circuit package.
- FIG. 6 shows attachment of a heat sink to a ball grid array package similar to that shown in FIG. 4 .
- FIG. 7 shows a ball grid array package having a “lid” type of heat sink attached.
- FIG. 8 shows a ball grid array package with heat sink configured similarly to the heat sink and ball grid array package of FIG. 5 .
- FIG. 9 shows a heat sink in the process of attachment to an integrated circuit package using an improved adhesive material, according to an example embodiment of the present invention.
- FIGS. 10 and 11 show bottom views of a heat sink having the improved adhesive material thereon.
- FIG. 12 shows a flowchart for attaching a heat sink to an integrated circuit package, according to an embodiment of the present invention.
- FIG. 13 shows a mold being used to shape the adhesive material, according to an example embodiment of the present invention.
- FIG. 14 shows a heat sink attached to an integrated circuit package by an adhesive material, such that a surface of the adhesive material is contacted to a surface of the integrated circuit package.
- FIGS. 15-19 show views of examples shapes of the adhesive material formed on heat sinks.
- Example embodiments of the present invention are described herein. Other structural and operational embodiments will be apparent to persons skilled in the relevant art(s) based on the following discussion. Although described with reference to ball grid array packages for illustrative purposes, embodiments of the present invention are applicable to other integrated circuit package types, including pin grid array (PGA) packages and chip carrier packages.
- PGA pin grid array
- heat sinks are attached to integrated circuit packages using thermally conductive adhesive materials.
- the adhesive materials can be shaped to conform to surfaces of the integrated circuit package and/or heat sink, prior to being cured.
- embodiments of the present allow for the secure attachment of heat sinks on semiconductor devices that have macroscopic uneven surface features, such as due to the presence of capacitors, resistors, inductors, and/or other passive components, and/or one or more exposed dies with various heights, mounted on a substrate of the devices.
- the thermally conductive adhesive material is considered “deformable” because it can be shaped, and substantially maintains its shape during or prior to application, providing for greater ease in manufacturing.
- references in the specification to “one embodiment”, “an embodiment”, “an example embodiment”, etc., indicate that the embodiment described may include a particular feature, structure, or characteristic, but every embodiment may not necessarily include the particular feature, structure, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with an embodiment, it is submitted that it is within the knowledge of one skilled in the art to effect such feature, structure, or characteristic in connection with other embodiments whether or not explicitly described.
- a ball grid array (BGA) package is used to package and interface an IC chip or die with a printed circuit board (PCB).
- BGA packages may be used with any type of IC die, and are particularly useful for high speed ICs.
- solder pads do not just surround the package periphery, as in chip carrier type packages, but cover the entire bottom package surface in an array configuration.
- BGA packages are also referred to as pad array carrier (PAC), pad array, land grid array, and pad-grid array packages.
- PAC pad array carrier
- BGA packages types are further described in the following paragraphs. For additional description on BGA packages, refer to Lau, J. H., Ball Grid Array Technology, McGraw-Hill, New York, (1995), which is herein incorporated by reference in its entirety.
- die-up and die-down BGA package configurations exist.
- the IC die is mounted on a top surface of the substrate or stiffener, in a direction away from the PCB.
- die-down BGA packages the IC die is mounted on a bottom surface of the substrate or stiffener, in a direction towards the PCB.
- FIG. 1 illustrates a BGA package 100 , according to an example embodiment of the present invention.
- BGA package 100 includes an IC die 102 , a substrate 104 , a plurality of solder balls 106 , one or more wire bonds 108 , a stiffener 112 , and a thermal connector 122 .
- Substrate 104 can be any suitable type of integrated circuit substrate, including a tape or flex substrate, a plastic substrate, or a ceramic substrate. Tape or flex BGA packages are particularly appropriate for large IC dies with large numbers of input and outputs, such as application specific integrated circuits (ASIC) and microprocessors.
- ASIC application specific integrated circuits
- a tape substrate is generally made from one or more conductive layers bonded with a dielectric material.
- the dielectric material may be made from various substances, such as polyimide tape.
- the conductive layers are typically made from a metal, or combination of metals, such as copper and aluminum. Conductive features, such as trace or routing patterns, are made in the conductive layer material.
- a tape substrate may be a single-layer tape, a two-layer tape, or additional layer tape substrate type. In a two-layer tape, the metal layers sandwich the dielectric layer, such as in a copper-Upilex-copper arrangement.
- substrate 104 may include one or more metal layers formed on an organic substrate (for example, BT resin or FR4 epoxy/glass).
- organic substrate for example, BT resin or FR4 epoxy/glass.
- Stiffener 112 is laminated or otherwise attached to substrate 104 . Stiffener 112 can be attached to substrate 104 to add planarity and rigidity to substrate 104 , and thus to package 100 . Stiffener 112 may be separated from substrate 104 by an electrically isolating material so that stiffener 112 does not short together conductive features on substrate 104 . Stiffener 112 is typically made from a metal, or combination of metals, such as copper, tin, and aluminum, or may be made from a polymer, for example. Stiffener 112 also may act as a heat sink, and allow for greater heat spreading in BGA package 100 .
- stiffener 112 may be used to allow for wire bonds 108 to connect IC die 102 to substrate 104 .
- Stiffener 112 may be configured in other ways, and have different opening arrangements than shown in FIG. 1 . In other embodiments, stiffener 112 may not be present in BGA package 100 , such as when a rigid substrate 104 is present.
- IC die 102 is attached to a central location on a top surface 110 of stiffener 112 .
- IC die 102 is attached to stiffener 112 by an epoxy 126 .
- IC die 102 can be any type of semiconductor integrated circuit, typically separated from a semiconductor wafer.
- IC die 104 can be mounted to substrate 104 through an opening in stiffener 116 .
- die 104 is mounted to substrate 104 and stiffener 116 is not present in package 100 .
- One or more wire bonds 108 connect corresponding bond pads 118 on IC die 102 to contact points 120 on substrate 104 through openings 114 .
- gold bonding wire is bonded from aluminum bond pads on IC die 102 to gold-plated contact pads on substrate 104 .
- the contact pads on substrate 104 are coupled to solder balls 106 attached to the bottom surface of substrate 104 , through routing and vias within substrate 104 .
- An encapsulating material 116 such as an epoxy, mold compound, or other type of encapsulating material, covers IC die 102 and wire bonds 108 for mechanical and environmental protection.
- IC die 102 may be mounted and coupled to substrate 104 using solder balls located on the bottom surface of IC die 102 , by a process commonly referred to as “C4” or “flip chip” packaging.
- C4 flip chip packaging
- FIG. 3 shows such a configuration.
- BGA package 100 includes an array of solder balls 106 located on a bottom external surface of substrate 104 . Solder balls 106 are reflowed to attach BGA package 100 to a PCB (not shown in FIG. 1 ).
- the PCB may include contact pads to which solder balls 106 are bonded.
- PCB contact pads are generally made from a metal or combination of metals, such as copper, nickel, tin, and gold.
- Thermal connector 122 is coupled to a bottom surface 128 of stiffener 112 through an opening 124 in substrate 104 . Direct electrical and/or thermal connection from stiffener 112 to the PCB is possible due to thermal connector 122 when package 100 is mounted to the PCB.
- Thermal connector 122 may be made from a metal, such as copper or aluminum. In an embodiment, thermal connector 122 is made from the same material as stiffener 112 . Material different from stiffener 112 may be used for ground/thermal connector 122 to compensate for the mismatch of thermal expansion coefficient between die 102 and stiffener 112 .
- Thermal connector 122 may be laminated to the exposed portion of stiffener 112 using conductive epoxy.
- the bottom surface of thermal connector 122 may be plated with solder to facilitate its surface mount to soldering pads on the PCB.
- Metal pads on the PCB may be connected to a PCB ground plane to shorten the length of electrical current return paths, as well as enhance the conductive heat dissipation path from IC die 102 to the PCB.
- a dam 132 is attached to stiffener 112 .
- Dam 132 surrounds a central portion of the top of package 100 .
- Encapsulating material 116 is applied to package 100 within dam 132 in a “dam and fill” manner, and subsequently hardens.
- ball grid array package 100 has a curved (e.g., convex) top surface 130 .
- Top surface 130 is curved due to a surface tension of encapsulating material 116 when it is applied to ball grid array package 100 , prior to hardening of encapsulating material 116 .
- top surface 130 of encapsulating material 116 may not be smooth, instead having microscopic imperfections and other features.
- a top surface of IC die 102 can be exposed through encapsulating material 116 (i.e., is not covered by the encapsulating material). In this manner, the top surface of IC die 102 can be accessed (e.g., for attachment of a heat sink).
- FIG. 2 shows an example heat sink 202 attached to curved top surface 130 of ball grid array package 100 . Due to the curvature of top surface 130 , heat sink 202 does not adhere well to package 100 . As shown in FIG. 2 , only an area 204 of top surface 130 actually contacts heat sink 202 . Due to the small size of area 204 , heat transfer from package 100 to heat sink 202 is inefficient.
- Ball grid array package 100 uses wire bonds 108 to couple pads 118 of IC die 102 to conductive elements, such as contact points 120 of substrate 104 .
- FIG. 3 shows an alternative ball grid array package 300 arranged in a flip-chip configuration.
- ball grid array package 300 includes a die 302 and a substrate 304 .
- Die 302 is configured in a flip-chip orientation to couple pads 318 of IC die 302 to contact points 320 of substrate 304 .
- Pads 318 are coupled to contact points 320 by solder balls 322 .
- An underfill material 308 is applied to package 300 to fill in the space between IC die 302 and substrate 304 , between solder balls 322 .
- FIG. 4 shows an example ball grid array package 400 having a more complex configuration, including a ring shaped stiffener 402 attached to substrate 304 , and a planar heat sink/heat spreader 404 attached to a top surface of ring shaped stiffener 402 and IC die 302 .
- Ring shaped stiffener 402 is present to support heat sink/heat spreader 404 , but adds complexity and expense to package 400 .
- FIG. 5 shows a heat sink 502 attached to a top surface 504 of IC die 302 of package 300 by an adhesive material 508 .
- the attachment of heat sink 502 in FIG. 5 is unstable, due to a small area of surface 504 of IC die 302 attached to a relatively larger surface 506 of heat sink 502 .
- Surface 504 of IC die 302 can have a very small area, including in the range of 3 mm ⁇ 3 mm to 25 mm ⁇ 25 mm.
- surface 506 of heat sink 502 may have an area in the range of 19 mm ⁇ 19 mm to 55 mm ⁇ 55 mm, which is large compared to area 504 of IC die 302 .
- support is not present in the configuration of FIG. 5 for the perimeter of heat sink 502 around die 302 .
- FIG. 6 shows attachment of a heat sink 602 to ball grid array package 400 of FIG. 4 .
- a bottom surface 606 of heat sink 602 is attached to a top surface 604 of heat sink/heat spreader 404 by an adhesive material 608 .
- the configuration of FIG. 6 is complex and has many parts, but because surface 604 of heat sink/heat spreader 404 is larger than surface 504 of IC die 302 in FIG. 5 , the configuration of FIG. 6 provides better attachment than the configuration of FIG. 5 .
- FIG. 7 shows ball grid array package 300 having a “lid” type of heat sink 702 attached.
- Heat sink 702 forms an enclosure 712 with substrate 304 for die 302 , for environmental protection.
- Heat sink 702 is attached at its peripheral rim 704 to the top surface of substrate 304 by an adhesive material 706 .
- An inner lid surface 708 of heat sink 702 is attached to a top surface of die 302 by an adhesive material 710 , which may the same as, or different from adhesive material 706 .
- the configuration of FIG. 7 is less complicated than the configuration of FIG. 6 . However, in FIG. 7 , effective thermal contact is only made with the top surface of IC die 302 .
- FIG. 8 shows heat sink 802 attached to a ball grid array package 800 , similar to the configuration shown in FIG. 5 . Furthermore, a plurality of components 804 are mounted to a top surface 802 of substrate 304 . Components 804 may be passive components, additional dies, and/or other component types. Package 800 may thus be referred to as a “system in package” (SIP). In some SIPs (although not shown in FIG. 8 ), components 804 can be thicker than die 302 , which may cause difficulty in attaching heat sink 502 to IC die 102 . Furthermore, heat generated by components 804 does not have a convenient path to heat sink 502 for dissipation.
- SIP system in package
- Embodiments of the present invention allow for improved coupling of a heat sink to integrated circuit packages, including providing improvements to the configurations described above.
- FIG. 9 shows heat sink 802 in the process of being attached to ball grid array package 800 , according to an example embodiment of the present invention.
- an adhesive material 902 is applied to a bottom surface 904 of heat sink 802 .
- adhesive material 902 may be applied to the top of ball grid array package 800 in addition to applying adhesive material 902 to heat sink 802 , or instead of applying adhesive material 902 to heat sink 802 .
- Adhesive material 902 is thermally conductive. Furthermore, adhesive material 902 is deformable or shapeable. For example, in an embodiment, adhesive material 902 is in a paste or gel form that can be shaped, and maintains the shape.
- the adhesive material can be a long oligomer paste or gel, or a B-staged polymer, including a silicone material.
- the silicone material is TC100U, which is supplied by Saint Gobain Performance Plastics Corporation, of Worcester, Mass.
- adhesive material 902 is shaped.
- FIG. 10 shows a bottom view of heat sink 802 , with adhesive material 902 attached.
- adhesive material 902 is shaped into a three-dimensional rectangular shape.
- a rectangular cavity or depression 1102 is formed in a central location of adhesive material 902 , to accommodate die 302 when heat sink 802 is applied to ball grid array package 800 .
- adhesive material 902 can be pre-formed in to a rectangular shape, and have a rectangular depression 1102 pre-formed within, that maintain their shape.
- a plurality of further cavities or depressions 1104 can be formed in adhesive material 902 to accommodate other features of ball grid array package 800 , such as components 804 .
- FIG. 12 shows a flowchart 1200 providing example steps for attaching a heat sink to an integrated circuit package, according to an embodiment of the present invention.
- the steps of flowchart 1200 do not necessarily have to occur in the order shown.
- step 1204 can occur before step 1202 .
- Flowchart 1200 is described in more detail as follows:
- an adhesive material is shaped.
- the adhesive material is adhesive material 902 of FIG. 9 .
- adhesive material 902 can be shaped into a three-dimensional rectangular shape.
- adhesive material 902 can be shaped into other shapes, including round, elliptical, rounded, triangular, other polygon, etc.
- adhesive material 902 can be shaped to have depressions 1102 and/or 1104 , and/or other features. For example, depressions 1104 allow adhesive material 902 to accommodate features of ball grid array package 800 when attached thereto.
- step 1202 can occur prior to step 1204 or after step 1204 .
- adhesive material 902 is shaped prior to being applied to heat sink 802 (and/or being applied directly to package 800 ).
- FIG. 13 shows a cross-sectional view of adhesive material 902 being formed on a surface 1302 .
- Adhesive material 902 can be shaped on surface 1302 , such as a tape, from which adhesive material 902 can be subsequently transferred to heat sink 802 or package 800 .
- a mold 1304 can be used to shape adhesive material 902 on surface 1302 . As shown in FIG.
- mold 1304 forms adhesive material 902 into a generally rectangular shape, and mold 1304 has a protruding portion 1306 in a cavity 1308 of mold 1304 , that is used to form depression 1102 in adhesive material 902 .
- Further protruding portions can be present in mold 1304 to form further depressions in adhesive material 902 .
- protruding portion 1306 can extend from surface 1302 (instead of from mold 1304 ) to form depression 1102 in the surface of adhesive material 902 adjacent to surface 1302 .
- adhesive material 902 can be injected into mold 1304 through an opening in mold 1304 .
- adhesive material 902 is in place on surface 1302 , and mold 1304 is applied to adhesive material 902 on surface 1302 .
- adhesive material 902 can be transferred to heat sink 802 or ball grid array package 800 , having the desired shape.
- Adhesive material 902 can be shaped using other mechanisms, including cutting instruments (e.g., saws, knifes), laser cutting, etc.
- adhesive material 902 is shaped after applying to heat sink 802 .
- adhesive material 902 can be shaped while on surface 904 of heat sink 802 (or other surface).
- mold 1304 or other shaping mechanism can be applied to adhesive material 902 while on heat sink 802 , package 800 , etc.
- the adhesive material can be shaped during application to heat sink 802 (or other surface).
- adhesive material 902 can be printed or applied through a stencil onto surface 904 of heat sink 802 (or other surface).
- the adhesive material is applied to a surface of an integrated circuit package and/or a surface of a heat sink.
- adhesive material 902 can be applied to surface 904 of heat sink 802 .
- adhesive material 902 can be applied to a top surface of ball grid array package 800 .
- adhesive material 902 can be shaped, or maintains a shape previously provided to adhesive material 902 , including depressions, etc. Note that some shaping of adhesive material 902 can occur during step 1204 . For example, depressions can be formed in adhesive material 902 by die 302 and components 804 (when present) during application of adhesive material 902 to package 800 .
- the heat sink is applied to the integrated circuit package to be attached by the adhesive material.
- the adhesive material For example, as shown in FIG. 14 , heat sink 802 and package 800 are attached together by adhesive material 902 .
- step 1206 some shaping of adhesive material 902 can occur during step 1206 .
- adhesive material 902 is applied to heat sink 802 in step 1204 , depressions can be formed in adhesive material 902 by die 302 and components 804 (when present) during application of heat sink 802 to package 800 .
- the rectangular shape of adhesive material 902 covers the majority of the top surface of substrate 304 of package 800 . Furthermore, adhesive material 902 is deformable, and thus is capable of conforming to the top surface of substrate 304 , including conforming to the shape of die 302 and surrounding passive/active components 804 .
- Adhesive material 902 is cured to adhere surface 904 of heat sink 802 to the surface of ball grid array package 800 .
- Adhesive material 902 accordingly provides a thermal path between heat sink 802 and package 800 , including enabling a short thermal path between die 302 and heat sink 802 as shown in FIG. 14 .
- heat generated by die 302 during operation can be transferred by adhesive material 902 to heat sink 802 to be radiated, or otherwise passed, from package 800 .
- Adhesive material 902 also provides a thermal path from components 804 to heat sink 802 .
- adhesive material 902 environmentally protects die 302 and components 804 (when present).
- adhesive material 902 provides shock absorption for impacts to heat sink 802 .
- adhesive material 902 fills macroscopic and microscopic features at its interfaces with heat sink 802 and package 800 , to provide better contact. Still further, adhesive material 902 provides a large interfacing surface between heat sink 802 and package 800 , as opposed to smaller interfacing surfaces (e.g., surface 204 in FIG. 2 , surface 504 in FIG. 5 ) in other packages, to provide a more stable interconnect. Still further, adhesive material 902 provides for a less complex interface for heat sink 802 and package 800 , as opposed to the configurations of FIG. 6 . Still further, adhesive material 902 makes contact with a larger surface area of die 302 and package 800 , than does a lid-type structure, as shown in FIG. 7 .
- the adhesive material can be shaped in further ways. For example, when a surface of an integrated circuit package is curved (such as surface 130 in FIG. 1 ), a surface of adhesive material 902 can be pre-formed to conform to the curved surface of the integrated circuit package, and/or can conform to the curved surface during application to the package.
- FIGS. 15-19 shows photos of examples of shapes of the adhesive material formed on heat sinks.
- FIG. 15 shows a heat sink 1502 having three portions 1504 , 1506 , and 1508 of adhesive material 902 formed thereon, in rectangular shapes. Central portion 1506 is used to adhere to a die of a package, and the outer two portions 1504 and 1508 are used to adhere to a substrate of the package.
- FIG. 16 shows a bottom view of a ball grid array package 1600 having a heat sink 1602 attached to a top surface using adhesive material 902 .
- FIG. 17 shows a ring shaped portion 1704 of adhesive material 902 on a heat sink 1702 used to attach heat sink 1702 to an integrated circuit package.
- FIG. 18 shows adhesive material 902 having a central depression 1804 therein, formed on a heat sink 1802 to conform with a die 1902 of a package 1900 shown in FIG. 19 . Furthermore, in FIG. 18 , adhesive material 902 has surrounding cavities or depressions 1806 formed to conform with passive components 1904 of package 1900 of FIG. 19 . Due to depressions 1804 and 1806 , adhesive material 902 of FIG. 18 conforms with package 1900 , when applied thereto. Depressions 1804 and 1806 can be formed prior to application of heat sink 1802 to package 1900 , or during application thereto (by die 1902 and components 1904 ). While attaching heat sink 1802 to package 1900 , pressure can be applied to deform adhesive material 902 be very thin, to provide enhanced thermal conductivity between heat sink 1802 and package 1900 .
- Adhesive material 902 can also be referred to as a thermal interface material (TIM).
- the TIM has a thermal conductivity higher than 0.1 W/mK.
- the TIM is deformable such that both microscopic roughness in surface topography as well as macroscopic features (e.g., passive components, dies) protruding above the substrate top surface can be covered and filled by the TIM.
- the TIM functions as a potting material that fills the gap between a heat sink flat bottom surface and the top of a semiconductor device.
- the TIM can be in the form of uncured silicone rubber.
- An advantage of using uncured silicone for heat sink attachment to IC devices is that the material has great deformability before curing.
- the gaps between the heat sink and surfaces of semiconductor devices are filled by the material before curing.
- the adhesive material fills the gaps, and takes the shape of the gaps. After curing, the adhesive material remains in the shape of the gaps, and holds the heat sink in place, providing both mechanical attachment to IC devices, and thermally conductive bridges between heat sinks and IC devices.
- a single piece of TIM can be used in the same manner as a thermally conductive tape for heat sink attachment to an IC package case.
- multiple, separate TIM pads with different thicknesses can be used.
- An advantage of this approach is that different thicknesses of TIM pads can accommodate variations in different IC device topographical features.
- a flip chip BGA package has a substrate with a flip chip die attached to the central region of the substrate (e.g., FIG. 3 ).
- Passive components including capacitors, inductors, resistors can also be attached to the substrate surrounding the IC die (e.g., FIG. 9 ).
- a first type of TIM, and/or thickness for same may be used for the IC die, while a second or additional types and/or thicknesses of TIM or adhesive materials, tapes, etc., can be used for the components surrounding the IC die.
- B-stage polymer materials have thermal conductivity typically in the range of 0.2-0.7 W/mK.
- TC100U is a B-stage material that is a good thermal conductor (1.3 W/mK).
- Thermal tapes are conventionally used to couple heat sinks to packages. Thermal tapes typically are pressure sensitive adhesives that are pressed to cause joining surfaces to adhere to each other. Thermal tapes can be pre-applied to surfaces, require relatively few steps, do not need to be cured, and can be applied in automated or manual fashions. However, thermal tapes do not deform substantially. Thus, they at best fill microscopic features in surfaces, but tend to leave gaps due to macroscopic features. For example, they tend to leave gaps next to dies and passive components, reducing thermal conductivity.
- Thermal epoxies are also conventionally used to couple heat sinks to packages. Thermal epoxies are applied to surfaces, the surfaces are contacted, and the epoxies are thermally cured. Thermal epoxies provide good mechanical attachment strength. Furthermore, thermal epoxies flow to become thin and provide good thermal conductivity. However, thermal epoxies cannot be shaped well, as they tend to flow even after shaping, and can be messy to work with. Furthermore, expensive tools are required for accurate dispensing of thermal epoxies.
- the adhesive material of the present invention provides advantages over thermal tapes and epoxies, as described elsewhere herein. Some of these include, flowing better than thermal tape, and thus being capable of being thinner and conforming to macroscopic shapes better than tape.
- the adhesive material of the present invention can be die cut/shaped to conform with target surfaces. Furthermore, the adhesive material can be more reliably and cleanly shaped than can thermal epoxies.
- Embodiments of the present invention reduce the cost of heat sink mechanical attachment to integrated circuit packages. Stronger mechanical bonds between the external heat sink and package are provided by increasing an adhesion contact area between heat sink and IC device. An interface thermal resistance is reduced due to the increased contact area between the heat sink and the IC device surfaces. The requirement for integrated 2-piece or 1-piece heat spreader for integrated circuit packages is reduced or entirely removed by direct attachment of external heat sink to both a die surface and a substrate top surface.
Abstract
Description
- This application is a divisional of U.S. Non-Provisional application Ser. No. 11/261,662, filed Oct. 31, 2005 (now allowed). U.S. Non-Provisional application Ser. No. 11/261,662 claims the benefit of U.S. Provisional Application No. 60/709,813, filed Aug. 22, 2005. U.S. Non-Provisional application Ser. No. 11/261,662 and U.S. Provisional Application No. 60/709,813 are incorporated herein by reference in their entireties.
- 1. Field of the Invention
- The invention relates generally to the field of integrated circuit (IC) device packaging technology and, more particularly to heat sink attachment in IC device packages.
- 2. Background Art
- IC semiconductor dies are typically mounted in or on a package that is attached to a printed circuit board (PCB). Example IC device packages include ball grid array (BGA), pin grid array (PGA), and land grid array (LGA) packages. A conventional BGA package has an array of solder balls located on a bottom external surface of a package substrate. The solder balls are reflowed to attach the package to the PCB. The IC die is typically mounted to a top surface of the package substrate. Wire bonds typically couple signals of the IC die to the substrate. The substrate has internal routing that electrically couples the signals of the IC die to the solder balls on the bottom substrate surface. A molding compound encapsulates the IC die, wire bonds, and the entire or partial top surface of the substrate to provide environmental protection.
- Die-up and die-down BGA package configurations exist. In die-up BGA packages, the IC die is mounted on the top surface of the substrate, so that the active surface of the IC die is directed away from the PCB. In die-down BGA packages, the IC die is mounted on the bottom surface of the substrate, so that the active surface of the IC die is directed towards the PCB.
- Problems with conventional IC packages include poor thermal performance. IC dies can generate a large amount of heat during operation in an IC package. Heat sinks are frequently attached to IC packages to aid in removing the heat from the IC package. However, presently used heat sinks do not make efficient contact with the IC package due to limitations of conventional adhesives, and thus any increase in thermal performance due to heat sinks is still limited.
- What is needed is enhanced attachment mechanisms for heat sinks to IC packages, such as BGA packages, that provide enhanced ability to dissipate heat generated by the IC die.
- An integrated circuit package is provided. The integrated circuit package includes a heat sink, a cured silicone thermally conductive adhesive material, and a surface. The adhesive material attaches the heat sink to the surface. The surface is a surface of at least one of a substrate, a surface of an integrated circuit die, or a surface of an encapsulating material of the integrated circuit package.
- These and other objects, advantages and features will become readily apparent in view of the following detailed description of the invention. Note that the Summary and Abstract sections may set forth one or more, but not all exemplary embodiments of the present invention as contemplated by the inventor(s).
- The accompanying drawings, which are incorporated herein and form a part of the specification, illustrate the present invention and, together with the description, further serve to explain the principles of the invention and to enable a person skilled in the pertinent art to make and use the invention.
-
FIG. 1 shows an example ball grid array package. -
FIG. 2 shows an example heat sink attached to the curved top surface of the ball grid array package ofFIG. 1 . -
FIG. 3 shows an alternative example ball grid array package having a die configured in a flip-chip orientation. -
FIG. 4 shows an example ball grid array package having a ring shaped stiffener attached to a substrate of the package, and a planar heat sink/heat spreader attached to a top surface of the stiffener and flip chip die. -
FIG. 5 shows a heat sink attached to a top surface of an integrated circuit die of an integrated circuit package. -
FIG. 6 shows attachment of a heat sink to a ball grid array package similar to that shown inFIG. 4 . -
FIG. 7 shows a ball grid array package having a “lid” type of heat sink attached. -
FIG. 8 shows a ball grid array package with heat sink configured similarly to the heat sink and ball grid array package ofFIG. 5 . -
FIG. 9 shows a heat sink in the process of attachment to an integrated circuit package using an improved adhesive material, according to an example embodiment of the present invention. -
FIGS. 10 and 11 show bottom views of a heat sink having the improved adhesive material thereon. -
FIG. 12 shows a flowchart for attaching a heat sink to an integrated circuit package, according to an embodiment of the present invention. -
FIG. 13 shows a mold being used to shape the adhesive material, according to an example embodiment of the present invention. -
FIG. 14 shows a heat sink attached to an integrated circuit package by an adhesive material, such that a surface of the adhesive material is contacted to a surface of the integrated circuit package. -
FIGS. 15-19 show views of examples shapes of the adhesive material formed on heat sinks. - The present invention will now be described with reference to the accompanying drawings. In the drawings, like reference numbers indicate identical or functionally similar elements. Additionally, the left-most digit(s) of a reference number identifies the drawing in which the reference number first appears.
- Example embodiments of the present invention are described herein. Other structural and operational embodiments will be apparent to persons skilled in the relevant art(s) based on the following discussion. Although described with reference to ball grid array packages for illustrative purposes, embodiments of the present invention are applicable to other integrated circuit package types, including pin grid array (PGA) packages and chip carrier packages.
- In embodiments, heat sinks are attached to integrated circuit packages using thermally conductive adhesive materials. The adhesive materials can be shaped to conform to surfaces of the integrated circuit package and/or heat sink, prior to being cured. For example, embodiments of the present allow for the secure attachment of heat sinks on semiconductor devices that have macroscopic uneven surface features, such as due to the presence of capacitors, resistors, inductors, and/or other passive components, and/or one or more exposed dies with various heights, mounted on a substrate of the devices.
- The thermally conductive adhesive material is considered “deformable” because it can be shaped, and substantially maintains its shape during or prior to application, providing for greater ease in manufacturing.
- References in the specification to “one embodiment”, “an embodiment”, “an example embodiment”, etc., indicate that the embodiment described may include a particular feature, structure, or characteristic, but every embodiment may not necessarily include the particular feature, structure, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with an embodiment, it is submitted that it is within the knowledge of one skilled in the art to effect such feature, structure, or characteristic in connection with other embodiments whether or not explicitly described.
- Furthermore, it should be understood that spatial descriptions (e.g., “above”, “below”, “up”, “down”, “top”, “bottom”, etc.) used herein are for purposes of illustration only, and that practical implementations of the structures described herein can be spatially arranged in any orientation or manner.
- A ball grid array (BGA) package is used to package and interface an IC chip or die with a printed circuit board (PCB). BGA packages may be used with any type of IC die, and are particularly useful for high speed ICs. In a BGA package, solder pads do not just surround the package periphery, as in chip carrier type packages, but cover the entire bottom package surface in an array configuration. BGA packages are also referred to as pad array carrier (PAC), pad array, land grid array, and pad-grid array packages. BGA packages types are further described in the following paragraphs. For additional description on BGA packages, refer to Lau, J. H., Ball Grid Array Technology, McGraw-Hill, New York, (1995), which is herein incorporated by reference in its entirety.
- Die-up and die-down BGA package configurations exist. In die-up BGA packages, the IC die is mounted on a top surface of the substrate or stiffener, in a direction away from the PCB. In die-down BGA packages, the IC die is mounted on a bottom surface of the substrate or stiffener, in a direction towards the PCB.
-
FIG. 1 illustrates aBGA package 100, according to an example embodiment of the present invention.BGA package 100 includes anIC die 102, asubstrate 104, a plurality ofsolder balls 106, one ormore wire bonds 108, astiffener 112, and athermal connector 122. -
Substrate 104 can be any suitable type of integrated circuit substrate, including a tape or flex substrate, a plastic substrate, or a ceramic substrate. Tape or flex BGA packages are particularly appropriate for large IC dies with large numbers of input and outputs, such as application specific integrated circuits (ASIC) and microprocessors. - A tape substrate is generally made from one or more conductive layers bonded with a dielectric material. For instance, the dielectric material may be made from various substances, such as polyimide tape. The conductive layers are typically made from a metal, or combination of metals, such as copper and aluminum. Conductive features, such as trace or routing patterns, are made in the conductive layer material. A tape substrate may be a single-layer tape, a two-layer tape, or additional layer tape substrate type. In a two-layer tape, the metal layers sandwich the dielectric layer, such as in a copper-Upilex-copper arrangement.
- In an example plastic embodiment,
substrate 104 may include one or more metal layers formed on an organic substrate (for example, BT resin or FR4 epoxy/glass). -
Stiffener 112 is laminated or otherwise attached tosubstrate 104.Stiffener 112 can be attached tosubstrate 104 to add planarity and rigidity tosubstrate 104, and thus to package 100.Stiffener 112 may be separated fromsubstrate 104 by an electrically isolating material so thatstiffener 112 does not short together conductive features onsubstrate 104.Stiffener 112 is typically made from a metal, or combination of metals, such as copper, tin, and aluminum, or may be made from a polymer, for example.Stiffener 112 also may act as a heat sink, and allow for greater heat spreading inBGA package 100. One ormore openings 114 instiffener 112 may be used to allow forwire bonds 108 to connect IC die 102 tosubstrate 104.Stiffener 112 may be configured in other ways, and have different opening arrangements than shown inFIG. 1 . In other embodiments,stiffener 112 may not be present inBGA package 100, such as when arigid substrate 104 is present. - In
FIG. 1 , IC die 102 is attached to a central location on atop surface 110 ofstiffener 112. For example, IC die 102 is attached to stiffener 112 by anepoxy 126. IC die 102 can be any type of semiconductor integrated circuit, typically separated from a semiconductor wafer. In an alternative embodiment, IC die 104 can be mounted tosubstrate 104 through an opening instiffener 116. In another alternative embodiment, die 104 is mounted tosubstrate 104 andstiffener 116 is not present inpackage 100. - One or
more wire bonds 108 connect correspondingbond pads 118 on IC die 102 to contactpoints 120 onsubstrate 104 throughopenings 114. For instance, gold bonding wire is bonded from aluminum bond pads on IC die 102 to gold-plated contact pads onsubstrate 104. The contact pads onsubstrate 104 are coupled tosolder balls 106 attached to the bottom surface ofsubstrate 104, through routing and vias withinsubstrate 104. - An encapsulating
material 116, such as an epoxy, mold compound, or other type of encapsulating material, covers IC die 102 andwire bonds 108 for mechanical and environmental protection. - Note that although
wire bonds 108 are shown inFIG. 1 , IC die 102 may be mounted and coupled tosubstrate 104 using solder balls located on the bottom surface of IC die 102, by a process commonly referred to as “C4” or “flip chip” packaging. For example,FIG. 3 , described in further detail below, shows such a configuration. -
BGA package 100 includes an array ofsolder balls 106 located on a bottom external surface ofsubstrate 104.Solder balls 106 are reflowed to attachBGA package 100 to a PCB (not shown inFIG. 1 ). The PCB may include contact pads to whichsolder balls 106 are bonded. PCB contact pads are generally made from a metal or combination of metals, such as copper, nickel, tin, and gold. - The array of
solder balls 106 on the bottom surface ofsubstrate 104 surrounds athermal connector 122.Thermal connector 122 is coupled to abottom surface 128 ofstiffener 112 through anopening 124 insubstrate 104. Direct electrical and/or thermal connection fromstiffener 112 to the PCB is possible due tothermal connector 122 whenpackage 100 is mounted to the PCB.Thermal connector 122 may be made from a metal, such as copper or aluminum. In an embodiment,thermal connector 122 is made from the same material asstiffener 112. Material different fromstiffener 112 may be used for ground/thermal connector 122 to compensate for the mismatch of thermal expansion coefficient betweendie 102 andstiffener 112.Thermal connector 122 may be laminated to the exposed portion ofstiffener 112 using conductive epoxy. The bottom surface ofthermal connector 122 may be plated with solder to facilitate its surface mount to soldering pads on the PCB. Metal pads on the PCB may be connected to a PCB ground plane to shorten the length of electrical current return paths, as well as enhance the conductive heat dissipation path from IC die 102 to the PCB. An advantage of this design is a high efficiency in the metal connector lamination process. - As shown in
FIG. 1 , adam 132 is attached tostiffener 112.Dam 132 surrounds a central portion of the top ofpackage 100. Encapsulatingmaterial 116 is applied to package 100 withindam 132 in a “dam and fill” manner, and subsequently hardens. - As shown in
FIG. 1 , ballgrid array package 100 has a curved (e.g., convex)top surface 130.Top surface 130 is curved due to a surface tension of encapsulatingmaterial 116 when it is applied to ballgrid array package 100, prior to hardening of encapsulatingmaterial 116. Furthermore,top surface 130 of encapsulatingmaterial 116 may not be smooth, instead having microscopic imperfections and other features. - Although not shown in
FIG. 1 , in some ball grid array packages, a top surface of IC die 102 can be exposed through encapsulating material 116 (i.e., is not covered by the encapsulating material). In this manner, the top surface of IC die 102 can be accessed (e.g., for attachment of a heat sink). -
FIG. 2 shows anexample heat sink 202 attached to curvedtop surface 130 of ballgrid array package 100. Due to the curvature oftop surface 130,heat sink 202 does not adhere well to package 100. As shown inFIG. 2 , only anarea 204 oftop surface 130 actuallycontacts heat sink 202. Due to the small size ofarea 204, heat transfer frompackage 100 toheat sink 202 is inefficient. - Ball
grid array package 100 useswire bonds 108 to couplepads 118 of IC die 102 to conductive elements, such as contact points 120 ofsubstrate 104.FIG. 3 shows an alternative ballgrid array package 300 arranged in a flip-chip configuration. As shown inFIG. 3 , ballgrid array package 300 includes adie 302 and asubstrate 304.Die 302 is configured in a flip-chip orientation to couplepads 318 of IC die 302 to contactpoints 320 ofsubstrate 304.Pads 318 are coupled to contactpoints 320 bysolder balls 322. Anunderfill material 308 is applied to package 300 to fill in the space between IC die 302 andsubstrate 304, betweensolder balls 322. -
FIG. 4 shows an example ballgrid array package 400 having a more complex configuration, including a ring shapedstiffener 402 attached tosubstrate 304, and a planar heat sink/heat spreader 404 attached to a top surface of ring shapedstiffener 402 and IC die 302. Ring shapedstiffener 402 is present to support heat sink/heat spreader 404, but adds complexity and expense to package 400. -
FIG. 5 shows aheat sink 502 attached to atop surface 504 of IC die 302 ofpackage 300 by anadhesive material 508. The attachment ofheat sink 502 inFIG. 5 is unstable, due to a small area ofsurface 504 of IC die 302 attached to a relativelylarger surface 506 ofheat sink 502.Surface 504 of IC die 302 can have a very small area, including in the range of 3 mm×3 mm to 25 mm×25 mm. In contrast,surface 506 ofheat sink 502 may have an area in the range of 19 mm×19 mm to 55 mm×55 mm, which is large compared toarea 504 of IC die 302. Thus, support is not present in the configuration ofFIG. 5 for the perimeter ofheat sink 502 around die 302. -
FIG. 6 shows attachment of aheat sink 602 to ballgrid array package 400 ofFIG. 4 . Abottom surface 606 ofheat sink 602 is attached to atop surface 604 of heat sink/heat spreader 404 by anadhesive material 608. The configuration ofFIG. 6 is complex and has many parts, but becausesurface 604 of heat sink/heat spreader 404 is larger thansurface 504 of IC die 302 inFIG. 5 , the configuration ofFIG. 6 provides better attachment than the configuration ofFIG. 5 . -
FIG. 7 shows ballgrid array package 300 having a “lid” type ofheat sink 702 attached.Heat sink 702 forms anenclosure 712 withsubstrate 304 fordie 302, for environmental protection.Heat sink 702 is attached at itsperipheral rim 704 to the top surface ofsubstrate 304 by anadhesive material 706. Aninner lid surface 708 ofheat sink 702 is attached to a top surface ofdie 302 by anadhesive material 710, which may the same as, or different fromadhesive material 706. The configuration ofFIG. 7 is less complicated than the configuration ofFIG. 6 . However, inFIG. 7 , effective thermal contact is only made with the top surface of IC die 302. -
FIG. 8 showsheat sink 802 attached to a ballgrid array package 800, similar to the configuration shown inFIG. 5 . Furthermore, a plurality ofcomponents 804 are mounted to atop surface 802 ofsubstrate 304.Components 804 may be passive components, additional dies, and/or other component types.Package 800 may thus be referred to as a “system in package” (SIP). In some SIPs (although not shown inFIG. 8 ),components 804 can be thicker than die 302, which may cause difficulty in attachingheat sink 502 to IC die 102. Furthermore, heat generated bycomponents 804 does not have a convenient path toheat sink 502 for dissipation. - Embodiments of the present invention, as further described below, allow for improved coupling of a heat sink to integrated circuit packages, including providing improvements to the configurations described above.
-
FIG. 9 showsheat sink 802 in the process of being attached to ballgrid array package 800, according to an example embodiment of the present invention. In the embodiment ofFIG. 9 , anadhesive material 902 is applied to abottom surface 904 ofheat sink 802. Note that in an alternative embodiment,adhesive material 902 may be applied to the top of ballgrid array package 800 in addition to applyingadhesive material 902 toheat sink 802, or instead of applyingadhesive material 902 toheat sink 802. -
Adhesive material 902 is thermally conductive. Furthermore,adhesive material 902 is deformable or shapeable. For example, in an embodiment,adhesive material 902 is in a paste or gel form that can be shaped, and maintains the shape. For example, the adhesive material can be a long oligomer paste or gel, or a B-staged polymer, including a silicone material. In an embodiment, the silicone material is TC100U, which is supplied by Saint Gobain Performance Plastics Corporation, of Worcester, Mass. - As shown in
FIG. 9 ,adhesive material 902 is shaped.FIG. 10 shows a bottom view ofheat sink 802, withadhesive material 902 attached. As shown inFIGS. 9 and 10 ,adhesive material 902 is shaped into a three-dimensional rectangular shape. In a further embodiment, as shown inFIG. 11 , a rectangular cavity ordepression 1102 is formed in a central location ofadhesive material 902, to accommodate die 302 whenheat sink 802 is applied to ballgrid array package 800. Thus,adhesive material 902 can be pre-formed in to a rectangular shape, and have arectangular depression 1102 pre-formed within, that maintain their shape. Furthermore, as shown inFIG. 11 , a plurality of further cavities ordepressions 1104 can be formed inadhesive material 902 to accommodate other features of ballgrid array package 800, such ascomponents 804. -
FIG. 12 shows aflowchart 1200 providing example steps for attaching a heat sink to an integrated circuit package, according to an embodiment of the present invention. The steps offlowchart 1200 do not necessarily have to occur in the order shown. For example,step 1204 can occur beforestep 1202.Flowchart 1200 is described in more detail as follows: -
Flowchart 1200 begins withstep 1202. Instep 1202, an adhesive material is shaped. For example, the adhesive material isadhesive material 902 ofFIG. 9 . As shown inFIGS. 9 and 10 ,adhesive material 902 can be shaped into a three-dimensional rectangular shape. Alternatively,adhesive material 902 can be shaped into other shapes, including round, elliptical, rounded, triangular, other polygon, etc. Furthermore, as shown inFIG. 10 ,adhesive material 902 can be shaped to havedepressions 1102 and/or 1104, and/or other features. For example,depressions 1104 allowadhesive material 902 to accommodate features of ballgrid array package 800 when attached thereto. - Furthermore,
step 1202 can occur prior to step 1204 or afterstep 1204. For example, in an embodiment,adhesive material 902 is shaped prior to being applied to heat sink 802 (and/or being applied directly to package 800). For example,FIG. 13 shows a cross-sectional view ofadhesive material 902 being formed on asurface 1302.Adhesive material 902 can be shaped onsurface 1302, such as a tape, from whichadhesive material 902 can be subsequently transferred toheat sink 802 orpackage 800. As shown inFIG. 13 , amold 1304 can be used to shapeadhesive material 902 onsurface 1302. As shown inFIG. 13 ,mold 1304 formsadhesive material 902 into a generally rectangular shape, andmold 1304 has a protrudingportion 1306 in acavity 1308 ofmold 1304, that is used to formdepression 1102 inadhesive material 902. Further protruding portions can be present inmold 1304 to form further depressions inadhesive material 902. Alternatively, protrudingportion 1306 can extend from surface 1302 (instead of from mold 1304) to formdepression 1102 in the surface ofadhesive material 902 adjacent tosurface 1302. In an embodiment,adhesive material 902 can be injected intomold 1304 through an opening inmold 1304. Alternatively,adhesive material 902 is in place onsurface 1302, andmold 1304 is applied toadhesive material 902 onsurface 1302. Whenmold 1304 is removed,adhesive material 902 can be transferred toheat sink 802 or ballgrid array package 800, having the desired shape.Adhesive material 902 can be shaped using other mechanisms, including cutting instruments (e.g., saws, knifes), laser cutting, etc. - In another embodiment,
adhesive material 902 is shaped after applying toheat sink 802. Thus, in an embodiment,adhesive material 902 can be shaped while onsurface 904 of heat sink 802 (or other surface). Thus,mold 1304 or other shaping mechanism can be applied toadhesive material 902 while onheat sink 802,package 800, etc. In still another embodiment, the adhesive material can be shaped during application to heat sink 802 (or other surface). For example,adhesive material 902 can be printed or applied through a stencil ontosurface 904 of heat sink 802 (or other surface). - In
step 1204, the adhesive material is applied to a surface of an integrated circuit package and/or a surface of a heat sink. For example, as shown inFIG. 9 ,adhesive material 902 can be applied to surface 904 ofheat sink 802. Alternatively,adhesive material 902 can be applied to a top surface of ballgrid array package 800. After application,adhesive material 902 can be shaped, or maintains a shape previously provided toadhesive material 902, including depressions, etc. Note that some shaping ofadhesive material 902 can occur duringstep 1204. For example, depressions can be formed inadhesive material 902 bydie 302 and components 804 (when present) during application ofadhesive material 902 topackage 800. - In
step 1206, the heat sink is applied to the integrated circuit package to be attached by the adhesive material. For example, as shown inFIG. 14 ,heat sink 802 andpackage 800 are attached together byadhesive material 902. - Note that some shaping of
adhesive material 902 can occur duringstep 1206. For example, ifadhesive material 902 is applied toheat sink 802 instep 1204, depressions can be formed inadhesive material 902 bydie 302 and components 804 (when present) during application ofheat sink 802 topackage 800. - As shown in
FIG. 14 , the rectangular shape ofadhesive material 902 covers the majority of the top surface ofsubstrate 304 ofpackage 800. Furthermore,adhesive material 902 is deformable, and thus is capable of conforming to the top surface ofsubstrate 304, including conforming to the shape ofdie 302 and surrounding passive/active components 804. -
Adhesive material 902 is cured to adheresurface 904 ofheat sink 802 to the surface of ballgrid array package 800.Adhesive material 902 accordingly provides a thermal path betweenheat sink 802 andpackage 800, including enabling a short thermal path betweendie 302 andheat sink 802 as shown inFIG. 14 . Thus, heat generated bydie 302 during operation can be transferred byadhesive material 902 toheat sink 802 to be radiated, or otherwise passed, frompackage 800.Adhesive material 902 also provides a thermal path fromcomponents 804 toheat sink 802. Furthermore,adhesive material 902 environmentally protects die 302 and components 804 (when present). Furthermore,adhesive material 902 provides shock absorption for impacts toheat sink 802. Still further,adhesive material 902 fills macroscopic and microscopic features at its interfaces withheat sink 802 andpackage 800, to provide better contact. Still further,adhesive material 902 provides a large interfacing surface betweenheat sink 802 andpackage 800, as opposed to smaller interfacing surfaces (e.g.,surface 204 inFIG. 2 ,surface 504 inFIG. 5 ) in other packages, to provide a more stable interconnect. Still further,adhesive material 902 provides for a less complex interface forheat sink 802 andpackage 800, as opposed to the configurations ofFIG. 6 . Still further,adhesive material 902 makes contact with a larger surface area ofdie 302 andpackage 800, than does a lid-type structure, as shown inFIG. 7 . - The adhesive material can be shaped in further ways. For example, when a surface of an integrated circuit package is curved (such as
surface 130 inFIG. 1 ), a surface ofadhesive material 902 can be pre-formed to conform to the curved surface of the integrated circuit package, and/or can conform to the curved surface during application to the package. -
FIGS. 15-19 shows photos of examples of shapes of the adhesive material formed on heat sinks.FIG. 15 shows aheat sink 1502 having threeportions adhesive material 902 formed thereon, in rectangular shapes.Central portion 1506 is used to adhere to a die of a package, and the outer twoportions -
FIG. 16 shows a bottom view of a ballgrid array package 1600 having aheat sink 1602 attached to a top surface usingadhesive material 902. -
FIG. 17 shows a ring shapedportion 1704 ofadhesive material 902 on aheat sink 1702 used to attachheat sink 1702 to an integrated circuit package. -
FIG. 18 showsadhesive material 902 having a central depression 1804 therein, formed on aheat sink 1802 to conform with a die 1902 of apackage 1900 shown inFIG. 19 . Furthermore, inFIG. 18 ,adhesive material 902 has surrounding cavities or depressions 1806 formed to conform withpassive components 1904 ofpackage 1900 ofFIG. 19 . Due to depressions 1804 and 1806,adhesive material 902 ofFIG. 18 conforms withpackage 1900, when applied thereto. Depressions 1804 and 1806 can be formed prior to application ofheat sink 1802 topackage 1900, or during application thereto (by die 1902 and components 1904). While attachingheat sink 1802 topackage 1900, pressure can be applied to deformadhesive material 902 be very thin, to provide enhanced thermal conductivity betweenheat sink 1802 andpackage 1900. -
Adhesive material 902 can also be referred to as a thermal interface material (TIM). In an embodiment, the TIM has a thermal conductivity higher than 0.1 W/mK. The TIM is deformable such that both microscopic roughness in surface topography as well as macroscopic features (e.g., passive components, dies) protruding above the substrate top surface can be covered and filled by the TIM. The TIM functions as a potting material that fills the gap between a heat sink flat bottom surface and the top of a semiconductor device. - The TIM can be in the form of uncured silicone rubber. An advantage of using uncured silicone for heat sink attachment to IC devices is that the material has great deformability before curing. The gaps between the heat sink and surfaces of semiconductor devices are filled by the material before curing. The adhesive material fills the gaps, and takes the shape of the gaps. After curing, the adhesive material remains in the shape of the gaps, and holds the heat sink in place, providing both mechanical attachment to IC devices, and thermally conductive bridges between heat sinks and IC devices.
- In an embodiment, a single piece of TIM can be used in the same manner as a thermally conductive tape for heat sink attachment to an IC package case. Furthermore, multiple, separate TIM pads with different thicknesses can be used. An advantage of this approach is that different thicknesses of TIM pads can accommodate variations in different IC device topographical features. For example, a flip chip BGA package has a substrate with a flip chip die attached to the central region of the substrate (e.g.,
FIG. 3 ). Passive components including capacitors, inductors, resistors can also be attached to the substrate surrounding the IC die (e.g.,FIG. 9 ). Due to a difference in thickness between the IC die and the passive components, it is difficult to securely attach a heat sink to the flip chip package with a thermal tape that can not deform enough to fill the gaps due to differences of component height. A first type of TIM, and/or thickness for same, may be used for the IC die, while a second or additional types and/or thicknesses of TIM or adhesive materials, tapes, etc., can be used for the components surrounding the IC die. - Conventional B-stage polymer materials have thermal conductivity typically in the range of 0.2-0.7 W/mK. TC100U is a B-stage material that is a good thermal conductor (1.3 W/mK).
- Thermal tapes are conventionally used to couple heat sinks to packages. Thermal tapes typically are pressure sensitive adhesives that are pressed to cause joining surfaces to adhere to each other. Thermal tapes can be pre-applied to surfaces, require relatively few steps, do not need to be cured, and can be applied in automated or manual fashions. However, thermal tapes do not deform substantially. Thus, they at best fill microscopic features in surfaces, but tend to leave gaps due to macroscopic features. For example, they tend to leave gaps next to dies and passive components, reducing thermal conductivity.
- Thermal epoxies are also conventionally used to couple heat sinks to packages. Thermal epoxies are applied to surfaces, the surfaces are contacted, and the epoxies are thermally cured. Thermal epoxies provide good mechanical attachment strength. Furthermore, thermal epoxies flow to become thin and provide good thermal conductivity. However, thermal epoxies cannot be shaped well, as they tend to flow even after shaping, and can be messy to work with. Furthermore, expensive tools are required for accurate dispensing of thermal epoxies.
- The adhesive material of the present invention provides advantages over thermal tapes and epoxies, as described elsewhere herein. Some of these include, flowing better than thermal tape, and thus being capable of being thinner and conforming to macroscopic shapes better than tape. The adhesive material of the present invention can be die cut/shaped to conform with target surfaces. Furthermore, the adhesive material can be more reliably and cleanly shaped than can thermal epoxies.
- Embodiments of the present invention reduce the cost of heat sink mechanical attachment to integrated circuit packages. Stronger mechanical bonds between the external heat sink and package are provided by increasing an adhesion contact area between heat sink and IC device. An interface thermal resistance is reduced due to the increased contact area between the heat sink and the IC device surfaces. The requirement for integrated 2-piece or 1-piece heat spreader for integrated circuit packages is reduced or entirely removed by direct attachment of external heat sink to both a die surface and a substrate top surface.
- While various embodiments of the present invention have been described above, it should be understood that they have been presented by way of example only, and not limitation. It will be apparent to persons skilled in the relevant art that various changes in form and detail can be made therein without departing from the spirit and scope of the invention. Thus, the breadth and scope of the present invention should not be limited by any of the above-described exemplary embodiments, but should be defined only in accordance with the following claims and their equivalents.
Claims (14)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/488,991 US20100025810A1 (en) | 2005-08-22 | 2009-06-22 | Method and System for Secure Heat Sink Attachment on Semiconductor Devices with Macroscopic Uneven Surface Features |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US70981305P | 2005-08-22 | 2005-08-22 | |
US11/261,662 US7566591B2 (en) | 2005-08-22 | 2005-10-31 | Method and system for secure heat sink attachment on semiconductor devices with macroscopic uneven surface features |
US12/488,991 US20100025810A1 (en) | 2005-08-22 | 2009-06-22 | Method and System for Secure Heat Sink Attachment on Semiconductor Devices with Macroscopic Uneven Surface Features |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/261,662 Division US7566591B2 (en) | 2005-08-22 | 2005-10-31 | Method and system for secure heat sink attachment on semiconductor devices with macroscopic uneven surface features |
Publications (1)
Publication Number | Publication Date |
---|---|
US20100025810A1 true US20100025810A1 (en) | 2010-02-04 |
Family
ID=37766683
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/261,662 Expired - Fee Related US7566591B2 (en) | 2005-08-22 | 2005-10-31 | Method and system for secure heat sink attachment on semiconductor devices with macroscopic uneven surface features |
US12/488,991 Abandoned US20100025810A1 (en) | 2005-08-22 | 2009-06-22 | Method and System for Secure Heat Sink Attachment on Semiconductor Devices with Macroscopic Uneven Surface Features |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/261,662 Expired - Fee Related US7566591B2 (en) | 2005-08-22 | 2005-10-31 | Method and system for secure heat sink attachment on semiconductor devices with macroscopic uneven surface features |
Country Status (1)
Country | Link |
---|---|
US (2) | US7566591B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100327421A1 (en) * | 2009-06-30 | 2010-12-30 | Stmicroelectronics Asia Pacific Pte. Ltd. | Ic package design with stress relief feature |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7271479B2 (en) * | 2004-11-03 | 2007-09-18 | Broadcom Corporation | Flip chip package including a non-planar heat spreader and method of making the same |
US9713258B2 (en) * | 2006-04-27 | 2017-07-18 | International Business Machines Corporation | Integrated circuit chip packaging |
US7714453B2 (en) * | 2006-05-12 | 2010-05-11 | Broadcom Corporation | Interconnect structure and formation for package stacking of molded plastic area array package |
US9299634B2 (en) * | 2006-05-16 | 2016-03-29 | Broadcom Corporation | Method and apparatus for cooling semiconductor device hot blocks and large scale integrated circuit (IC) using integrated interposer for IC packages |
US8183680B2 (en) | 2006-05-16 | 2012-05-22 | Broadcom Corporation | No-lead IC packages having integrated heat spreader for electromagnetic interference (EMI) shielding and thermal enhancement |
US20070273023A1 (en) * | 2006-05-26 | 2007-11-29 | Broadcom Corporation | Integrated circuit package having exposed thermally conducting body |
US8581381B2 (en) | 2006-06-20 | 2013-11-12 | Broadcom Corporation | Integrated circuit (IC) package stacking and IC packages formed by same |
US9013035B2 (en) * | 2006-06-20 | 2015-04-21 | Broadcom Corporation | Thermal improvement for hotspots on dies in integrated circuit packages |
US8373266B2 (en) * | 2007-03-29 | 2013-02-12 | Continental Automotive Systems, Inc. | Heat sink mounted on a vehicle-transmission case |
CN104392968B (en) * | 2008-11-21 | 2018-05-18 | 先进封装技术私人有限公司 | Semiconductor substrate |
US8415204B2 (en) * | 2009-03-26 | 2013-04-09 | Stats Chippac Ltd. | Integrated circuit packaging system with heat spreader and method of manufacture thereof |
US8564114B1 (en) | 2010-03-23 | 2013-10-22 | Amkor Technology, Inc. | Semiconductor package thermal tape window frame for heat sink attachment |
JP5573645B2 (en) | 2010-12-15 | 2014-08-20 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method of semiconductor device |
US20120326324A1 (en) * | 2011-06-22 | 2012-12-27 | Lee Hyungmin | Integrated circuit packaging system with package stacking and method of manufacture thereof |
FR2977975A1 (en) * | 2011-07-13 | 2013-01-18 | St Microelectronics Grenoble 2 | THERMAL VIA ELECTRONIC HOUSING AND METHOD OF MANUFACTURE |
US9406579B2 (en) * | 2012-05-14 | 2016-08-02 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of controlling warpage in semiconductor package |
CN105283953B (en) * | 2013-02-21 | 2018-08-24 | 先进封装技术私人有限公司 | Semiconductor structure and its manufacturing method |
CN103390563B (en) * | 2013-08-06 | 2016-03-30 | 江苏长电科技股份有限公司 | Erosion flip-chip of being first honored as a queen three-dimensional systematic metal circuit board structure &processes method |
CN103489792B (en) * | 2013-08-06 | 2016-02-03 | 江苏长电科技股份有限公司 | First be honored as a queen and lose three-dimensional systematic flip chip encapsulation structure and process |
US20150092352A1 (en) * | 2013-09-29 | 2015-04-02 | International Business Machines Corporation | Thermal Interface Solution With Reduced Adhesion Force |
JP6356450B2 (en) * | 2014-03-20 | 2018-07-11 | 株式会社東芝 | Semiconductor device and electronic circuit device |
JP6645487B2 (en) * | 2017-10-30 | 2020-02-14 | セイコーエプソン株式会社 | Printed circuit board |
US10410942B2 (en) * | 2017-11-27 | 2019-09-10 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package and method for manufacturing the same |
JP2019200240A (en) * | 2018-05-14 | 2019-11-21 | キヤノン株式会社 | Image forming apparatus including optical print head |
US10643924B1 (en) * | 2019-05-01 | 2020-05-05 | Yuci Shen | Heat-dissipating lid with reservoir structure and associated lidded flip chip package allowing for liquid thermal interfacing materials |
US20230118952A1 (en) * | 2021-10-15 | 2023-04-20 | Cisco Technology, Inc. | Heat sink with adaptive curvature to mitigate thermal runaway for a circuit component |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5672548A (en) * | 1994-07-11 | 1997-09-30 | International Business Machines Corporation | Method for attaching heat sinks directly to chip carrier modules using flexible-epoxy |
US5847929A (en) * | 1996-06-28 | 1998-12-08 | International Business Machines Corporation | Attaching heat sinks directly to flip chips and ceramic chip carriers |
US6075289A (en) * | 1996-10-24 | 2000-06-13 | Tessera, Inc. | Thermally enhanced packaged semiconductor assemblies |
US6212074B1 (en) * | 2000-01-31 | 2001-04-03 | Sun Microsystems, Inc. | Apparatus for dissipating heat from a circuit board having a multilevel surface |
US6262513B1 (en) * | 1995-06-30 | 2001-07-17 | Kabushiki Kaisha Toshiba | Electronic component and method of production thereof |
US20030067069A1 (en) * | 2001-09-28 | 2003-04-10 | Vassoudevane Lebonheur | Method of improving thermal performance in flip chip/integral heat spreader packages using low modulus thermal interface material |
US6770968B2 (en) * | 1999-02-11 | 2004-08-03 | International Business Machines Corporation | Method for bonding heat sinks to overmolds and device formed thereby |
US6806567B2 (en) * | 1998-09-03 | 2004-10-19 | Micron Technology, Inc. | Chip on board with heat sink attachment and assembly |
Family Cites Families (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5777847A (en) * | 1995-09-27 | 1998-07-07 | Nec Corporation | Multichip module having a cover wtih support pillar |
US5745344A (en) * | 1995-11-06 | 1998-04-28 | International Business Machines Corporation | Heat dissipation apparatus and method for attaching a heat dissipation apparatus to an electronic device |
US5825087A (en) * | 1996-12-03 | 1998-10-20 | International Business Machines Corporation | Integral mesh flat plate cooling module |
US5940687A (en) * | 1997-06-06 | 1999-08-17 | International Business Machines Corporation | Wire mesh insert for thermal adhesives |
US6275381B1 (en) * | 1998-12-10 | 2001-08-14 | International Business Machines Corporation | Thermal paste preforms as a heat transfer media between a chip and a heat sink and method thereof |
US6333551B1 (en) * | 2000-09-07 | 2001-12-25 | International Business Machines Corporation | Surface profiling in electronic packages for reducing thermally induced interfacial stresses |
US6617682B1 (en) * | 2000-09-28 | 2003-09-09 | Intel Corporation | Structure for reducing die corner and edge stresses in microelectronic packages |
EP1346411A2 (en) * | 2000-12-01 | 2003-09-24 | Broadcom Corporation | Thermally and electrically enhanced ball grid array packaging |
US6906414B2 (en) * | 2000-12-22 | 2005-06-14 | Broadcom Corporation | Ball grid array package with patterned stiffener layer |
US7132744B2 (en) * | 2000-12-22 | 2006-11-07 | Broadcom Corporation | Enhanced die-up ball grid array packages and method for making the same |
US7161239B2 (en) * | 2000-12-22 | 2007-01-09 | Broadcom Corporation | Ball grid array package enhanced with a thermal and electrical connector |
US20020079572A1 (en) * | 2000-12-22 | 2002-06-27 | Khan Reza-Ur Rahman | Enhanced die-up ball grid array and method for making the same |
US6853070B2 (en) * | 2001-02-15 | 2005-02-08 | Broadcom Corporation | Die-down ball grid array package with die-attached heat spreader and method for making the same |
US7259448B2 (en) * | 2001-05-07 | 2007-08-21 | Broadcom Corporation | Die-up ball grid array package with a heat spreader and method for making the same |
US6590292B1 (en) * | 2001-06-01 | 2003-07-08 | Lsi Logic Corporation | Thermal and mechanical attachment of a heatspreader to a flip-chip integrated circuit structure using underfill |
US7005323B2 (en) * | 2001-09-27 | 2006-02-28 | Rfstream Corporation | Method and apparatus for shielding integrated circuits |
JP3583396B2 (en) * | 2001-10-31 | 2004-11-04 | 富士通株式会社 | Semiconductor device manufacturing method, thin film multilayer substrate, and manufacturing method thereof |
US6879039B2 (en) * | 2001-12-18 | 2005-04-12 | Broadcom Corporation | Ball grid array package substrates and method of making the same |
US6861750B2 (en) * | 2002-02-01 | 2005-03-01 | Broadcom Corporation | Ball grid array package with multiple interposers |
US7550845B2 (en) * | 2002-02-01 | 2009-06-23 | Broadcom Corporation | Ball grid array package with separated stiffener layer |
US7245500B2 (en) * | 2002-02-01 | 2007-07-17 | Broadcom Corporation | Ball grid array package with stepped stiffener layer |
US6825108B2 (en) * | 2002-02-01 | 2004-11-30 | Broadcom Corporation | Ball grid array package fabrication with IC die support structures |
US6882041B1 (en) * | 2002-02-05 | 2005-04-19 | Altera Corporation | Thermally enhanced metal capped BGA package |
US6876553B2 (en) * | 2002-03-21 | 2005-04-05 | Broadcom Corporation | Enhanced die-up ball grid array package with two substrates |
US7196415B2 (en) * | 2002-03-22 | 2007-03-27 | Broadcom Corporation | Low voltage drop and high thermal performance ball grid array package |
TWI286832B (en) * | 2002-11-05 | 2007-09-11 | Advanced Semiconductor Eng | Thermal enhance semiconductor package |
US6848912B2 (en) * | 2002-12-12 | 2005-02-01 | Broadcom Corporation | Via providing multiple electrically conductive paths through a circuit board |
TWI228806B (en) * | 2003-05-16 | 2005-03-01 | Advanced Semiconductor Eng | Flip chip package |
TWI236118B (en) * | 2003-06-18 | 2005-07-11 | Advanced Semiconductor Eng | Package structure with a heat spreader and manufacturing method thereof |
US6965171B1 (en) * | 2004-06-07 | 2005-11-15 | International Business Machines Corporation | Method and structure for selective thermal paste deposition and retention on integrated circuit chip modules |
US7411281B2 (en) * | 2004-06-21 | 2008-08-12 | Broadcom Corporation | Integrated circuit device package having both wire bond and flip-chip interconnections and method of making the same |
US7482686B2 (en) * | 2004-06-21 | 2009-01-27 | Braodcom Corporation | Multipiece apparatus for thermal and electromagnetic interference (EMI) shielding enhancement in die-up array packages and method of making the same |
US7432586B2 (en) * | 2004-06-21 | 2008-10-07 | Broadcom Corporation | Apparatus and method for thermal and electromagnetic interference (EMI) shielding enhancement in die-up array packages |
US7786591B2 (en) * | 2004-09-29 | 2010-08-31 | Broadcom Corporation | Die down ball grid array package |
US20060091542A1 (en) * | 2004-11-03 | 2006-05-04 | Broadcom Corporation | Flip chip package including a heat spreader having an edge with a recessed edge portion and method of making the same |
US7271479B2 (en) * | 2004-11-03 | 2007-09-18 | Broadcom Corporation | Flip chip package including a non-planar heat spreader and method of making the same |
US7262079B2 (en) * | 2005-02-10 | 2007-08-28 | Altera Corporation | Consolidated flip chip BGA assembly process and apparatus |
US7582951B2 (en) * | 2005-10-20 | 2009-09-01 | Broadcom Corporation | Methods and apparatus for improved thermal performance and electromagnetic interference (EMI) shielding in leadframe integrated circuit (IC) packages |
US9299634B2 (en) * | 2006-05-16 | 2016-03-29 | Broadcom Corporation | Method and apparatus for cooling semiconductor device hot blocks and large scale integrated circuit (IC) using integrated interposer for IC packages |
-
2005
- 2005-10-31 US US11/261,662 patent/US7566591B2/en not_active Expired - Fee Related
-
2009
- 2009-06-22 US US12/488,991 patent/US20100025810A1/en not_active Abandoned
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5672548A (en) * | 1994-07-11 | 1997-09-30 | International Business Machines Corporation | Method for attaching heat sinks directly to chip carrier modules using flexible-epoxy |
US6262513B1 (en) * | 1995-06-30 | 2001-07-17 | Kabushiki Kaisha Toshiba | Electronic component and method of production thereof |
US5847929A (en) * | 1996-06-28 | 1998-12-08 | International Business Machines Corporation | Attaching heat sinks directly to flip chips and ceramic chip carriers |
US6075289A (en) * | 1996-10-24 | 2000-06-13 | Tessera, Inc. | Thermally enhanced packaged semiconductor assemblies |
US6806567B2 (en) * | 1998-09-03 | 2004-10-19 | Micron Technology, Inc. | Chip on board with heat sink attachment and assembly |
US6770968B2 (en) * | 1999-02-11 | 2004-08-03 | International Business Machines Corporation | Method for bonding heat sinks to overmolds and device formed thereby |
US6212074B1 (en) * | 2000-01-31 | 2001-04-03 | Sun Microsystems, Inc. | Apparatus for dissipating heat from a circuit board having a multilevel surface |
US20030067069A1 (en) * | 2001-09-28 | 2003-04-10 | Vassoudevane Lebonheur | Method of improving thermal performance in flip chip/integral heat spreader packages using low modulus thermal interface material |
Non-Patent Citations (1)
Title |
---|
TCCool100U Spec Sheet, 2004, Sait-Gobain Performance Plastics * |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100327421A1 (en) * | 2009-06-30 | 2010-12-30 | Stmicroelectronics Asia Pacific Pte. Ltd. | Ic package design with stress relief feature |
Also Published As
Publication number | Publication date |
---|---|
US20070040267A1 (en) | 2007-02-22 |
US7566591B2 (en) | 2009-07-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7566591B2 (en) | Method and system for secure heat sink attachment on semiconductor devices with macroscopic uneven surface features | |
EP1256980B1 (en) | Ball grid array package with a heat spreader and method for making the same | |
US5734201A (en) | Low profile semiconductor device with like-sized chip and mounting substrate | |
US9472485B2 (en) | Hybrid thermal interface material for IC packages with integrated heat spreader | |
US6051888A (en) | Semiconductor package and method for increased thermal dissipation of flip-chip semiconductor package | |
US6404049B1 (en) | Semiconductor device, manufacturing method thereof and mounting board | |
KR970005712B1 (en) | High heat sink package | |
KR100339044B1 (en) | ball grid array semiconductor package and method for making the same | |
US7138706B2 (en) | Semiconductor device and method for manufacturing the same | |
EP1374305B1 (en) | Enhanced die-down ball grid array and method for making the same | |
US6630371B2 (en) | Chip on board and heat sink attachment methods | |
EP1524690B1 (en) | Semiconductor package with heat spreader | |
US6528876B2 (en) | Semiconductor package having heat sink attached to substrate | |
KR100698526B1 (en) | Substrate having heat spreading layer and semiconductor package using the same | |
US20030214049A1 (en) | Heat dissipating flip-chip ball grid array | |
US20020113306A1 (en) | Semiconductor packages | |
JP2003068931A (en) | Semiconductor package and its manufacturing method | |
WO2008082969A1 (en) | Thermally enhanced quad flat no leads (qfn) ic package and method | |
US7361995B2 (en) | Molded high density electronic packaging structure for high performance applications | |
US20040037059A1 (en) | Integrated circuit package with spacer | |
JPS6042620B2 (en) | Semiconductor device encapsulation | |
US20050139994A1 (en) | Semiconductor package | |
KR100487135B1 (en) | Ball Grid Array Package | |
KR20040077817A (en) | Plastic Ball Grid Array package improving a heat spread characteristics and manufacturing method thereof | |
US20070040269A1 (en) | Thermally enhanced cavity down ball grid array package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: BROADCOM CORPORATION,CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZHAO, SAM Z.;KHAN, REZA-UR R.;REEL/FRAME:022857/0919 Effective date: 20051031 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001 Effective date: 20160201 Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001 Effective date: 20160201 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 |
|
AS | Assignment |
Owner name: BROADCOM CORPORATION, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041712/0001 Effective date: 20170119 |