US20100190000A1 - Method of fabricating a composite structure with a stable bonding layer of oxide - Google Patents

Method of fabricating a composite structure with a stable bonding layer of oxide Download PDF

Info

Publication number
US20100190000A1
US20100190000A1 US12/663,693 US66369308A US2010190000A1 US 20100190000 A1 US20100190000 A1 US 20100190000A1 US 66369308 A US66369308 A US 66369308A US 2010190000 A1 US2010190000 A1 US 2010190000A1
Authority
US
United States
Prior art keywords
thin film
layer
oxide
bonding
support substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/663,693
Inventor
Bruce Faure
Alexandra Marcovecchio
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Soitec SA
Original Assignee
Soitec SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Soitec SA filed Critical Soitec SA
Assigned to S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES reassignment S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MARCOVECCHIO, ALEXANDRA, FAURE, BRUCE
Publication of US20100190000A1 publication Critical patent/US20100190000A1/en
Assigned to SOITEC reassignment SOITEC CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76254Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B32LAYERED PRODUCTS
    • B32BLAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
    • B32B37/00Methods or apparatus for laminating, e.g. by curing or by ultrasonic bonding
    • B32B37/14Methods or apparatus for laminating, e.g. by curing or by ultrasonic bonding characterised by the properties of the layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02293Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process formation of epitaxial layers by a deposition process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • H01L21/02469Group 12/16 materials
    • H01L21/02472Oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/185Joining of semiconductor bodies for junction formation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/324Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/005Processes
    • H01L33/0093Wafer bonding; Removal of the growth substrate
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T156/00Adhesive bonding and miscellaneous chemical manufacture
    • Y10T156/10Methods of surface bonding and/or assembly therefor
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/26Web or sheet containing structurally defined element or component, the element or component having a specified physical dimension
    • Y10T428/263Coating layer not in excess of 5 mils thick or equivalent
    • Y10T428/264Up to 3 mils
    • Y10T428/2651 mil or less

Definitions

  • the present invention relates to the fabrication of composite structures comprising at least one support substrate onto which a thin film is bonded via a deposited bonding layer of oxide.
  • That type of structure is particularly intended for use in the field of microelectronics, optoelectronics, and optics to produce, by epitaxial growth, semiconductor materials such as those of type III/V, in particular binary, ternary, or quaternary type III/N materials, such as GaN, AlGaN, InGaN, or InAlGaN.
  • That type of composite structure is generally produced using the well-known Smart Cut® technique that consists of:
  • the bonding layers correspond to layers of oxide formed on the faces of the source substrate and the support substrate intended to be brought into intimate contact. These oxide layers act as planarization layers that encourage intimate contact of the substrates during wafer bonding.
  • the composite structure may then undergo processes involving large variations in temperatures, such as epitaxial growth, without being deteriorated.
  • the fabrication of a composite structure for epitaxial growth may also be carried out using a step of bonding the source substrate and a support substrate followed by a chemical thinning step or a mechanical polishing step carried out on the source substrate, to reach the desired thickness of the thin film.
  • That type of fabrication also requires bonding that is highly temperature-stable and, as a result, the use of a bonding layer of oxide to guarantee a good bonding interface.
  • the substrate With a material formed from silicon or silicon carbide (SiC), the substrate is oxidized by heating in an appropriate atmosphere to obtain a bonding layer of oxide of silicon (SiO 2 ) that is termed “thermal oxide”, that corresponds to a stoichiometric oxide, that is dense (SiO 2 is defined as dense when it is slowly attacked by a solution of HF), and that remains stable at high temperature.
  • thermal oxide oxide of silicon
  • SiO 2 is defined as dense when it is slowly attacked by a solution of HF
  • the oxide of silicon When bonding two substrates, one of which is a material that cannot produce such a layer of oxide of silicon by thermal oxidation, as with a sapphire substrate, for example, it is necessary to form the oxide of silicon by deposition using a technique such as plasma enhanced chemical vapor deposition (PECVD) or low pressure chemical vapor deposition (LPCVD).
  • PECVD plasma enhanced chemical vapor deposition
  • LPCVD low pressure chemical vapor deposition
  • This deposited oxide that has a composition that is different from stoichiometric SiO 2 obtained by thermal oxidation (the oxide deposited has a composition of the type Si x O y H z ).
  • This deposited oxide is less dense and does not have the same properties as thermal oxide.
  • a heat treatment may be carried out in order to densify it and to approach the properties of the thermal oxide.
  • the deposited oxide may still be temperature-unstable, in particular during treatments carried out at temperatures that are higher than the oxide deposit temperature.
  • microcavities appear once the oxide deposition temperature is exceeded.
  • the microcavities appear exclusively at the bonding layer of deposited oxide of silicon. They are visible at the surface of the thin film of sapphire by the formation of irreversible blisters that “buckle” its surface and render it unsuitable for epitaxy because the surface is no longer smooth and the lattice parameter is distorted.
  • the microcavities in the deposited oxide layer appear and develop more rapidly as the temperature is raised.
  • microcavities may generate a zone of weakness in the bonding layer and the operations subsequently carried out on the structure will result in delamination of the thin film.
  • Such microcavities may even affect the entire volume of the oxide layer and cause it to rupture and, consequently, cause detachment of the thin film from the support substrate.
  • the presence of such microcavities always results in delamination of the thin film.
  • a source substrate of sapphire comprising a zone of weakness such that the thin film to be transferred had a thickness of 0.6 ⁇ m [micrometer] was bonded to a sapphire support with a bonding layer of oxide deposited by PECVD at 300° C. to a thickness of 0.3 ⁇ m.
  • the two substrates were brought into intimate contact at ambient temperature, then a splitting heat treatment was applied followed by bonding reinforcement annealing at 1100° C. for 3 hours. Total delamination of the transferred sapphire film was then observed due to detachment within the deposited oxide layer.
  • Document EP-A-0 898 307 describes a method of unbonding a wafer from a support at the bonding interface by using an oxide bonding layer formed by PECVD. That oxide has the peculiarity of having OH species that diffuse to the bonding interface under the action of a heat treatment (600-1350° C.) carried out after bonding stabilization annealing and the desired treatments on the integrated circuits. Said species develop until a gas is formed and they then form bubbles that diffuse and are concentrated locally at the bonding interface, i.e. the interface located between the oxide bonding layer deposited on the wafer and the support substrate. That phenomenon encourages weakening of the bonding interface until the support substrate unbonds completely from the bonding layer, the bonding layer initially deposited on the wafer remaining integral with the wafer.
  • a heat treatment 600-1350° C.
  • the microcavities that are to be prevented in the present invention are formed throughout the deposited oxide layer and when the temperature of the heat treatment applied exceeds that for creep of the oxide subjected to a high stress (>100 MPa [megapascals]), i.e. in the range approximately 800° C. to 1200° C. for layers of SiO 2 not intentionally doped and deposited by LPCVD or PECVD techniques. Said microcavities have the effect of deforming the surface of the transferred thin film, which impedes certain applications such as epitaxy. Further, the delamination of the film observed by the Applicant derives from detachment within the oxide layer, the bonding layer not being unbonded at the bonding interface but ruptured by the microcavities developed throughout its volume.
  • Document US-2006/0255341 describes the fabrication of a composite substrate by transfer of a seed thin film onto a support substrate, intended for epitaxial growth of III/N materials.
  • Direct bonding (without an oxide layer) of a thin layer of sapphire onto a support substrate that has a lower thermal expansion coefficient requires a high pressure that causes a folding phenomenon in the thin layer.
  • Transfer of the layer of sapphire requires implantation of a large dose of ionic species, thereby creating a stress gradient through the thickness of the transferred layer. When the stress increases due to the bonding conditions, the material deforms, and allows the stress to be relieved.
  • the document describes the use of a layer of sapphire with a thickness of the order of 800 nm [nanometer] to enhance the mechanical strength of the layer.
  • the document also describes, during a transfer process, a phenomenon of delamination of the thin layer of sapphire, which is a rigid material, due to stress induced by implantation, by the difference in the thermal expansion coefficients of the materials, and by its surface that is fairly inert chemically speaking and does not tend to form covalent bonds with other material surfaces.
  • plasma treatment to activate the surface, a bonding layer of SiO 2 , Si 3 N 4 , AlN, and/or an adhesive layer.
  • the invention aims to overcome the above-mentioned disadvantages and proposes composite structures wherein the thin film and support substrate have a mean coefficient of thermal expansion that is 7 ⁇ 10 ⁇ 6 K ⁇ 1 or more in the range of temperatures to which the structure will be subjected, for example from 20° C. to 1200° C., and wherein the bonding layer comprises at least one deposited layer of oxide of silicon that remains stable even at high temperature.
  • the invention aims to allow the fabrication of such composite structures in order to avoid the formation and development of microcavities in the deposited oxide layer resulting in deformation of the thin film and in its delamination during heat treatments applied during the fabrication of the composite structure and to allow the formation of materials by epitaxy starting from the composite structure.
  • This aim is accomplished by means of a method of fabricating a composite structure in which the bonding layer of oxide of silicon is formed by low pressure chemical vapor deposition (LPCVD) of a layer of oxide on the bonding face of the support substrate and/or on the bonding face of the thin film, while the thickness of the thin film is 5 micrometers or less and the thickness of the layer of oxide of silicon is equal to or greater than that of the thin film.
  • LPCVD low pressure chemical vapor deposition
  • a bonding layer formed by LPCVD deposition wherein the thickness is greater than that of the thin film, prevents plastic (irreversible) deformations within the bonding layer.
  • the formation of microcavities in the deposited bonding layer of oxide of silicon is avoided, even during heat treatments at high temperature (in particular higher than 900° C.).
  • the Applicant has determined that deposition by LPCVD can produce oxides with temperature stability that is close to that of oxides of silicon obtained by thermal oxidation. Further, to resist stresses due to the presence of materials with expansion coefficients that are high compared with that of the oxide layer in the composite structure, the thickness of the oxide layer is greater than or equal to that of the thin film that is limited to 5 micrometers. This means that the stresses applied at the bonding layer during high temperature treatments can be reduced, as well as the risk of plastic deformations occurring in the bonding layer.
  • the material of the bonding layer of oxide of silicon formed by low pressure chemical vapor deposition may be produced using different known precursors such as silane, dichlorosilane, or TEOS (tetra-ethyl orthosilicate).
  • the method prior to bonding, further comprises a step of densification heat treatment of the layer of oxide of silicon deposited by low pressure chemical vapor deposition on the bonding face of the support substrate and/or on the bonding face of the thin film.
  • This densification heat treatment can further increase the temperature behavior of the deposited oxide as regards the formation of microcavities.
  • This step can, if necessary, reduce the ratio of the thickness of the deposited oxide layer to the thickness of the thin film.
  • the heat treatment step is carried out at a temperature that is higher than the temperature at which the oxide bonding layer is deposited.
  • the heat treatment may be carried out in a neutral or oxidizing atmosphere, for example.
  • the thin film may be obtained using the Smart Cut® technique.
  • the method then further comprises:
  • the thin film may be produced with:
  • a step of bonding stabilization annealing may be carried out at a temperature of more than approximately 900° C. without microcavities appearing in the deposited layer of oxide.
  • the invention also provides a method of producing at least one layer of semiconductor material, in particular materials of the binary, ternary, or quaternary III/V and III/N types, such as GaN, AlGaN, InGaN, or InAlGaN, by epitaxial growth on a composite structure fabricated in accordance with the fabrication method described above, epitaxial growth being carried out from the thin film of the composite structure that forms a crystalline seed layer for growth.
  • semiconductor material in particular materials of the binary, ternary, or quaternary III/V and III/N types, such as GaN, AlGaN, InGaN, or InAlGaN
  • epitaxial growth is carried out over a predetermined period corresponding to the formation of a layer of semiconductor material with a thickness that is sufficient to be self-supporting alone, namely a thickness of at least 100 ⁇ m, that allows removal of the composite structure after epitaxy.
  • the crystalline seed layer for growth may be preserved with the layer of epitaxially grown semiconductor material to form a self-supporting structure that may be used for repeated epitaxy.
  • Epitaxial growth of the layer of semiconductor material is then carried out for a predetermined period that allows a cumulative thickness of the seed layer and semiconductor layer of at least 100 ⁇ m to be produced.
  • epitaxial growth is carried out for a predetermined period corresponding to the formation of a layer of semiconductor material with a thickness of at least 10 ⁇ m, before any annealing of the composite structure, which corresponds to a thickness sufficient to withstand the conditions for a new epitaxial growth step in the same epitaxy equipment provided that the layer obtained does not have to be manipulated.
  • the crystalline seed layer is preserved (only the support is detached)
  • growth is carried out for a period that can produce a cumulative thickness of the seed layer and the semiconductor layer of at least 10 ⁇ m.
  • the invention also envisages a composite structure produced in accordance with a method of fabricating a composite structure as described above.
  • FIGS. 1A to 1I are diagrammatic sectional views showing the production of a composite structure and epitaxy in accordance with one implementation of the invention
  • FIG. 2 is a flowchart of the steps carried out in FIGS. 1A to 1I ;
  • FIGS. 3A to 3D are diagrammatic sectional views showing the production of a composite structure and epitaxy in accordance with another implementation of the invention.
  • FIG. 4 is a flowchart of the steps carried out in FIGS. 3A to 3D .
  • the present invention is generally applicable to the production of composite structures comprising at least one thin film bonded to a support substrate via a bonding layer formed by deposition between the support substrate and the thin film, the thin film and the support substrate having a thermal expansion coefficient of 7 ⁇ 10 ⁇ 6 K ⁇ 1 or more over a temperature range extending from ambient temperature (20° C.) to 1200° C.
  • the Applicant has observed that the phenomenon of microcavity formation in the bonding layer of oxide of silicon in the presence of high temperatures occurs when the bonding layer is a layer of oxide formed by deposition and the composite structure comprises one or more materials with a thermal expansion coefficient of 7 ⁇ 10 ⁇ 6 K ⁇ 1 or more.
  • the microcavities are larger when the thermal expansion coefficients of the materials used are high at the temperature reached during fabrication of the composite structure or during its subsequent use (epitaxy).
  • the formation and development of microcavities within the deposited oxide layer has been observed at temperatures above the oxide deposition temperature.
  • the appearance of microcavities in the oxide may be explained by the transition from an elastic mode of deformation to a plastic mode of deformation, which is thus not reversible.
  • Elastic deformation is characterized by a modification of the initial state of the oxide, for example under the action of a mechanical stress, and its return to the initial state once the stress is withdrawn.
  • Plastic deformation results in irreversible deformation after which the oxide cannot regain its initial state once the mechanical stress is withdrawn.
  • the transition to plastic deformation occurs when a stress threshold is reached in the oxide. This transition is linked to temperature, to the creep characteristics of the oxide and to the stress applied by the difference in expansion of the bonded materials and the oxide.
  • the creep temperature of the oxide is one of the characteristics of the oxide that indicates the temperature beyond which the oxide changes from an elastic deformation mode to a plastic deformation mode when it is not subjected to a stress. Temperature increases the rate of creep of the oxide.
  • the level of stress to be applied to provoke the formation of microcavities in the deposited oxide layer is lower when the oxide has an intrinsic capacity to creep easily, especially due to the temperature applied vis-à-vis its creep temperature.
  • the Applicant has studied the temperature behavior of oxides of silicon obtained by different deposition techniques and has discovered that a bonding oxide deposited by low pressure chemical vapor deposition, also termed LPCVD, can reduce its capacity to creep.
  • the experiments carried out by the Applicant have shown that the properties of the oxide have a substantial influence on the formation of microcavities in the bonding layer and that these properties can be influenced by the deposition technique employed.
  • Microcavity formation is less significant with HTO silane and HTO DCS. In contrast, microcavity formation is more significant with oxide of silicon deposited by PECVD deposition. It thus appears that creep of the deposited oxides is more difficult to provoke when they are deposited by the LPCVD technique.
  • the invention also proposes reducing that stress by forming (by transfer or by mechanical or chemical thinning) a thin film thickness of 5 ⁇ m or less and of forming a deposited layer of oxide for bonding with a thickness that is greater than or equal to that of the thin film.
  • mechanical stresses derived from the difference in expansion of materials during thermal treatments carried out on the structure, are limited so that they do not exceed the plastic deformation (creep) threshold of the oxide at the temperature under consideration.
  • the Applicant has carried out tests that showed that when a film of sapphire with a thickness of 0.5 ⁇ m is transferred onto a 0.3 ⁇ m thick bonding layer of HTO silane oxide deposited by LPCVD, delamination of the film took place after a heat treatment carried out at 1100° C. for 3 hours. In contrast, when a 0.3 ⁇ m thick film of sapphire was transferred onto a bonding layer that was also 0.3 ⁇ m thick of HTO silane oxide deposited by LPCVD, neither delamination nor microcavities appeared after a heat treatment carried out at 1100° C. for 3 hours.
  • the thickness of the thin film should be significantly reduce relative to that of the deposited oxide layer when the thin film is formed from lithium tantalate (LiTaO 3 ) that has a thermal expansion coefficient of 16 ⁇ 10 ⁇ 6 K ⁇ 1 at ambient temperature.
  • LiTaO 3 lithium tantalate
  • the skilled person is able to determine without particular difficulty the necessary reduction in the thickness of the thin film compared with that of the deposited oxide as a function of the thermal expansion coefficient of the material of the thin film.
  • the temperature behavior of the deposited oxide may be improved by using an oxide obtained by LPCVD deposition that has a density that is as close as possible to that of the thermal oxide.
  • a densification anneal may be applied to the oxide deposited by LPCVD prior to bonding.
  • microcavities still appear and the surface of the transferred film is damaged.
  • the quality and resistance to delamination of the thin film of the composite structure are thus not sufficient for subsequent applications such as epitaxy.
  • the oxide densification anneal reduces its propensity to form microcavities but is not sufficient for the envisaged applications.
  • materials with high thermal expansion coefficients such as sapphire, the stresses linked to differences in the thermal expansion coefficients must also be reduced by increasing the ratio of the thickness of the oxide layer to the thickness of the transferred thin film as explained above.
  • a composite structure produced in accordance with the invention can withstand temperatures of more than 900° C. for the epitaxy of materials such as materials of type III/N including GaN and other ternary or quaternary alloys, AlN, AlGaN, InGaN, AlGaInN, BGaN.
  • the epitaxially grown layer may be composed of a stack of these various materials, in particular to constitute the active layers for an LED or laser diode.
  • the composite structure of the present invention is particularly suitable for materials with high expansion coefficients (TEC), i.e. a mean of 7 ⁇ 10 ⁇ 6 K ⁇ 1 or more over a temperature range extending from ambient temperature (20° C.) to 1200° C.
  • the structure may comprise a thin film and/or the support substrate formed from sapphire (Al 2 O 3 ) (TEC of 7.5 ⁇ 10 ⁇ 6 K ⁇ 1 ), lithium tantalate (LiTaO 3 ) (TEC of 16 ⁇ 10 ⁇ 6 K ⁇ 1 ), LiNbO 3 (TEC of 15 ⁇ 10 ⁇ 6 K ⁇ 1 ) and Haynes® 230® Alloy (TEC of 11.8 ⁇ 10 ⁇ 6 K ⁇ 1 ), which is a commercial alloy primarily composed of Ni, Cr, Mo, W (Haynes® 230® Alloy is not used for the thin film when the film is intended for use as a seed layer for epitaxy), or MgO.
  • sapphire Al 2 O 3
  • LiTaO 3
  • the composite structure for epitaxy of the invention is intended for the epitaxial growth of GaN, InGaN, AlGaN, AlGaInN, and indium nitride (InN).
  • FIGS. 1A to 1I and 2 A method of fabricating a composite structure followed by a method of producing a layer of semiconductor material, here a III/N material, by epitaxy in accordance with an implementation of the invention is described with reference to FIGS. 1A to 1I and 2 .
  • Production of the composite structure for epitaxy commences by depositing a bonding layer 12 on one face of a support substrate 10 (step S 1 , FIG. 1A ).
  • the support substrate 10 is formed from sapphire (Al 2 O 3 ).
  • the bonding layer 12 is a layer of HTO silane deposited by LPCVD at a deposition temperature of 800° C. for a period that can deposit a thickness of HTO silane of approximately 0.5 ⁇ m.
  • the deposited oxide is then densified by applying a densification anneal carried out at 1200° C. for 30 minutes in a nitrogen atmosphere (step S 2 ).
  • the surface of the layers of bonding oxide 12 is planarized by chemical-mechanical polishing (CMP) to obtain a surface roughness of less than 5 ⁇ [Angstrom] RMS over a surface area of 5 ⁇ 5 ⁇ m 2 and thereby facilitate subsequent intimate contact (step S 3 , FIG. 1B ).
  • CMP chemical-mechanical polishing
  • the layer 12 has a thickness of 0.3 ⁇ m ⁇ 0.05 ⁇ m.
  • An oxide layer 13 may also be formed on a donor substrate 11 formed from sapphire.
  • the layer 13 is a layer of HTO DCS or HTO silane deposited by LPCVD at a deposition temperature of 900° C. for a period enabling a thickness of HTO silane of approximately 0.2 ⁇ m to be deposited (step S 4 , FIG. 1C ).
  • the layer 13 acts as a protective layer for implantation.
  • Implantation is carried out wherein the donor substrate 11 undergoes ionic bombardment 20 with hydrogen ions H + through the planar face 9 of the substrate comprising the oxide layer 13 .
  • Implantation of H + ions is carried out at an implantation dose in the range 1 ⁇ 10 17 atoms/cm 2 [atoms/square centimeter] to 4 ⁇ 10 17 atoms/cm 2 and with an implantation energy in the range 30 keV [kilo-electron volt] to 200 keV.
  • Implantation is carried out at a temperature in the range 20° C. to 400° C., preferably in the range 50° C. to 150° C. for a period of 1 minute to 10 hours.
  • These implantation conditions can create, at a predetermined depth in the donor substrate 11 , a layer of defects or a layer of weakness 3 parallel to the face 9 of the substrate, defining a thin film 4 in the upper region of the substrate 11 with a thickness of 5 ⁇ m or less and at the thickness of the bonding layer, and also a portion 5 in the lower region of the substrate corresponding to the remainder of the substrate 1 (step S 5 , FIG. 1D ). It is also possible to use ionic implantation of other species such as helium or argon, as well as co-implantation combining two species such as hydrogen and helium.
  • the protective oxide layer 13 is annealed (step S 6 , FIG. 1E ).
  • a suitable chemical technique is employed that depends on the nature of the layer or layers to be withdrawn.
  • a protective layer of oxide of silicon is readily removed by etching with a dilute 10% HF solution or using mixtures known as BOE (buffered oxide etch).
  • the surface of the layer 12 as well as the surface of the donor substrate 11 may be exposed to plasmas based in particular on oxygen, nitrogen or argon that can activate the bonding surfaces and increase their adhesive capacity (steps S 7 , S 7 ′).
  • bonding is carried out by bringing the face of the HTO silane layer 12 into intimate contact with the face 9 of the donor substrate 11 that has undergone implantation (step S 8 , FIG. 1F ). Bonding is carried out by wafer bonding.
  • the principle of bonding by wafer bonding is known per se and is not described in further detail. It should be recalled that bonding by wafer bonding is based on bringing two surfaces into intimate contact, i.e. without the use of a specific material (adhesive, wax, low melting point metal, etc), the attractive forces between the two surfaces being high enough to provoke molecular bonding (bonding induced by the ensemble of the attractive forces (Van der Waals forces) of electronic interaction between atoms or molecules of the two surfaces to be bonded).
  • the assembly of the two substrates then undergoes splitting annealing to provoke fracture of the donor substrate 11 at the plane of weakness 3 and transfer proper of the thin film 4 onto the support substrate 10 (step S 9 , FIG. 1G ).
  • Splitting annealing is carried out at 650° C. for 5 hours.
  • a bonding stabilization anneal is carried out at 1050° C. for 2 hours without deformations appearing on the surface of the thin film 4 (step S 10 ).
  • the surface of the film 4 may then be prepared for epitaxy, for example by polishing the surface roughness, by light chemical etching (step S 11 , FIG. 1H ) or plasma etching or any other surface treatment allowing the surface to be prepared for epitaxy.
  • a composite structure 14 is obtained comprising the support substrate 10 , an oxide bonding layer 12 of HTO silane deposited by LPCVD and a thin film 4 of sapphire that may act as a crystalline seed layer for growth.
  • epitaxial growth of a layer of gallium nitride (GaN) 15 is carried out on the thin film 4 (step S 12 , FIG. 1I ).
  • Epitaxial growth is carried out at 1050° C. for 3 hours, for example using hydride vapor phase epitaxy, HVPE. No microcavities nor any delamination was observed after said epitaxy.
  • FIGS. 3A to 3D and 4 Another mode of fabrication of a composite structure in accordance with the present invention is described with reference to FIGS. 3A to 3D and 4 .
  • a bonding layer of oxide of silicon is deposited by LPCVD both on the face of a support substrate 20 and on a face of a donor substrate 21 , both of sapphire (step S 20 , FIG. 3A ).
  • the support substrate 20 and the donor substrate 21 each respectively comprise a bonding layer of oxide 22 a , 22 b.
  • the layers of bonding oxide 22 a , 22 b are then polished to prepare for wafer bonding of the two substrates (step S 21 ).
  • Each layer 22 a , 22 b has a final thickness of approximately 0.4 ⁇ m after polishing.
  • the layers 22 a and 22 b are brought into intimate contact to allow bonding of the two substrates by wafer bonding (step S 22 , FIG. 3B ), the combination of layers 22 a and 22 b forming a single deposited layer of oxide 22 with a thickness of approximately 0.8 ⁇ m.
  • a bonding stabilization anneal is then carried out between 200° C. and 800° C. for 1 to 5 hours (step S 23 ).
  • the donor substrate 21 is thinned to a thickness of 0.3 ⁇ m (step S 24 , FIG. 3C ). Said thinning is carried out by mechanical polishing of the exposed face of the donor substrate.
  • a composite structure for epitaxy 23 is obtained thereby comprising the support substrate 20 , a bonding layer of oxide 22 (HTO DCS or HTO silane) and a thin film 24 that results from thinning of the donor substrate 21 and that can act as a crystalline growth seed for epitaxy.
  • the composite structure 23 may also undergo a second bonding stabilization anneal carried out at 1100° C. for 1 hour (step S 25 ).
  • the surface of the thin film 24 may then be prepared for epitaxy by chemical mechanical polishing (CMP), light chemical etching and/or plasma etching with the aim of reducing its surface roughness (step S 26 ).
  • CMP chemical mechanical polishing
  • step S 26 Epitaxial growth of a type III/N layer of material 25 may then be carried out on the thin film 24 (step S 27 , FIG. 3D ) without the appearance of microcavities nor of any delamination.

Abstract

A method of fabricating a composite structure that has at least one thin film bonded to a support substrate and a bonding layer of oxide formed by deposition between the support substrate and the thin film. The thin film and the support substrate have a mean thermal expansion coefficient of 7×10−6 K−1 or more. The bonding layer of oxide is formed by low pressure chemical vapor deposition (LPCVD) of a layer of oxide on the bonding face of the support substrate or on the bonding face of the thin film. The thin film has a thickness of 5 micrometers or less while the thickness of the layer of oxide is equal to or greater than the thickness of the thin film.

Description

    TECHNICAL FIELD AND PRIOR ART
  • The present invention relates to the fabrication of composite structures comprising at least one support substrate onto which a thin film is bonded via a deposited bonding layer of oxide. That type of structure is particularly intended for use in the field of microelectronics, optoelectronics, and optics to produce, by epitaxial growth, semiconductor materials such as those of type III/V, in particular binary, ternary, or quaternary type III/N materials, such as GaN, AlGaN, InGaN, or InAlGaN.
  • That type of composite structure is generally produced using the well-known Smart Cut® technique that consists of:
      • subjecting a source substrate or donor substrate to ion implantation to create a zone of weakness at a certain depth in the substrate;
      • bonding (by wafer bonding) the face of the donor substrate that has undergone implantation with a support substrate or “receiving substrate”; and
      • detaching the donor substrate by fracture at the zone of weakness to transfer the portion located between the face that has undergone implantation and the zone of weakness of the donor substrate to the receiving substrate, the transferred portion constituting the thin film of the composite structure.
  • In order to facilitate detachment of the thin film from the source substrate, good bonding between the source substrate and the support substrate is necessary. It is ensured by a bonding interface produced between two bonding layers that then endows the composite structure with great stability even with materials with differing coefficients of thermal expansion. The bonding layers correspond to layers of oxide formed on the faces of the source substrate and the support substrate intended to be brought into intimate contact. These oxide layers act as planarization layers that encourage intimate contact of the substrates during wafer bonding. The composite structure may then undergo processes involving large variations in temperatures, such as epitaxial growth, without being deteriorated.
  • The fabrication of a composite structure for epitaxial growth may also be carried out using a step of bonding the source substrate and a support substrate followed by a chemical thinning step or a mechanical polishing step carried out on the source substrate, to reach the desired thickness of the thin film. That type of fabrication also requires bonding that is highly temperature-stable and, as a result, the use of a bonding layer of oxide to guarantee a good bonding interface.
  • With a material formed from silicon or silicon carbide (SiC), the substrate is oxidized by heating in an appropriate atmosphere to obtain a bonding layer of oxide of silicon (SiO2) that is termed “thermal oxide”, that corresponds to a stoichiometric oxide, that is dense (SiO2 is defined as dense when it is slowly attacked by a solution of HF), and that remains stable at high temperature.
  • When bonding two substrates, one of which is a material that cannot produce such a layer of oxide of silicon by thermal oxidation, as with a sapphire substrate, for example, it is necessary to form the oxide of silicon by deposition using a technique such as plasma enhanced chemical vapor deposition (PECVD) or low pressure chemical vapor deposition (LPCVD). This is then a “deposited oxide”, that has a composition that is different from stoichiometric SiO2 obtained by thermal oxidation (the oxide deposited has a composition of the type SixOyHz). This deposited oxide is less dense and does not have the same properties as thermal oxide. A heat treatment may be carried out in order to densify it and to approach the properties of the thermal oxide. However, even after densification annealing, the deposited oxide may still be temperature-unstable, in particular during treatments carried out at temperatures that are higher than the oxide deposit temperature.
  • When a composite substrate, formed by a sapphire support substrate on which a thin layer of sapphire is laid, is heated to prepare it for GaN epitaxy, for example, microcavities appear once the oxide deposition temperature is exceeded. The microcavities appear exclusively at the bonding layer of deposited oxide of silicon. They are visible at the surface of the thin film of sapphire by the formation of irreversible blisters that “buckle” its surface and render it unsuitable for epitaxy because the surface is no longer smooth and the lattice parameter is distorted. The microcavities in the deposited oxide layer appear and develop more rapidly as the temperature is raised.
  • As a function of their density and their size, such microcavities may generate a zone of weakness in the bonding layer and the operations subsequently carried out on the structure will result in delamination of the thin film. Such microcavities may even affect the entire volume of the oxide layer and cause it to rupture and, consequently, cause detachment of the thin film from the support substrate. Thus, whether during fabrication of the composite structure or during subsequent epitaxy, the presence of such microcavities always results in delamination of the thin film.
  • In order to illustrate this problem, the Applicant carried out the following experiment. A source substrate of sapphire, comprising a zone of weakness such that the thin film to be transferred had a thickness of 0.6 μm [micrometer], was bonded to a sapphire support with a bonding layer of oxide deposited by PECVD at 300° C. to a thickness of 0.3 μm. To this end, the two substrates were brought into intimate contact at ambient temperature, then a splitting heat treatment was applied followed by bonding reinforcement annealing at 1100° C. for 3 hours. Total delamination of the transferred sapphire film was then observed due to detachment within the deposited oxide layer.
  • Document EP-A-0 898 307 describes a method of unbonding a wafer from a support at the bonding interface by using an oxide bonding layer formed by PECVD. That oxide has the peculiarity of having OH species that diffuse to the bonding interface under the action of a heat treatment (600-1350° C.) carried out after bonding stabilization annealing and the desired treatments on the integrated circuits. Said species develop until a gas is formed and they then form bubbles that diffuse and are concentrated locally at the bonding interface, i.e. the interface located between the oxide bonding layer deposited on the wafer and the support substrate. That phenomenon encourages weakening of the bonding interface until the support substrate unbonds completely from the bonding layer, the bonding layer initially deposited on the wafer remaining integral with the wafer.
  • However, in contrast to what is described in patent document EP-A-0 898 307, which describes a concentration of gaseous species and bubbles at the bonding interface, the microcavities that are to be prevented in the present invention are formed throughout the deposited oxide layer and when the temperature of the heat treatment applied exceeds that for creep of the oxide subjected to a high stress (>100 MPa [megapascals]), i.e. in the range approximately 800° C. to 1200° C. for layers of SiO2 not intentionally doped and deposited by LPCVD or PECVD techniques. Said microcavities have the effect of deforming the surface of the transferred thin film, which impedes certain applications such as epitaxy. Further, the delamination of the film observed by the Applicant derives from detachment within the oxide layer, the bonding layer not being unbonded at the bonding interface but ruptured by the microcavities developed throughout its volume.
  • Document US-2006/0255341 describes the fabrication of a composite substrate by transfer of a seed thin film onto a support substrate, intended for epitaxial growth of III/N materials. Direct bonding (without an oxide layer) of a thin layer of sapphire onto a support substrate that has a lower thermal expansion coefficient requires a high pressure that causes a folding phenomenon in the thin layer. Transfer of the layer of sapphire requires implantation of a large dose of ionic species, thereby creating a stress gradient through the thickness of the transferred layer. When the stress increases due to the bonding conditions, the material deforms, and allows the stress to be relieved. To remedy that, the document describes the use of a layer of sapphire with a thickness of the order of 800 nm [nanometer] to enhance the mechanical strength of the layer.
  • The document also describes, during a transfer process, a phenomenon of delamination of the thin layer of sapphire, which is a rigid material, due to stress induced by implantation, by the difference in the thermal expansion coefficients of the materials, and by its surface that is fairly inert chemically speaking and does not tend to form covalent bonds with other material surfaces. To overcome that, it is possible to use plasma treatment to activate the surface, a bonding layer of SiO2, Si3N4, AlN, and/or an adhesive layer.
  • SUMMARY OF THE INVENTION
  • The invention aims to overcome the above-mentioned disadvantages and proposes composite structures wherein the thin film and support substrate have a mean coefficient of thermal expansion that is 7×10−6 K−1 or more in the range of temperatures to which the structure will be subjected, for example from 20° C. to 1200° C., and wherein the bonding layer comprises at least one deposited layer of oxide of silicon that remains stable even at high temperature. The invention aims to allow the fabrication of such composite structures in order to avoid the formation and development of microcavities in the deposited oxide layer resulting in deformation of the thin film and in its delamination during heat treatments applied during the fabrication of the composite structure and to allow the formation of materials by epitaxy starting from the composite structure.
  • This aim is accomplished by means of a method of fabricating a composite structure in which the bonding layer of oxide of silicon is formed by low pressure chemical vapor deposition (LPCVD) of a layer of oxide on the bonding face of the support substrate and/or on the bonding face of the thin film, while the thickness of the thin film is 5 micrometers or less and the thickness of the layer of oxide of silicon is equal to or greater than that of the thin film.
  • As explained below in detail, using a bonding layer formed by LPCVD deposition, wherein the thickness is greater than that of the thin film, prevents plastic (irreversible) deformations within the bonding layer. Thus, the formation of microcavities in the deposited bonding layer of oxide of silicon is avoided, even during heat treatments at high temperature (in particular higher than 900° C.).
  • Following a study, detailed below, on the temperature behavior of layers of oxide of silicon as a function of the deposition technique employed, the Applicant has determined that deposition by LPCVD can produce oxides with temperature stability that is close to that of oxides of silicon obtained by thermal oxidation. Further, to resist stresses due to the presence of materials with expansion coefficients that are high compared with that of the oxide layer in the composite structure, the thickness of the oxide layer is greater than or equal to that of the thin film that is limited to 5 micrometers. This means that the stresses applied at the bonding layer during high temperature treatments can be reduced, as well as the risk of plastic deformations occurring in the bonding layer.
  • The material of the bonding layer of oxide of silicon formed by low pressure chemical vapor deposition may be produced using different known precursors such as silane, dichlorosilane, or TEOS (tetra-ethyl orthosilicate).
  • In accordance with one aspect of the invention, prior to bonding, the method further comprises a step of densification heat treatment of the layer of oxide of silicon deposited by low pressure chemical vapor deposition on the bonding face of the support substrate and/or on the bonding face of the thin film. This densification heat treatment can further increase the temperature behavior of the deposited oxide as regards the formation of microcavities. This step can, if necessary, reduce the ratio of the thickness of the deposited oxide layer to the thickness of the thin film.
  • The heat treatment step is carried out at a temperature that is higher than the temperature at which the oxide bonding layer is deposited. Optionally, the heat treatment may be carried out in a neutral or oxidizing atmosphere, for example.
  • In accordance with a particular characteristic of the method of the invention, the thin film may be obtained using the Smart Cut® technique. The method then further comprises:
      • a step of implantation by bombardment of one face of a donor substrate using ions to form, at a predetermined depth in the substrate, a layer of weakness defining the thin film in the upper portion of the substrate;
      • a step of bonding by placing the donor substrate in intimate contact with the support substrate;
      • a step of detachment of the thin film in contact with the support substrate by splitting at the layer of weakness formed in the donor substrate.
  • In accordance with a particular characteristic of the invention, the thin film may be produced with:
      • a step of bonding by bringing a donor substrate into intimate contact with the support substrate;
      • a step of chemical or mechanical thinning of the donor substrate to form the thin film.
  • After the bonding step, a step of bonding stabilization annealing may be carried out at a temperature of more than approximately 900° C. without microcavities appearing in the deposited layer of oxide.
  • The invention also provides a method of producing at least one layer of semiconductor material, in particular materials of the binary, ternary, or quaternary III/V and III/N types, such as GaN, AlGaN, InGaN, or InAlGaN, by epitaxial growth on a composite structure fabricated in accordance with the fabrication method described above, epitaxial growth being carried out from the thin film of the composite structure that forms a crystalline seed layer for growth.
  • In accordance with one aspect of the invention, epitaxial growth is carried out over a predetermined period corresponding to the formation of a layer of semiconductor material with a thickness that is sufficient to be self-supporting alone, namely a thickness of at least 100 μm, that allows removal of the composite structure after epitaxy. In a variation, the crystalline seed layer for growth may be preserved with the layer of epitaxially grown semiconductor material to form a self-supporting structure that may be used for repeated epitaxy. Epitaxial growth of the layer of semiconductor material is then carried out for a predetermined period that allows a cumulative thickness of the seed layer and semiconductor layer of at least 100 μm to be produced.
  • In accordance with a further aspect of the invention, epitaxial growth is carried out for a predetermined period corresponding to the formation of a layer of semiconductor material with a thickness of at least 10 μm, before any annealing of the composite structure, which corresponds to a thickness sufficient to withstand the conditions for a new epitaxial growth step in the same epitaxy equipment provided that the layer obtained does not have to be manipulated. When the crystalline seed layer is preserved (only the support is detached), growth is carried out for a period that can produce a cumulative thickness of the seed layer and the semiconductor layer of at least 10 μm.
  • The invention also envisages a composite structure produced in accordance with a method of fabricating a composite structure as described above.
  • BRIEF DESCRIPTION OF THE FIGURES
  • FIGS. 1A to 1I are diagrammatic sectional views showing the production of a composite structure and epitaxy in accordance with one implementation of the invention;
  • FIG. 2 is a flowchart of the steps carried out in FIGS. 1A to 1I;
  • FIGS. 3A to 3D are diagrammatic sectional views showing the production of a composite structure and epitaxy in accordance with another implementation of the invention;
  • FIG. 4 is a flowchart of the steps carried out in FIGS. 3A to 3D.
  • DETAILED DESCRIPTION OF IMPLEMENTATIONS OF THE INVENTION
  • The present invention is generally applicable to the production of composite structures comprising at least one thin film bonded to a support substrate via a bonding layer formed by deposition between the support substrate and the thin film, the thin film and the support substrate having a thermal expansion coefficient of 7×10−6 K−1 or more over a temperature range extending from ambient temperature (20° C.) to 1200° C.
  • The Applicant has observed that the phenomenon of microcavity formation in the bonding layer of oxide of silicon in the presence of high temperatures occurs when the bonding layer is a layer of oxide formed by deposition and the composite structure comprises one or more materials with a thermal expansion coefficient of 7×10−6 K−1 or more. The microcavities are larger when the thermal expansion coefficients of the materials used are high at the temperature reached during fabrication of the composite structure or during its subsequent use (epitaxy). The formation and development of microcavities within the deposited oxide layer has been observed at temperatures above the oxide deposition temperature. The appearance of microcavities in the oxide may be explained by the transition from an elastic mode of deformation to a plastic mode of deformation, which is thus not reversible. Elastic deformation is characterized by a modification of the initial state of the oxide, for example under the action of a mechanical stress, and its return to the initial state once the stress is withdrawn. Plastic deformation results in irreversible deformation after which the oxide cannot regain its initial state once the mechanical stress is withdrawn. The transition to plastic deformation occurs when a stress threshold is reached in the oxide. This transition is linked to temperature, to the creep characteristics of the oxide and to the stress applied by the difference in expansion of the bonded materials and the oxide. The creep temperature of the oxide is one of the characteristics of the oxide that indicates the temperature beyond which the oxide changes from an elastic deformation mode to a plastic deformation mode when it is not subjected to a stress. Temperature increases the rate of creep of the oxide. Thus, the level of stress to be applied to provoke the formation of microcavities in the deposited oxide layer is lower when the oxide has an intrinsic capacity to creep easily, especially due to the temperature applied vis-à-vis its creep temperature.
  • As a result, to prevent the formation and development of microcavities within the deposited oxide layer in a composite structure as described above, it is necessary to use both a deposited oxide where creep is difficult to provoke and to reduce the stresses applied to the oxide during high temperature treatments.
  • The Applicant has studied the temperature behavior of oxides of silicon obtained by different deposition techniques and has discovered that a bonding oxide deposited by low pressure chemical vapor deposition, also termed LPCVD, can reduce its capacity to creep. The experiments carried out by the Applicant have shown that the properties of the oxide have a substantial influence on the formation of microcavities in the bonding layer and that these properties can be influenced by the deposition technique employed.
  • The following three types of oxides of silicon, formed using different techniques and different gaseous precursors, were tested for bonding of a thin film of sapphire onto a sapphire support substrate:
      • oxide of silicon produced from a silane precursor, deposited at 300° C. by plasma enhanced chemical vapor deposition or PECVD;
      • oxide of silicon produced from a silane precursor deposited at 800° C. by LPCVD (also termed HTO silane, HTO meaning high temperature oxide) (if the oxide is deposited by PECVD, and thus at a lower temperature, it is not termed HTO silane);
      • oxide of silicon produced from a dichlorosilane (DCS) precursor deposited at 900° C. by LPCVD (also termed HTO DCS).
  • Microcavity formation is less significant with HTO silane and HTO DCS. In contrast, microcavity formation is more significant with oxide of silicon deposited by PECVD deposition. It thus appears that creep of the deposited oxides is more difficult to provoke when they are deposited by the LPCVD technique.
  • Furthermore, since the formation of microcavities is linked to the stress due to high thermal expansion coefficients of the materials of the structure, the invention also proposes reducing that stress by forming (by transfer or by mechanical or chemical thinning) a thin film thickness of 5 μm or less and of forming a deposited layer of oxide for bonding with a thickness that is greater than or equal to that of the thin film. Thus, mechanical stresses, derived from the difference in expansion of materials during thermal treatments carried out on the structure, are limited so that they do not exceed the plastic deformation (creep) threshold of the oxide at the temperature under consideration.
  • As an example, the Applicant has carried out tests that showed that when a film of sapphire with a thickness of 0.5 μm is transferred onto a 0.3 μm thick bonding layer of HTO silane oxide deposited by LPCVD, delamination of the film took place after a heat treatment carried out at 1100° C. for 3 hours. In contrast, when a 0.3 μm thick film of sapphire was transferred onto a bonding layer that was also 0.3 μm thick of HTO silane oxide deposited by LPCVD, neither delamination nor microcavities appeared after a heat treatment carried out at 1100° C. for 3 hours.
  • In general and in accordance with the invention, the higher the thermal expansion coefficient of the material of the thin film, the thinner it must be relative to the thickness of the deposited oxide layer. As an example, the thickness of the thin film should be significantly reduce relative to that of the deposited oxide layer when the thin film is formed from lithium tantalate (LiTaO3) that has a thermal expansion coefficient of 16×10−6 K−1 at ambient temperature. The skilled person is able to determine without particular difficulty the necessary reduction in the thickness of the thin film compared with that of the deposited oxide as a function of the thermal expansion coefficient of the material of the thin film.
  • In addition, the temperature behavior of the deposited oxide may be improved by using an oxide obtained by LPCVD deposition that has a density that is as close as possible to that of the thermal oxide. To this end, a densification anneal may be applied to the oxide deposited by LPCVD prior to bonding.
  • With a composite structure comprising a 0.5 μm thick thin film of sapphire on a sapphire support substrate with a 0.2 μm thick bonding layer of HTO DCS oxide, a bonding stabilization anneal carried out at 900° C. for 1 hour provokes complete delamination of the sapphire film. In contrast, when the HTO DCS oxide of the same composite structure is annealed for 30 minutes at 1200° C. in a nitrogen atmosphere (N2) before carrying out bonding, a bonding stabilization anneal carried out at 1050° C. for 1 hour does not lead to delamination of the thin film.
  • However, microcavities still appear and the surface of the transferred film is damaged. The quality and resistance to delamination of the thin film of the composite structure are thus not sufficient for subsequent applications such as epitaxy. The oxide densification anneal reduces its propensity to form microcavities but is not sufficient for the envisaged applications. With materials with high thermal expansion coefficients such as sapphire, the stresses linked to differences in the thermal expansion coefficients must also be reduced by increasing the ratio of the thickness of the oxide layer to the thickness of the transferred thin film as explained above.
  • Thus, a composite structure produced in accordance with the invention can withstand temperatures of more than 900° C. for the epitaxy of materials such as materials of type III/N including GaN and other ternary or quaternary alloys, AlN, AlGaN, InGaN, AlGaInN, BGaN. Furthermore, the epitaxially grown layer may be composed of a stack of these various materials, in particular to constitute the active layers for an LED or laser diode.
  • The composite structure of the present invention is particularly suitable for materials with high expansion coefficients (TEC), i.e. a mean of 7×10−6 K−1 or more over a temperature range extending from ambient temperature (20° C.) to 1200° C. In particular, the structure may comprise a thin film and/or the support substrate formed from sapphire (Al2O3) (TEC of 7.5×10−6 K−1), lithium tantalate (LiTaO3) (TEC of 16×10−6 K−1), LiNbO3 (TEC of 15×10−6 K−1) and Haynes® 230® Alloy (TEC of 11.8×10−6 K−1), which is a commercial alloy primarily composed of Ni, Cr, Mo, W (Haynes® 230® Alloy is not used for the thin film when the film is intended for use as a seed layer for epitaxy), or MgO.
  • As is well known, as a function of the nature of the crystalline seed layer for growth, various binary, ternary or quaternary III/V or III/N semiconductor materials may be formed. In particular, the composite structure for epitaxy of the invention is intended for the epitaxial growth of GaN, InGaN, AlGaN, AlGaInN, and indium nitride (InN).
  • A method of fabricating a composite structure followed by a method of producing a layer of semiconductor material, here a III/N material, by epitaxy in accordance with an implementation of the invention is described with reference to FIGS. 1A to 1I and 2.
  • Production of the composite structure for epitaxy commences by depositing a bonding layer 12 on one face of a support substrate 10 (step S1, FIG. 1A). In the example described here, the support substrate 10 is formed from sapphire (Al2O3). The bonding layer 12 is a layer of HTO silane deposited by LPCVD at a deposition temperature of 800° C. for a period that can deposit a thickness of HTO silane of approximately 0.5 μm. The deposited oxide is then densified by applying a densification anneal carried out at 1200° C. for 30 minutes in a nitrogen atmosphere (step S2).
  • The surface of the layers of bonding oxide 12 is planarized by chemical-mechanical polishing (CMP) to obtain a surface roughness of less than 5 Å [Angstrom] RMS over a surface area of 5×5 μm2 and thereby facilitate subsequent intimate contact (step S3, FIG. 1B). Thus, after polishing, the layer 12 has a thickness of 0.3 μm±0.05 μm.
  • An oxide layer 13 may also be formed on a donor substrate 11 formed from sapphire. The layer 13 is a layer of HTO DCS or HTO silane deposited by LPCVD at a deposition temperature of 900° C. for a period enabling a thickness of HTO silane of approximately 0.2 μm to be deposited (step S4, FIG. 1C). The layer 13 acts as a protective layer for implantation.
  • Next, implantation is carried out wherein the donor substrate 11 undergoes ionic bombardment 20 with hydrogen ions H+ through the planar face 9 of the substrate comprising the oxide layer 13. Implantation of H+ ions is carried out at an implantation dose in the range 1×1017 atoms/cm2 [atoms/square centimeter] to 4×1017 atoms/cm2 and with an implantation energy in the range 30 keV [kilo-electron volt] to 200 keV. Implantation is carried out at a temperature in the range 20° C. to 400° C., preferably in the range 50° C. to 150° C. for a period of 1 minute to 10 hours. These implantation conditions can create, at a predetermined depth in the donor substrate 11, a layer of defects or a layer of weakness 3 parallel to the face 9 of the substrate, defining a thin film 4 in the upper region of the substrate 11 with a thickness of 5 μm or less and at the thickness of the bonding layer, and also a portion 5 in the lower region of the substrate corresponding to the remainder of the substrate 1 (step S5, FIG. 1D). It is also possible to use ionic implantation of other species such as helium or argon, as well as co-implantation combining two species such as hydrogen and helium.
  • Next, the protective oxide layer 13 is annealed (step S6, FIG. 1E). In order to eliminate the protective layer, a suitable chemical technique is employed that depends on the nature of the layer or layers to be withdrawn. As an example, a protective layer of oxide of silicon is readily removed by etching with a dilute 10% HF solution or using mixtures known as BOE (buffered oxide etch).
  • Optionally, the surface of the layer 12 as well as the surface of the donor substrate 11 may be exposed to plasmas based in particular on oxygen, nitrogen or argon that can activate the bonding surfaces and increase their adhesive capacity (steps S7, S7′).
  • Next, bonding is carried out by bringing the face of the HTO silane layer 12 into intimate contact with the face 9 of the donor substrate 11 that has undergone implantation (step S8, FIG. 1F). Bonding is carried out by wafer bonding. The principle of bonding by wafer bonding is known per se and is not described in further detail. It should be recalled that bonding by wafer bonding is based on bringing two surfaces into intimate contact, i.e. without the use of a specific material (adhesive, wax, low melting point metal, etc), the attractive forces between the two surfaces being high enough to provoke molecular bonding (bonding induced by the ensemble of the attractive forces (Van der Waals forces) of electronic interaction between atoms or molecules of the two surfaces to be bonded).
  • The assembly of the two substrates then undergoes splitting annealing to provoke fracture of the donor substrate 11 at the plane of weakness 3 and transfer proper of the thin film 4 onto the support substrate 10 (step S9, FIG. 1G). Splitting annealing is carried out at 650° C. for 5 hours.
  • In addition, a bonding stabilization anneal is carried out at 1050° C. for 2 hours without deformations appearing on the surface of the thin film 4 (step S10).
  • The surface of the film 4 may then be prepared for epitaxy, for example by polishing the surface roughness, by light chemical etching (step S11, FIG. 1H) or plasma etching or any other surface treatment allowing the surface to be prepared for epitaxy.
  • As can be seen in FIG. 1H, a composite structure 14 is obtained comprising the support substrate 10, an oxide bonding layer 12 of HTO silane deposited by LPCVD and a thin film 4 of sapphire that may act as a crystalline seed layer for growth.
  • In the example described here, epitaxial growth of a layer of gallium nitride (GaN) 15 is carried out on the thin film 4 (step S12, FIG. 1I). Epitaxial growth is carried out at 1050° C. for 3 hours, for example using hydride vapor phase epitaxy, HVPE. No microcavities nor any delamination was observed after said epitaxy.
  • Another mode of fabrication of a composite structure in accordance with the present invention is described with reference to FIGS. 3A to 3D and 4.
  • In the implementation presented here, a bonding layer of oxide of silicon, for example HTO silane or HTO DCS, is deposited by LPCVD both on the face of a support substrate 20 and on a face of a donor substrate 21, both of sapphire (step S20, FIG. 3A). The support substrate 20 and the donor substrate 21 each respectively comprise a bonding layer of oxide 22 a, 22 b.
  • The layers of bonding oxide 22 a, 22 b are then polished to prepare for wafer bonding of the two substrates (step S21). Each layer 22 a, 22 b has a final thickness of approximately 0.4 μm after polishing.
  • Once the layers 22 a and 22 b have been polished, they are brought into intimate contact to allow bonding of the two substrates by wafer bonding (step S22, FIG. 3B), the combination of layers 22 a and 22 b forming a single deposited layer of oxide 22 with a thickness of approximately 0.8 μm.
  • A bonding stabilization anneal is then carried out between 200° C. and 800° C. for 1 to 5 hours (step S23).
  • The donor substrate 21 is thinned to a thickness of 0.3 μm (step S24, FIG. 3C). Said thinning is carried out by mechanical polishing of the exposed face of the donor substrate.
  • As can be seen in FIG. 3C, a composite structure for epitaxy 23 is obtained thereby comprising the support substrate 20, a bonding layer of oxide 22 (HTO DCS or HTO silane) and a thin film 24 that results from thinning of the donor substrate 21 and that can act as a crystalline growth seed for epitaxy.
  • The composite structure 23 may also undergo a second bonding stabilization anneal carried out at 1100° C. for 1 hour (step S25).
  • The surface of the thin film 24 may then be prepared for epitaxy by chemical mechanical polishing (CMP), light chemical etching and/or plasma etching with the aim of reducing its surface roughness (step S26). Epitaxial growth of a type III/N layer of material 25 may then be carried out on the thin film 24 (step S27, FIG. 3D) without the appearance of microcavities nor of any delamination.

Claims (19)

1.-16. (canceled)
17. A method of fabricating a composite structure comprising at least one thin film bonded to a support substrate, a bonding layer of oxide formed between the support substrate and the thin film by deposition, with the thin film and the support substrate having a mean thermal expansion coefficient of 7×10−6 K−1 or more, wherein the bonding layer of oxide is formed by low pressure chemical vapor deposition (LPCVD) of a layer of oxide on either a bonding face of the support substrate or a bonding face of the thin film, or both, wherein the thin film has a thickness of 5 micrometers or less and the bonding layer of oxide has a thickness that is equal to or greater than the thickness of the thin film.
18. The method of claim 17, wherein the layer of oxide is an oxide of silicon formed using precursors of silane, dichlorosilane or tetra-ethyl orthosilicate.
19. The method of claim 17, which further comprises, prior to bonding, conducting a densification heat treatment of the layer of oxide.
20. The method of claim 19, wherein the densification heat treatment step is carried out at a temperature that is higher than the temperature at which the bonding layer of oxide is deposited.
21. The method of claim 17, wherein the thin film is transferred to the support substrate by:
implanting ions by bombardment of a face of the donor substrate to form, at a predetermined depth in the donor substrate, a layer of weakness defining the thin film between the donor substrate face and the layer of weakness;
placing the donor substrate face of in intimate contact with the support substrate to bond the two together; and
detaching the thin film splitting at the layer of weakness of the donor substrate.
22. The method of claim 17, wherein the thin film is transferred to the support substrate by:
bringing one face of a donor substrate into intimate contact with the support substrate to bond the two together; and
thinning the donor substrate to leave only the thin film on the support substrate.
23. The method of claim 22, which further comprises, after the bonding step, conducting a bonding stabilization annealing at a temperature of more than approximately 900° C.
24. The method of claim 17, wherein the thin film is approximately 0.3 micrometers thick.
25. The method of claim 17, wherein the bonding oxide layer is approximately 0.4 micrometers thick.
26. The method of claim 17, wherein the support substrate comprises sapphire, LiTaO3, LiNbO3, MgO, or an alloy of Ni, Cr, Mo and W.
27. The method of claim 17, wherein the thin film comprises sapphire, LiTaO3, LiNbO3, or MgO.
28. A method of producing at least one layer of semiconductor material, by epitaxial growth of the at least one layer of semiconductor material on a composite structure that is made according to the method of claim 17, wherein the epitaxial growth is carried out on the thin film of the composite structure.
29. The method of claim 28, wherein the layer of epitaxially grown semiconductor material is a layer of a binary, ternary, or quaternary III/N material.
30. The method of claim 28, wherein the epitaxial growth is carried out for a predetermined period corresponding to the formation of a thickness of semiconductor material or a cumulative thickness of the semiconductor material layer and the thin film of at least 10 micrometers.
31. A multilayer structure comprising a composite structure made according to the method of claim 17.
32. The structure of claim 31, further comprising at least one layer of semiconductor material on the thin film of the composite structure.
33. A composite structure comprising at least one thin film bonded to a support substrate, a bonding layer of oxide between the support substrate and the thin film, with the thin film and the support substrate having a mean thermal expansion coefficient of 7×10−6 K−1 or more, wherein the thin film has a thickness of 5 micrometers or less and the bonding layer of oxide has a thickness that is equal to or greater than the thickness of the thin film.
34. The structure of claim 33, further comprising at least one layer of semiconductor material on the thin film of the composite structure.
US12/663,693 2008-01-21 2008-12-29 Method of fabricating a composite structure with a stable bonding layer of oxide Abandoned US20100190000A1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
FR0850359 2008-01-21
FR0850359A FR2926674B1 (en) 2008-01-21 2008-01-21 METHOD FOR MANUFACTURING COMPOSITE STRUCTURE WITH STABLE BONDING OXIDE LAYER
PCT/EP2008/068311 WO2009092506A2 (en) 2008-01-21 2008-12-29 A method of fabricating a composite structure with a stable bonding layer of oxide

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2008/068311 A-371-Of-International WO2009092506A2 (en) 2008-01-21 2008-12-29 A method of fabricating a composite structure with a stable bonding layer of oxide

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/031,498 Continuation US9242444B2 (en) 2008-01-21 2013-09-19 Method of fabricating a composite structure with a stable bonding layer of oxide

Publications (1)

Publication Number Publication Date
US20100190000A1 true US20100190000A1 (en) 2010-07-29

Family

ID=39767085

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/663,693 Abandoned US20100190000A1 (en) 2008-01-21 2008-12-29 Method of fabricating a composite structure with a stable bonding layer of oxide
US14/031,498 Active US9242444B2 (en) 2008-01-21 2013-09-19 Method of fabricating a composite structure with a stable bonding layer of oxide

Family Applications After (1)

Application Number Title Priority Date Filing Date
US14/031,498 Active US9242444B2 (en) 2008-01-21 2013-09-19 Method of fabricating a composite structure with a stable bonding layer of oxide

Country Status (8)

Country Link
US (2) US20100190000A1 (en)
EP (1) EP2232545B1 (en)
JP (1) JP5420569B2 (en)
KR (1) KR101534364B1 (en)
CN (1) CN101925994B (en)
AT (1) ATE556433T1 (en)
FR (1) FR2926674B1 (en)
WO (1) WO2009092506A2 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130264587A1 (en) * 2012-04-04 2013-10-10 Phostek, Inc. Stacked led device using oxide bonding
US20140014029A1 (en) * 2008-01-21 2014-01-16 Soitec Method of fabricating a composite structure with a stable bonding layer of oxide
US9997394B2 (en) * 2013-06-27 2018-06-12 Commissariat à l'énergie atomique et aux énergies alternatives Method for transferring a thin layer with supply of heat energy to a fragile zone via an inductive layer
CN110770893A (en) * 2017-06-30 2020-02-07 索泰克公司 Method for transferring thin layers onto support substrates having different coefficients of thermal expansion
CN111919290A (en) * 2018-03-26 2020-11-10 Soitec公司 Process for transferring a piezoelectric layer onto a carrier substrate
CN113903834A (en) * 2021-08-23 2022-01-07 华灿光电(浙江)有限公司 Flip-chip red light diode chip and preparation method thereof
US20220267897A1 (en) * 2019-07-25 2022-08-25 Shin-Etsu Chemical Co., Ltd. Group iii compound substrate production method and substrate produced by this production method
US11932936B2 (en) * 2019-07-25 2024-03-19 Shin-Etsu Chemical Co., Ltd. Method for producing a group III compound crystal by hydride vapor phase epitaxy on a seed substrate formed on a group III nitride base substrate

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR3032555B1 (en) * 2015-02-10 2018-01-19 Soitec METHOD FOR DEFERRING A USEFUL LAYER
JP6563360B2 (en) * 2016-04-05 2019-08-21 信越化学工業株式会社 Method for manufacturing composite wafer having oxide single crystal thin film
FR3077923B1 (en) * 2018-02-12 2021-07-16 Soitec Silicon On Insulator METHOD OF MANUFACTURING A SEMICONDUCTOR TYPE STRUCTURE ON INSULATION BY LAYER TRANSFER
FR3078822B1 (en) * 2018-03-12 2020-02-28 Soitec PROCESS FOR THE PREPARATION OF A THIN LAYER OF ALKALINE BASED FERROELECTRIC MATERIAL
US11315789B2 (en) 2019-04-24 2022-04-26 Tokyo Electron Limited Method and structure for low density silicon oxide for fusion bonding and debonding
JP2023018972A (en) * 2021-07-28 2023-02-09 信越化学工業株式会社 Manufacturing method of spin wave excitation and detection structure

Citations (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US76559A (en) * 1868-04-07 Alexander g
US241958A (en) * 1881-05-24 galland
US255341A (en) * 1882-03-21 Tug-buckle
US5882532A (en) * 1996-05-31 1999-03-16 Hewlett-Packard Company Fabrication of single-crystal silicon structures using sacrificial-layer wafer bonding
US6251754B1 (en) * 1997-05-09 2001-06-26 Denso Corporation Semiconductor substrate manufacturing method
US20030159644A1 (en) * 1998-12-04 2003-08-28 Takao Yonehara Method of manufacturing semiconductor wafer method of using and utilizing the same
US20040241958A1 (en) * 2003-06-02 2004-12-02 International Business Machines Corporation Method of fabricating silicon devices on sapphire with wafer bonding at low temperature
US7008859B2 (en) * 2002-10-07 2006-03-07 S.O.I.Tec Silicon On Insulator Technologies S.A. Wafer and method of producing a substrate by transfer of a layer that includes foreign species
US20060197126A1 (en) * 2002-06-07 2006-09-07 Amberwave Systems Corporation Methods for forming structures including strained-semiconductor-on-insulator devices
US20060240644A1 (en) * 2004-01-09 2006-10-26 Yves-Matthieu Le Vaillant Substrate with determinate thermal expansion coefficient
US20060255341A1 (en) * 2005-04-21 2006-11-16 Aonex Technologies, Inc. Bonded intermediate substrate and method of making same
US20070020947A1 (en) * 2005-07-13 2007-01-25 Nicolas Daval Method of reducing roughness of a thick insulating layer
US20070080372A1 (en) * 2004-10-29 2007-04-12 S.O.I.Tec Silicon On Insulator Technologies S.A. Composite structure with high heat dissipation
US20080038564A1 (en) * 2003-09-30 2008-02-14 Michel Bruel Method of Producing a Plate-Shaped Structure, in Particular, From Silicon, Use of Said Method and Plate-Shaped Structure Thus Produced, in Particular From Silicon
WO2008093008A2 (en) * 2006-12-19 2008-08-07 Commissariat A L'energie Atomique Method for preparing thin gan layers by implantation and recycling of a starting substrate
US7452785B2 (en) * 2007-02-08 2008-11-18 S.O.I.Tec Silicon On Insulator Technologies Method of fabrication of highly heat dissipative substrates
US20080311726A1 (en) * 2007-04-20 2008-12-18 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of SOI substrate
US20090170282A1 (en) * 2007-12-28 2009-07-02 Cha Deok Dong Method of Forming Isolation Layer in Semiconductor Device

Family Cites Families (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6159824A (en) * 1997-05-12 2000-12-12 Silicon Genesis Corporation Silicon-on-silicon wafer bonding process using a thin film blister-separation method
FR2767604B1 (en) 1997-08-19 2000-12-01 Commissariat Energie Atomique TREATMENT PROCESS FOR MOLECULAR GLUING AND TAKING OFF TWO STRUCTURES
FR2789518B1 (en) 1999-02-10 2003-06-20 Commissariat Energie Atomique MULTILAYER STRUCTURE WITH INTERNAL CONTROLLED STRESSES AND METHOD FOR PRODUCING SUCH A STRUCTURE
US6335263B1 (en) * 2000-03-22 2002-01-01 The Regents Of The University Of California Method of forming a low temperature metal bond for use in the transfer of bulk and thin film materials
FR2816445B1 (en) * 2000-11-06 2003-07-25 Commissariat Energie Atomique METHOD FOR MANUFACTURING A STACKED STRUCTURE COMPRISING A THIN LAYER ADHERING TO A TARGET SUBSTRATE
US7407869B2 (en) * 2000-11-27 2008-08-05 S.O.I.Tec Silicon On Insulator Technologies Method for manufacturing a free-standing substrate made of monocrystalline semiconductor material
FR2894990B1 (en) * 2005-12-21 2008-02-22 Soitec Silicon On Insulator PROCESS FOR PRODUCING SUBSTRATES, IN PARTICULAR FOR OPTICS, ELECTRONICS OR OPTOELECTRONICS AND SUBSTRATE OBTAINED BY SAID PROCESS
FR2817395B1 (en) * 2000-11-27 2003-10-31 Soitec Silicon On Insulator METHOD FOR MANUFACTURING A SUBSTRATE, IN PARTICULAR FOR OPTICS, ELECTRONICS OR OPTOELECTRONICS AND SUBSTRATE OBTAINED THEREBY
FR2817394B1 (en) * 2000-11-27 2003-10-31 Soitec Silicon On Insulator METHOD FOR MANUFACTURING A SUBSTRATE, IN PARTICULAR FOR OPTICS, ELECTRONICS OR OPTOELECTRONICS AND SUBSTRATE OBTAINED THEREBY
FR2835095B1 (en) * 2002-01-22 2005-03-18 PROCESS FOR PREPARING SEPARABLE SEMICONDUCTOR ASSEMBLIES, IN PARTICULAR FOR FORMING SUBSTRATES FOR ELECTRONICS, OPTOELECTRIC, AND OPTICS
DE10325150A1 (en) * 2003-05-31 2004-12-30 Hahn-Meitner-Institut Berlin Gmbh Parameterized semiconductor composite structure with integrated doping channels, process for the production and use thereof
FR2857982B1 (en) 2003-07-24 2007-05-18 Soitec Silicon On Insulator PROCESS FOR PRODUCING AN EPITAXIC LAYER
FR2857983B1 (en) 2003-07-24 2005-09-02 Soitec Silicon On Insulator PROCESS FOR PRODUCING AN EPITAXIC LAYER
EP1789999B1 (en) * 2004-09-16 2017-06-07 Soitec Method of manufacturing a silicon dioxide layer
US7579621B2 (en) * 2004-09-17 2009-08-25 Massachusetts Institute Of Technology Integrated BST microwave tunable devices using buffer layer transfer method
FR2890489B1 (en) 2005-09-08 2008-03-07 Soitec Silicon On Insulator METHOD FOR MANUFACTURING A SEMICONDUCTOR TYPE HETEROSTRUCTURE ON INSULATION
JP5003033B2 (en) * 2006-06-30 2012-08-15 住友電気工業株式会社 GaN thin film bonded substrate and manufacturing method thereof, and GaN-based semiconductor device and manufacturing method thereof
JP2008153411A (en) * 2006-12-18 2008-07-03 Shin Etsu Chem Co Ltd Manufacturing method of soi substrate
JP5280015B2 (en) * 2007-05-07 2013-09-04 信越半導体株式会社 Manufacturing method of SOI substrate
US7763502B2 (en) * 2007-06-22 2010-07-27 Semiconductor Energy Laboratory Co., Ltd Semiconductor substrate, method for manufacturing semiconductor substrate, semiconductor device, and electronic device
FR2926672B1 (en) * 2008-01-21 2010-03-26 Soitec Silicon On Insulator PROCESS FOR MANUFACTURING LAYERS OF EPITAXY MATERIAL
FR2926674B1 (en) * 2008-01-21 2010-03-26 Soitec Silicon On Insulator METHOD FOR MANUFACTURING COMPOSITE STRUCTURE WITH STABLE BONDING OXIDE LAYER

Patent Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US76559A (en) * 1868-04-07 Alexander g
US241958A (en) * 1881-05-24 galland
US255341A (en) * 1882-03-21 Tug-buckle
US5882532A (en) * 1996-05-31 1999-03-16 Hewlett-Packard Company Fabrication of single-crystal silicon structures using sacrificial-layer wafer bonding
US6251754B1 (en) * 1997-05-09 2001-06-26 Denso Corporation Semiconductor substrate manufacturing method
US20030159644A1 (en) * 1998-12-04 2003-08-28 Takao Yonehara Method of manufacturing semiconductor wafer method of using and utilizing the same
US20060197126A1 (en) * 2002-06-07 2006-09-07 Amberwave Systems Corporation Methods for forming structures including strained-semiconductor-on-insulator devices
US7008859B2 (en) * 2002-10-07 2006-03-07 S.O.I.Tec Silicon On Insulator Technologies S.A. Wafer and method of producing a substrate by transfer of a layer that includes foreign species
US20040241958A1 (en) * 2003-06-02 2004-12-02 International Business Machines Corporation Method of fabricating silicon devices on sapphire with wafer bonding at low temperature
US20080038564A1 (en) * 2003-09-30 2008-02-14 Michel Bruel Method of Producing a Plate-Shaped Structure, in Particular, From Silicon, Use of Said Method and Plate-Shaped Structure Thus Produced, in Particular From Silicon
US20060240644A1 (en) * 2004-01-09 2006-10-26 Yves-Matthieu Le Vaillant Substrate with determinate thermal expansion coefficient
US20070080372A1 (en) * 2004-10-29 2007-04-12 S.O.I.Tec Silicon On Insulator Technologies S.A. Composite structure with high heat dissipation
US20060255341A1 (en) * 2005-04-21 2006-11-16 Aonex Technologies, Inc. Bonded intermediate substrate and method of making same
US20070020947A1 (en) * 2005-07-13 2007-01-25 Nicolas Daval Method of reducing roughness of a thick insulating layer
WO2008093008A2 (en) * 2006-12-19 2008-08-07 Commissariat A L'energie Atomique Method for preparing thin gan layers by implantation and recycling of a starting substrate
US20100025228A1 (en) * 2006-12-19 2010-02-04 Tauzin Aurelie Method for Preparing Thin GaN Layers by Implantation and Recycling of a Starting Substrate
US7452785B2 (en) * 2007-02-08 2008-11-18 S.O.I.Tec Silicon On Insulator Technologies Method of fabrication of highly heat dissipative substrates
US20080311726A1 (en) * 2007-04-20 2008-12-18 Semiconductor Energy Laboratory Co., Ltd. Manufacturing method of SOI substrate
US20090170282A1 (en) * 2007-12-28 2009-07-02 Cha Deok Dong Method of Forming Isolation Layer in Semiconductor Device

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140014029A1 (en) * 2008-01-21 2014-01-16 Soitec Method of fabricating a composite structure with a stable bonding layer of oxide
US9242444B2 (en) * 2008-01-21 2016-01-26 Soitec Method of fabricating a composite structure with a stable bonding layer of oxide
US20130264587A1 (en) * 2012-04-04 2013-10-10 Phostek, Inc. Stacked led device using oxide bonding
US9997394B2 (en) * 2013-06-27 2018-06-12 Commissariat à l'énergie atomique et aux énergies alternatives Method for transferring a thin layer with supply of heat energy to a fragile zone via an inductive layer
CN110770893A (en) * 2017-06-30 2020-02-07 索泰克公司 Method for transferring thin layers onto support substrates having different coefficients of thermal expansion
CN111919290A (en) * 2018-03-26 2020-11-10 Soitec公司 Process for transferring a piezoelectric layer onto a carrier substrate
US20220267897A1 (en) * 2019-07-25 2022-08-25 Shin-Etsu Chemical Co., Ltd. Group iii compound substrate production method and substrate produced by this production method
US11932936B2 (en) * 2019-07-25 2024-03-19 Shin-Etsu Chemical Co., Ltd. Method for producing a group III compound crystal by hydride vapor phase epitaxy on a seed substrate formed on a group III nitride base substrate
CN113903834A (en) * 2021-08-23 2022-01-07 华灿光电(浙江)有限公司 Flip-chip red light diode chip and preparation method thereof

Also Published As

Publication number Publication date
WO2009092506A3 (en) 2009-11-19
US20140014029A1 (en) 2014-01-16
EP2232545A2 (en) 2010-09-29
ATE556433T1 (en) 2012-05-15
CN101925994A (en) 2010-12-22
KR101534364B1 (en) 2015-07-06
JP2011510503A (en) 2011-03-31
FR2926674B1 (en) 2010-03-26
US9242444B2 (en) 2016-01-26
WO2009092506A2 (en) 2009-07-30
EP2232545B1 (en) 2012-05-02
FR2926674A1 (en) 2009-07-24
JP5420569B2 (en) 2014-02-19
CN101925994B (en) 2017-05-17
KR20100103617A (en) 2010-09-27

Similar Documents

Publication Publication Date Title
US9242444B2 (en) Method of fabricating a composite structure with a stable bonding layer of oxide
US8153500B2 (en) Method of fabricating an epitaxially grown layer on a composite structure
US7902045B2 (en) Process for fabricating a structure for epitaxy without an exclusion zone
TWI727123B (en) High resistivity silicon-on-insulator structure and method of manufacture thereof
US7887936B2 (en) Substrate with determinate thermal expansion coefficient
US20100216294A1 (en) Method of fabricating a microelectronic structure involving molecular bonding
KR102551310B1 (en) Radio Frequency Silicon-on-Insulator Wafer Platform with Superior Performance, Stability and Manufacturability
EP2345067B1 (en) Method for producing a stack of semi-conductor thin films
US8343850B2 (en) Process for fabricating a substrate comprising a deposited buried oxide layer
JP2011515838A (en) Method for fabricating a semiconductor-on-insulator type substrate
US8263984B2 (en) Process for making a GaN substrate
JP4926652B2 (en) Layer relaxation

Legal Events

Date Code Title Description
AS Assignment

Owner name: S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES, FRANC

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FAURE, BRUCE;MARCOVECCHIO, ALEXANDRA;SIGNING DATES FROM 20091106 TO 20091208;REEL/FRAME:024267/0933

AS Assignment

Owner name: SOITEC, FRANCE

Free format text: CHANGE OF NAME;ASSIGNOR:S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES;REEL/FRAME:027800/0911

Effective date: 20110906

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION